blob: 489e1c5ac6960ec68ae2ff92c0824d53facaa54f [file] [log] [blame]
Paul Walmsleyad67ef62008-08-19 11:08:40 +03001/*
Paul Walmsleya64bb9c2010-12-21 21:05:14 -07002 * OMAP2/3/4 powerdomain control
Paul Walmsleyad67ef62008-08-19 11:08:40 +03003 *
Paul Walmsley72e06d02010-12-21 21:05:16 -07004 * Copyright (C) 2007-2008, 2010 Texas Instruments, Inc.
Paul Walmsley694606c2011-03-07 19:28:15 -07005 * Copyright (C) 2007-2011 Nokia Corporation
Paul Walmsleyad67ef62008-08-19 11:08:40 +03006 *
Paul Walmsley72e06d02010-12-21 21:05:16 -07007 * Paul Walmsley
Paul Walmsleyad67ef62008-08-19 11:08:40 +03008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
Paul Walmsley6e014782010-12-21 20:01:20 -070012 *
13 * XXX This should be moved to the mach-omap2/ directory at the earliest
14 * opportunity.
Paul Walmsleyad67ef62008-08-19 11:08:40 +030015 */
16
Paul Walmsley72e06d02010-12-21 21:05:16 -070017#ifndef __ARCH_ARM_MACH_OMAP2_POWERDOMAIN_H
18#define __ARCH_ARM_MACH_OMAP2_POWERDOMAIN_H
Paul Walmsleyad67ef62008-08-19 11:08:40 +030019
20#include <linux/types.h>
21#include <linux/list.h>
22
Paul Walmsley72e06d02010-12-21 21:05:16 -070023#include <linux/atomic.h>
Paul Walmsleyad67ef62008-08-19 11:08:40 +030024
Tony Lindgrence491cf2009-10-20 09:40:47 -070025#include <plat/cpu.h>
Paul Walmsleyad67ef62008-08-19 11:08:40 +030026
Paul Walmsleyad67ef62008-08-19 11:08:40 +030027/* Powerdomain basic power states */
28#define PWRDM_POWER_OFF 0x0
29#define PWRDM_POWER_RET 0x1
30#define PWRDM_POWER_INACTIVE 0x2
31#define PWRDM_POWER_ON 0x3
32
Paul Walmsley2354eb52009-12-08 16:33:12 -070033#define PWRDM_MAX_PWRSTS 4
34
Paul Walmsleyad67ef62008-08-19 11:08:40 +030035/* Powerdomain allowable state bitfields */
Rajendra Nayakd3353e12010-05-18 20:24:01 -060036#define PWRSTS_ON (1 << PWRDM_POWER_ON)
Paul Walmsley694606c2011-03-07 19:28:15 -070037#define PWRSTS_INACTIVE (1 << PWRDM_POWER_INACTIVE)
38#define PWRSTS_RET (1 << PWRDM_POWER_RET)
Rajendra Nayakbb722f32010-09-27 14:02:56 -060039#define PWRSTS_OFF (1 << PWRDM_POWER_OFF)
Paul Walmsleyad67ef62008-08-19 11:08:40 +030040
Paul Walmsley694606c2011-03-07 19:28:15 -070041#define PWRSTS_OFF_ON (PWRSTS_OFF | PWRSTS_ON)
42#define PWRSTS_OFF_RET (PWRSTS_OFF | PWRSTS_RET)
43#define PWRSTS_RET_ON (PWRSTS_RET | PWRSTS_ON)
44#define PWRSTS_OFF_RET_ON (PWRSTS_OFF_RET | PWRSTS_ON)
Paul Walmsleyad67ef62008-08-19 11:08:40 +030045
46
Paul Walmsley0b7cbfb2008-06-25 18:09:37 -060047/* Powerdomain flags */
48#define PWRDM_HAS_HDWR_SAR (1 << 0) /* hardware save-and-restore support */
Thara Gopinath3863c742009-12-08 16:33:15 -070049#define PWRDM_HAS_MPU_QUIRK (1 << 1) /* MPU pwr domain has MEM bank 0 bits
50 * in MEM bank 1 position. This is
51 * true for OMAP3430
52 */
Rajendra Nayak90dbc7b2010-05-18 20:24:03 -060053#define PWRDM_HAS_LOWPOWERSTATECHANGE (1 << 2) /*
54 * support to transition from a
55 * sleep state to a lower sleep
56 * state without waking up the
57 * powerdomain
58 */
Paul Walmsley0b7cbfb2008-06-25 18:09:37 -060059
Paul Walmsleyad67ef62008-08-19 11:08:40 +030060/*
Abhijit Pagare38900c22010-01-26 20:12:52 -070061 * Number of memory banks that are power-controllable. On OMAP4430, the
62 * maximum is 5.
Paul Walmsleyad67ef62008-08-19 11:08:40 +030063 */
Abhijit Pagare38900c22010-01-26 20:12:52 -070064#define PWRDM_MAX_MEM_BANKS 5
Paul Walmsleyad67ef62008-08-19 11:08:40 +030065
Paul Walmsley8420bb12008-08-19 11:08:44 +030066/*
67 * Maximum number of clockdomains that can be associated with a powerdomain.
Abhijit Pagare38900c22010-01-26 20:12:52 -070068 * CORE powerdomain on OMAP4 is the worst case
Paul Walmsley8420bb12008-08-19 11:08:44 +030069 */
Abhijit Pagare38900c22010-01-26 20:12:52 -070070#define PWRDM_MAX_CLKDMS 9
Paul Walmsley8420bb12008-08-19 11:08:44 +030071
Paul Walmsleyad67ef62008-08-19 11:08:40 +030072/* XXX A completely arbitrary number. What is reasonable here? */
73#define PWRDM_TRANSITION_BAILOUT 100000
74
Paul Walmsley8420bb12008-08-19 11:08:44 +030075struct clockdomain;
Paul Walmsleyad67ef62008-08-19 11:08:40 +030076struct powerdomain;
77
Paul Walmsleyf0271d62010-01-26 20:13:02 -070078/**
79 * struct powerdomain - OMAP powerdomain
80 * @name: Powerdomain name
81 * @omap_chip: represents the OMAP chip types containing this pwrdm
82 * @prcm_offs: the address offset from CM_BASE/PRM_BASE
Paul Walmsleya64bb9c2010-12-21 21:05:14 -070083 * @prcm_partition: (OMAP4 only) the PRCM partition ID containing @prcm_offs
Paul Walmsleyf0271d62010-01-26 20:13:02 -070084 * @pwrsts: Possible powerdomain power states
85 * @pwrsts_logic_ret: Possible logic power states when pwrdm in RETENTION
86 * @flags: Powerdomain flags
87 * @banks: Number of software-controllable memory banks in this powerdomain
88 * @pwrsts_mem_ret: Possible memory bank pwrstates when pwrdm in RETENTION
89 * @pwrsts_mem_on: Possible memory bank pwrstates when pwrdm in ON
90 * @pwrdm_clkdms: Clockdomains in this powerdomain
91 * @node: list_head linking all powerdomains
92 * @state:
93 * @state_counter:
94 * @timer:
95 * @state_timer:
Paul Walmsleya64bb9c2010-12-21 21:05:14 -070096 *
97 * @prcm_partition possible values are defined in mach-omap2/prcm44xx.h.
Paul Walmsleyf0271d62010-01-26 20:13:02 -070098 */
Paul Walmsleyad67ef62008-08-19 11:08:40 +030099struct powerdomain {
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300100 const char *name;
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300101 const struct omap_chip_id omap_chip;
Paul Walmsleye0594b42010-01-26 20:13:01 -0700102 const s16 prcm_offs;
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300103 const u8 pwrsts;
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300104 const u8 pwrsts_logic_ret;
Paul Walmsley0b7cbfb2008-06-25 18:09:37 -0600105 const u8 flags;
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300106 const u8 banks;
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300107 const u8 pwrsts_mem_ret[PWRDM_MAX_MEM_BANKS];
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300108 const u8 pwrsts_mem_on[PWRDM_MAX_MEM_BANKS];
Paul Walmsleya64bb9c2010-12-21 21:05:14 -0700109 const u8 prcm_partition;
Paul Walmsley8420bb12008-08-19 11:08:44 +0300110 struct clockdomain *pwrdm_clkdms[PWRDM_MAX_CLKDMS];
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300111 struct list_head node;
Peter 'p2' De Schrijverba20bb12008-10-15 17:48:43 +0300112 int state;
Paul Walmsley2354eb52009-12-08 16:33:12 -0700113 unsigned state_counter[PWRDM_MAX_PWRSTS];
Thara Gopinathcde08f82010-02-24 12:05:50 -0700114 unsigned ret_logic_off_counter;
115 unsigned ret_mem_off_counter[PWRDM_MAX_MEM_BANKS];
Peter 'p2' De Schrijver331b93f2008-10-15 18:13:48 +0300116
117#ifdef CONFIG_PM_DEBUG
118 s64 timer;
Paul Walmsley2354eb52009-12-08 16:33:12 -0700119 s64 state_timer[PWRDM_MAX_PWRSTS];
Peter 'p2' De Schrijver331b93f2008-10-15 18:13:48 +0300120#endif
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300121};
122
Rajendra Nayak3b1e8b22010-12-21 20:01:18 -0700123/**
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300124 * struct pwrdm_ops - Arch specific function implementations
Rajendra Nayak3b1e8b22010-12-21 20:01:18 -0700125 * @pwrdm_set_next_pwrst: Set the target power state for a pd
126 * @pwrdm_read_next_pwrst: Read the target power state set for a pd
127 * @pwrdm_read_pwrst: Read the current power state of a pd
128 * @pwrdm_read_prev_pwrst: Read the prev power state entered by the pd
129 * @pwrdm_set_logic_retst: Set the logic state in RET for a pd
130 * @pwrdm_set_mem_onst: Set the Memory state in ON for a pd
131 * @pwrdm_set_mem_retst: Set the Memory state in RET for a pd
132 * @pwrdm_read_logic_pwrst: Read the current logic state of a pd
133 * @pwrdm_read_prev_logic_pwrst: Read the previous logic state entered by a pd
134 * @pwrdm_read_logic_retst: Read the logic state in RET for a pd
135 * @pwrdm_read_mem_pwrst: Read the current memory state of a pd
136 * @pwrdm_read_prev_mem_pwrst: Read the previous memory state entered by a pd
137 * @pwrdm_read_mem_retst: Read the memory state in RET for a pd
138 * @pwrdm_clear_all_prev_pwrst: Clear all previous power states logged for a pd
139 * @pwrdm_enable_hdwr_sar: Enable Hardware Save-Restore feature for the pd
140 * @pwrdm_disable_hdwr_sar: Disable Hardware Save-Restore feature for a pd
141 * @pwrdm_set_lowpwrstchange: Enable pd transitions from a shallow to deep sleep
142 * @pwrdm_wait_transition: Wait for a pd state transition to complete
143 */
144struct pwrdm_ops {
145 int (*pwrdm_set_next_pwrst)(struct powerdomain *pwrdm, u8 pwrst);
146 int (*pwrdm_read_next_pwrst)(struct powerdomain *pwrdm);
147 int (*pwrdm_read_pwrst)(struct powerdomain *pwrdm);
148 int (*pwrdm_read_prev_pwrst)(struct powerdomain *pwrdm);
149 int (*pwrdm_set_logic_retst)(struct powerdomain *pwrdm, u8 pwrst);
150 int (*pwrdm_set_mem_onst)(struct powerdomain *pwrdm, u8 bank, u8 pwrst);
151 int (*pwrdm_set_mem_retst)(struct powerdomain *pwrdm, u8 bank, u8 pwrst);
152 int (*pwrdm_read_logic_pwrst)(struct powerdomain *pwrdm);
153 int (*pwrdm_read_prev_logic_pwrst)(struct powerdomain *pwrdm);
154 int (*pwrdm_read_logic_retst)(struct powerdomain *pwrdm);
155 int (*pwrdm_read_mem_pwrst)(struct powerdomain *pwrdm, u8 bank);
156 int (*pwrdm_read_prev_mem_pwrst)(struct powerdomain *pwrdm, u8 bank);
157 int (*pwrdm_read_mem_retst)(struct powerdomain *pwrdm, u8 bank);
158 int (*pwrdm_clear_all_prev_pwrst)(struct powerdomain *pwrdm);
159 int (*pwrdm_enable_hdwr_sar)(struct powerdomain *pwrdm);
160 int (*pwrdm_disable_hdwr_sar)(struct powerdomain *pwrdm);
161 int (*pwrdm_set_lowpwrstchange)(struct powerdomain *pwrdm);
162 int (*pwrdm_wait_transition)(struct powerdomain *pwrdm);
163};
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300164
Paul Walmsley129c65e2011-09-14 16:01:21 -0600165int pwrdm_register_platform_funcs(struct pwrdm_ops *custom_funcs);
166int pwrdm_register_pwrdms(struct powerdomain **pwrdm_list);
167int pwrdm_complete_init(void);
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300168
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300169struct powerdomain *pwrdm_lookup(const char *name);
170
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +0300171int pwrdm_for_each(int (*fn)(struct powerdomain *pwrdm, void *user),
172 void *user);
Artem Bityutskiyee894b12009-10-01 10:01:55 +0300173int pwrdm_for_each_nolock(int (*fn)(struct powerdomain *pwrdm, void *user),
174 void *user);
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300175
Paul Walmsley8420bb12008-08-19 11:08:44 +0300176int pwrdm_add_clkdm(struct powerdomain *pwrdm, struct clockdomain *clkdm);
177int pwrdm_del_clkdm(struct powerdomain *pwrdm, struct clockdomain *clkdm);
178int pwrdm_for_each_clkdm(struct powerdomain *pwrdm,
179 int (*fn)(struct powerdomain *pwrdm,
180 struct clockdomain *clkdm));
181
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300182int pwrdm_get_mem_bank_count(struct powerdomain *pwrdm);
183
184int pwrdm_set_next_pwrst(struct powerdomain *pwrdm, u8 pwrst);
185int pwrdm_read_next_pwrst(struct powerdomain *pwrdm);
Paul Walmsleyfecb4942009-01-27 19:12:50 -0700186int pwrdm_read_pwrst(struct powerdomain *pwrdm);
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300187int pwrdm_read_prev_pwrst(struct powerdomain *pwrdm);
188int pwrdm_clear_all_prev_pwrst(struct powerdomain *pwrdm);
189
190int pwrdm_set_logic_retst(struct powerdomain *pwrdm, u8 pwrst);
191int pwrdm_set_mem_onst(struct powerdomain *pwrdm, u8 bank, u8 pwrst);
192int pwrdm_set_mem_retst(struct powerdomain *pwrdm, u8 bank, u8 pwrst);
193
194int pwrdm_read_logic_pwrst(struct powerdomain *pwrdm);
195int pwrdm_read_prev_logic_pwrst(struct powerdomain *pwrdm);
Thara Gopinath1e3d0d22010-02-24 12:05:49 -0700196int pwrdm_read_logic_retst(struct powerdomain *pwrdm);
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300197int pwrdm_read_mem_pwrst(struct powerdomain *pwrdm, u8 bank);
198int pwrdm_read_prev_mem_pwrst(struct powerdomain *pwrdm, u8 bank);
Thara Gopinath1e3d0d22010-02-24 12:05:49 -0700199int pwrdm_read_mem_retst(struct powerdomain *pwrdm, u8 bank);
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300200
Paul Walmsley0b7cbfb2008-06-25 18:09:37 -0600201int pwrdm_enable_hdwr_sar(struct powerdomain *pwrdm);
202int pwrdm_disable_hdwr_sar(struct powerdomain *pwrdm);
203bool pwrdm_has_hdwr_sar(struct powerdomain *pwrdm);
204
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300205int pwrdm_wait_transition(struct powerdomain *pwrdm);
206
Peter 'p2' De Schrijverba20bb12008-10-15 17:48:43 +0300207int pwrdm_state_switch(struct powerdomain *pwrdm);
208int pwrdm_clkdm_state_switch(struct clockdomain *clkdm);
209int pwrdm_pre_transition(void);
210int pwrdm_post_transition(void);
Manjunath Kondaiah G04aeae72010-10-08 09:58:35 -0700211int pwrdm_set_lowpwrstchange(struct powerdomain *pwrdm);
Kevin Hilman7f595672010-12-21 21:31:55 -0700212u32 pwrdm_get_context_loss_count(struct powerdomain *pwrdm);
Paul Walmsley694606c2011-03-07 19:28:15 -0700213bool pwrdm_can_ever_lose_context(struct powerdomain *pwrdm);
Peter 'p2' De Schrijverba20bb12008-10-15 17:48:43 +0300214
Paul Walmsley6e014782010-12-21 20:01:20 -0700215extern void omap2xxx_powerdomains_init(void);
216extern void omap3xxx_powerdomains_init(void);
217extern void omap44xx_powerdomains_init(void);
218
Paul Walmsley72e06d02010-12-21 21:05:16 -0700219extern struct pwrdm_ops omap2_pwrdm_operations;
220extern struct pwrdm_ops omap3_pwrdm_operations;
221extern struct pwrdm_ops omap4_pwrdm_operations;
222
223/* Common Internal functions used across OMAP rev's */
224extern u32 omap2_pwrdm_get_mem_bank_onstate_mask(u8 bank);
225extern u32 omap2_pwrdm_get_mem_bank_retst_mask(u8 bank);
226extern u32 omap2_pwrdm_get_mem_bank_stst_mask(u8 bank);
227
228extern struct powerdomain wkup_omap2_pwrdm;
229extern struct powerdomain gfx_omap2_pwrdm;
230
231
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300232#endif