blob: dac1614a1bcae92ec2e06a561d9f0b148cb7d25f [file] [log] [blame]
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001#ifndef _INTEL_RINGBUFFER_H_
2#define _INTEL_RINGBUFFER_H_
3
Ville Syrjälä633cf8f2012-12-03 18:43:32 +02004/*
5 * Gen2 BSpec "1. Programming Environment" / 1.4.4.6 "Ring Buffer Use"
6 * Gen3 BSpec "vol1c Memory Interface Functions" / 2.3.4.5 "Ring Buffer Use"
7 * Gen4+ BSpec "vol1c Memory Interface and Command Stream" / 5.3.4.5 "Ring Buffer Use"
8 *
9 * "If the Ring Buffer Head Pointer and the Tail Pointer are on the same
10 * cacheline, the Head Pointer must not be greater than the Tail
11 * Pointer."
12 */
13#define I915_RING_FREE_SPACE 64
14
Zou Nan hai8187a2b2010-05-21 09:08:55 +080015struct intel_hw_status_page {
Daniel Vetter4225d0f2012-04-26 23:28:16 +020016 u32 *page_addr;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080017 unsigned int gfx_addr;
Chris Wilson05394f32010-11-08 19:18:58 +000018 struct drm_i915_gem_object *obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080019};
20
Ben Widawskyb7287d82011-04-25 11:22:22 -070021#define I915_READ_TAIL(ring) I915_READ(RING_TAIL((ring)->mmio_base))
22#define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080023
Ben Widawskyb7287d82011-04-25 11:22:22 -070024#define I915_READ_START(ring) I915_READ(RING_START((ring)->mmio_base))
25#define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080026
Ben Widawskyb7287d82011-04-25 11:22:22 -070027#define I915_READ_HEAD(ring) I915_READ(RING_HEAD((ring)->mmio_base))
28#define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080029
Ben Widawskyb7287d82011-04-25 11:22:22 -070030#define I915_READ_CTL(ring) I915_READ(RING_CTL((ring)->mmio_base))
31#define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080032
Ben Widawskyb7287d82011-04-25 11:22:22 -070033#define I915_READ_IMR(ring) I915_READ(RING_IMR((ring)->mmio_base))
34#define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val)
Daniel Vetter870e86d2010-08-02 16:29:44 +020035
Ben Widawskyb7287d82011-04-25 11:22:22 -070036#define I915_READ_NOPID(ring) I915_READ(RING_NOPID((ring)->mmio_base))
37#define I915_READ_SYNC_0(ring) I915_READ(RING_SYNC_0((ring)->mmio_base))
38#define I915_READ_SYNC_1(ring) I915_READ(RING_SYNC_1((ring)->mmio_base))
Chris Wilson1ec14ad2010-12-04 11:30:53 +000039
Zou Nan hai8187a2b2010-05-21 09:08:55 +080040struct intel_ring_buffer {
41 const char *name;
Chris Wilson92204342010-09-18 11:02:01 +010042 enum intel_ring_id {
Daniel Vetter96154f22011-12-14 13:57:00 +010043 RCS = 0x0,
44 VCS,
45 BCS,
Chris Wilson92204342010-09-18 11:02:01 +010046 } id;
Daniel Vetter96154f22011-12-14 13:57:00 +010047#define I915_NUM_RINGS 3
Daniel Vetter333e9fe2010-08-02 16:24:01 +020048 u32 mmio_base;
Chris Wilson311bd682011-01-13 19:06:50 +000049 void __iomem *virtual_start;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080050 struct drm_device *dev;
Chris Wilson05394f32010-11-08 19:18:58 +000051 struct drm_i915_gem_object *obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080052
Chris Wilson8c0a6bf2010-12-09 12:56:37 +000053 u32 head;
54 u32 tail;
Chris Wilson780f0ca2010-09-23 17:45:39 +010055 int space;
Chris Wilsonc2c347a92010-10-27 15:11:53 +010056 int size;
Chris Wilson55249ba2010-12-22 14:04:47 +000057 int effective_size;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080058 struct intel_hw_status_page status_page;
59
Chris Wilsona71d8d92012-02-15 11:25:36 +000060 /** We track the position of the requests in the ring buffer, and
61 * when each is retired we increment last_retired_head as the GPU
62 * must have finished processing the request and so we know we
63 * can advance the ringbuffer up to that position.
64 *
65 * last_retired_head is set to -1 after the value is consumed so
66 * we can detect new retirements.
67 */
68 u32 last_retired_head;
69
Chris Wilson7338aef2012-04-24 21:48:47 +010070 u32 irq_refcount; /* protected by dev_priv->irq_lock */
Daniel Vetter6a848cc2012-04-11 22:12:46 +020071 u32 irq_enable_mask; /* bitmask to enable ring interrupt */
Chris Wilsondb53a302011-02-03 11:57:46 +000072 u32 trace_irq_seqno;
Chris Wilson1ec14ad2010-12-04 11:30:53 +000073 u32 sync_seqno[I915_NUM_RINGS-1];
Chris Wilsonb13c2b92010-12-13 16:54:50 +000074 bool __must_check (*irq_get)(struct intel_ring_buffer *ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +000075 void (*irq_put)(struct intel_ring_buffer *ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +080076
Chris Wilson78501ea2010-10-27 12:18:21 +010077 int (*init)(struct intel_ring_buffer *ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +080078
Chris Wilson78501ea2010-10-27 12:18:21 +010079 void (*write_tail)(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +010080 u32 value);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000081 int __must_check (*flush)(struct intel_ring_buffer *ring,
82 u32 invalidate_domains,
83 u32 flush_domains);
Chris Wilson9d7730912012-11-27 16:22:52 +000084 int (*add_request)(struct intel_ring_buffer *ring);
Chris Wilsonb2eadbc2012-08-09 10:58:30 +010085 /* Some chipsets are not quite as coherent as advertised and need
86 * an expensive kick to force a true read of the up-to-date seqno.
87 * However, the up-to-date seqno is not always required and the last
88 * seen value is good enough. Note that the seqno will always be
89 * monotonic, even if not coherent.
90 */
91 u32 (*get_seqno)(struct intel_ring_buffer *ring,
92 bool lazy_coherency);
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +020093 void (*set_seqno)(struct intel_ring_buffer *ring,
94 u32 seqno);
Chris Wilson78501ea2010-10-27 12:18:21 +010095 int (*dispatch_execbuffer)(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +010096 u32 offset, u32 length,
97 unsigned flags);
98#define I915_DISPATCH_SECURE 0x1
Daniel Vetterb45305f2012-12-17 16:21:27 +010099#define I915_DISPATCH_PINNED 0x2
Zou Nan hai8d192152010-11-02 16:31:01 +0800100 void (*cleanup)(struct intel_ring_buffer *ring);
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700101 int (*sync_to)(struct intel_ring_buffer *ring,
102 struct intel_ring_buffer *to,
103 u32 seqno);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800104
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700105 u32 semaphore_register[3]; /*our mbox written by others */
106 u32 signal_mbox[2]; /* mboxes this ring signals to */
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800107 /**
108 * List of objects currently involved in rendering from the
109 * ringbuffer.
110 *
111 * Includes buffers having the contents of their GPU caches
112 * flushed, not necessarily primitives. last_rendering_seqno
113 * represents when the rendering involved will be completed.
114 *
115 * A reference is held on the buffer while on this list.
116 */
117 struct list_head active_list;
118
119 /**
120 * List of breadcrumbs associated with GPU requests currently
121 * outstanding.
122 */
123 struct list_head request_list;
124
Chris Wilsona56ba562010-09-28 10:07:56 +0100125 /**
126 * Do we have some not yet emitted requests outstanding?
127 */
Chris Wilson5d97eb62010-11-10 20:40:02 +0000128 u32 outstanding_lazy_request;
Daniel Vettercc889e02012-06-13 20:45:19 +0200129 bool gpu_caches_dirty;
Chris Wilsona56ba562010-09-28 10:07:56 +0100130
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800131 wait_queue_head_t irq_queue;
Zou Nan hai8d192152010-11-02 16:31:01 +0800132
Ben Widawsky12b02862012-06-04 14:42:50 -0700133 /**
134 * Do an explicit TLB flush before MI_SET_CONTEXT
135 */
136 bool itlb_before_ctx_switch;
Ben Widawsky40521052012-06-04 14:42:43 -0700137 struct i915_hw_context *default_context;
Chris Wilson112522f2013-05-02 16:48:07 +0300138 struct i915_hw_context *last_context;
Ben Widawsky40521052012-06-04 14:42:43 -0700139
Zou Nan hai8d192152010-11-02 16:31:01 +0800140 void *private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800141};
142
Chris Wilsonb4519512012-05-11 14:29:30 +0100143static inline bool
144intel_ring_initialized(struct intel_ring_buffer *ring)
145{
146 return ring->obj != NULL;
147}
148
Daniel Vetter96154f22011-12-14 13:57:00 +0100149static inline unsigned
150intel_ring_flag(struct intel_ring_buffer *ring)
151{
152 return 1 << ring->id;
153}
154
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800155static inline u32
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000156intel_ring_sync_index(struct intel_ring_buffer *ring,
157 struct intel_ring_buffer *other)
158{
159 int idx;
160
161 /*
162 * cs -> 0 = vcs, 1 = bcs
163 * vcs -> 0 = bcs, 1 = cs,
164 * bcs -> 0 = cs, 1 = vcs.
165 */
166
167 idx = (other - ring) - 1;
168 if (idx < 0)
169 idx += I915_NUM_RINGS;
170
171 return idx;
172}
173
174static inline u32
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800175intel_read_status_page(struct intel_ring_buffer *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +0100176 int reg)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800177{
Daniel Vetter4225d0f2012-04-26 23:28:16 +0200178 /* Ensure that the compiler doesn't optimize away the load. */
179 barrier();
180 return ring->status_page.page_addr[reg];
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800181}
182
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200183static inline void
184intel_write_status_page(struct intel_ring_buffer *ring,
185 int reg, u32 value)
186{
187 ring->status_page.page_addr[reg] = value;
188}
189
Chris Wilson311bd682011-01-13 19:06:50 +0000190/**
191 * Reads a dword out of the status page, which is written to from the command
192 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
193 * MI_STORE_DATA_IMM.
194 *
195 * The following dwords have a reserved meaning:
196 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
197 * 0x04: ring 0 head pointer
198 * 0x05: ring 1 head pointer (915-class)
199 * 0x06: ring 2 head pointer (915-class)
200 * 0x10-0x1b: Context status DWords (GM45)
201 * 0x1f: Last written status offset. (GM45)
202 *
203 * The area from dword 0x20 to 0x3ff is available for driver usage.
204 */
Chris Wilson311bd682011-01-13 19:06:50 +0000205#define I915_GEM_HWS_INDEX 0x20
Jesse Barnes9a289772012-10-26 09:42:42 -0700206#define I915_GEM_HWS_SCRATCH_INDEX 0x30
207#define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
Chris Wilson311bd682011-01-13 19:06:50 +0000208
Chris Wilson78501ea2010-10-27 12:18:21 +0100209void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring);
Ben Widawsky96f298a2011-03-19 18:14:27 -0700210
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100211int __must_check intel_ring_begin(struct intel_ring_buffer *ring, int n);
Chris Wilson78501ea2010-10-27 12:18:21 +0100212static inline void intel_ring_emit(struct intel_ring_buffer *ring,
213 u32 data)
Chris Wilsone898cd22010-08-04 15:18:14 +0100214{
Chris Wilson78501ea2010-10-27 12:18:21 +0100215 iowrite32(data, ring->virtual_start + ring->tail);
Chris Wilsone898cd22010-08-04 15:18:14 +0100216 ring->tail += 4;
217}
Chris Wilson78501ea2010-10-27 12:18:21 +0100218void intel_ring_advance(struct intel_ring_buffer *ring);
Chris Wilson3e960502012-11-27 16:22:54 +0000219int __must_check intel_ring_idle(struct intel_ring_buffer *ring);
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +0200220void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno);
Chris Wilsona7b97612012-07-20 12:41:08 +0100221int intel_ring_flush_all_caches(struct intel_ring_buffer *ring);
222int intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800223
Xiang, Haihao5c1143b2010-09-16 10:43:11 +0800224int intel_init_render_ring_buffer(struct drm_device *dev);
225int intel_init_bsd_ring_buffer(struct drm_device *dev);
Chris Wilson549f7362010-10-19 11:19:32 +0100226int intel_init_blt_ring_buffer(struct drm_device *dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800227
Chris Wilson78501ea2010-10-27 12:18:21 +0100228u32 intel_ring_get_active_head(struct intel_ring_buffer *ring);
229void intel_ring_setup_status_page(struct intel_ring_buffer *ring);
Daniel Vetter79f321b2010-09-24 21:20:10 +0200230
Chris Wilsona71d8d92012-02-15 11:25:36 +0000231static inline u32 intel_ring_get_tail(struct intel_ring_buffer *ring)
232{
233 return ring->tail;
234}
235
Chris Wilson9d7730912012-11-27 16:22:52 +0000236static inline u32 intel_ring_get_seqno(struct intel_ring_buffer *ring)
237{
238 BUG_ON(ring->outstanding_lazy_request == 0);
239 return ring->outstanding_lazy_request;
240}
241
Chris Wilsondb53a302011-02-03 11:57:46 +0000242static inline void i915_trace_irq_get(struct intel_ring_buffer *ring, u32 seqno)
243{
244 if (ring->trace_irq_seqno == 0 && ring->irq_get(ring))
245 ring->trace_irq_seqno = seqno;
246}
247
Chris Wilsone8616b62011-01-20 09:57:11 +0000248/* DRI warts */
249int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size);
250
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800251#endif /* _INTEL_RINGBUFFER_H_ */