blob: 69d55b435c6c46ffb05f9db8310e731d5c1ecf15 [file] [log] [blame]
Martin Peresa10220b2012-11-04 01:01:53 +01001/*
2 * Copyright 2012 Nouveau Community
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Martin Peres <martin.peres@labri.fr>
23 * Ben Skeggs
24 */
Ben Skeggs5f8824d2015-01-14 14:40:22 +100025#include "nv04.h"
Martin Peresa10220b2012-11-04 01:01:53 +010026
Ben Skeggs29845062013-10-15 10:49:39 +100027#include <subdev/timer.h>
28
Ben Skeggs29845062013-10-15 10:49:39 +100029static int
Ben Skeggs01d6b952015-08-20 14:54:06 +100030nv50_bus_hwsq_exec(struct nvkm_bus *bus, u32 *data, u32 size)
Ben Skeggs29845062013-10-15 10:49:39 +100031{
Ben Skeggs14caba42015-08-20 14:54:08 +100032 struct nvkm_device *device = bus->subdev.device;
Ben Skeggs29845062013-10-15 10:49:39 +100033 int i;
34
Ben Skeggs14caba42015-08-20 14:54:08 +100035 nvkm_mask(device, 0x001098, 0x00000008, 0x00000000);
36 nvkm_wr32(device, 0x001304, 0x00000000);
Ben Skeggs29845062013-10-15 10:49:39 +100037 for (i = 0; i < size; i++)
Ben Skeggs14caba42015-08-20 14:54:08 +100038 nvkm_wr32(device, 0x001400 + (i * 4), data[i]);
39 nvkm_mask(device, 0x001098, 0x00000018, 0x00000018);
40 nvkm_wr32(device, 0x00130c, 0x00000003);
Ben Skeggs29845062013-10-15 10:49:39 +100041
Ben Skeggs01d6b952015-08-20 14:54:06 +100042 return nv_wait(bus, 0x001308, 0x00000100, 0x00000000) ? 0 : -ETIMEDOUT;
Ben Skeggs29845062013-10-15 10:49:39 +100043}
44
45void
Ben Skeggs5f8824d2015-01-14 14:40:22 +100046nv50_bus_intr(struct nvkm_subdev *subdev)
Martin Peresa10220b2012-11-04 01:01:53 +010047{
Ben Skeggs01d6b952015-08-20 14:54:06 +100048 struct nvkm_bus *bus = nvkm_bus(subdev);
Ben Skeggs14caba42015-08-20 14:54:08 +100049 struct nvkm_device *device = bus->subdev.device;
50 u32 stat = nvkm_rd32(device, 0x001100) & nvkm_rd32(device, 0x001140);
Martin Peresa10220b2012-11-04 01:01:53 +010051
52 if (stat & 0x00000008) {
Ben Skeggs14caba42015-08-20 14:54:08 +100053 u32 addr = nvkm_rd32(device, 0x009084);
54 u32 data = nvkm_rd32(device, 0x009088);
Martin Peres9d7175c2012-12-07 02:26:02 +010055
Ben Skeggs01d6b952015-08-20 14:54:06 +100056 nv_error(bus, "MMIO %s of 0x%08x FAULT at 0x%06x\n",
Martin Peres9d7175c2012-12-07 02:26:02 +010057 (addr & 0x00000002) ? "write" : "read", data,
58 (addr & 0x00fffffc));
59
Martin Peresa10220b2012-11-04 01:01:53 +010060 stat &= ~0x00000008;
Ben Skeggs14caba42015-08-20 14:54:08 +100061 nvkm_wr32(device, 0x001100, 0x00000008);
Martin Peresa10220b2012-11-04 01:01:53 +010062 }
63
64 if (stat & 0x00010000) {
Ben Skeggs01d6b952015-08-20 14:54:06 +100065 subdev = nvkm_subdev(bus, NVDEV_SUBDEV_THERM);
Martin Peresa10220b2012-11-04 01:01:53 +010066 if (subdev && subdev->intr)
67 subdev->intr(subdev);
68 stat &= ~0x00010000;
Ben Skeggs14caba42015-08-20 14:54:08 +100069 nvkm_wr32(device, 0x001100, 0x00010000);
Martin Peresa10220b2012-11-04 01:01:53 +010070 }
71
72 if (stat) {
Ben Skeggs01d6b952015-08-20 14:54:06 +100073 nv_error(bus, "unknown intr 0x%08x\n", stat);
Ben Skeggs14caba42015-08-20 14:54:08 +100074 nvkm_mask(device, 0x001140, stat, 0);
Martin Peresa10220b2012-11-04 01:01:53 +010075 }
76}
77
Ben Skeggs29845062013-10-15 10:49:39 +100078int
Ben Skeggs5f8824d2015-01-14 14:40:22 +100079nv50_bus_init(struct nvkm_object *object)
Martin Peresa10220b2012-11-04 01:01:53 +010080{
Ben Skeggs01d6b952015-08-20 14:54:06 +100081 struct nvkm_bus *bus = (void *)object;
Ben Skeggs14caba42015-08-20 14:54:08 +100082 struct nvkm_device *device = bus->subdev.device;
Martin Peresa10220b2012-11-04 01:01:53 +010083 int ret;
84
Ben Skeggs01d6b952015-08-20 14:54:06 +100085 ret = nvkm_bus_init(bus);
Martin Peresa10220b2012-11-04 01:01:53 +010086 if (ret)
87 return ret;
88
Ben Skeggs14caba42015-08-20 14:54:08 +100089 nvkm_wr32(device, 0x001100, 0xffffffff);
90 nvkm_wr32(device, 0x001140, 0x00010008);
Martin Peresa10220b2012-11-04 01:01:53 +010091 return 0;
92}
93
Ben Skeggs5f8824d2015-01-14 14:40:22 +100094struct nvkm_oclass *
Ben Skeggs48ae0b32013-10-24 09:39:05 +100095nv50_bus_oclass = &(struct nv04_bus_impl) {
96 .base.handle = NV_SUBDEV(BUS, 0x50),
Ben Skeggs5f8824d2015-01-14 14:40:22 +100097 .base.ofuncs = &(struct nvkm_ofuncs) {
Ben Skeggs48ae0b32013-10-24 09:39:05 +100098 .ctor = nv04_bus_ctor,
Ben Skeggs5f8824d2015-01-14 14:40:22 +100099 .dtor = _nvkm_bus_dtor,
Martin Peresa10220b2012-11-04 01:01:53 +0100100 .init = nv50_bus_init,
Ben Skeggs5f8824d2015-01-14 14:40:22 +1000101 .fini = _nvkm_bus_fini,
Martin Peresa10220b2012-11-04 01:01:53 +0100102 },
Ben Skeggs48ae0b32013-10-24 09:39:05 +1000103 .intr = nv50_bus_intr,
Ben Skeggs29845062013-10-15 10:49:39 +1000104 .hwsq_exec = nv50_bus_hwsq_exec,
105 .hwsq_size = 64,
Ben Skeggs48ae0b32013-10-24 09:39:05 +1000106}.base;