blob: fe2991d237bf2090e96129ce9c17ac53168ce12e [file] [log] [blame]
Daniel Vetter0a10c852010-03-11 21:19:14 +00001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28
29#include <linux/console.h>
30#include <drm/drmP.h>
31#include <drm/drm_crtc_helper.h>
32#include <drm/radeon_drm.h>
33#include <linux/vgaarb.h>
34#include <linux/vga_switcheroo.h>
35#include "radeon_reg.h"
36#include "radeon.h"
37#include "radeon_asic.h"
38#include "atom.h"
39
40/*
41 * Registers accessors functions.
42 */
Alex Deucherabf1dc62012-07-17 14:02:36 -040043/**
44 * radeon_invalid_rreg - dummy reg read function
45 *
46 * @rdev: radeon device pointer
47 * @reg: offset of register
48 *
49 * Dummy register read function. Used for register blocks
50 * that certain asics don't have (all asics).
51 * Returns the value in the register.
52 */
Daniel Vetter0a10c852010-03-11 21:19:14 +000053static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
54{
55 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
56 BUG_ON(1);
57 return 0;
58}
59
Alex Deucherabf1dc62012-07-17 14:02:36 -040060/**
61 * radeon_invalid_wreg - dummy reg write function
62 *
63 * @rdev: radeon device pointer
64 * @reg: offset of register
65 * @v: value to write to the register
66 *
67 * Dummy register read function. Used for register blocks
68 * that certain asics don't have (all asics).
69 */
Daniel Vetter0a10c852010-03-11 21:19:14 +000070static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
71{
72 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
73 reg, v);
74 BUG_ON(1);
75}
76
Alex Deucherabf1dc62012-07-17 14:02:36 -040077/**
78 * radeon_register_accessor_init - sets up the register accessor callbacks
79 *
80 * @rdev: radeon device pointer
81 *
82 * Sets up the register accessor callbacks for various register
83 * apertures. Not all asics have all apertures (all asics).
84 */
Daniel Vetter0a10c852010-03-11 21:19:14 +000085static void radeon_register_accessor_init(struct radeon_device *rdev)
86{
87 rdev->mc_rreg = &radeon_invalid_rreg;
88 rdev->mc_wreg = &radeon_invalid_wreg;
89 rdev->pll_rreg = &radeon_invalid_rreg;
90 rdev->pll_wreg = &radeon_invalid_wreg;
91 rdev->pciep_rreg = &radeon_invalid_rreg;
92 rdev->pciep_wreg = &radeon_invalid_wreg;
93
94 /* Don't change order as we are overridding accessor. */
95 if (rdev->family < CHIP_RV515) {
96 rdev->pcie_reg_mask = 0xff;
97 } else {
98 rdev->pcie_reg_mask = 0x7ff;
99 }
100 /* FIXME: not sure here */
101 if (rdev->family <= CHIP_R580) {
102 rdev->pll_rreg = &r100_pll_rreg;
103 rdev->pll_wreg = &r100_pll_wreg;
104 }
105 if (rdev->family >= CHIP_R420) {
106 rdev->mc_rreg = &r420_mc_rreg;
107 rdev->mc_wreg = &r420_mc_wreg;
108 }
109 if (rdev->family >= CHIP_RV515) {
110 rdev->mc_rreg = &rv515_mc_rreg;
111 rdev->mc_wreg = &rv515_mc_wreg;
112 }
113 if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
114 rdev->mc_rreg = &rs400_mc_rreg;
115 rdev->mc_wreg = &rs400_mc_wreg;
116 }
117 if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
118 rdev->mc_rreg = &rs690_mc_rreg;
119 rdev->mc_wreg = &rs690_mc_wreg;
120 }
121 if (rdev->family == CHIP_RS600) {
122 rdev->mc_rreg = &rs600_mc_rreg;
123 rdev->mc_wreg = &rs600_mc_wreg;
124 }
Samuel Li65337e62013-04-05 17:50:53 -0400125 if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
126 rdev->mc_rreg = &rs780_mc_rreg;
127 rdev->mc_wreg = &rs780_mc_wreg;
128 }
Alex Deucher6e2c3c02013-04-03 19:28:32 -0400129
130 if (rdev->family >= CHIP_BONAIRE) {
131 rdev->pciep_rreg = &cik_pciep_rreg;
132 rdev->pciep_wreg = &cik_pciep_wreg;
133 } else if (rdev->family >= CHIP_R600) {
Daniel Vetter0a10c852010-03-11 21:19:14 +0000134 rdev->pciep_rreg = &r600_pciep_rreg;
135 rdev->pciep_wreg = &r600_pciep_wreg;
136 }
137}
138
139
140/* helper to disable agp */
Alex Deucherabf1dc62012-07-17 14:02:36 -0400141/**
142 * radeon_agp_disable - AGP disable helper function
143 *
144 * @rdev: radeon device pointer
145 *
146 * Removes AGP flags and changes the gart callbacks on AGP
147 * cards when using the internal gart rather than AGP (all asics).
148 */
Daniel Vetter0a10c852010-03-11 21:19:14 +0000149void radeon_agp_disable(struct radeon_device *rdev)
150{
151 rdev->flags &= ~RADEON_IS_AGP;
152 if (rdev->family >= CHIP_R600) {
153 DRM_INFO("Forcing AGP to PCIE mode\n");
154 rdev->flags |= RADEON_IS_PCIE;
155 } else if (rdev->family >= CHIP_RV515 ||
156 rdev->family == CHIP_RV380 ||
157 rdev->family == CHIP_RV410 ||
158 rdev->family == CHIP_R423) {
159 DRM_INFO("Forcing AGP to PCIE mode\n");
160 rdev->flags |= RADEON_IS_PCIE;
Alex Deucherc5b3b852012-02-23 17:53:46 -0500161 rdev->asic->gart.tlb_flush = &rv370_pcie_gart_tlb_flush;
162 rdev->asic->gart.set_page = &rv370_pcie_gart_set_page;
Daniel Vetter0a10c852010-03-11 21:19:14 +0000163 } else {
164 DRM_INFO("Forcing AGP to PCI mode\n");
165 rdev->flags |= RADEON_IS_PCI;
Alex Deucherc5b3b852012-02-23 17:53:46 -0500166 rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
167 rdev->asic->gart.set_page = &r100_pci_gart_set_page;
Daniel Vetter0a10c852010-03-11 21:19:14 +0000168 }
169 rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
170}
171
172/*
173 * ASIC
174 */
Christian König76a0df82013-08-13 11:56:50 +0200175
176static struct radeon_asic_ring r100_gfx_ring = {
177 .ib_execute = &r100_ring_ib_execute,
178 .emit_fence = &r100_fence_ring_emit,
179 .emit_semaphore = &r100_semaphore_ring_emit,
180 .cs_parse = &r100_cs_parse,
181 .ring_start = &r100_ring_start,
182 .ring_test = &r100_ring_test,
183 .ib_test = &r100_ib_test,
184 .is_lockup = &r100_gpu_is_lockup,
185 .get_rptr = &radeon_ring_generic_get_rptr,
186 .get_wptr = &radeon_ring_generic_get_wptr,
187 .set_wptr = &radeon_ring_generic_set_wptr,
188};
189
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000190static struct radeon_asic r100_asic = {
191 .init = &r100_init,
192 .fini = &r100_fini,
193 .suspend = &r100_suspend,
194 .resume = &r100_resume,
195 .vga_set_state = &r100_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000196 .asic_reset = &r100_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500197 .ioctl_wait_idle = NULL,
198 .gui_idle = &r100_gui_idle,
199 .mc_wait_for_idle = &r100_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500200 .gart = {
201 .tlb_flush = &r100_pci_gart_tlb_flush,
202 .set_page = &r100_pci_gart_set_page,
203 },
Christian König4c87bc22011-10-19 19:02:21 +0200204 .ring = {
Christian König76a0df82013-08-13 11:56:50 +0200205 [RADEON_RING_TYPE_GFX_INDEX] = &r100_gfx_ring
Christian König4c87bc22011-10-19 19:02:21 +0200206 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500207 .irq = {
208 .set = &r100_irq_set,
209 .process = &r100_irq_process,
210 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500211 .display = {
212 .bandwidth_update = &r100_bandwidth_update,
213 .get_vblank_counter = &r100_get_vblank_counter,
214 .wait_for_vblank = &r100_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400215 .set_backlight_level = &radeon_legacy_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400216 .get_backlight_level = &radeon_legacy_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500217 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500218 .copy = {
219 .blit = &r100_copy_blit,
220 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
221 .dma = NULL,
222 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
223 .copy = &r100_copy_blit,
224 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
225 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500226 .surface = {
227 .set_reg = r100_set_surface_reg,
228 .clear_reg = r100_clear_surface_reg,
229 },
Alex Deucher901ea572012-02-23 17:53:39 -0500230 .hpd = {
231 .init = &r100_hpd_init,
232 .fini = &r100_hpd_fini,
233 .sense = &r100_hpd_sense,
234 .set_polarity = &r100_hpd_set_polarity,
235 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500236 .pm = {
237 .misc = &r100_pm_misc,
238 .prepare = &r100_pm_prepare,
239 .finish = &r100_pm_finish,
240 .init_profile = &r100_pm_init_profile,
241 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500242 .get_engine_clock = &radeon_legacy_get_engine_clock,
243 .set_engine_clock = &radeon_legacy_set_engine_clock,
244 .get_memory_clock = &radeon_legacy_get_memory_clock,
245 .set_memory_clock = NULL,
246 .get_pcie_lanes = NULL,
247 .set_pcie_lanes = NULL,
248 .set_clock_gating = &radeon_legacy_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500249 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500250 .pflip = {
251 .pre_page_flip = &r100_pre_page_flip,
252 .page_flip = &r100_page_flip,
253 .post_page_flip = &r100_post_page_flip,
254 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000255};
256
257static struct radeon_asic r200_asic = {
258 .init = &r100_init,
259 .fini = &r100_fini,
260 .suspend = &r100_suspend,
261 .resume = &r100_resume,
262 .vga_set_state = &r100_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000263 .asic_reset = &r100_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500264 .ioctl_wait_idle = NULL,
265 .gui_idle = &r100_gui_idle,
266 .mc_wait_for_idle = &r100_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500267 .gart = {
268 .tlb_flush = &r100_pci_gart_tlb_flush,
269 .set_page = &r100_pci_gart_set_page,
270 },
Christian König4c87bc22011-10-19 19:02:21 +0200271 .ring = {
Christian König76a0df82013-08-13 11:56:50 +0200272 [RADEON_RING_TYPE_GFX_INDEX] = &r100_gfx_ring
Christian König4c87bc22011-10-19 19:02:21 +0200273 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500274 .irq = {
275 .set = &r100_irq_set,
276 .process = &r100_irq_process,
277 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500278 .display = {
279 .bandwidth_update = &r100_bandwidth_update,
280 .get_vblank_counter = &r100_get_vblank_counter,
281 .wait_for_vblank = &r100_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400282 .set_backlight_level = &radeon_legacy_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400283 .get_backlight_level = &radeon_legacy_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500284 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500285 .copy = {
286 .blit = &r100_copy_blit,
287 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
288 .dma = &r200_copy_dma,
289 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
290 .copy = &r100_copy_blit,
291 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
292 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500293 .surface = {
294 .set_reg = r100_set_surface_reg,
295 .clear_reg = r100_clear_surface_reg,
296 },
Alex Deucher901ea572012-02-23 17:53:39 -0500297 .hpd = {
298 .init = &r100_hpd_init,
299 .fini = &r100_hpd_fini,
300 .sense = &r100_hpd_sense,
301 .set_polarity = &r100_hpd_set_polarity,
302 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500303 .pm = {
304 .misc = &r100_pm_misc,
305 .prepare = &r100_pm_prepare,
306 .finish = &r100_pm_finish,
307 .init_profile = &r100_pm_init_profile,
308 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500309 .get_engine_clock = &radeon_legacy_get_engine_clock,
310 .set_engine_clock = &radeon_legacy_set_engine_clock,
311 .get_memory_clock = &radeon_legacy_get_memory_clock,
312 .set_memory_clock = NULL,
313 .get_pcie_lanes = NULL,
314 .set_pcie_lanes = NULL,
315 .set_clock_gating = &radeon_legacy_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500316 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500317 .pflip = {
318 .pre_page_flip = &r100_pre_page_flip,
319 .page_flip = &r100_page_flip,
320 .post_page_flip = &r100_post_page_flip,
321 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000322};
323
Christian König76a0df82013-08-13 11:56:50 +0200324static struct radeon_asic_ring r300_gfx_ring = {
325 .ib_execute = &r100_ring_ib_execute,
326 .emit_fence = &r300_fence_ring_emit,
327 .emit_semaphore = &r100_semaphore_ring_emit,
328 .cs_parse = &r300_cs_parse,
329 .ring_start = &r300_ring_start,
330 .ring_test = &r100_ring_test,
331 .ib_test = &r100_ib_test,
332 .is_lockup = &r100_gpu_is_lockup,
333 .get_rptr = &radeon_ring_generic_get_rptr,
334 .get_wptr = &radeon_ring_generic_get_wptr,
335 .set_wptr = &radeon_ring_generic_set_wptr,
336};
337
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000338static struct radeon_asic r300_asic = {
339 .init = &r300_init,
340 .fini = &r300_fini,
341 .suspend = &r300_suspend,
342 .resume = &r300_resume,
343 .vga_set_state = &r100_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000344 .asic_reset = &r300_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500345 .ioctl_wait_idle = NULL,
346 .gui_idle = &r100_gui_idle,
347 .mc_wait_for_idle = &r300_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500348 .gart = {
349 .tlb_flush = &r100_pci_gart_tlb_flush,
350 .set_page = &r100_pci_gart_set_page,
351 },
Christian König4c87bc22011-10-19 19:02:21 +0200352 .ring = {
Christian König76a0df82013-08-13 11:56:50 +0200353 [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
Christian König4c87bc22011-10-19 19:02:21 +0200354 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500355 .irq = {
356 .set = &r100_irq_set,
357 .process = &r100_irq_process,
358 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500359 .display = {
360 .bandwidth_update = &r100_bandwidth_update,
361 .get_vblank_counter = &r100_get_vblank_counter,
362 .wait_for_vblank = &r100_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400363 .set_backlight_level = &radeon_legacy_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400364 .get_backlight_level = &radeon_legacy_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500365 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500366 .copy = {
367 .blit = &r100_copy_blit,
368 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
369 .dma = &r200_copy_dma,
370 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
371 .copy = &r100_copy_blit,
372 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
373 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500374 .surface = {
375 .set_reg = r100_set_surface_reg,
376 .clear_reg = r100_clear_surface_reg,
377 },
Alex Deucher901ea572012-02-23 17:53:39 -0500378 .hpd = {
379 .init = &r100_hpd_init,
380 .fini = &r100_hpd_fini,
381 .sense = &r100_hpd_sense,
382 .set_polarity = &r100_hpd_set_polarity,
383 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500384 .pm = {
385 .misc = &r100_pm_misc,
386 .prepare = &r100_pm_prepare,
387 .finish = &r100_pm_finish,
388 .init_profile = &r100_pm_init_profile,
389 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500390 .get_engine_clock = &radeon_legacy_get_engine_clock,
391 .set_engine_clock = &radeon_legacy_set_engine_clock,
392 .get_memory_clock = &radeon_legacy_get_memory_clock,
393 .set_memory_clock = NULL,
394 .get_pcie_lanes = &rv370_get_pcie_lanes,
395 .set_pcie_lanes = &rv370_set_pcie_lanes,
396 .set_clock_gating = &radeon_legacy_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500397 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500398 .pflip = {
399 .pre_page_flip = &r100_pre_page_flip,
400 .page_flip = &r100_page_flip,
401 .post_page_flip = &r100_post_page_flip,
402 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000403};
404
405static struct radeon_asic r300_asic_pcie = {
406 .init = &r300_init,
407 .fini = &r300_fini,
408 .suspend = &r300_suspend,
409 .resume = &r300_resume,
410 .vga_set_state = &r100_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000411 .asic_reset = &r300_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500412 .ioctl_wait_idle = NULL,
413 .gui_idle = &r100_gui_idle,
414 .mc_wait_for_idle = &r300_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500415 .gart = {
416 .tlb_flush = &rv370_pcie_gart_tlb_flush,
417 .set_page = &rv370_pcie_gart_set_page,
418 },
Christian König4c87bc22011-10-19 19:02:21 +0200419 .ring = {
Christian König76a0df82013-08-13 11:56:50 +0200420 [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
Christian König4c87bc22011-10-19 19:02:21 +0200421 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500422 .irq = {
423 .set = &r100_irq_set,
424 .process = &r100_irq_process,
425 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500426 .display = {
427 .bandwidth_update = &r100_bandwidth_update,
428 .get_vblank_counter = &r100_get_vblank_counter,
429 .wait_for_vblank = &r100_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400430 .set_backlight_level = &radeon_legacy_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400431 .get_backlight_level = &radeon_legacy_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500432 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500433 .copy = {
434 .blit = &r100_copy_blit,
435 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
436 .dma = &r200_copy_dma,
437 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
438 .copy = &r100_copy_blit,
439 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
440 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500441 .surface = {
442 .set_reg = r100_set_surface_reg,
443 .clear_reg = r100_clear_surface_reg,
444 },
Alex Deucher901ea572012-02-23 17:53:39 -0500445 .hpd = {
446 .init = &r100_hpd_init,
447 .fini = &r100_hpd_fini,
448 .sense = &r100_hpd_sense,
449 .set_polarity = &r100_hpd_set_polarity,
450 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500451 .pm = {
452 .misc = &r100_pm_misc,
453 .prepare = &r100_pm_prepare,
454 .finish = &r100_pm_finish,
455 .init_profile = &r100_pm_init_profile,
456 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500457 .get_engine_clock = &radeon_legacy_get_engine_clock,
458 .set_engine_clock = &radeon_legacy_set_engine_clock,
459 .get_memory_clock = &radeon_legacy_get_memory_clock,
460 .set_memory_clock = NULL,
461 .get_pcie_lanes = &rv370_get_pcie_lanes,
462 .set_pcie_lanes = &rv370_set_pcie_lanes,
463 .set_clock_gating = &radeon_legacy_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500464 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500465 .pflip = {
466 .pre_page_flip = &r100_pre_page_flip,
467 .page_flip = &r100_page_flip,
468 .post_page_flip = &r100_post_page_flip,
469 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000470};
471
472static struct radeon_asic r420_asic = {
473 .init = &r420_init,
474 .fini = &r420_fini,
475 .suspend = &r420_suspend,
476 .resume = &r420_resume,
477 .vga_set_state = &r100_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000478 .asic_reset = &r300_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500479 .ioctl_wait_idle = NULL,
480 .gui_idle = &r100_gui_idle,
481 .mc_wait_for_idle = &r300_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500482 .gart = {
483 .tlb_flush = &rv370_pcie_gart_tlb_flush,
484 .set_page = &rv370_pcie_gart_set_page,
485 },
Christian König4c87bc22011-10-19 19:02:21 +0200486 .ring = {
Christian König76a0df82013-08-13 11:56:50 +0200487 [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
Christian König4c87bc22011-10-19 19:02:21 +0200488 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500489 .irq = {
490 .set = &r100_irq_set,
491 .process = &r100_irq_process,
492 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500493 .display = {
494 .bandwidth_update = &r100_bandwidth_update,
495 .get_vblank_counter = &r100_get_vblank_counter,
496 .wait_for_vblank = &r100_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400497 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400498 .get_backlight_level = &atombios_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500499 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500500 .copy = {
501 .blit = &r100_copy_blit,
502 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
503 .dma = &r200_copy_dma,
504 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
505 .copy = &r100_copy_blit,
506 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
507 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500508 .surface = {
509 .set_reg = r100_set_surface_reg,
510 .clear_reg = r100_clear_surface_reg,
511 },
Alex Deucher901ea572012-02-23 17:53:39 -0500512 .hpd = {
513 .init = &r100_hpd_init,
514 .fini = &r100_hpd_fini,
515 .sense = &r100_hpd_sense,
516 .set_polarity = &r100_hpd_set_polarity,
517 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500518 .pm = {
519 .misc = &r100_pm_misc,
520 .prepare = &r100_pm_prepare,
521 .finish = &r100_pm_finish,
522 .init_profile = &r420_pm_init_profile,
523 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500524 .get_engine_clock = &radeon_atom_get_engine_clock,
525 .set_engine_clock = &radeon_atom_set_engine_clock,
526 .get_memory_clock = &radeon_atom_get_memory_clock,
527 .set_memory_clock = &radeon_atom_set_memory_clock,
528 .get_pcie_lanes = &rv370_get_pcie_lanes,
529 .set_pcie_lanes = &rv370_set_pcie_lanes,
530 .set_clock_gating = &radeon_atom_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500531 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500532 .pflip = {
533 .pre_page_flip = &r100_pre_page_flip,
534 .page_flip = &r100_page_flip,
535 .post_page_flip = &r100_post_page_flip,
536 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000537};
538
539static struct radeon_asic rs400_asic = {
540 .init = &rs400_init,
541 .fini = &rs400_fini,
542 .suspend = &rs400_suspend,
543 .resume = &rs400_resume,
544 .vga_set_state = &r100_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000545 .asic_reset = &r300_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500546 .ioctl_wait_idle = NULL,
547 .gui_idle = &r100_gui_idle,
548 .mc_wait_for_idle = &rs400_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500549 .gart = {
550 .tlb_flush = &rs400_gart_tlb_flush,
551 .set_page = &rs400_gart_set_page,
552 },
Christian König4c87bc22011-10-19 19:02:21 +0200553 .ring = {
Christian König76a0df82013-08-13 11:56:50 +0200554 [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
Christian König4c87bc22011-10-19 19:02:21 +0200555 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500556 .irq = {
557 .set = &r100_irq_set,
558 .process = &r100_irq_process,
559 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500560 .display = {
561 .bandwidth_update = &r100_bandwidth_update,
562 .get_vblank_counter = &r100_get_vblank_counter,
563 .wait_for_vblank = &r100_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400564 .set_backlight_level = &radeon_legacy_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400565 .get_backlight_level = &radeon_legacy_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500566 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500567 .copy = {
568 .blit = &r100_copy_blit,
569 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
570 .dma = &r200_copy_dma,
571 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
572 .copy = &r100_copy_blit,
573 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
574 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500575 .surface = {
576 .set_reg = r100_set_surface_reg,
577 .clear_reg = r100_clear_surface_reg,
578 },
Alex Deucher901ea572012-02-23 17:53:39 -0500579 .hpd = {
580 .init = &r100_hpd_init,
581 .fini = &r100_hpd_fini,
582 .sense = &r100_hpd_sense,
583 .set_polarity = &r100_hpd_set_polarity,
584 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500585 .pm = {
586 .misc = &r100_pm_misc,
587 .prepare = &r100_pm_prepare,
588 .finish = &r100_pm_finish,
589 .init_profile = &r100_pm_init_profile,
590 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500591 .get_engine_clock = &radeon_legacy_get_engine_clock,
592 .set_engine_clock = &radeon_legacy_set_engine_clock,
593 .get_memory_clock = &radeon_legacy_get_memory_clock,
594 .set_memory_clock = NULL,
595 .get_pcie_lanes = NULL,
596 .set_pcie_lanes = NULL,
597 .set_clock_gating = &radeon_legacy_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500598 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500599 .pflip = {
600 .pre_page_flip = &r100_pre_page_flip,
601 .page_flip = &r100_page_flip,
602 .post_page_flip = &r100_post_page_flip,
603 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000604};
605
606static struct radeon_asic rs600_asic = {
607 .init = &rs600_init,
608 .fini = &rs600_fini,
609 .suspend = &rs600_suspend,
610 .resume = &rs600_resume,
611 .vga_set_state = &r100_vga_set_state,
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000612 .asic_reset = &rs600_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500613 .ioctl_wait_idle = NULL,
614 .gui_idle = &r100_gui_idle,
615 .mc_wait_for_idle = &rs600_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500616 .gart = {
617 .tlb_flush = &rs600_gart_tlb_flush,
618 .set_page = &rs600_gart_set_page,
619 },
Christian König4c87bc22011-10-19 19:02:21 +0200620 .ring = {
Christian König76a0df82013-08-13 11:56:50 +0200621 [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
Christian König4c87bc22011-10-19 19:02:21 +0200622 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500623 .irq = {
624 .set = &rs600_irq_set,
625 .process = &rs600_irq_process,
626 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500627 .display = {
628 .bandwidth_update = &rs600_bandwidth_update,
629 .get_vblank_counter = &rs600_get_vblank_counter,
630 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400631 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400632 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -0400633 .hdmi_enable = &r600_hdmi_enable,
634 .hdmi_setmode = &r600_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500635 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500636 .copy = {
637 .blit = &r100_copy_blit,
638 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
639 .dma = &r200_copy_dma,
640 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
641 .copy = &r100_copy_blit,
642 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
643 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500644 .surface = {
645 .set_reg = r100_set_surface_reg,
646 .clear_reg = r100_clear_surface_reg,
647 },
Alex Deucher901ea572012-02-23 17:53:39 -0500648 .hpd = {
649 .init = &rs600_hpd_init,
650 .fini = &rs600_hpd_fini,
651 .sense = &rs600_hpd_sense,
652 .set_polarity = &rs600_hpd_set_polarity,
653 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500654 .pm = {
655 .misc = &rs600_pm_misc,
656 .prepare = &rs600_pm_prepare,
657 .finish = &rs600_pm_finish,
658 .init_profile = &r420_pm_init_profile,
659 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500660 .get_engine_clock = &radeon_atom_get_engine_clock,
661 .set_engine_clock = &radeon_atom_set_engine_clock,
662 .get_memory_clock = &radeon_atom_get_memory_clock,
663 .set_memory_clock = &radeon_atom_set_memory_clock,
664 .get_pcie_lanes = NULL,
665 .set_pcie_lanes = NULL,
666 .set_clock_gating = &radeon_atom_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500667 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500668 .pflip = {
669 .pre_page_flip = &rs600_pre_page_flip,
670 .page_flip = &rs600_page_flip,
671 .post_page_flip = &rs600_post_page_flip,
672 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000673};
674
675static struct radeon_asic rs690_asic = {
676 .init = &rs690_init,
677 .fini = &rs690_fini,
678 .suspend = &rs690_suspend,
679 .resume = &rs690_resume,
680 .vga_set_state = &r100_vga_set_state,
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000681 .asic_reset = &rs600_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500682 .ioctl_wait_idle = NULL,
683 .gui_idle = &r100_gui_idle,
684 .mc_wait_for_idle = &rs690_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500685 .gart = {
686 .tlb_flush = &rs400_gart_tlb_flush,
687 .set_page = &rs400_gart_set_page,
688 },
Christian König4c87bc22011-10-19 19:02:21 +0200689 .ring = {
Christian König76a0df82013-08-13 11:56:50 +0200690 [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
Christian König4c87bc22011-10-19 19:02:21 +0200691 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500692 .irq = {
693 .set = &rs600_irq_set,
694 .process = &rs600_irq_process,
695 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500696 .display = {
697 .get_vblank_counter = &rs600_get_vblank_counter,
698 .bandwidth_update = &rs690_bandwidth_update,
699 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400700 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400701 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -0400702 .hdmi_enable = &r600_hdmi_enable,
703 .hdmi_setmode = &r600_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500704 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500705 .copy = {
706 .blit = &r100_copy_blit,
707 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
708 .dma = &r200_copy_dma,
709 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
710 .copy = &r200_copy_dma,
711 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
712 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500713 .surface = {
714 .set_reg = r100_set_surface_reg,
715 .clear_reg = r100_clear_surface_reg,
716 },
Alex Deucher901ea572012-02-23 17:53:39 -0500717 .hpd = {
718 .init = &rs600_hpd_init,
719 .fini = &rs600_hpd_fini,
720 .sense = &rs600_hpd_sense,
721 .set_polarity = &rs600_hpd_set_polarity,
722 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500723 .pm = {
724 .misc = &rs600_pm_misc,
725 .prepare = &rs600_pm_prepare,
726 .finish = &rs600_pm_finish,
727 .init_profile = &r420_pm_init_profile,
728 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500729 .get_engine_clock = &radeon_atom_get_engine_clock,
730 .set_engine_clock = &radeon_atom_set_engine_clock,
731 .get_memory_clock = &radeon_atom_get_memory_clock,
732 .set_memory_clock = &radeon_atom_set_memory_clock,
733 .get_pcie_lanes = NULL,
734 .set_pcie_lanes = NULL,
735 .set_clock_gating = &radeon_atom_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500736 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500737 .pflip = {
738 .pre_page_flip = &rs600_pre_page_flip,
739 .page_flip = &rs600_page_flip,
740 .post_page_flip = &rs600_post_page_flip,
741 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000742};
743
744static struct radeon_asic rv515_asic = {
745 .init = &rv515_init,
746 .fini = &rv515_fini,
747 .suspend = &rv515_suspend,
748 .resume = &rv515_resume,
749 .vga_set_state = &r100_vga_set_state,
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000750 .asic_reset = &rs600_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500751 .ioctl_wait_idle = NULL,
752 .gui_idle = &r100_gui_idle,
753 .mc_wait_for_idle = &rv515_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500754 .gart = {
755 .tlb_flush = &rv370_pcie_gart_tlb_flush,
756 .set_page = &rv370_pcie_gart_set_page,
757 },
Christian König4c87bc22011-10-19 19:02:21 +0200758 .ring = {
Christian König76a0df82013-08-13 11:56:50 +0200759 [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
Christian König4c87bc22011-10-19 19:02:21 +0200760 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500761 .irq = {
762 .set = &rs600_irq_set,
763 .process = &rs600_irq_process,
764 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500765 .display = {
766 .get_vblank_counter = &rs600_get_vblank_counter,
767 .bandwidth_update = &rv515_bandwidth_update,
768 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400769 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400770 .get_backlight_level = &atombios_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500771 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500772 .copy = {
773 .blit = &r100_copy_blit,
774 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
775 .dma = &r200_copy_dma,
776 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
777 .copy = &r100_copy_blit,
778 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
779 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500780 .surface = {
781 .set_reg = r100_set_surface_reg,
782 .clear_reg = r100_clear_surface_reg,
783 },
Alex Deucher901ea572012-02-23 17:53:39 -0500784 .hpd = {
785 .init = &rs600_hpd_init,
786 .fini = &rs600_hpd_fini,
787 .sense = &rs600_hpd_sense,
788 .set_polarity = &rs600_hpd_set_polarity,
789 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500790 .pm = {
791 .misc = &rs600_pm_misc,
792 .prepare = &rs600_pm_prepare,
793 .finish = &rs600_pm_finish,
794 .init_profile = &r420_pm_init_profile,
795 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500796 .get_engine_clock = &radeon_atom_get_engine_clock,
797 .set_engine_clock = &radeon_atom_set_engine_clock,
798 .get_memory_clock = &radeon_atom_get_memory_clock,
799 .set_memory_clock = &radeon_atom_set_memory_clock,
800 .get_pcie_lanes = &rv370_get_pcie_lanes,
801 .set_pcie_lanes = &rv370_set_pcie_lanes,
802 .set_clock_gating = &radeon_atom_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500803 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500804 .pflip = {
805 .pre_page_flip = &rs600_pre_page_flip,
806 .page_flip = &rs600_page_flip,
807 .post_page_flip = &rs600_post_page_flip,
808 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000809};
810
811static struct radeon_asic r520_asic = {
812 .init = &r520_init,
813 .fini = &rv515_fini,
814 .suspend = &rv515_suspend,
815 .resume = &r520_resume,
816 .vga_set_state = &r100_vga_set_state,
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000817 .asic_reset = &rs600_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500818 .ioctl_wait_idle = NULL,
819 .gui_idle = &r100_gui_idle,
820 .mc_wait_for_idle = &r520_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500821 .gart = {
822 .tlb_flush = &rv370_pcie_gart_tlb_flush,
823 .set_page = &rv370_pcie_gart_set_page,
824 },
Christian König4c87bc22011-10-19 19:02:21 +0200825 .ring = {
Christian König76a0df82013-08-13 11:56:50 +0200826 [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
Christian König4c87bc22011-10-19 19:02:21 +0200827 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500828 .irq = {
829 .set = &rs600_irq_set,
830 .process = &rs600_irq_process,
831 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500832 .display = {
833 .bandwidth_update = &rv515_bandwidth_update,
834 .get_vblank_counter = &rs600_get_vblank_counter,
835 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400836 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400837 .get_backlight_level = &atombios_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500838 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500839 .copy = {
840 .blit = &r100_copy_blit,
841 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
842 .dma = &r200_copy_dma,
843 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
844 .copy = &r100_copy_blit,
845 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
846 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500847 .surface = {
848 .set_reg = r100_set_surface_reg,
849 .clear_reg = r100_clear_surface_reg,
850 },
Alex Deucher901ea572012-02-23 17:53:39 -0500851 .hpd = {
852 .init = &rs600_hpd_init,
853 .fini = &rs600_hpd_fini,
854 .sense = &rs600_hpd_sense,
855 .set_polarity = &rs600_hpd_set_polarity,
856 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500857 .pm = {
858 .misc = &rs600_pm_misc,
859 .prepare = &rs600_pm_prepare,
860 .finish = &rs600_pm_finish,
861 .init_profile = &r420_pm_init_profile,
862 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500863 .get_engine_clock = &radeon_atom_get_engine_clock,
864 .set_engine_clock = &radeon_atom_set_engine_clock,
865 .get_memory_clock = &radeon_atom_get_memory_clock,
866 .set_memory_clock = &radeon_atom_set_memory_clock,
867 .get_pcie_lanes = &rv370_get_pcie_lanes,
868 .set_pcie_lanes = &rv370_set_pcie_lanes,
869 .set_clock_gating = &radeon_atom_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500870 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500871 .pflip = {
872 .pre_page_flip = &rs600_pre_page_flip,
873 .page_flip = &rs600_page_flip,
874 .post_page_flip = &rs600_post_page_flip,
875 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000876};
877
Christian König76a0df82013-08-13 11:56:50 +0200878static struct radeon_asic_ring r600_gfx_ring = {
879 .ib_execute = &r600_ring_ib_execute,
880 .emit_fence = &r600_fence_ring_emit,
881 .emit_semaphore = &r600_semaphore_ring_emit,
882 .cs_parse = &r600_cs_parse,
883 .ring_test = &r600_ring_test,
884 .ib_test = &r600_ib_test,
885 .is_lockup = &r600_gfx_is_lockup,
886 .get_rptr = &radeon_ring_generic_get_rptr,
887 .get_wptr = &radeon_ring_generic_get_wptr,
888 .set_wptr = &radeon_ring_generic_set_wptr,
889};
890
891static struct radeon_asic_ring r600_dma_ring = {
892 .ib_execute = &r600_dma_ring_ib_execute,
893 .emit_fence = &r600_dma_fence_ring_emit,
894 .emit_semaphore = &r600_dma_semaphore_ring_emit,
895 .cs_parse = &r600_dma_cs_parse,
896 .ring_test = &r600_dma_ring_test,
897 .ib_test = &r600_dma_ib_test,
898 .is_lockup = &r600_dma_is_lockup,
Christian König2e1e6da2013-08-13 11:56:52 +0200899 .get_rptr = &r600_dma_get_rptr,
900 .get_wptr = &r600_dma_get_wptr,
901 .set_wptr = &r600_dma_set_wptr,
Christian König76a0df82013-08-13 11:56:50 +0200902};
903
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000904static struct radeon_asic r600_asic = {
905 .init = &r600_init,
906 .fini = &r600_fini,
907 .suspend = &r600_suspend,
908 .resume = &r600_resume,
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000909 .vga_set_state = &r600_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000910 .asic_reset = &r600_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500911 .ioctl_wait_idle = r600_ioctl_wait_idle,
912 .gui_idle = &r600_gui_idle,
913 .mc_wait_for_idle = &r600_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -0500914 .get_xclk = &r600_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -0500915 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500916 .gart = {
917 .tlb_flush = &r600_pcie_gart_tlb_flush,
918 .set_page = &rs600_gart_set_page,
919 },
Christian König4c87bc22011-10-19 19:02:21 +0200920 .ring = {
Christian König76a0df82013-08-13 11:56:50 +0200921 [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
922 [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
Christian König4c87bc22011-10-19 19:02:21 +0200923 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500924 .irq = {
925 .set = &r600_irq_set,
926 .process = &r600_irq_process,
927 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500928 .display = {
929 .bandwidth_update = &rv515_bandwidth_update,
930 .get_vblank_counter = &rs600_get_vblank_counter,
931 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400932 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400933 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -0400934 .hdmi_enable = &r600_hdmi_enable,
935 .hdmi_setmode = &r600_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500936 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500937 .copy = {
Alex Deucher8dddb992013-07-12 14:52:30 -0400938 .blit = &r600_copy_cpdma,
Alex Deucher27cd7762012-02-23 17:53:42 -0500939 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher4d756582012-09-27 15:08:35 -0400940 .dma = &r600_copy_dma,
941 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucherbfea6a62013-07-11 14:53:34 -0400942 .copy = &r600_copy_cpdma,
Alex Deucheraeea40c2013-07-11 14:20:11 -0400943 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -0500944 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500945 .surface = {
946 .set_reg = r600_set_surface_reg,
947 .clear_reg = r600_clear_surface_reg,
948 },
Alex Deucher901ea572012-02-23 17:53:39 -0500949 .hpd = {
950 .init = &r600_hpd_init,
951 .fini = &r600_hpd_fini,
952 .sense = &r600_hpd_sense,
953 .set_polarity = &r600_hpd_set_polarity,
954 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500955 .pm = {
956 .misc = &r600_pm_misc,
957 .prepare = &rs600_pm_prepare,
958 .finish = &rs600_pm_finish,
959 .init_profile = &r600_pm_init_profile,
960 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500961 .get_engine_clock = &radeon_atom_get_engine_clock,
962 .set_engine_clock = &radeon_atom_set_engine_clock,
963 .get_memory_clock = &radeon_atom_get_memory_clock,
964 .set_memory_clock = &radeon_atom_set_memory_clock,
965 .get_pcie_lanes = &r600_get_pcie_lanes,
966 .set_pcie_lanes = &r600_set_pcie_lanes,
967 .set_clock_gating = NULL,
Alex Deucher6bd1c382013-06-21 14:38:03 -0400968 .get_temperature = &rv6xx_get_temp,
Alex Deuchera02fa392012-02-23 17:53:41 -0500969 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500970 .pflip = {
971 .pre_page_flip = &rs600_pre_page_flip,
972 .page_flip = &rs600_page_flip,
973 .post_page_flip = &rs600_post_page_flip,
974 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000975};
976
Alex Deucherca361b62013-06-21 14:42:08 -0400977static struct radeon_asic rv6xx_asic = {
978 .init = &r600_init,
979 .fini = &r600_fini,
980 .suspend = &r600_suspend,
981 .resume = &r600_resume,
982 .vga_set_state = &r600_vga_set_state,
983 .asic_reset = &r600_asic_reset,
984 .ioctl_wait_idle = r600_ioctl_wait_idle,
985 .gui_idle = &r600_gui_idle,
986 .mc_wait_for_idle = &r600_mc_wait_for_idle,
987 .get_xclk = &r600_get_xclk,
988 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
989 .gart = {
990 .tlb_flush = &r600_pcie_gart_tlb_flush,
991 .set_page = &rs600_gart_set_page,
992 },
993 .ring = {
Christian König76a0df82013-08-13 11:56:50 +0200994 [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
995 [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
Alex Deucherca361b62013-06-21 14:42:08 -0400996 },
997 .irq = {
998 .set = &r600_irq_set,
999 .process = &r600_irq_process,
1000 },
1001 .display = {
1002 .bandwidth_update = &rv515_bandwidth_update,
1003 .get_vblank_counter = &rs600_get_vblank_counter,
1004 .wait_for_vblank = &avivo_wait_for_vblank,
1005 .set_backlight_level = &atombios_set_backlight_level,
1006 .get_backlight_level = &atombios_get_backlight_level,
Alex Deucher99d79aa2013-09-23 15:47:08 -04001007 .hdmi_enable = &r600_hdmi_enable,
1008 .hdmi_setmode = &r600_hdmi_setmode,
Alex Deucherca361b62013-06-21 14:42:08 -04001009 },
1010 .copy = {
Alex Deucher8dddb992013-07-12 14:52:30 -04001011 .blit = &r600_copy_cpdma,
Alex Deucherca361b62013-06-21 14:42:08 -04001012 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1013 .dma = &r600_copy_dma,
1014 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucherbfea6a62013-07-11 14:53:34 -04001015 .copy = &r600_copy_cpdma,
Alex Deucheraeea40c2013-07-11 14:20:11 -04001016 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucherca361b62013-06-21 14:42:08 -04001017 },
1018 .surface = {
1019 .set_reg = r600_set_surface_reg,
1020 .clear_reg = r600_clear_surface_reg,
1021 },
1022 .hpd = {
1023 .init = &r600_hpd_init,
1024 .fini = &r600_hpd_fini,
1025 .sense = &r600_hpd_sense,
1026 .set_polarity = &r600_hpd_set_polarity,
1027 },
1028 .pm = {
1029 .misc = &r600_pm_misc,
1030 .prepare = &rs600_pm_prepare,
1031 .finish = &rs600_pm_finish,
1032 .init_profile = &r600_pm_init_profile,
1033 .get_dynpm_state = &r600_pm_get_dynpm_state,
1034 .get_engine_clock = &radeon_atom_get_engine_clock,
1035 .set_engine_clock = &radeon_atom_set_engine_clock,
1036 .get_memory_clock = &radeon_atom_get_memory_clock,
1037 .set_memory_clock = &radeon_atom_set_memory_clock,
1038 .get_pcie_lanes = &r600_get_pcie_lanes,
1039 .set_pcie_lanes = &r600_set_pcie_lanes,
1040 .set_clock_gating = NULL,
1041 .get_temperature = &rv6xx_get_temp,
Alex Deucher1b9ba702013-09-05 09:52:37 -04001042 .set_uvd_clocks = &r600_set_uvd_clocks,
Alex Deucherca361b62013-06-21 14:42:08 -04001043 },
Alex Deucher4a6369e2013-04-12 14:04:10 -04001044 .dpm = {
1045 .init = &rv6xx_dpm_init,
1046 .setup_asic = &rv6xx_setup_asic,
1047 .enable = &rv6xx_dpm_enable,
Alex Deuchera4643ba2013-12-19 12:18:13 -05001048 .late_enable = &r600_dpm_late_enable,
Alex Deucher4a6369e2013-04-12 14:04:10 -04001049 .disable = &rv6xx_dpm_disable,
Alex Deucher98243912013-01-16 13:13:42 -05001050 .pre_set_power_state = &r600_dpm_pre_set_power_state,
Alex Deucher4a6369e2013-04-12 14:04:10 -04001051 .set_power_state = &rv6xx_dpm_set_power_state,
Alex Deucher98243912013-01-16 13:13:42 -05001052 .post_set_power_state = &r600_dpm_post_set_power_state,
Alex Deucher4a6369e2013-04-12 14:04:10 -04001053 .display_configuration_changed = &rv6xx_dpm_display_configuration_changed,
1054 .fini = &rv6xx_dpm_fini,
1055 .get_sclk = &rv6xx_dpm_get_sclk,
1056 .get_mclk = &rv6xx_dpm_get_mclk,
1057 .print_power_state = &rv6xx_dpm_print_power_state,
Alex Deucher242916a2013-06-28 14:20:53 -04001058 .debugfs_print_current_performance_level = &rv6xx_dpm_debugfs_print_current_performance_level,
Alex Deucherf4f85a82013-07-25 20:07:25 -04001059 .force_performance_level = &rv6xx_dpm_force_performance_level,
Alex Deucher4a6369e2013-04-12 14:04:10 -04001060 },
Alex Deucherca361b62013-06-21 14:42:08 -04001061 .pflip = {
1062 .pre_page_flip = &rs600_pre_page_flip,
1063 .page_flip = &rs600_page_flip,
1064 .post_page_flip = &rs600_post_page_flip,
1065 },
1066};
1067
Alex Deucherf47299c2010-03-16 20:54:38 -04001068static struct radeon_asic rs780_asic = {
1069 .init = &r600_init,
1070 .fini = &r600_fini,
1071 .suspend = &r600_suspend,
1072 .resume = &r600_resume,
Alex Deucherf47299c2010-03-16 20:54:38 -04001073 .vga_set_state = &r600_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +00001074 .asic_reset = &r600_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -05001075 .ioctl_wait_idle = r600_ioctl_wait_idle,
1076 .gui_idle = &r600_gui_idle,
1077 .mc_wait_for_idle = &r600_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001078 .get_xclk = &r600_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001079 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -05001080 .gart = {
1081 .tlb_flush = &r600_pcie_gart_tlb_flush,
1082 .set_page = &rs600_gart_set_page,
1083 },
Christian König4c87bc22011-10-19 19:02:21 +02001084 .ring = {
Christian König76a0df82013-08-13 11:56:50 +02001085 [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
1086 [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
Christian König4c87bc22011-10-19 19:02:21 +02001087 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001088 .irq = {
1089 .set = &r600_irq_set,
1090 .process = &r600_irq_process,
1091 },
Alex Deucherc79a49c2012-02-23 17:53:47 -05001092 .display = {
1093 .bandwidth_update = &rs690_bandwidth_update,
1094 .get_vblank_counter = &rs600_get_vblank_counter,
1095 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001096 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001097 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -04001098 .hdmi_enable = &r600_hdmi_enable,
1099 .hdmi_setmode = &r600_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -05001100 },
Alex Deucher27cd7762012-02-23 17:53:42 -05001101 .copy = {
Alex Deucher8dddb992013-07-12 14:52:30 -04001102 .blit = &r600_copy_cpdma,
Alex Deucher27cd7762012-02-23 17:53:42 -05001103 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher4d756582012-09-27 15:08:35 -04001104 .dma = &r600_copy_dma,
1105 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucherbfea6a62013-07-11 14:53:34 -04001106 .copy = &r600_copy_cpdma,
Alex Deucheraeea40c2013-07-11 14:20:11 -04001107 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -05001108 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001109 .surface = {
1110 .set_reg = r600_set_surface_reg,
1111 .clear_reg = r600_clear_surface_reg,
1112 },
Alex Deucher901ea572012-02-23 17:53:39 -05001113 .hpd = {
1114 .init = &r600_hpd_init,
1115 .fini = &r600_hpd_fini,
1116 .sense = &r600_hpd_sense,
1117 .set_polarity = &r600_hpd_set_polarity,
1118 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001119 .pm = {
1120 .misc = &r600_pm_misc,
1121 .prepare = &rs600_pm_prepare,
1122 .finish = &rs600_pm_finish,
1123 .init_profile = &rs780_pm_init_profile,
1124 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001125 .get_engine_clock = &radeon_atom_get_engine_clock,
1126 .set_engine_clock = &radeon_atom_set_engine_clock,
1127 .get_memory_clock = NULL,
1128 .set_memory_clock = NULL,
1129 .get_pcie_lanes = NULL,
1130 .set_pcie_lanes = NULL,
1131 .set_clock_gating = NULL,
Alex Deucher6bd1c382013-06-21 14:38:03 -04001132 .get_temperature = &rv6xx_get_temp,
Alex Deucher1b9ba702013-09-05 09:52:37 -04001133 .set_uvd_clocks = &r600_set_uvd_clocks,
Alex Deuchera02fa392012-02-23 17:53:41 -05001134 },
Alex Deucher9d670062013-04-12 13:59:22 -04001135 .dpm = {
1136 .init = &rs780_dpm_init,
1137 .setup_asic = &rs780_dpm_setup_asic,
1138 .enable = &rs780_dpm_enable,
Alex Deuchera4643ba2013-12-19 12:18:13 -05001139 .late_enable = &r600_dpm_late_enable,
Alex Deucher9d670062013-04-12 13:59:22 -04001140 .disable = &rs780_dpm_disable,
Alex Deucher98243912013-01-16 13:13:42 -05001141 .pre_set_power_state = &r600_dpm_pre_set_power_state,
Alex Deucher9d670062013-04-12 13:59:22 -04001142 .set_power_state = &rs780_dpm_set_power_state,
Alex Deucher98243912013-01-16 13:13:42 -05001143 .post_set_power_state = &r600_dpm_post_set_power_state,
Alex Deucher9d670062013-04-12 13:59:22 -04001144 .display_configuration_changed = &rs780_dpm_display_configuration_changed,
1145 .fini = &rs780_dpm_fini,
1146 .get_sclk = &rs780_dpm_get_sclk,
1147 .get_mclk = &rs780_dpm_get_mclk,
1148 .print_power_state = &rs780_dpm_print_power_state,
Alex Deucher444bddc2013-07-02 13:05:23 -04001149 .debugfs_print_current_performance_level = &rs780_dpm_debugfs_print_current_performance_level,
Anthoine Bourgeois63580c32013-09-03 13:52:19 -04001150 .force_performance_level = &rs780_dpm_force_performance_level,
Alex Deucher9d670062013-04-12 13:59:22 -04001151 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001152 .pflip = {
1153 .pre_page_flip = &rs600_pre_page_flip,
1154 .page_flip = &rs600_page_flip,
1155 .post_page_flip = &rs600_post_page_flip,
1156 },
Alex Deucherf47299c2010-03-16 20:54:38 -04001157};
1158
Christian König76a0df82013-08-13 11:56:50 +02001159static struct radeon_asic_ring rv770_uvd_ring = {
Christian Könige409b122013-08-13 11:56:53 +02001160 .ib_execute = &uvd_v1_0_ib_execute,
1161 .emit_fence = &uvd_v2_2_fence_emit,
1162 .emit_semaphore = &uvd_v1_0_semaphore_emit,
Christian König76a0df82013-08-13 11:56:50 +02001163 .cs_parse = &radeon_uvd_cs_parse,
Christian Könige409b122013-08-13 11:56:53 +02001164 .ring_test = &uvd_v1_0_ring_test,
1165 .ib_test = &uvd_v1_0_ib_test,
Christian König76a0df82013-08-13 11:56:50 +02001166 .is_lockup = &radeon_ring_test_lockup,
Christian Könige409b122013-08-13 11:56:53 +02001167 .get_rptr = &uvd_v1_0_get_rptr,
1168 .get_wptr = &uvd_v1_0_get_wptr,
1169 .set_wptr = &uvd_v1_0_set_wptr,
Christian König76a0df82013-08-13 11:56:50 +02001170};
1171
Daniel Vetter48e7a5f2010-03-11 21:19:15 +00001172static struct radeon_asic rv770_asic = {
1173 .init = &rv770_init,
1174 .fini = &rv770_fini,
1175 .suspend = &rv770_suspend,
1176 .resume = &rv770_resume,
Jerome Glissea2d07b72010-03-09 14:45:11 +00001177 .asic_reset = &r600_asic_reset,
Daniel Vetter48e7a5f2010-03-11 21:19:15 +00001178 .vga_set_state = &r600_vga_set_state,
Alex Deucher54e88e02012-02-23 18:10:29 -05001179 .ioctl_wait_idle = r600_ioctl_wait_idle,
1180 .gui_idle = &r600_gui_idle,
1181 .mc_wait_for_idle = &r600_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001182 .get_xclk = &rv770_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001183 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -05001184 .gart = {
1185 .tlb_flush = &r600_pcie_gart_tlb_flush,
1186 .set_page = &rs600_gart_set_page,
1187 },
Christian König4c87bc22011-10-19 19:02:21 +02001188 .ring = {
Christian König76a0df82013-08-13 11:56:50 +02001189 [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
1190 [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
1191 [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
Christian König4c87bc22011-10-19 19:02:21 +02001192 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001193 .irq = {
1194 .set = &r600_irq_set,
1195 .process = &r600_irq_process,
1196 },
Alex Deucherc79a49c2012-02-23 17:53:47 -05001197 .display = {
1198 .bandwidth_update = &rv515_bandwidth_update,
1199 .get_vblank_counter = &rs600_get_vblank_counter,
1200 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001201 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001202 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -04001203 .hdmi_enable = &r600_hdmi_enable,
1204 .hdmi_setmode = &r600_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -05001205 },
Alex Deucher27cd7762012-02-23 17:53:42 -05001206 .copy = {
Alex Deucher8dddb992013-07-12 14:52:30 -04001207 .blit = &r600_copy_cpdma,
Alex Deucher27cd7762012-02-23 17:53:42 -05001208 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher43fb7782013-01-04 09:24:18 -05001209 .dma = &rv770_copy_dma,
Alex Deucher4d756582012-09-27 15:08:35 -04001210 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher43fb7782013-01-04 09:24:18 -05001211 .copy = &rv770_copy_dma,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001212 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -05001213 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001214 .surface = {
1215 .set_reg = r600_set_surface_reg,
1216 .clear_reg = r600_clear_surface_reg,
1217 },
Alex Deucher901ea572012-02-23 17:53:39 -05001218 .hpd = {
1219 .init = &r600_hpd_init,
1220 .fini = &r600_hpd_fini,
1221 .sense = &r600_hpd_sense,
1222 .set_polarity = &r600_hpd_set_polarity,
1223 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001224 .pm = {
1225 .misc = &rv770_pm_misc,
1226 .prepare = &rs600_pm_prepare,
1227 .finish = &rs600_pm_finish,
1228 .init_profile = &r600_pm_init_profile,
1229 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001230 .get_engine_clock = &radeon_atom_get_engine_clock,
1231 .set_engine_clock = &radeon_atom_set_engine_clock,
1232 .get_memory_clock = &radeon_atom_get_memory_clock,
1233 .set_memory_clock = &radeon_atom_set_memory_clock,
1234 .get_pcie_lanes = &r600_get_pcie_lanes,
1235 .set_pcie_lanes = &r600_set_pcie_lanes,
1236 .set_clock_gating = &radeon_atom_set_clock_gating,
Christian Königef0e6e62013-04-08 12:41:35 +02001237 .set_uvd_clocks = &rv770_set_uvd_clocks,
Alex Deucher6bd1c382013-06-21 14:38:03 -04001238 .get_temperature = &rv770_get_temp,
Alex Deuchera02fa392012-02-23 17:53:41 -05001239 },
Alex Deucher66229b22013-06-26 00:11:19 -04001240 .dpm = {
1241 .init = &rv770_dpm_init,
1242 .setup_asic = &rv770_dpm_setup_asic,
1243 .enable = &rv770_dpm_enable,
Alex Deuchera3f11242013-12-19 13:48:36 -05001244 .late_enable = &rv770_dpm_late_enable,
Alex Deucher66229b22013-06-26 00:11:19 -04001245 .disable = &rv770_dpm_disable,
Alex Deucher98243912013-01-16 13:13:42 -05001246 .pre_set_power_state = &r600_dpm_pre_set_power_state,
Alex Deucher66229b22013-06-26 00:11:19 -04001247 .set_power_state = &rv770_dpm_set_power_state,
Alex Deucher98243912013-01-16 13:13:42 -05001248 .post_set_power_state = &r600_dpm_post_set_power_state,
Alex Deucher66229b22013-06-26 00:11:19 -04001249 .display_configuration_changed = &rv770_dpm_display_configuration_changed,
1250 .fini = &rv770_dpm_fini,
1251 .get_sclk = &rv770_dpm_get_sclk,
1252 .get_mclk = &rv770_dpm_get_mclk,
1253 .print_power_state = &rv770_dpm_print_power_state,
Alex Deucherbd210d12013-06-28 10:06:26 -04001254 .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
Alex Deucher8b5e6b72013-07-02 18:40:35 -04001255 .force_performance_level = &rv770_dpm_force_performance_level,
Alex Deucherb06195d2013-07-08 11:49:48 -04001256 .vblank_too_short = &rv770_dpm_vblank_too_short,
Alex Deucher66229b22013-06-26 00:11:19 -04001257 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001258 .pflip = {
1259 .pre_page_flip = &rs600_pre_page_flip,
1260 .page_flip = &rv770_page_flip,
1261 .post_page_flip = &rs600_post_page_flip,
1262 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +00001263};
1264
Christian König76a0df82013-08-13 11:56:50 +02001265static struct radeon_asic_ring evergreen_gfx_ring = {
1266 .ib_execute = &evergreen_ring_ib_execute,
1267 .emit_fence = &r600_fence_ring_emit,
1268 .emit_semaphore = &r600_semaphore_ring_emit,
1269 .cs_parse = &evergreen_cs_parse,
1270 .ring_test = &r600_ring_test,
1271 .ib_test = &r600_ib_test,
1272 .is_lockup = &evergreen_gfx_is_lockup,
1273 .get_rptr = &radeon_ring_generic_get_rptr,
1274 .get_wptr = &radeon_ring_generic_get_wptr,
1275 .set_wptr = &radeon_ring_generic_set_wptr,
1276};
1277
1278static struct radeon_asic_ring evergreen_dma_ring = {
1279 .ib_execute = &evergreen_dma_ring_ib_execute,
1280 .emit_fence = &evergreen_dma_fence_ring_emit,
1281 .emit_semaphore = &r600_dma_semaphore_ring_emit,
1282 .cs_parse = &evergreen_dma_cs_parse,
1283 .ring_test = &r600_dma_ring_test,
1284 .ib_test = &r600_dma_ib_test,
1285 .is_lockup = &evergreen_dma_is_lockup,
Christian König2e1e6da2013-08-13 11:56:52 +02001286 .get_rptr = &r600_dma_get_rptr,
1287 .get_wptr = &r600_dma_get_wptr,
1288 .set_wptr = &r600_dma_set_wptr,
Christian König76a0df82013-08-13 11:56:50 +02001289};
1290
Daniel Vetter48e7a5f2010-03-11 21:19:15 +00001291static struct radeon_asic evergreen_asic = {
1292 .init = &evergreen_init,
1293 .fini = &evergreen_fini,
1294 .suspend = &evergreen_suspend,
1295 .resume = &evergreen_resume,
Jerome Glissea2d07b72010-03-09 14:45:11 +00001296 .asic_reset = &evergreen_asic_reset,
Daniel Vetter48e7a5f2010-03-11 21:19:15 +00001297 .vga_set_state = &r600_vga_set_state,
Alex Deucher54e88e02012-02-23 18:10:29 -05001298 .ioctl_wait_idle = r600_ioctl_wait_idle,
1299 .gui_idle = &r600_gui_idle,
1300 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001301 .get_xclk = &rv770_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001302 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -05001303 .gart = {
1304 .tlb_flush = &evergreen_pcie_gart_tlb_flush,
1305 .set_page = &rs600_gart_set_page,
1306 },
Christian König4c87bc22011-10-19 19:02:21 +02001307 .ring = {
Christian König76a0df82013-08-13 11:56:50 +02001308 [RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
1309 [R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
1310 [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
Christian König4c87bc22011-10-19 19:02:21 +02001311 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001312 .irq = {
1313 .set = &evergreen_irq_set,
1314 .process = &evergreen_irq_process,
1315 },
Alex Deucherc79a49c2012-02-23 17:53:47 -05001316 .display = {
1317 .bandwidth_update = &evergreen_bandwidth_update,
1318 .get_vblank_counter = &evergreen_get_vblank_counter,
1319 .wait_for_vblank = &dce4_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001320 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001321 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -04001322 .hdmi_enable = &evergreen_hdmi_enable,
1323 .hdmi_setmode = &evergreen_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -05001324 },
Alex Deucher27cd7762012-02-23 17:53:42 -05001325 .copy = {
Alex Deucher8dddb992013-07-12 14:52:30 -04001326 .blit = &r600_copy_cpdma,
Alex Deucher27cd7762012-02-23 17:53:42 -05001327 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001328 .dma = &evergreen_copy_dma,
1329 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001330 .copy = &evergreen_copy_dma,
1331 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -05001332 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001333 .surface = {
1334 .set_reg = r600_set_surface_reg,
1335 .clear_reg = r600_clear_surface_reg,
1336 },
Alex Deucher901ea572012-02-23 17:53:39 -05001337 .hpd = {
1338 .init = &evergreen_hpd_init,
1339 .fini = &evergreen_hpd_fini,
1340 .sense = &evergreen_hpd_sense,
1341 .set_polarity = &evergreen_hpd_set_polarity,
1342 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001343 .pm = {
1344 .misc = &evergreen_pm_misc,
1345 .prepare = &evergreen_pm_prepare,
1346 .finish = &evergreen_pm_finish,
1347 .init_profile = &r600_pm_init_profile,
1348 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001349 .get_engine_clock = &radeon_atom_get_engine_clock,
1350 .set_engine_clock = &radeon_atom_set_engine_clock,
1351 .get_memory_clock = &radeon_atom_get_memory_clock,
1352 .set_memory_clock = &radeon_atom_set_memory_clock,
1353 .get_pcie_lanes = &r600_get_pcie_lanes,
1354 .set_pcie_lanes = &r600_set_pcie_lanes,
1355 .set_clock_gating = NULL,
Alex Deuchera8b49252013-04-08 12:41:33 +02001356 .set_uvd_clocks = &evergreen_set_uvd_clocks,
Alex Deucher6bd1c382013-06-21 14:38:03 -04001357 .get_temperature = &evergreen_get_temp,
Alex Deuchera02fa392012-02-23 17:53:41 -05001358 },
Alex Deucherdc50ba72013-06-26 00:33:35 -04001359 .dpm = {
1360 .init = &cypress_dpm_init,
1361 .setup_asic = &cypress_dpm_setup_asic,
1362 .enable = &cypress_dpm_enable,
Alex Deuchera3f11242013-12-19 13:48:36 -05001363 .late_enable = &rv770_dpm_late_enable,
Alex Deucherdc50ba72013-06-26 00:33:35 -04001364 .disable = &cypress_dpm_disable,
Alex Deucher98243912013-01-16 13:13:42 -05001365 .pre_set_power_state = &r600_dpm_pre_set_power_state,
Alex Deucherdc50ba72013-06-26 00:33:35 -04001366 .set_power_state = &cypress_dpm_set_power_state,
Alex Deucher98243912013-01-16 13:13:42 -05001367 .post_set_power_state = &r600_dpm_post_set_power_state,
Alex Deucherdc50ba72013-06-26 00:33:35 -04001368 .display_configuration_changed = &cypress_dpm_display_configuration_changed,
1369 .fini = &cypress_dpm_fini,
1370 .get_sclk = &rv770_dpm_get_sclk,
1371 .get_mclk = &rv770_dpm_get_mclk,
1372 .print_power_state = &rv770_dpm_print_power_state,
Alex Deucherbd210d12013-06-28 10:06:26 -04001373 .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
Alex Deucher8b5e6b72013-07-02 18:40:35 -04001374 .force_performance_level = &rv770_dpm_force_performance_level,
Alex Deucherd0b54bd2013-07-08 11:56:09 -04001375 .vblank_too_short = &cypress_dpm_vblank_too_short,
Alex Deucherdc50ba72013-06-26 00:33:35 -04001376 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001377 .pflip = {
1378 .pre_page_flip = &evergreen_pre_page_flip,
1379 .page_flip = &evergreen_page_flip,
1380 .post_page_flip = &evergreen_post_page_flip,
1381 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +00001382};
1383
Alex Deucher958261d2010-11-22 17:56:30 -05001384static struct radeon_asic sumo_asic = {
1385 .init = &evergreen_init,
1386 .fini = &evergreen_fini,
1387 .suspend = &evergreen_suspend,
1388 .resume = &evergreen_resume,
Alex Deucher958261d2010-11-22 17:56:30 -05001389 .asic_reset = &evergreen_asic_reset,
1390 .vga_set_state = &r600_vga_set_state,
Alex Deucher54e88e02012-02-23 18:10:29 -05001391 .ioctl_wait_idle = r600_ioctl_wait_idle,
1392 .gui_idle = &r600_gui_idle,
1393 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001394 .get_xclk = &r600_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001395 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -05001396 .gart = {
1397 .tlb_flush = &evergreen_pcie_gart_tlb_flush,
1398 .set_page = &rs600_gart_set_page,
1399 },
Christian König4c87bc22011-10-19 19:02:21 +02001400 .ring = {
Christian König76a0df82013-08-13 11:56:50 +02001401 [RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
1402 [R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
1403 [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
Christian König4c87bc22011-10-19 19:02:21 +02001404 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001405 .irq = {
1406 .set = &evergreen_irq_set,
1407 .process = &evergreen_irq_process,
1408 },
Alex Deucherc79a49c2012-02-23 17:53:47 -05001409 .display = {
1410 .bandwidth_update = &evergreen_bandwidth_update,
1411 .get_vblank_counter = &evergreen_get_vblank_counter,
1412 .wait_for_vblank = &dce4_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001413 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001414 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -04001415 .hdmi_enable = &evergreen_hdmi_enable,
1416 .hdmi_setmode = &evergreen_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -05001417 },
Alex Deucher27cd7762012-02-23 17:53:42 -05001418 .copy = {
Alex Deucher8dddb992013-07-12 14:52:30 -04001419 .blit = &r600_copy_cpdma,
Alex Deucher27cd7762012-02-23 17:53:42 -05001420 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001421 .dma = &evergreen_copy_dma,
1422 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001423 .copy = &evergreen_copy_dma,
1424 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -05001425 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001426 .surface = {
1427 .set_reg = r600_set_surface_reg,
1428 .clear_reg = r600_clear_surface_reg,
1429 },
Alex Deucher901ea572012-02-23 17:53:39 -05001430 .hpd = {
1431 .init = &evergreen_hpd_init,
1432 .fini = &evergreen_hpd_fini,
1433 .sense = &evergreen_hpd_sense,
1434 .set_polarity = &evergreen_hpd_set_polarity,
1435 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001436 .pm = {
1437 .misc = &evergreen_pm_misc,
1438 .prepare = &evergreen_pm_prepare,
1439 .finish = &evergreen_pm_finish,
1440 .init_profile = &sumo_pm_init_profile,
1441 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001442 .get_engine_clock = &radeon_atom_get_engine_clock,
1443 .set_engine_clock = &radeon_atom_set_engine_clock,
1444 .get_memory_clock = NULL,
1445 .set_memory_clock = NULL,
1446 .get_pcie_lanes = NULL,
1447 .set_pcie_lanes = NULL,
1448 .set_clock_gating = NULL,
Alex Deucher23d33ba2013-04-08 12:41:32 +02001449 .set_uvd_clocks = &sumo_set_uvd_clocks,
Alex Deucher6bd1c382013-06-21 14:38:03 -04001450 .get_temperature = &sumo_get_temp,
Alex Deuchera02fa392012-02-23 17:53:41 -05001451 },
Alex Deucher80ea2c12013-04-12 14:56:21 -04001452 .dpm = {
1453 .init = &sumo_dpm_init,
1454 .setup_asic = &sumo_dpm_setup_asic,
1455 .enable = &sumo_dpm_enable,
Alex Deucher14ec9fa2013-12-19 11:56:52 -05001456 .late_enable = &sumo_dpm_late_enable,
Alex Deucher80ea2c12013-04-12 14:56:21 -04001457 .disable = &sumo_dpm_disable,
Alex Deucher422a56b2013-06-25 15:40:21 -04001458 .pre_set_power_state = &sumo_dpm_pre_set_power_state,
Alex Deucher80ea2c12013-04-12 14:56:21 -04001459 .set_power_state = &sumo_dpm_set_power_state,
Alex Deucher422a56b2013-06-25 15:40:21 -04001460 .post_set_power_state = &sumo_dpm_post_set_power_state,
Alex Deucher80ea2c12013-04-12 14:56:21 -04001461 .display_configuration_changed = &sumo_dpm_display_configuration_changed,
1462 .fini = &sumo_dpm_fini,
1463 .get_sclk = &sumo_dpm_get_sclk,
1464 .get_mclk = &sumo_dpm_get_mclk,
1465 .print_power_state = &sumo_dpm_print_power_state,
Alex Deucherfb701602013-06-28 10:47:56 -04001466 .debugfs_print_current_performance_level = &sumo_dpm_debugfs_print_current_performance_level,
Alex Deucher5d5e5592013-07-02 18:50:09 -04001467 .force_performance_level = &sumo_dpm_force_performance_level,
Alex Deucher80ea2c12013-04-12 14:56:21 -04001468 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001469 .pflip = {
1470 .pre_page_flip = &evergreen_pre_page_flip,
1471 .page_flip = &evergreen_page_flip,
1472 .post_page_flip = &evergreen_post_page_flip,
1473 },
Alex Deucher958261d2010-11-22 17:56:30 -05001474};
1475
Alex Deuchera43b7662011-01-06 21:19:33 -05001476static struct radeon_asic btc_asic = {
1477 .init = &evergreen_init,
1478 .fini = &evergreen_fini,
1479 .suspend = &evergreen_suspend,
1480 .resume = &evergreen_resume,
Alex Deuchera43b7662011-01-06 21:19:33 -05001481 .asic_reset = &evergreen_asic_reset,
1482 .vga_set_state = &r600_vga_set_state,
Alex Deucher54e88e02012-02-23 18:10:29 -05001483 .ioctl_wait_idle = r600_ioctl_wait_idle,
1484 .gui_idle = &r600_gui_idle,
1485 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001486 .get_xclk = &rv770_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001487 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -05001488 .gart = {
1489 .tlb_flush = &evergreen_pcie_gart_tlb_flush,
1490 .set_page = &rs600_gart_set_page,
1491 },
Christian König4c87bc22011-10-19 19:02:21 +02001492 .ring = {
Christian König76a0df82013-08-13 11:56:50 +02001493 [RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
1494 [R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
1495 [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
Christian König4c87bc22011-10-19 19:02:21 +02001496 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001497 .irq = {
1498 .set = &evergreen_irq_set,
1499 .process = &evergreen_irq_process,
1500 },
Alex Deucherc79a49c2012-02-23 17:53:47 -05001501 .display = {
1502 .bandwidth_update = &evergreen_bandwidth_update,
1503 .get_vblank_counter = &evergreen_get_vblank_counter,
1504 .wait_for_vblank = &dce4_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001505 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001506 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -04001507 .hdmi_enable = &evergreen_hdmi_enable,
1508 .hdmi_setmode = &evergreen_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -05001509 },
Alex Deucher27cd7762012-02-23 17:53:42 -05001510 .copy = {
Alex Deucher8dddb992013-07-12 14:52:30 -04001511 .blit = &r600_copy_cpdma,
Alex Deucher27cd7762012-02-23 17:53:42 -05001512 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001513 .dma = &evergreen_copy_dma,
1514 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001515 .copy = &evergreen_copy_dma,
1516 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -05001517 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001518 .surface = {
1519 .set_reg = r600_set_surface_reg,
1520 .clear_reg = r600_clear_surface_reg,
1521 },
Alex Deucher901ea572012-02-23 17:53:39 -05001522 .hpd = {
1523 .init = &evergreen_hpd_init,
1524 .fini = &evergreen_hpd_fini,
1525 .sense = &evergreen_hpd_sense,
1526 .set_polarity = &evergreen_hpd_set_polarity,
1527 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001528 .pm = {
1529 .misc = &evergreen_pm_misc,
1530 .prepare = &evergreen_pm_prepare,
1531 .finish = &evergreen_pm_finish,
Alex Deucher27810fb2012-10-01 19:25:11 -04001532 .init_profile = &btc_pm_init_profile,
Alex Deuchera02fa392012-02-23 17:53:41 -05001533 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001534 .get_engine_clock = &radeon_atom_get_engine_clock,
1535 .set_engine_clock = &radeon_atom_set_engine_clock,
1536 .get_memory_clock = &radeon_atom_get_memory_clock,
1537 .set_memory_clock = &radeon_atom_set_memory_clock,
Alex Deucher55b615a2013-03-18 18:57:27 -04001538 .get_pcie_lanes = &r600_get_pcie_lanes,
1539 .set_pcie_lanes = &r600_set_pcie_lanes,
Alex Deucher798bcf72012-02-23 17:53:48 -05001540 .set_clock_gating = NULL,
Alex Deuchera8b49252013-04-08 12:41:33 +02001541 .set_uvd_clocks = &evergreen_set_uvd_clocks,
Alex Deucher6bd1c382013-06-21 14:38:03 -04001542 .get_temperature = &evergreen_get_temp,
Alex Deuchera02fa392012-02-23 17:53:41 -05001543 },
Alex Deucher6596afd2013-06-26 00:15:24 -04001544 .dpm = {
1545 .init = &btc_dpm_init,
1546 .setup_asic = &btc_dpm_setup_asic,
1547 .enable = &btc_dpm_enable,
Alex Deuchera3f11242013-12-19 13:48:36 -05001548 .late_enable = &rv770_dpm_late_enable,
Alex Deucher6596afd2013-06-26 00:15:24 -04001549 .disable = &btc_dpm_disable,
Alex Deuchere8a95392013-01-16 14:17:23 -05001550 .pre_set_power_state = &btc_dpm_pre_set_power_state,
Alex Deucher6596afd2013-06-26 00:15:24 -04001551 .set_power_state = &btc_dpm_set_power_state,
Alex Deuchere8a95392013-01-16 14:17:23 -05001552 .post_set_power_state = &btc_dpm_post_set_power_state,
Alex Deucher6596afd2013-06-26 00:15:24 -04001553 .display_configuration_changed = &cypress_dpm_display_configuration_changed,
1554 .fini = &btc_dpm_fini,
Alex Deuchere8a95392013-01-16 14:17:23 -05001555 .get_sclk = &btc_dpm_get_sclk,
1556 .get_mclk = &btc_dpm_get_mclk,
Alex Deucher6596afd2013-06-26 00:15:24 -04001557 .print_power_state = &rv770_dpm_print_power_state,
Alex Deucherbd210d12013-06-28 10:06:26 -04001558 .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
Alex Deucher8b5e6b72013-07-02 18:40:35 -04001559 .force_performance_level = &rv770_dpm_force_performance_level,
Alex Deuchera84301c2013-07-08 12:03:55 -04001560 .vblank_too_short = &btc_dpm_vblank_too_short,
Alex Deucher6596afd2013-06-26 00:15:24 -04001561 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001562 .pflip = {
1563 .pre_page_flip = &evergreen_pre_page_flip,
1564 .page_flip = &evergreen_page_flip,
1565 .post_page_flip = &evergreen_post_page_flip,
1566 },
Alex Deuchera43b7662011-01-06 21:19:33 -05001567};
1568
Christian König76a0df82013-08-13 11:56:50 +02001569static struct radeon_asic_ring cayman_gfx_ring = {
1570 .ib_execute = &cayman_ring_ib_execute,
1571 .ib_parse = &evergreen_ib_parse,
1572 .emit_fence = &cayman_fence_ring_emit,
1573 .emit_semaphore = &r600_semaphore_ring_emit,
1574 .cs_parse = &evergreen_cs_parse,
1575 .ring_test = &r600_ring_test,
1576 .ib_test = &r600_ib_test,
1577 .is_lockup = &cayman_gfx_is_lockup,
1578 .vm_flush = &cayman_vm_flush,
1579 .get_rptr = &radeon_ring_generic_get_rptr,
1580 .get_wptr = &radeon_ring_generic_get_wptr,
1581 .set_wptr = &radeon_ring_generic_set_wptr,
1582};
1583
1584static struct radeon_asic_ring cayman_dma_ring = {
1585 .ib_execute = &cayman_dma_ring_ib_execute,
1586 .ib_parse = &evergreen_dma_ib_parse,
1587 .emit_fence = &evergreen_dma_fence_ring_emit,
1588 .emit_semaphore = &r600_dma_semaphore_ring_emit,
1589 .cs_parse = &evergreen_dma_cs_parse,
1590 .ring_test = &r600_dma_ring_test,
1591 .ib_test = &r600_dma_ib_test,
1592 .is_lockup = &cayman_dma_is_lockup,
1593 .vm_flush = &cayman_dma_vm_flush,
Christian König2e1e6da2013-08-13 11:56:52 +02001594 .get_rptr = &r600_dma_get_rptr,
1595 .get_wptr = &r600_dma_get_wptr,
1596 .set_wptr = &r600_dma_set_wptr
Christian König76a0df82013-08-13 11:56:50 +02001597};
1598
1599static struct radeon_asic_ring cayman_uvd_ring = {
Christian Könige409b122013-08-13 11:56:53 +02001600 .ib_execute = &uvd_v1_0_ib_execute,
1601 .emit_fence = &uvd_v2_2_fence_emit,
1602 .emit_semaphore = &uvd_v3_1_semaphore_emit,
Christian König76a0df82013-08-13 11:56:50 +02001603 .cs_parse = &radeon_uvd_cs_parse,
Christian Könige409b122013-08-13 11:56:53 +02001604 .ring_test = &uvd_v1_0_ring_test,
1605 .ib_test = &uvd_v1_0_ib_test,
Christian König76a0df82013-08-13 11:56:50 +02001606 .is_lockup = &radeon_ring_test_lockup,
Christian Könige409b122013-08-13 11:56:53 +02001607 .get_rptr = &uvd_v1_0_get_rptr,
1608 .get_wptr = &uvd_v1_0_get_wptr,
1609 .set_wptr = &uvd_v1_0_set_wptr,
Christian König76a0df82013-08-13 11:56:50 +02001610};
1611
Alex Deuchere3487622011-03-02 20:07:36 -05001612static struct radeon_asic cayman_asic = {
1613 .init = &cayman_init,
1614 .fini = &cayman_fini,
1615 .suspend = &cayman_suspend,
1616 .resume = &cayman_resume,
Alex Deuchere3487622011-03-02 20:07:36 -05001617 .asic_reset = &cayman_asic_reset,
1618 .vga_set_state = &r600_vga_set_state,
Alex Deucher54e88e02012-02-23 18:10:29 -05001619 .ioctl_wait_idle = r600_ioctl_wait_idle,
1620 .gui_idle = &r600_gui_idle,
1621 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001622 .get_xclk = &rv770_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001623 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -05001624 .gart = {
1625 .tlb_flush = &cayman_pcie_gart_tlb_flush,
1626 .set_page = &rs600_gart_set_page,
1627 },
Christian König05b07142012-08-06 20:21:10 +02001628 .vm = {
1629 .init = &cayman_vm_init,
1630 .fini = &cayman_vm_fini,
Christian König24c16432013-10-30 11:51:09 -04001631 .set_page = &cayman_dma_vm_set_page,
Christian König05b07142012-08-06 20:21:10 +02001632 },
Christian König4c87bc22011-10-19 19:02:21 +02001633 .ring = {
Christian König76a0df82013-08-13 11:56:50 +02001634 [RADEON_RING_TYPE_GFX_INDEX] = &cayman_gfx_ring,
1635 [CAYMAN_RING_TYPE_CP1_INDEX] = &cayman_gfx_ring,
1636 [CAYMAN_RING_TYPE_CP2_INDEX] = &cayman_gfx_ring,
1637 [R600_RING_TYPE_DMA_INDEX] = &cayman_dma_ring,
1638 [CAYMAN_RING_TYPE_DMA1_INDEX] = &cayman_dma_ring,
1639 [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
Christian König4c87bc22011-10-19 19:02:21 +02001640 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001641 .irq = {
1642 .set = &evergreen_irq_set,
1643 .process = &evergreen_irq_process,
1644 },
Alex Deucherc79a49c2012-02-23 17:53:47 -05001645 .display = {
1646 .bandwidth_update = &evergreen_bandwidth_update,
1647 .get_vblank_counter = &evergreen_get_vblank_counter,
1648 .wait_for_vblank = &dce4_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001649 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001650 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -04001651 .hdmi_enable = &evergreen_hdmi_enable,
1652 .hdmi_setmode = &evergreen_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -05001653 },
Alex Deucher27cd7762012-02-23 17:53:42 -05001654 .copy = {
Alex Deucher8dddb992013-07-12 14:52:30 -04001655 .blit = &r600_copy_cpdma,
Alex Deucher27cd7762012-02-23 17:53:42 -05001656 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001657 .dma = &evergreen_copy_dma,
1658 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001659 .copy = &evergreen_copy_dma,
1660 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -05001661 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001662 .surface = {
1663 .set_reg = r600_set_surface_reg,
1664 .clear_reg = r600_clear_surface_reg,
1665 },
Alex Deucher901ea572012-02-23 17:53:39 -05001666 .hpd = {
1667 .init = &evergreen_hpd_init,
1668 .fini = &evergreen_hpd_fini,
1669 .sense = &evergreen_hpd_sense,
1670 .set_polarity = &evergreen_hpd_set_polarity,
1671 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001672 .pm = {
1673 .misc = &evergreen_pm_misc,
1674 .prepare = &evergreen_pm_prepare,
1675 .finish = &evergreen_pm_finish,
Alex Deucher27810fb2012-10-01 19:25:11 -04001676 .init_profile = &btc_pm_init_profile,
Alex Deuchera02fa392012-02-23 17:53:41 -05001677 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001678 .get_engine_clock = &radeon_atom_get_engine_clock,
1679 .set_engine_clock = &radeon_atom_set_engine_clock,
1680 .get_memory_clock = &radeon_atom_get_memory_clock,
1681 .set_memory_clock = &radeon_atom_set_memory_clock,
Alex Deucher55b615a2013-03-18 18:57:27 -04001682 .get_pcie_lanes = &r600_get_pcie_lanes,
1683 .set_pcie_lanes = &r600_set_pcie_lanes,
Alex Deucher798bcf72012-02-23 17:53:48 -05001684 .set_clock_gating = NULL,
Alex Deuchera8b49252013-04-08 12:41:33 +02001685 .set_uvd_clocks = &evergreen_set_uvd_clocks,
Alex Deucher6bd1c382013-06-21 14:38:03 -04001686 .get_temperature = &evergreen_get_temp,
Alex Deuchera02fa392012-02-23 17:53:41 -05001687 },
Alex Deucher69e0b572013-04-12 16:42:42 -04001688 .dpm = {
1689 .init = &ni_dpm_init,
1690 .setup_asic = &ni_dpm_setup_asic,
1691 .enable = &ni_dpm_enable,
Alex Deuchera3f11242013-12-19 13:48:36 -05001692 .late_enable = &rv770_dpm_late_enable,
Alex Deucher69e0b572013-04-12 16:42:42 -04001693 .disable = &ni_dpm_disable,
Alex Deucherfee3d742013-01-16 14:35:39 -05001694 .pre_set_power_state = &ni_dpm_pre_set_power_state,
Alex Deucher69e0b572013-04-12 16:42:42 -04001695 .set_power_state = &ni_dpm_set_power_state,
Alex Deucherfee3d742013-01-16 14:35:39 -05001696 .post_set_power_state = &ni_dpm_post_set_power_state,
Alex Deucher69e0b572013-04-12 16:42:42 -04001697 .display_configuration_changed = &cypress_dpm_display_configuration_changed,
1698 .fini = &ni_dpm_fini,
1699 .get_sclk = &ni_dpm_get_sclk,
1700 .get_mclk = &ni_dpm_get_mclk,
1701 .print_power_state = &ni_dpm_print_power_state,
Alex Deucherbdf0c4f2013-06-28 17:49:02 -04001702 .debugfs_print_current_performance_level = &ni_dpm_debugfs_print_current_performance_level,
Alex Deucher170a47f2013-07-02 18:43:53 -04001703 .force_performance_level = &ni_dpm_force_performance_level,
Alex Deucher76ad73e2013-07-08 12:09:41 -04001704 .vblank_too_short = &ni_dpm_vblank_too_short,
Alex Deucher69e0b572013-04-12 16:42:42 -04001705 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001706 .pflip = {
1707 .pre_page_flip = &evergreen_pre_page_flip,
1708 .page_flip = &evergreen_page_flip,
1709 .post_page_flip = &evergreen_post_page_flip,
1710 },
Alex Deuchere3487622011-03-02 20:07:36 -05001711};
1712
Alex Deucherbe63fe82012-03-20 17:18:40 -04001713static struct radeon_asic trinity_asic = {
1714 .init = &cayman_init,
1715 .fini = &cayman_fini,
1716 .suspend = &cayman_suspend,
1717 .resume = &cayman_resume,
Alex Deucherbe63fe82012-03-20 17:18:40 -04001718 .asic_reset = &cayman_asic_reset,
1719 .vga_set_state = &r600_vga_set_state,
1720 .ioctl_wait_idle = r600_ioctl_wait_idle,
1721 .gui_idle = &r600_gui_idle,
1722 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001723 .get_xclk = &r600_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001724 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherbe63fe82012-03-20 17:18:40 -04001725 .gart = {
1726 .tlb_flush = &cayman_pcie_gart_tlb_flush,
1727 .set_page = &rs600_gart_set_page,
1728 },
Christian König05b07142012-08-06 20:21:10 +02001729 .vm = {
1730 .init = &cayman_vm_init,
1731 .fini = &cayman_vm_fini,
Christian König24c16432013-10-30 11:51:09 -04001732 .set_page = &cayman_dma_vm_set_page,
Christian König05b07142012-08-06 20:21:10 +02001733 },
Alex Deucherbe63fe82012-03-20 17:18:40 -04001734 .ring = {
Christian König76a0df82013-08-13 11:56:50 +02001735 [RADEON_RING_TYPE_GFX_INDEX] = &cayman_gfx_ring,
1736 [CAYMAN_RING_TYPE_CP1_INDEX] = &cayman_gfx_ring,
1737 [CAYMAN_RING_TYPE_CP2_INDEX] = &cayman_gfx_ring,
1738 [R600_RING_TYPE_DMA_INDEX] = &cayman_dma_ring,
1739 [CAYMAN_RING_TYPE_DMA1_INDEX] = &cayman_dma_ring,
1740 [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
Alex Deucherbe63fe82012-03-20 17:18:40 -04001741 },
1742 .irq = {
1743 .set = &evergreen_irq_set,
1744 .process = &evergreen_irq_process,
1745 },
1746 .display = {
1747 .bandwidth_update = &dce6_bandwidth_update,
1748 .get_vblank_counter = &evergreen_get_vblank_counter,
1749 .wait_for_vblank = &dce4_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001750 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001751 .get_backlight_level = &atombios_get_backlight_level,
Alex Deucherb5306022013-07-31 16:51:33 -04001752 .hdmi_enable = &evergreen_hdmi_enable,
1753 .hdmi_setmode = &evergreen_hdmi_setmode,
Alex Deucherbe63fe82012-03-20 17:18:40 -04001754 },
1755 .copy = {
Alex Deucher8dddb992013-07-12 14:52:30 -04001756 .blit = &r600_copy_cpdma,
Alex Deucherbe63fe82012-03-20 17:18:40 -04001757 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001758 .dma = &evergreen_copy_dma,
1759 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001760 .copy = &evergreen_copy_dma,
1761 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucherbe63fe82012-03-20 17:18:40 -04001762 },
1763 .surface = {
1764 .set_reg = r600_set_surface_reg,
1765 .clear_reg = r600_clear_surface_reg,
1766 },
1767 .hpd = {
1768 .init = &evergreen_hpd_init,
1769 .fini = &evergreen_hpd_fini,
1770 .sense = &evergreen_hpd_sense,
1771 .set_polarity = &evergreen_hpd_set_polarity,
1772 },
1773 .pm = {
1774 .misc = &evergreen_pm_misc,
1775 .prepare = &evergreen_pm_prepare,
1776 .finish = &evergreen_pm_finish,
1777 .init_profile = &sumo_pm_init_profile,
1778 .get_dynpm_state = &r600_pm_get_dynpm_state,
1779 .get_engine_clock = &radeon_atom_get_engine_clock,
1780 .set_engine_clock = &radeon_atom_set_engine_clock,
1781 .get_memory_clock = NULL,
1782 .set_memory_clock = NULL,
1783 .get_pcie_lanes = NULL,
1784 .set_pcie_lanes = NULL,
1785 .set_clock_gating = NULL,
Alex Deucher23d33ba2013-04-08 12:41:32 +02001786 .set_uvd_clocks = &sumo_set_uvd_clocks,
Alex Deucher29a15222012-12-14 11:57:36 -05001787 .get_temperature = &tn_get_temp,
Alex Deucherbe63fe82012-03-20 17:18:40 -04001788 },
Alex Deucherd70229f2013-04-12 16:40:41 -04001789 .dpm = {
1790 .init = &trinity_dpm_init,
1791 .setup_asic = &trinity_dpm_setup_asic,
1792 .enable = &trinity_dpm_enable,
1793 .disable = &trinity_dpm_disable,
Alex Deuchera284c482013-01-16 13:53:40 -05001794 .pre_set_power_state = &trinity_dpm_pre_set_power_state,
Alex Deucherd70229f2013-04-12 16:40:41 -04001795 .set_power_state = &trinity_dpm_set_power_state,
Alex Deuchera284c482013-01-16 13:53:40 -05001796 .post_set_power_state = &trinity_dpm_post_set_power_state,
Alex Deucherd70229f2013-04-12 16:40:41 -04001797 .display_configuration_changed = &trinity_dpm_display_configuration_changed,
1798 .fini = &trinity_dpm_fini,
1799 .get_sclk = &trinity_dpm_get_sclk,
1800 .get_mclk = &trinity_dpm_get_mclk,
1801 .print_power_state = &trinity_dpm_print_power_state,
Alex Deucher490ab932013-06-28 12:01:38 -04001802 .debugfs_print_current_performance_level = &trinity_dpm_debugfs_print_current_performance_level,
Alex Deucher9b5de592013-07-02 18:52:10 -04001803 .force_performance_level = &trinity_dpm_force_performance_level,
Alex Deucher11877062013-09-09 19:19:52 -04001804 .enable_bapm = &trinity_dpm_enable_bapm,
Alex Deucherd70229f2013-04-12 16:40:41 -04001805 },
Alex Deucherbe63fe82012-03-20 17:18:40 -04001806 .pflip = {
1807 .pre_page_flip = &evergreen_pre_page_flip,
1808 .page_flip = &evergreen_page_flip,
1809 .post_page_flip = &evergreen_post_page_flip,
1810 },
1811};
1812
Christian König76a0df82013-08-13 11:56:50 +02001813static struct radeon_asic_ring si_gfx_ring = {
1814 .ib_execute = &si_ring_ib_execute,
1815 .ib_parse = &si_ib_parse,
1816 .emit_fence = &si_fence_ring_emit,
1817 .emit_semaphore = &r600_semaphore_ring_emit,
1818 .cs_parse = NULL,
1819 .ring_test = &r600_ring_test,
1820 .ib_test = &r600_ib_test,
1821 .is_lockup = &si_gfx_is_lockup,
1822 .vm_flush = &si_vm_flush,
1823 .get_rptr = &radeon_ring_generic_get_rptr,
1824 .get_wptr = &radeon_ring_generic_get_wptr,
1825 .set_wptr = &radeon_ring_generic_set_wptr,
1826};
1827
1828static struct radeon_asic_ring si_dma_ring = {
1829 .ib_execute = &cayman_dma_ring_ib_execute,
1830 .ib_parse = &evergreen_dma_ib_parse,
1831 .emit_fence = &evergreen_dma_fence_ring_emit,
1832 .emit_semaphore = &r600_dma_semaphore_ring_emit,
1833 .cs_parse = NULL,
1834 .ring_test = &r600_dma_ring_test,
1835 .ib_test = &r600_dma_ib_test,
1836 .is_lockup = &si_dma_is_lockup,
1837 .vm_flush = &si_dma_vm_flush,
Christian König2e1e6da2013-08-13 11:56:52 +02001838 .get_rptr = &r600_dma_get_rptr,
1839 .get_wptr = &r600_dma_get_wptr,
1840 .set_wptr = &r600_dma_set_wptr,
Christian König76a0df82013-08-13 11:56:50 +02001841};
1842
Alex Deucher02779c02012-03-20 17:18:25 -04001843static struct radeon_asic si_asic = {
1844 .init = &si_init,
1845 .fini = &si_fini,
1846 .suspend = &si_suspend,
1847 .resume = &si_resume,
Alex Deucher02779c02012-03-20 17:18:25 -04001848 .asic_reset = &si_asic_reset,
1849 .vga_set_state = &r600_vga_set_state,
1850 .ioctl_wait_idle = r600_ioctl_wait_idle,
1851 .gui_idle = &r600_gui_idle,
1852 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001853 .get_xclk = &si_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001854 .get_gpu_clock_counter = &si_get_gpu_clock_counter,
Alex Deucher02779c02012-03-20 17:18:25 -04001855 .gart = {
1856 .tlb_flush = &si_pcie_gart_tlb_flush,
1857 .set_page = &rs600_gart_set_page,
1858 },
Christian König05b07142012-08-06 20:21:10 +02001859 .vm = {
1860 .init = &si_vm_init,
1861 .fini = &si_vm_fini,
Christian König24c16432013-10-30 11:51:09 -04001862 .set_page = &si_dma_vm_set_page,
Christian König05b07142012-08-06 20:21:10 +02001863 },
Alex Deucher02779c02012-03-20 17:18:25 -04001864 .ring = {
Christian König76a0df82013-08-13 11:56:50 +02001865 [RADEON_RING_TYPE_GFX_INDEX] = &si_gfx_ring,
1866 [CAYMAN_RING_TYPE_CP1_INDEX] = &si_gfx_ring,
1867 [CAYMAN_RING_TYPE_CP2_INDEX] = &si_gfx_ring,
1868 [R600_RING_TYPE_DMA_INDEX] = &si_dma_ring,
1869 [CAYMAN_RING_TYPE_DMA1_INDEX] = &si_dma_ring,
1870 [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
Alex Deucher02779c02012-03-20 17:18:25 -04001871 },
1872 .irq = {
1873 .set = &si_irq_set,
1874 .process = &si_irq_process,
1875 },
1876 .display = {
1877 .bandwidth_update = &dce6_bandwidth_update,
1878 .get_vblank_counter = &evergreen_get_vblank_counter,
1879 .wait_for_vblank = &dce4_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001880 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001881 .get_backlight_level = &atombios_get_backlight_level,
Alex Deucherb5306022013-07-31 16:51:33 -04001882 .hdmi_enable = &evergreen_hdmi_enable,
1883 .hdmi_setmode = &evergreen_hdmi_setmode,
Alex Deucher02779c02012-03-20 17:18:25 -04001884 },
1885 .copy = {
Alex Deucher5c722732013-10-01 16:17:14 -04001886 .blit = &r600_copy_cpdma,
Alex Deucher02779c02012-03-20 17:18:25 -04001887 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher8c5fd7e2012-12-04 15:28:18 -05001888 .dma = &si_copy_dma,
1889 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001890 .copy = &si_copy_dma,
1891 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher02779c02012-03-20 17:18:25 -04001892 },
1893 .surface = {
1894 .set_reg = r600_set_surface_reg,
1895 .clear_reg = r600_clear_surface_reg,
1896 },
1897 .hpd = {
1898 .init = &evergreen_hpd_init,
1899 .fini = &evergreen_hpd_fini,
1900 .sense = &evergreen_hpd_sense,
1901 .set_polarity = &evergreen_hpd_set_polarity,
1902 },
1903 .pm = {
1904 .misc = &evergreen_pm_misc,
1905 .prepare = &evergreen_pm_prepare,
1906 .finish = &evergreen_pm_finish,
1907 .init_profile = &sumo_pm_init_profile,
1908 .get_dynpm_state = &r600_pm_get_dynpm_state,
1909 .get_engine_clock = &radeon_atom_get_engine_clock,
1910 .set_engine_clock = &radeon_atom_set_engine_clock,
1911 .get_memory_clock = &radeon_atom_get_memory_clock,
1912 .set_memory_clock = &radeon_atom_set_memory_clock,
Alex Deucher55b615a2013-03-18 18:57:27 -04001913 .get_pcie_lanes = &r600_get_pcie_lanes,
1914 .set_pcie_lanes = &r600_set_pcie_lanes,
Alex Deucher02779c02012-03-20 17:18:25 -04001915 .set_clock_gating = NULL,
Christian König2539eb02013-04-08 12:41:34 +02001916 .set_uvd_clocks = &si_set_uvd_clocks,
Alex Deucher6bd1c382013-06-21 14:38:03 -04001917 .get_temperature = &si_get_temp,
Alex Deucher02779c02012-03-20 17:18:25 -04001918 },
Alex Deuchera9e61412013-06-25 17:56:16 -04001919 .dpm = {
1920 .init = &si_dpm_init,
1921 .setup_asic = &si_dpm_setup_asic,
1922 .enable = &si_dpm_enable,
1923 .disable = &si_dpm_disable,
1924 .pre_set_power_state = &si_dpm_pre_set_power_state,
1925 .set_power_state = &si_dpm_set_power_state,
1926 .post_set_power_state = &si_dpm_post_set_power_state,
1927 .display_configuration_changed = &si_dpm_display_configuration_changed,
1928 .fini = &si_dpm_fini,
1929 .get_sclk = &ni_dpm_get_sclk,
1930 .get_mclk = &ni_dpm_get_mclk,
1931 .print_power_state = &ni_dpm_print_power_state,
Alex Deucher79821282013-06-28 18:02:19 -04001932 .debugfs_print_current_performance_level = &si_dpm_debugfs_print_current_performance_level,
Alex Deuchera160a6a2013-07-02 18:46:28 -04001933 .force_performance_level = &si_dpm_force_performance_level,
Alex Deucherf4dec312013-07-08 12:15:11 -04001934 .vblank_too_short = &ni_dpm_vblank_too_short,
Alex Deuchera9e61412013-06-25 17:56:16 -04001935 },
Alex Deucher02779c02012-03-20 17:18:25 -04001936 .pflip = {
1937 .pre_page_flip = &evergreen_pre_page_flip,
1938 .page_flip = &evergreen_page_flip,
1939 .post_page_flip = &evergreen_post_page_flip,
1940 },
1941};
1942
Christian König76a0df82013-08-13 11:56:50 +02001943static struct radeon_asic_ring ci_gfx_ring = {
1944 .ib_execute = &cik_ring_ib_execute,
1945 .ib_parse = &cik_ib_parse,
1946 .emit_fence = &cik_fence_gfx_ring_emit,
1947 .emit_semaphore = &cik_semaphore_ring_emit,
1948 .cs_parse = NULL,
1949 .ring_test = &cik_ring_test,
1950 .ib_test = &cik_ib_test,
1951 .is_lockup = &cik_gfx_is_lockup,
1952 .vm_flush = &cik_vm_flush,
1953 .get_rptr = &radeon_ring_generic_get_rptr,
1954 .get_wptr = &radeon_ring_generic_get_wptr,
1955 .set_wptr = &radeon_ring_generic_set_wptr,
1956};
1957
1958static struct radeon_asic_ring ci_cp_ring = {
1959 .ib_execute = &cik_ring_ib_execute,
1960 .ib_parse = &cik_ib_parse,
1961 .emit_fence = &cik_fence_compute_ring_emit,
1962 .emit_semaphore = &cik_semaphore_ring_emit,
1963 .cs_parse = NULL,
1964 .ring_test = &cik_ring_test,
1965 .ib_test = &cik_ib_test,
1966 .is_lockup = &cik_gfx_is_lockup,
1967 .vm_flush = &cik_vm_flush,
1968 .get_rptr = &cik_compute_ring_get_rptr,
1969 .get_wptr = &cik_compute_ring_get_wptr,
1970 .set_wptr = &cik_compute_ring_set_wptr,
1971};
1972
1973static struct radeon_asic_ring ci_dma_ring = {
1974 .ib_execute = &cik_sdma_ring_ib_execute,
1975 .ib_parse = &cik_ib_parse,
1976 .emit_fence = &cik_sdma_fence_ring_emit,
1977 .emit_semaphore = &cik_sdma_semaphore_ring_emit,
1978 .cs_parse = NULL,
1979 .ring_test = &cik_sdma_ring_test,
1980 .ib_test = &cik_sdma_ib_test,
1981 .is_lockup = &cik_sdma_is_lockup,
1982 .vm_flush = &cik_dma_vm_flush,
Christian König2e1e6da2013-08-13 11:56:52 +02001983 .get_rptr = &r600_dma_get_rptr,
1984 .get_wptr = &r600_dma_get_wptr,
1985 .set_wptr = &r600_dma_set_wptr,
Christian König76a0df82013-08-13 11:56:50 +02001986};
1987
Alex Deucher0672e272013-04-09 16:22:31 -04001988static struct radeon_asic ci_asic = {
1989 .init = &cik_init,
1990 .fini = &cik_fini,
1991 .suspend = &cik_suspend,
1992 .resume = &cik_resume,
1993 .asic_reset = &cik_asic_reset,
1994 .vga_set_state = &r600_vga_set_state,
1995 .ioctl_wait_idle = NULL,
1996 .gui_idle = &r600_gui_idle,
1997 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
1998 .get_xclk = &cik_get_xclk,
1999 .get_gpu_clock_counter = &cik_get_gpu_clock_counter,
2000 .gart = {
2001 .tlb_flush = &cik_pcie_gart_tlb_flush,
2002 .set_page = &rs600_gart_set_page,
2003 },
2004 .vm = {
2005 .init = &cik_vm_init,
2006 .fini = &cik_vm_fini,
Christian König24c16432013-10-30 11:51:09 -04002007 .set_page = &cik_sdma_vm_set_page,
Alex Deucher0672e272013-04-09 16:22:31 -04002008 },
2009 .ring = {
Christian König76a0df82013-08-13 11:56:50 +02002010 [RADEON_RING_TYPE_GFX_INDEX] = &ci_gfx_ring,
2011 [CAYMAN_RING_TYPE_CP1_INDEX] = &ci_cp_ring,
2012 [CAYMAN_RING_TYPE_CP2_INDEX] = &ci_cp_ring,
2013 [R600_RING_TYPE_DMA_INDEX] = &ci_dma_ring,
2014 [CAYMAN_RING_TYPE_DMA1_INDEX] = &ci_dma_ring,
2015 [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
Alex Deucher0672e272013-04-09 16:22:31 -04002016 },
2017 .irq = {
2018 .set = &cik_irq_set,
2019 .process = &cik_irq_process,
2020 },
2021 .display = {
2022 .bandwidth_update = &dce8_bandwidth_update,
2023 .get_vblank_counter = &evergreen_get_vblank_counter,
2024 .wait_for_vblank = &dce4_wait_for_vblank,
Samuel Li7272c9d2013-11-19 15:04:45 -05002025 .set_backlight_level = &atombios_set_backlight_level,
2026 .get_backlight_level = &atombios_get_backlight_level,
Alex Deucherb5306022013-07-31 16:51:33 -04002027 .hdmi_enable = &evergreen_hdmi_enable,
2028 .hdmi_setmode = &evergreen_hdmi_setmode,
Alex Deucher0672e272013-04-09 16:22:31 -04002029 },
2030 .copy = {
2031 .blit = NULL,
2032 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
2033 .dma = &cik_copy_dma,
2034 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2035 .copy = &cik_copy_dma,
2036 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
2037 },
2038 .surface = {
2039 .set_reg = r600_set_surface_reg,
2040 .clear_reg = r600_clear_surface_reg,
2041 },
2042 .hpd = {
2043 .init = &evergreen_hpd_init,
2044 .fini = &evergreen_hpd_fini,
2045 .sense = &evergreen_hpd_sense,
2046 .set_polarity = &evergreen_hpd_set_polarity,
2047 },
2048 .pm = {
2049 .misc = &evergreen_pm_misc,
2050 .prepare = &evergreen_pm_prepare,
2051 .finish = &evergreen_pm_finish,
2052 .init_profile = &sumo_pm_init_profile,
2053 .get_dynpm_state = &r600_pm_get_dynpm_state,
2054 .get_engine_clock = &radeon_atom_get_engine_clock,
2055 .set_engine_clock = &radeon_atom_set_engine_clock,
2056 .get_memory_clock = &radeon_atom_get_memory_clock,
2057 .set_memory_clock = &radeon_atom_set_memory_clock,
2058 .get_pcie_lanes = NULL,
2059 .set_pcie_lanes = NULL,
2060 .set_clock_gating = NULL,
2061 .set_uvd_clocks = &cik_set_uvd_clocks,
Alex Deucher286d9cc2013-06-21 15:50:47 -04002062 .get_temperature = &ci_get_temp,
Alex Deucher0672e272013-04-09 16:22:31 -04002063 },
Alex Deuchercc8dbbb2013-08-14 01:03:41 -04002064 .dpm = {
2065 .init = &ci_dpm_init,
2066 .setup_asic = &ci_dpm_setup_asic,
2067 .enable = &ci_dpm_enable,
2068 .disable = &ci_dpm_disable,
2069 .pre_set_power_state = &ci_dpm_pre_set_power_state,
2070 .set_power_state = &ci_dpm_set_power_state,
2071 .post_set_power_state = &ci_dpm_post_set_power_state,
2072 .display_configuration_changed = &ci_dpm_display_configuration_changed,
2073 .fini = &ci_dpm_fini,
2074 .get_sclk = &ci_dpm_get_sclk,
2075 .get_mclk = &ci_dpm_get_mclk,
2076 .print_power_state = &ci_dpm_print_power_state,
Alex Deucher94b4adc2013-07-15 17:34:33 -04002077 .debugfs_print_current_performance_level = &ci_dpm_debugfs_print_current_performance_level,
Alex Deucher89536fd2013-07-15 18:14:24 -04002078 .force_performance_level = &ci_dpm_force_performance_level,
Alex Deucher54961312013-07-15 18:24:31 -04002079 .vblank_too_short = &ci_dpm_vblank_too_short,
Alex Deucher942bdf72013-08-09 10:05:24 -04002080 .powergate_uvd = &ci_dpm_powergate_uvd,
Alex Deuchercc8dbbb2013-08-14 01:03:41 -04002081 },
Alex Deucher0672e272013-04-09 16:22:31 -04002082 .pflip = {
2083 .pre_page_flip = &evergreen_pre_page_flip,
2084 .page_flip = &evergreen_page_flip,
2085 .post_page_flip = &evergreen_post_page_flip,
2086 },
2087};
2088
2089static struct radeon_asic kv_asic = {
2090 .init = &cik_init,
2091 .fini = &cik_fini,
2092 .suspend = &cik_suspend,
2093 .resume = &cik_resume,
2094 .asic_reset = &cik_asic_reset,
2095 .vga_set_state = &r600_vga_set_state,
2096 .ioctl_wait_idle = NULL,
2097 .gui_idle = &r600_gui_idle,
2098 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
2099 .get_xclk = &cik_get_xclk,
2100 .get_gpu_clock_counter = &cik_get_gpu_clock_counter,
2101 .gart = {
2102 .tlb_flush = &cik_pcie_gart_tlb_flush,
2103 .set_page = &rs600_gart_set_page,
2104 },
2105 .vm = {
2106 .init = &cik_vm_init,
2107 .fini = &cik_vm_fini,
Christian König24c16432013-10-30 11:51:09 -04002108 .set_page = &cik_sdma_vm_set_page,
Alex Deucher0672e272013-04-09 16:22:31 -04002109 },
2110 .ring = {
Christian König76a0df82013-08-13 11:56:50 +02002111 [RADEON_RING_TYPE_GFX_INDEX] = &ci_gfx_ring,
2112 [CAYMAN_RING_TYPE_CP1_INDEX] = &ci_cp_ring,
2113 [CAYMAN_RING_TYPE_CP2_INDEX] = &ci_cp_ring,
2114 [R600_RING_TYPE_DMA_INDEX] = &ci_dma_ring,
2115 [CAYMAN_RING_TYPE_DMA1_INDEX] = &ci_dma_ring,
2116 [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
Alex Deucher0672e272013-04-09 16:22:31 -04002117 },
2118 .irq = {
2119 .set = &cik_irq_set,
2120 .process = &cik_irq_process,
2121 },
2122 .display = {
2123 .bandwidth_update = &dce8_bandwidth_update,
2124 .get_vblank_counter = &evergreen_get_vblank_counter,
2125 .wait_for_vblank = &dce4_wait_for_vblank,
Samuel Li7272c9d2013-11-19 15:04:45 -05002126 .set_backlight_level = &atombios_set_backlight_level,
2127 .get_backlight_level = &atombios_get_backlight_level,
Alex Deucherb5306022013-07-31 16:51:33 -04002128 .hdmi_enable = &evergreen_hdmi_enable,
2129 .hdmi_setmode = &evergreen_hdmi_setmode,
Alex Deucher0672e272013-04-09 16:22:31 -04002130 },
2131 .copy = {
2132 .blit = NULL,
2133 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
2134 .dma = &cik_copy_dma,
2135 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2136 .copy = &cik_copy_dma,
2137 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
2138 },
2139 .surface = {
2140 .set_reg = r600_set_surface_reg,
2141 .clear_reg = r600_clear_surface_reg,
2142 },
2143 .hpd = {
2144 .init = &evergreen_hpd_init,
2145 .fini = &evergreen_hpd_fini,
2146 .sense = &evergreen_hpd_sense,
2147 .set_polarity = &evergreen_hpd_set_polarity,
2148 },
2149 .pm = {
2150 .misc = &evergreen_pm_misc,
2151 .prepare = &evergreen_pm_prepare,
2152 .finish = &evergreen_pm_finish,
2153 .init_profile = &sumo_pm_init_profile,
2154 .get_dynpm_state = &r600_pm_get_dynpm_state,
2155 .get_engine_clock = &radeon_atom_get_engine_clock,
2156 .set_engine_clock = &radeon_atom_set_engine_clock,
2157 .get_memory_clock = &radeon_atom_get_memory_clock,
2158 .set_memory_clock = &radeon_atom_set_memory_clock,
2159 .get_pcie_lanes = NULL,
2160 .set_pcie_lanes = NULL,
2161 .set_clock_gating = NULL,
2162 .set_uvd_clocks = &cik_set_uvd_clocks,
Alex Deucher286d9cc2013-06-21 15:50:47 -04002163 .get_temperature = &kv_get_temp,
Alex Deucher0672e272013-04-09 16:22:31 -04002164 },
Alex Deucher41a524a2013-08-14 01:01:40 -04002165 .dpm = {
2166 .init = &kv_dpm_init,
2167 .setup_asic = &kv_dpm_setup_asic,
2168 .enable = &kv_dpm_enable,
2169 .disable = &kv_dpm_disable,
2170 .pre_set_power_state = &kv_dpm_pre_set_power_state,
2171 .set_power_state = &kv_dpm_set_power_state,
2172 .post_set_power_state = &kv_dpm_post_set_power_state,
2173 .display_configuration_changed = &kv_dpm_display_configuration_changed,
2174 .fini = &kv_dpm_fini,
2175 .get_sclk = &kv_dpm_get_sclk,
2176 .get_mclk = &kv_dpm_get_mclk,
2177 .print_power_state = &kv_dpm_print_power_state,
Alex Deucherae3e40e2013-07-18 16:39:53 -04002178 .debugfs_print_current_performance_level = &kv_dpm_debugfs_print_current_performance_level,
Alex Deucher2b4c8022013-07-18 16:48:46 -04002179 .force_performance_level = &kv_dpm_force_performance_level,
Alex Deucher77df5082013-08-09 10:02:40 -04002180 .powergate_uvd = &kv_dpm_powergate_uvd,
Alex Deucherb7a5ae92013-09-09 19:33:08 -04002181 .enable_bapm = &kv_dpm_enable_bapm,
Alex Deucher41a524a2013-08-14 01:01:40 -04002182 },
Alex Deucher0672e272013-04-09 16:22:31 -04002183 .pflip = {
2184 .pre_page_flip = &evergreen_pre_page_flip,
2185 .page_flip = &evergreen_page_flip,
2186 .post_page_flip = &evergreen_post_page_flip,
2187 },
2188};
2189
Alex Deucherabf1dc62012-07-17 14:02:36 -04002190/**
2191 * radeon_asic_init - register asic specific callbacks
2192 *
2193 * @rdev: radeon device pointer
2194 *
2195 * Registers the appropriate asic specific callbacks for each
2196 * chip family. Also sets other asics specific info like the number
2197 * of crtcs and the register aperture accessors (all asics).
2198 * Returns 0 for success.
2199 */
Daniel Vetter0a10c852010-03-11 21:19:14 +00002200int radeon_asic_init(struct radeon_device *rdev)
2201{
2202 radeon_register_accessor_init(rdev);
Alex Deucherba7e05e2011-06-16 18:14:22 +00002203
2204 /* set the number of crtcs */
2205 if (rdev->flags & RADEON_SINGLE_CRTC)
2206 rdev->num_crtc = 1;
2207 else
2208 rdev->num_crtc = 2;
2209
Alex Deucher948bee32013-05-14 12:08:35 -04002210 rdev->has_uvd = false;
2211
Daniel Vetter0a10c852010-03-11 21:19:14 +00002212 switch (rdev->family) {
2213 case CHIP_R100:
2214 case CHIP_RV100:
2215 case CHIP_RS100:
2216 case CHIP_RV200:
2217 case CHIP_RS200:
2218 rdev->asic = &r100_asic;
2219 break;
2220 case CHIP_R200:
2221 case CHIP_RV250:
2222 case CHIP_RS300:
2223 case CHIP_RV280:
2224 rdev->asic = &r200_asic;
2225 break;
2226 case CHIP_R300:
2227 case CHIP_R350:
2228 case CHIP_RV350:
2229 case CHIP_RV380:
2230 if (rdev->flags & RADEON_IS_PCIE)
2231 rdev->asic = &r300_asic_pcie;
2232 else
2233 rdev->asic = &r300_asic;
2234 break;
2235 case CHIP_R420:
2236 case CHIP_R423:
2237 case CHIP_RV410:
2238 rdev->asic = &r420_asic;
Alex Deucher07bb0842010-06-22 21:58:26 -04002239 /* handle macs */
2240 if (rdev->bios == NULL) {
Alex Deucher798bcf72012-02-23 17:53:48 -05002241 rdev->asic->pm.get_engine_clock = &radeon_legacy_get_engine_clock;
2242 rdev->asic->pm.set_engine_clock = &radeon_legacy_set_engine_clock;
2243 rdev->asic->pm.get_memory_clock = &radeon_legacy_get_memory_clock;
2244 rdev->asic->pm.set_memory_clock = NULL;
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002245 rdev->asic->display.set_backlight_level = &radeon_legacy_set_backlight_level;
Alex Deucher07bb0842010-06-22 21:58:26 -04002246 }
Daniel Vetter0a10c852010-03-11 21:19:14 +00002247 break;
2248 case CHIP_RS400:
2249 case CHIP_RS480:
2250 rdev->asic = &rs400_asic;
2251 break;
2252 case CHIP_RS600:
2253 rdev->asic = &rs600_asic;
2254 break;
2255 case CHIP_RS690:
2256 case CHIP_RS740:
2257 rdev->asic = &rs690_asic;
2258 break;
2259 case CHIP_RV515:
2260 rdev->asic = &rv515_asic;
2261 break;
2262 case CHIP_R520:
2263 case CHIP_RV530:
2264 case CHIP_RV560:
2265 case CHIP_RV570:
2266 case CHIP_R580:
2267 rdev->asic = &r520_asic;
2268 break;
2269 case CHIP_R600:
Alex Deucherca361b62013-06-21 14:42:08 -04002270 rdev->asic = &r600_asic;
2271 break;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002272 case CHIP_RV610:
2273 case CHIP_RV630:
2274 case CHIP_RV620:
2275 case CHIP_RV635:
2276 case CHIP_RV670:
Alex Deucherca361b62013-06-21 14:42:08 -04002277 rdev->asic = &rv6xx_asic;
2278 rdev->has_uvd = true;
Alex Deucherf47299c2010-03-16 20:54:38 -04002279 break;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002280 case CHIP_RS780:
2281 case CHIP_RS880:
Alex Deucherf47299c2010-03-16 20:54:38 -04002282 rdev->asic = &rs780_asic;
Alex Deucher948bee32013-05-14 12:08:35 -04002283 rdev->has_uvd = true;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002284 break;
2285 case CHIP_RV770:
2286 case CHIP_RV730:
2287 case CHIP_RV710:
2288 case CHIP_RV740:
2289 rdev->asic = &rv770_asic;
Alex Deucher948bee32013-05-14 12:08:35 -04002290 rdev->has_uvd = true;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002291 break;
2292 case CHIP_CEDAR:
2293 case CHIP_REDWOOD:
2294 case CHIP_JUNIPER:
2295 case CHIP_CYPRESS:
2296 case CHIP_HEMLOCK:
Alex Deucherba7e05e2011-06-16 18:14:22 +00002297 /* set num crtcs */
2298 if (rdev->family == CHIP_CEDAR)
2299 rdev->num_crtc = 4;
2300 else
2301 rdev->num_crtc = 6;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002302 rdev->asic = &evergreen_asic;
Alex Deucher948bee32013-05-14 12:08:35 -04002303 rdev->has_uvd = true;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002304 break;
Alex Deucher958261d2010-11-22 17:56:30 -05002305 case CHIP_PALM:
Alex Deucher89da5a32011-05-31 15:42:47 -04002306 case CHIP_SUMO:
2307 case CHIP_SUMO2:
Alex Deucher958261d2010-11-22 17:56:30 -05002308 rdev->asic = &sumo_asic;
Alex Deucher948bee32013-05-14 12:08:35 -04002309 rdev->has_uvd = true;
Alex Deucher958261d2010-11-22 17:56:30 -05002310 break;
Alex Deuchera43b7662011-01-06 21:19:33 -05002311 case CHIP_BARTS:
2312 case CHIP_TURKS:
2313 case CHIP_CAICOS:
Alex Deucherba7e05e2011-06-16 18:14:22 +00002314 /* set num crtcs */
2315 if (rdev->family == CHIP_CAICOS)
2316 rdev->num_crtc = 4;
2317 else
2318 rdev->num_crtc = 6;
Alex Deuchera43b7662011-01-06 21:19:33 -05002319 rdev->asic = &btc_asic;
Alex Deucher948bee32013-05-14 12:08:35 -04002320 rdev->has_uvd = true;
Alex Deuchera43b7662011-01-06 21:19:33 -05002321 break;
Alex Deuchere3487622011-03-02 20:07:36 -05002322 case CHIP_CAYMAN:
2323 rdev->asic = &cayman_asic;
Alex Deucherba7e05e2011-06-16 18:14:22 +00002324 /* set num crtcs */
2325 rdev->num_crtc = 6;
Alex Deucher948bee32013-05-14 12:08:35 -04002326 rdev->has_uvd = true;
Alex Deuchere3487622011-03-02 20:07:36 -05002327 break;
Alex Deucherbe63fe82012-03-20 17:18:40 -04002328 case CHIP_ARUBA:
2329 rdev->asic = &trinity_asic;
2330 /* set num crtcs */
2331 rdev->num_crtc = 4;
Alex Deucher948bee32013-05-14 12:08:35 -04002332 rdev->has_uvd = true;
Alex Deucherbe63fe82012-03-20 17:18:40 -04002333 break;
Alex Deucher02779c02012-03-20 17:18:25 -04002334 case CHIP_TAHITI:
2335 case CHIP_PITCAIRN:
2336 case CHIP_VERDE:
Alex Deuchere737a142012-08-30 14:00:03 -04002337 case CHIP_OLAND:
Alex Deucher86a45ca2012-07-26 19:04:20 -04002338 case CHIP_HAINAN:
Alex Deucher02779c02012-03-20 17:18:25 -04002339 rdev->asic = &si_asic;
2340 /* set num crtcs */
Alex Deucher86a45ca2012-07-26 19:04:20 -04002341 if (rdev->family == CHIP_HAINAN)
2342 rdev->num_crtc = 0;
2343 else if (rdev->family == CHIP_OLAND)
Alex Deuchere737a142012-08-30 14:00:03 -04002344 rdev->num_crtc = 2;
2345 else
2346 rdev->num_crtc = 6;
Alex Deucher948bee32013-05-14 12:08:35 -04002347 if (rdev->family == CHIP_HAINAN)
2348 rdev->has_uvd = false;
2349 else
2350 rdev->has_uvd = true;
Alex Deucher0116e1e2013-08-08 18:00:10 -04002351 switch (rdev->family) {
2352 case CHIP_TAHITI:
2353 rdev->cg_flags =
Alex Deucher090f4b62013-08-14 18:53:56 -04002354 RADEON_CG_SUPPORT_GFX_MGCG |
Alex Deucher0116e1e2013-08-08 18:00:10 -04002355 RADEON_CG_SUPPORT_GFX_MGLS |
Alex Deuchere16866e2013-08-08 19:34:07 -04002356 /*RADEON_CG_SUPPORT_GFX_CGCG |*/
Alex Deucher0116e1e2013-08-08 18:00:10 -04002357 RADEON_CG_SUPPORT_GFX_CGLS |
2358 RADEON_CG_SUPPORT_GFX_CGTS |
2359 RADEON_CG_SUPPORT_GFX_CP_LS |
2360 RADEON_CG_SUPPORT_MC_MGCG |
2361 RADEON_CG_SUPPORT_SDMA_MGCG |
2362 RADEON_CG_SUPPORT_BIF_LS |
2363 RADEON_CG_SUPPORT_VCE_MGCG |
2364 RADEON_CG_SUPPORT_UVD_MGCG |
2365 RADEON_CG_SUPPORT_HDP_LS |
2366 RADEON_CG_SUPPORT_HDP_MGCG;
2367 rdev->pg_flags = 0;
2368 break;
2369 case CHIP_PITCAIRN:
2370 rdev->cg_flags =
Alex Deucher090f4b62013-08-14 18:53:56 -04002371 RADEON_CG_SUPPORT_GFX_MGCG |
Alex Deucher0116e1e2013-08-08 18:00:10 -04002372 RADEON_CG_SUPPORT_GFX_MGLS |
Alex Deuchere16866e2013-08-08 19:34:07 -04002373 /*RADEON_CG_SUPPORT_GFX_CGCG |*/
Alex Deucher0116e1e2013-08-08 18:00:10 -04002374 RADEON_CG_SUPPORT_GFX_CGLS |
2375 RADEON_CG_SUPPORT_GFX_CGTS |
2376 RADEON_CG_SUPPORT_GFX_CP_LS |
2377 RADEON_CG_SUPPORT_GFX_RLC_LS |
2378 RADEON_CG_SUPPORT_MC_LS |
2379 RADEON_CG_SUPPORT_MC_MGCG |
2380 RADEON_CG_SUPPORT_SDMA_MGCG |
2381 RADEON_CG_SUPPORT_BIF_LS |
2382 RADEON_CG_SUPPORT_VCE_MGCG |
2383 RADEON_CG_SUPPORT_UVD_MGCG |
2384 RADEON_CG_SUPPORT_HDP_LS |
2385 RADEON_CG_SUPPORT_HDP_MGCG;
2386 rdev->pg_flags = 0;
2387 break;
2388 case CHIP_VERDE:
2389 rdev->cg_flags =
Alex Deucher090f4b62013-08-14 18:53:56 -04002390 RADEON_CG_SUPPORT_GFX_MGCG |
Alex Deucher0116e1e2013-08-08 18:00:10 -04002391 RADEON_CG_SUPPORT_GFX_MGLS |
Alex Deuchere16866e2013-08-08 19:34:07 -04002392 /*RADEON_CG_SUPPORT_GFX_CGCG |*/
Alex Deucher0116e1e2013-08-08 18:00:10 -04002393 RADEON_CG_SUPPORT_GFX_CGLS |
2394 RADEON_CG_SUPPORT_GFX_CGTS |
2395 RADEON_CG_SUPPORT_GFX_CP_LS |
2396 RADEON_CG_SUPPORT_GFX_RLC_LS |
2397 RADEON_CG_SUPPORT_MC_LS |
2398 RADEON_CG_SUPPORT_MC_MGCG |
2399 RADEON_CG_SUPPORT_SDMA_MGCG |
2400 RADEON_CG_SUPPORT_BIF_LS |
2401 RADEON_CG_SUPPORT_VCE_MGCG |
2402 RADEON_CG_SUPPORT_UVD_MGCG |
2403 RADEON_CG_SUPPORT_HDP_LS |
2404 RADEON_CG_SUPPORT_HDP_MGCG;
Alex Deucherca6ebb32013-08-13 13:18:37 -04002405 rdev->pg_flags = 0 |
Alex Deucher2b19d172013-09-04 16:58:29 -04002406 /*RADEON_PG_SUPPORT_GFX_PG | */
Alex Deucherca6ebb32013-08-13 13:18:37 -04002407 RADEON_PG_SUPPORT_SDMA;
Alex Deucher0116e1e2013-08-08 18:00:10 -04002408 break;
2409 case CHIP_OLAND:
2410 rdev->cg_flags =
Alex Deucher090f4b62013-08-14 18:53:56 -04002411 RADEON_CG_SUPPORT_GFX_MGCG |
Alex Deucher0116e1e2013-08-08 18:00:10 -04002412 RADEON_CG_SUPPORT_GFX_MGLS |
Alex Deuchere16866e2013-08-08 19:34:07 -04002413 /*RADEON_CG_SUPPORT_GFX_CGCG |*/
Alex Deucher0116e1e2013-08-08 18:00:10 -04002414 RADEON_CG_SUPPORT_GFX_CGLS |
2415 RADEON_CG_SUPPORT_GFX_CGTS |
2416 RADEON_CG_SUPPORT_GFX_CP_LS |
2417 RADEON_CG_SUPPORT_GFX_RLC_LS |
2418 RADEON_CG_SUPPORT_MC_LS |
2419 RADEON_CG_SUPPORT_MC_MGCG |
2420 RADEON_CG_SUPPORT_SDMA_MGCG |
2421 RADEON_CG_SUPPORT_BIF_LS |
2422 RADEON_CG_SUPPORT_UVD_MGCG |
2423 RADEON_CG_SUPPORT_HDP_LS |
2424 RADEON_CG_SUPPORT_HDP_MGCG;
2425 rdev->pg_flags = 0;
2426 break;
2427 case CHIP_HAINAN:
2428 rdev->cg_flags =
Alex Deucher090f4b62013-08-14 18:53:56 -04002429 RADEON_CG_SUPPORT_GFX_MGCG |
Alex Deucher0116e1e2013-08-08 18:00:10 -04002430 RADEON_CG_SUPPORT_GFX_MGLS |
Alex Deuchere16866e2013-08-08 19:34:07 -04002431 /*RADEON_CG_SUPPORT_GFX_CGCG |*/
Alex Deucher0116e1e2013-08-08 18:00:10 -04002432 RADEON_CG_SUPPORT_GFX_CGLS |
2433 RADEON_CG_SUPPORT_GFX_CGTS |
2434 RADEON_CG_SUPPORT_GFX_CP_LS |
2435 RADEON_CG_SUPPORT_GFX_RLC_LS |
2436 RADEON_CG_SUPPORT_MC_LS |
2437 RADEON_CG_SUPPORT_MC_MGCG |
2438 RADEON_CG_SUPPORT_SDMA_MGCG |
2439 RADEON_CG_SUPPORT_BIF_LS |
2440 RADEON_CG_SUPPORT_HDP_LS |
2441 RADEON_CG_SUPPORT_HDP_MGCG;
2442 rdev->pg_flags = 0;
2443 break;
2444 default:
2445 rdev->cg_flags = 0;
2446 rdev->pg_flags = 0;
2447 break;
2448 }
Alex Deucher02779c02012-03-20 17:18:25 -04002449 break;
Alex Deucher0672e272013-04-09 16:22:31 -04002450 case CHIP_BONAIRE:
Alex Deucher41971b32013-08-19 18:02:26 -04002451 case CHIP_HAWAII:
Alex Deucher0672e272013-04-09 16:22:31 -04002452 rdev->asic = &ci_asic;
2453 rdev->num_crtc = 6;
Alex Deucher22c775c2013-07-23 09:41:05 -04002454 rdev->has_uvd = true;
Alex Deucher41971b32013-08-19 18:02:26 -04002455 if (rdev->family == CHIP_BONAIRE) {
2456 rdev->cg_flags =
2457 RADEON_CG_SUPPORT_GFX_MGCG |
2458 RADEON_CG_SUPPORT_GFX_MGLS |
2459 /*RADEON_CG_SUPPORT_GFX_CGCG |*/
2460 RADEON_CG_SUPPORT_GFX_CGLS |
2461 RADEON_CG_SUPPORT_GFX_CGTS |
2462 RADEON_CG_SUPPORT_GFX_CGTS_LS |
2463 RADEON_CG_SUPPORT_GFX_CP_LS |
2464 RADEON_CG_SUPPORT_MC_LS |
2465 RADEON_CG_SUPPORT_MC_MGCG |
2466 RADEON_CG_SUPPORT_SDMA_MGCG |
2467 RADEON_CG_SUPPORT_SDMA_LS |
2468 RADEON_CG_SUPPORT_BIF_LS |
2469 RADEON_CG_SUPPORT_VCE_MGCG |
2470 RADEON_CG_SUPPORT_UVD_MGCG |
2471 RADEON_CG_SUPPORT_HDP_LS |
2472 RADEON_CG_SUPPORT_HDP_MGCG;
2473 rdev->pg_flags = 0;
2474 } else {
2475 rdev->cg_flags =
2476 RADEON_CG_SUPPORT_GFX_MGCG |
2477 RADEON_CG_SUPPORT_GFX_MGLS |
2478 /*RADEON_CG_SUPPORT_GFX_CGCG |*/
2479 RADEON_CG_SUPPORT_GFX_CGLS |
2480 RADEON_CG_SUPPORT_GFX_CGTS |
2481 RADEON_CG_SUPPORT_GFX_CP_LS |
2482 RADEON_CG_SUPPORT_MC_LS |
2483 RADEON_CG_SUPPORT_MC_MGCG |
2484 RADEON_CG_SUPPORT_SDMA_MGCG |
2485 RADEON_CG_SUPPORT_SDMA_LS |
2486 RADEON_CG_SUPPORT_BIF_LS |
2487 RADEON_CG_SUPPORT_VCE_MGCG |
2488 RADEON_CG_SUPPORT_UVD_MGCG |
2489 RADEON_CG_SUPPORT_HDP_LS |
2490 RADEON_CG_SUPPORT_HDP_MGCG;
2491 rdev->pg_flags = 0;
2492 }
Alex Deucher0672e272013-04-09 16:22:31 -04002493 break;
2494 case CHIP_KAVERI:
2495 case CHIP_KABINI:
2496 rdev->asic = &kv_asic;
2497 /* set num crtcs */
Alex Deucher473359b2013-08-09 11:18:39 -04002498 if (rdev->family == CHIP_KAVERI) {
Alex Deucher0672e272013-04-09 16:22:31 -04002499 rdev->num_crtc = 4;
Alex Deucher473359b2013-08-09 11:18:39 -04002500 rdev->cg_flags =
Alex Deucher773dc102013-08-14 18:58:43 -04002501 RADEON_CG_SUPPORT_GFX_MGCG |
Alex Deucher473359b2013-08-09 11:18:39 -04002502 RADEON_CG_SUPPORT_GFX_MGLS |
2503 /*RADEON_CG_SUPPORT_GFX_CGCG |*/
2504 RADEON_CG_SUPPORT_GFX_CGLS |
2505 RADEON_CG_SUPPORT_GFX_CGTS |
2506 RADEON_CG_SUPPORT_GFX_CGTS_LS |
2507 RADEON_CG_SUPPORT_GFX_CP_LS |
2508 RADEON_CG_SUPPORT_SDMA_MGCG |
2509 RADEON_CG_SUPPORT_SDMA_LS |
2510 RADEON_CG_SUPPORT_BIF_LS |
2511 RADEON_CG_SUPPORT_VCE_MGCG |
2512 RADEON_CG_SUPPORT_UVD_MGCG |
2513 RADEON_CG_SUPPORT_HDP_LS |
2514 RADEON_CG_SUPPORT_HDP_MGCG;
2515 rdev->pg_flags = 0;
Alex Deucher2b19d172013-09-04 16:58:29 -04002516 /*RADEON_PG_SUPPORT_GFX_PG |
Alex Deucher473359b2013-08-09 11:18:39 -04002517 RADEON_PG_SUPPORT_GFX_SMG |
2518 RADEON_PG_SUPPORT_GFX_DMG |
2519 RADEON_PG_SUPPORT_UVD |
2520 RADEON_PG_SUPPORT_VCE |
2521 RADEON_PG_SUPPORT_CP |
2522 RADEON_PG_SUPPORT_GDS |
2523 RADEON_PG_SUPPORT_RLC_SMU_HS |
2524 RADEON_PG_SUPPORT_ACP |
2525 RADEON_PG_SUPPORT_SAMU;*/
2526 } else {
Alex Deucher0672e272013-04-09 16:22:31 -04002527 rdev->num_crtc = 2;
Alex Deucher473359b2013-08-09 11:18:39 -04002528 rdev->cg_flags =
Alex Deucher773dc102013-08-14 18:58:43 -04002529 RADEON_CG_SUPPORT_GFX_MGCG |
Alex Deucher473359b2013-08-09 11:18:39 -04002530 RADEON_CG_SUPPORT_GFX_MGLS |
2531 /*RADEON_CG_SUPPORT_GFX_CGCG |*/
2532 RADEON_CG_SUPPORT_GFX_CGLS |
2533 RADEON_CG_SUPPORT_GFX_CGTS |
2534 RADEON_CG_SUPPORT_GFX_CGTS_LS |
2535 RADEON_CG_SUPPORT_GFX_CP_LS |
2536 RADEON_CG_SUPPORT_SDMA_MGCG |
2537 RADEON_CG_SUPPORT_SDMA_LS |
2538 RADEON_CG_SUPPORT_BIF_LS |
2539 RADEON_CG_SUPPORT_VCE_MGCG |
2540 RADEON_CG_SUPPORT_UVD_MGCG |
2541 RADEON_CG_SUPPORT_HDP_LS |
2542 RADEON_CG_SUPPORT_HDP_MGCG;
2543 rdev->pg_flags = 0;
Alex Deucher2b19d172013-09-04 16:58:29 -04002544 /*RADEON_PG_SUPPORT_GFX_PG |
Alex Deucher473359b2013-08-09 11:18:39 -04002545 RADEON_PG_SUPPORT_GFX_SMG |
2546 RADEON_PG_SUPPORT_UVD |
2547 RADEON_PG_SUPPORT_VCE |
2548 RADEON_PG_SUPPORT_CP |
2549 RADEON_PG_SUPPORT_GDS |
2550 RADEON_PG_SUPPORT_RLC_SMU_HS |
2551 RADEON_PG_SUPPORT_SAMU;*/
2552 }
Alex Deucher22c775c2013-07-23 09:41:05 -04002553 rdev->has_uvd = true;
Alex Deucher0672e272013-04-09 16:22:31 -04002554 break;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002555 default:
2556 /* FIXME: not supported yet */
2557 return -EINVAL;
2558 }
2559
2560 if (rdev->flags & RADEON_IS_IGP) {
Alex Deucher798bcf72012-02-23 17:53:48 -05002561 rdev->asic->pm.get_memory_clock = NULL;
2562 rdev->asic->pm.set_memory_clock = NULL;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002563 }
2564
Daniel Vetter0a10c852010-03-11 21:19:14 +00002565 return 0;
2566}
2567