blob: f38fc0a343a28623a6191657afbc356bbebee3b5 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmore434c5e32013-01-08 05:02:28 +00004 Copyright(c) 1999 - 2013 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#ifndef _IXGBE_H_
29#define _IXGBE_H_
30
Jesse Grossf62bbb52010-10-20 13:56:10 +000031#include <linux/bitops.h>
Auke Kok9a799d72007-09-15 14:07:45 -070032#include <linux/types.h>
33#include <linux/pci.h>
34#include <linux/netdevice.h>
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +000035#include <linux/cpumask.h>
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -080036#include <linux/aer.h>
Jesse Grossf62bbb52010-10-20 13:56:10 +000037#include <linux/if_vlan.h>
Jacob Keller6cb562d2012-12-05 07:24:41 +000038#include <linux/jiffies.h>
Auke Kok9a799d72007-09-15 14:07:45 -070039
Jacob Keller3a6a4ed2012-05-01 05:24:58 +000040#include <linux/clocksource.h>
41#include <linux/net_tstamp.h>
42#include <linux/ptp_clock_kernel.h>
Jacob Keller3a6a4ed2012-05-01 05:24:58 +000043
Auke Kok9a799d72007-09-15 14:07:45 -070044#include "ixgbe_type.h"
45#include "ixgbe_common.h"
Alexander Duyck2f90b862008-11-20 20:52:10 -080046#include "ixgbe_dcb.h"
Yi Zoueacd73f2009-05-13 13:11:06 +000047#if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
48#define IXGBE_FCOE
49#include "ixgbe_fcoe.h"
50#endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
Jeff Garzik5dd2d332008-10-16 05:09:31 -040051#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -080052#include <linux/dca.h>
53#endif
Auke Kok9a799d72007-09-15 14:07:45 -070054
Eliezer Tamir076bb0c2013-07-10 17:13:17 +030055#include <net/busy_poll.h>
Eliezer Tamir5a85e732013-06-10 11:40:20 +030056
Cong Wange0d10952013-08-01 11:10:25 +080057#ifdef CONFIG_NET_RX_BUSY_POLL
Jacob Kellerb4640032013-10-01 04:33:54 -070058#define BP_EXTENDED_STATS
Eliezer Tamir7e15b902013-06-10 11:40:31 +030059#endif
Emil Tantilov849c4542010-06-03 16:53:41 +000060/* common prefix used by pr_<> macros */
61#undef pr_fmt
62#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Auke Kok9a799d72007-09-15 14:07:45 -070063
64/* TX/RX descriptor defines */
Jesse Brandeburg6bacb302009-12-03 11:33:07 +000065#define IXGBE_DEFAULT_TXD 512
Alexander Duyck59224552011-08-31 00:01:06 +000066#define IXGBE_DEFAULT_TX_WORK 256
Auke Kok9a799d72007-09-15 14:07:45 -070067#define IXGBE_MAX_TXD 4096
68#define IXGBE_MIN_TXD 64
69
Anton Blanchardfb445192013-10-22 18:34:01 +000070#if (PAGE_SIZE < 8192)
Jesse Brandeburg6bacb302009-12-03 11:33:07 +000071#define IXGBE_DEFAULT_RXD 512
Anton Blanchardfb445192013-10-22 18:34:01 +000072#else
73#define IXGBE_DEFAULT_RXD 128
74#endif
Auke Kok9a799d72007-09-15 14:07:45 -070075#define IXGBE_MAX_RXD 4096
76#define IXGBE_MIN_RXD 64
77
Auke Kok9a799d72007-09-15 14:07:45 -070078/* flow control */
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070079#define IXGBE_MIN_FCRTL 0x40
Auke Kok9a799d72007-09-15 14:07:45 -070080#define IXGBE_MAX_FCRTL 0x7FF80
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070081#define IXGBE_MIN_FCRTH 0x600
Auke Kok9a799d72007-09-15 14:07:45 -070082#define IXGBE_MAX_FCRTH 0x7FFF0
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070083#define IXGBE_DEFAULT_FCPAUSE 0xFFFF
Auke Kok9a799d72007-09-15 14:07:45 -070084#define IXGBE_MIN_FCPAUSE 0
85#define IXGBE_MAX_FCPAUSE 0xFFFF
86
87/* Supported Rx Buffer Sizes */
Alexander Duyck252562c2012-05-24 01:59:27 +000088#define IXGBE_RXBUFFER_256 256 /* Used for skb receive header */
Alexander Duyck09816fb2012-07-20 08:08:23 +000089#define IXGBE_RXBUFFER_2K 2048
90#define IXGBE_RXBUFFER_3K 3072
91#define IXGBE_RXBUFFER_4K 4096
Alexander Duyck919e78a2011-08-26 09:52:38 +000092#define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */
Auke Kok9a799d72007-09-15 14:07:45 -070093
Alexander Duyck13958072010-08-19 13:37:21 +000094/*
Alexander Duyck252562c2012-05-24 01:59:27 +000095 * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
96 * reserve 64 more, and skb_shared_info adds an additional 320 bytes more,
97 * this adds up to 448 bytes of extra data.
98 *
99 * Since netdev_alloc_skb now allocates a page fragment we can use a value
100 * of 256 and the resultant skb will have a truesize of 960 or less.
Alexander Duyck13958072010-08-19 13:37:21 +0000101 */
Alexander Duyck252562c2012-05-24 01:59:27 +0000102#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256
Auke Kok9a799d72007-09-15 14:07:45 -0700103
Auke Kok9a799d72007-09-15 14:07:45 -0700104/* How many Rx Buffers do we bundle into one write to the hardware ? */
105#define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */
106
Alexander Duyck472148c2012-11-07 02:34:28 +0000107enum ixgbe_tx_flags {
108 /* cmd_type flags */
109 IXGBE_TX_FLAGS_HW_VLAN = 0x01,
110 IXGBE_TX_FLAGS_TSO = 0x02,
111 IXGBE_TX_FLAGS_TSTAMP = 0x04,
112
113 /* olinfo flags */
114 IXGBE_TX_FLAGS_CC = 0x08,
115 IXGBE_TX_FLAGS_IPV4 = 0x10,
116 IXGBE_TX_FLAGS_CSUM = 0x20,
117
118 /* software defined flags */
119 IXGBE_TX_FLAGS_SW_VLAN = 0x40,
120 IXGBE_TX_FLAGS_FCOE = 0x80,
121};
122
123/* VLAN info */
Auke Kok9a799d72007-09-15 14:07:45 -0700124#define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000
Alexander Duyck66f32a82011-06-29 05:43:22 +0000125#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000
126#define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT 29
Auke Kok9a799d72007-09-15 14:07:45 -0700127#define IXGBE_TX_FLAGS_VLAN_SHIFT 16
128
Greg Rose7f870472010-01-09 02:25:29 +0000129#define IXGBE_MAX_VF_MC_ENTRIES 30
130#define IXGBE_MAX_VF_FUNCTIONS 64
131#define IXGBE_MAX_VFTA_ENTRIES 128
132#define MAX_EMULATION_MAC_ADDRS 16
Greg Rosea1cbb152011-05-13 01:33:48 +0000133#define IXGBE_MAX_PF_MACVLANS 15
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +0000134#define VMDQ_P(p) ((p) + adapter->ring_feature[RING_F_VMDQ].offset)
Greg Rose83c61fa2011-09-07 05:59:35 +0000135#define IXGBE_82599_VF_DEVICE_ID 0x10ED
136#define IXGBE_X540_VF_DEVICE_ID 0x1515
Greg Rose7f870472010-01-09 02:25:29 +0000137
138struct vf_data_storage {
139 unsigned char vf_mac_addresses[ETH_ALEN];
140 u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
141 u16 num_vf_mc_hashes;
142 u16 default_vf_vlan_id;
143 u16 vlans_enabled;
Greg Rose7f870472010-01-09 02:25:29 +0000144 bool clear_to_send;
Greg Rose7f016482010-05-04 22:12:06 +0000145 bool pf_set_mac;
Greg Rose7f016482010-05-04 22:12:06 +0000146 u16 pf_vlan; /* When set, guest VLAN config not allowed. */
147 u16 pf_qos;
Lior Levyff4ab202011-03-11 02:03:07 +0000148 u16 tx_rate;
Greg Rosede4c7f62011-09-29 05:57:33 +0000149 u16 vlan_count;
150 u8 spoofchk_enabled;
Alexander Duyck374c65d2012-07-20 08:09:22 +0000151 unsigned int vf_api;
Greg Rose7f870472010-01-09 02:25:29 +0000152};
153
Greg Rosea1cbb152011-05-13 01:33:48 +0000154struct vf_macvlans {
155 struct list_head l;
156 int vf;
157 int rar_entry;
158 bool free;
159 bool is_macvlan;
160 u8 vf_macvlan[ETH_ALEN];
161};
162
Alexander Duycka535c302011-05-27 05:31:52 +0000163#define IXGBE_MAX_TXD_PWR 14
164#define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR)
165
166/* Tx Descriptors needed, worst case */
167#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
Alexander Duyck990a3152013-01-26 02:08:14 +0000168#define DESC_NEEDED (MAX_SKB_FRAGS + 4)
Alexander Duycka535c302011-05-27 05:31:52 +0000169
Auke Kok9a799d72007-09-15 14:07:45 -0700170/* wrapper around a pointer to a socket buffer,
171 * so a DMA handle can be stored along with the buffer */
172struct ixgbe_tx_buffer {
Alexander Duyckd3d00232011-07-15 02:31:25 +0000173 union ixgbe_adv_tx_desc *next_to_watch;
Auke Kok9a799d72007-09-15 14:07:45 -0700174 unsigned long time_stamp;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000175 struct sk_buff *skb;
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000176 unsigned int bytecount;
177 unsigned short gso_segs;
Alexander Duyck244e27a2012-02-08 07:51:11 +0000178 __be16 protocol;
Alexander Duyck729739b2012-02-08 07:51:06 +0000179 DEFINE_DMA_UNMAP_ADDR(dma);
180 DEFINE_DMA_UNMAP_LEN(len);
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000181 u32 tx_flags;
Auke Kok9a799d72007-09-15 14:07:45 -0700182};
183
184struct ixgbe_rx_buffer {
185 struct sk_buff *skb;
186 dma_addr_t dma;
187 struct page *page;
Jesse Brandeburg762f4c52008-09-11 19:58:43 -0700188 unsigned int page_offset;
Auke Kok9a799d72007-09-15 14:07:45 -0700189};
190
191struct ixgbe_queue_stats {
192 u64 packets;
193 u64 bytes;
Jacob Kellerb4640032013-10-01 04:33:54 -0700194#ifdef BP_EXTENDED_STATS
Eliezer Tamir7e15b902013-06-10 11:40:31 +0300195 u64 yields;
196 u64 misses;
197 u64 cleaned;
Jacob Kellerb4640032013-10-01 04:33:54 -0700198#endif /* BP_EXTENDED_STATS */
Auke Kok9a799d72007-09-15 14:07:45 -0700199};
200
Alexander Duyck5b7da512010-11-16 19:26:50 -0800201struct ixgbe_tx_queue_stats {
202 u64 restart_queue;
203 u64 tx_busy;
John Fastabendc84d3242010-11-16 19:27:12 -0800204 u64 tx_done_old;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800205};
206
207struct ixgbe_rx_queue_stats {
208 u64 rsc_count;
209 u64 rsc_flush;
210 u64 non_eop_descs;
211 u64 alloc_rx_page_failed;
212 u64 alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +0000213 u64 csum_err;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800214};
215
Alexander Duyckf8003262012-03-03 02:35:52 +0000216enum ixgbe_ring_state_t {
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800217 __IXGBE_TX_FDIR_INIT_DONE,
Alexander Duyckfd786b72013-01-12 06:33:31 +0000218 __IXGBE_TX_XPS_INIT_DONE,
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800219 __IXGBE_TX_DETECT_HANG,
John Fastabendc84d3242010-11-16 19:27:12 -0800220 __IXGBE_HANG_CHECK_ARMED,
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800221 __IXGBE_RX_RSC_ENABLED,
Alexander Duyck8a0da212012-01-31 02:59:49 +0000222 __IXGBE_RX_CSUM_UDP_ZERO_ERR,
Alexander Duyck57efd442012-06-25 21:54:46 +0000223 __IXGBE_RX_FCOE,
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800224};
225
John Fastabend2a47fa42013-11-06 09:54:52 -0800226struct ixgbe_fwd_adapter {
227 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
228 struct net_device *netdev;
229 struct ixgbe_adapter *real_adapter;
230 unsigned int tx_base_queue;
231 unsigned int rx_base_queue;
232 int pool;
233};
234
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800235#define check_for_tx_hang(ring) \
236 test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
237#define set_check_for_tx_hang(ring) \
238 set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
239#define clear_check_for_tx_hang(ring) \
240 clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
241#define ring_is_rsc_enabled(ring) \
242 test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
243#define set_ring_rsc_enabled(ring) \
244 set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
245#define clear_ring_rsc_enabled(ring) \
246 clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
Auke Kok9a799d72007-09-15 14:07:45 -0700247struct ixgbe_ring {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000248 struct ixgbe_ring *next; /* pointer to next ring in q_vector */
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000249 struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */
250 struct net_device *netdev; /* netdev ring belongs to */
251 struct device *dev; /* device for DMA mapping */
John Fastabend2a47fa42013-11-06 09:54:52 -0800252 struct ixgbe_fwd_adapter *l2_accel_priv;
Auke Kok9a799d72007-09-15 14:07:45 -0700253 void *desc; /* descriptor ring memory */
Auke Kok9a799d72007-09-15 14:07:45 -0700254 union {
255 struct ixgbe_tx_buffer *tx_buffer_info;
256 struct ixgbe_rx_buffer *rx_buffer_info;
257 };
Jacob Keller6cb562d2012-12-05 07:24:41 +0000258 unsigned long last_rx_timestamp;
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800259 unsigned long state;
Alexander Duyckbd198052011-06-11 01:45:08 +0000260 u8 __iomem *tail;
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000261 dma_addr_t dma; /* phys. address of descriptor ring */
262 unsigned int size; /* length in bytes */
Alexander Duyckbd198052011-06-11 01:45:08 +0000263
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000264 u16 count; /* amount of descriptors */
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000265
266 u8 queue_index; /* needed for multiqueue queue management */
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800267 u8 reg_idx; /* holds the special value that gets
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000268 * the hardware register offset
269 * associated with this ring, which is
270 * different for DCB and RSS modes
271 */
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000272 u16 next_to_use;
273 u16 next_to_clean;
274
Alexander Duyckf8003262012-03-03 02:35:52 +0000275 union {
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000276 u16 next_to_alloc;
Alexander Duyckf8003262012-03-03 02:35:52 +0000277 struct {
278 u8 atr_sample_rate;
279 u8 atr_count;
280 };
Alexander Duyckf8003262012-03-03 02:35:52 +0000281 };
Alexander Duyckbd198052011-06-11 01:45:08 +0000282
John Fastabende5b64632011-03-08 03:44:52 +0000283 u8 dcb_tc;
Auke Kok9a799d72007-09-15 14:07:45 -0700284 struct ixgbe_queue_stats stats;
Eric Dumazetde1036b2010-10-20 23:00:04 +0000285 struct u64_stats_sync syncp;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800286 union {
287 struct ixgbe_tx_queue_stats tx_stats;
288 struct ixgbe_rx_queue_stats rx_stats;
289 };
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000290} ____cacheline_internodealigned_in_smp;
Auke Kok9a799d72007-09-15 14:07:45 -0700291
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800292enum ixgbe_ring_f_enum {
293 RING_F_NONE = 0,
Greg Rose7f870472010-01-09 02:25:29 +0000294 RING_F_VMDQ, /* SR-IOV uses the same ring feature */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800295 RING_F_RSS,
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000296 RING_F_FDIR,
Yi Zou0331a832009-05-17 12:33:52 +0000297#ifdef IXGBE_FCOE
298 RING_F_FCOE,
299#endif /* IXGBE_FCOE */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800300
301 RING_F_ARRAY_SIZE /* must be last in enum set */
302};
303
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800304#define IXGBE_MAX_RSS_INDICES 16
Greg Rose7f870472010-01-09 02:25:29 +0000305#define IXGBE_MAX_VMDQ_INDICES 64
Alexander Duyckd3cb9862013-01-16 01:35:35 +0000306#define IXGBE_MAX_FDIR_INDICES 63 /* based on q_vector limit */
Yi Zou0331a832009-05-17 12:33:52 +0000307#define IXGBE_MAX_FCOE_INDICES 8
Alexander Duyckd3cb9862013-01-16 01:35:35 +0000308#define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1)
309#define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1)
John Fastabend2a47fa42013-11-06 09:54:52 -0800310#define IXGBE_MAX_L2A_QUEUES 4
311#define IXGBE_MAX_L2A_QUEUES 4
312#define IXGBE_BAD_L2A_QUEUE 3
313#define IXGBE_MAX_MACVLANS 31
314#define IXGBE_MAX_DCBMACVLANS 8
315
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800316struct ixgbe_ring_feature {
Alexander Duyckc0876632012-05-10 00:01:46 +0000317 u16 limit; /* upper limit on feature indices */
318 u16 indices; /* current value of indices */
Alexander Duycke4b317e2012-05-05 05:30:53 +0000319 u16 mask; /* Mask used for feature to ring mapping */
320 u16 offset; /* offset to start of feature */
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000321} ____cacheline_internodealigned_in_smp;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800322
Alexander Duyck73079ea2012-07-14 06:48:49 +0000323#define IXGBE_82599_VMDQ_8Q_MASK 0x78
324#define IXGBE_82599_VMDQ_4Q_MASK 0x7C
325#define IXGBE_82599_VMDQ_2Q_MASK 0x7E
326
Alexander Duyckf8003262012-03-03 02:35:52 +0000327/*
328 * FCoE requires that all Rx buffers be over 2200 bytes in length. Since
329 * this is twice the size of a half page we need to double the page order
330 * for FCoE enabled Rx queues.
331 */
Alexander Duyck09816fb2012-07-20 08:08:23 +0000332static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring)
333{
334#ifdef IXGBE_FCOE
335 if (test_bit(__IXGBE_RX_FCOE, &ring->state))
336 return (PAGE_SIZE < 8192) ? IXGBE_RXBUFFER_4K :
337 IXGBE_RXBUFFER_3K;
338#endif
339 return IXGBE_RXBUFFER_2K;
340}
341
Alexander Duyckf8003262012-03-03 02:35:52 +0000342static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring)
343{
Alexander Duyck09816fb2012-07-20 08:08:23 +0000344#ifdef IXGBE_FCOE
345 if (test_bit(__IXGBE_RX_FCOE, &ring->state))
346 return (PAGE_SIZE < 8192) ? 1 : 0;
Alexander Duyckf8003262012-03-03 02:35:52 +0000347#endif
Alexander Duyck09816fb2012-07-20 08:08:23 +0000348 return 0;
349}
Alexander Duyckf8003262012-03-03 02:35:52 +0000350#define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring))
Alexander Duyckf8003262012-03-03 02:35:52 +0000351
Alexander Duyck08c88332011-06-11 01:45:03 +0000352struct ixgbe_ring_container {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000353 struct ixgbe_ring *ring; /* pointer to linked list of rings */
Alexander Duyckbd198052011-06-11 01:45:08 +0000354 unsigned int total_bytes; /* total bytes processed this int */
355 unsigned int total_packets; /* total packets processed this int */
356 u16 work_limit; /* total work allowed per interrupt */
Alexander Duyck08c88332011-06-11 01:45:03 +0000357 u8 count; /* total number of rings in vector */
358 u8 itr; /* current ITR setting for ring */
359};
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800360
Alexander Duycka5579282012-02-08 07:50:04 +0000361/* iterator for handling rings in ring container */
362#define ixgbe_for_each_ring(pos, head) \
363 for (pos = (head).ring; pos != NULL; pos = pos->next)
364
Alexander Duyck2f90b862008-11-20 20:52:10 -0800365#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
366 ? 8 : 1)
367#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
368
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000369/* MAX_Q_VECTORS of these are allocated,
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800370 * but we only use one per queue-specific vector.
371 */
372struct ixgbe_q_vector {
373 struct ixgbe_adapter *adapter;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800374#ifdef CONFIG_IXGBE_DCA
375 int cpu; /* CPU for DCA */
376#endif
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000377 u16 v_idx; /* index of q_vector within array, also used for
378 * finding the bit in EICR and friends that
379 * represents the vector for this ring */
380 u16 itr; /* Interrupt throttle rate written to EITR */
Alexander Duyck08c88332011-06-11 01:45:03 +0000381 struct ixgbe_ring_container rx, tx;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000382
383 struct napi_struct napi;
Alexander Duyckde88eee2012-02-08 07:49:59 +0000384 cpumask_t affinity_mask;
385 int numa_node;
386 struct rcu_head rcu; /* to avoid race with update stats on free */
Alexander Duyckd0759eb2010-11-16 19:27:09 -0800387 char name[IFNAMSIZ + 9];
Alexander Duyckde88eee2012-02-08 07:49:59 +0000388
Cong Wange0d10952013-08-01 11:10:25 +0800389#ifdef CONFIG_NET_RX_BUSY_POLL
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300390 unsigned int state;
391#define IXGBE_QV_STATE_IDLE 0
Jacob Keller27d9ce42013-09-21 05:05:44 +0000392#define IXGBE_QV_STATE_NAPI 1 /* NAPI owns this QV */
393#define IXGBE_QV_STATE_POLL 2 /* poll owns this QV */
394#define IXGBE_QV_STATE_DISABLED 4 /* QV is disabled */
395#define IXGBE_QV_OWNED (IXGBE_QV_STATE_NAPI | IXGBE_QV_STATE_POLL)
396#define IXGBE_QV_LOCKED (IXGBE_QV_OWNED | IXGBE_QV_STATE_DISABLED)
397#define IXGBE_QV_STATE_NAPI_YIELD 8 /* NAPI yielded this QV */
398#define IXGBE_QV_STATE_POLL_YIELD 16 /* poll yielded this QV */
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300399#define IXGBE_QV_YIELD (IXGBE_QV_STATE_NAPI_YIELD | IXGBE_QV_STATE_POLL_YIELD)
400#define IXGBE_QV_USER_PEND (IXGBE_QV_STATE_POLL | IXGBE_QV_STATE_POLL_YIELD)
401 spinlock_t lock;
Cong Wange0d10952013-08-01 11:10:25 +0800402#endif /* CONFIG_NET_RX_BUSY_POLL */
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300403
Alexander Duyckde88eee2012-02-08 07:49:59 +0000404 /* for dynamic allocation of rings associated with this q_vector */
405 struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800406};
Cong Wange0d10952013-08-01 11:10:25 +0800407#ifdef CONFIG_NET_RX_BUSY_POLL
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300408static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector)
409{
410
411 spin_lock_init(&q_vector->lock);
412 q_vector->state = IXGBE_QV_STATE_IDLE;
413}
414
415/* called from the device poll routine to get ownership of a q_vector */
416static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector)
417{
418 int rc = true;
Jacob Keller27d9ce42013-09-21 05:05:44 +0000419 spin_lock_bh(&q_vector->lock);
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300420 if (q_vector->state & IXGBE_QV_LOCKED) {
421 WARN_ON(q_vector->state & IXGBE_QV_STATE_NAPI);
422 q_vector->state |= IXGBE_QV_STATE_NAPI_YIELD;
423 rc = false;
Jacob Kellerb4640032013-10-01 04:33:54 -0700424#ifdef BP_EXTENDED_STATS
Eliezer Tamir7e15b902013-06-10 11:40:31 +0300425 q_vector->tx.ring->stats.yields++;
426#endif
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300427 } else
428 /* we don't care if someone yielded */
429 q_vector->state = IXGBE_QV_STATE_NAPI;
Jacob Keller27d9ce42013-09-21 05:05:44 +0000430 spin_unlock_bh(&q_vector->lock);
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300431 return rc;
432}
433
434/* returns true is someone tried to get the qv while napi had it */
435static inline bool ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector)
436{
437 int rc = false;
Jacob Keller27d9ce42013-09-21 05:05:44 +0000438 spin_lock_bh(&q_vector->lock);
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300439 WARN_ON(q_vector->state & (IXGBE_QV_STATE_POLL |
440 IXGBE_QV_STATE_NAPI_YIELD));
441
442 if (q_vector->state & IXGBE_QV_STATE_POLL_YIELD)
443 rc = true;
Jacob Keller27d9ce42013-09-21 05:05:44 +0000444 /* will reset state to idle, unless QV is disabled */
445 q_vector->state &= IXGBE_QV_STATE_DISABLED;
446 spin_unlock_bh(&q_vector->lock);
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300447 return rc;
448}
449
450/* called from ixgbe_low_latency_poll() */
451static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector)
452{
453 int rc = true;
454 spin_lock_bh(&q_vector->lock);
455 if ((q_vector->state & IXGBE_QV_LOCKED)) {
456 q_vector->state |= IXGBE_QV_STATE_POLL_YIELD;
457 rc = false;
Jacob Kellerb4640032013-10-01 04:33:54 -0700458#ifdef BP_EXTENDED_STATS
Eliezer Tamir7e15b902013-06-10 11:40:31 +0300459 q_vector->rx.ring->stats.yields++;
460#endif
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300461 } else
462 /* preserve yield marks */
463 q_vector->state |= IXGBE_QV_STATE_POLL;
464 spin_unlock_bh(&q_vector->lock);
465 return rc;
466}
467
468/* returns true if someone tried to get the qv while it was locked */
469static inline bool ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector)
470{
471 int rc = false;
472 spin_lock_bh(&q_vector->lock);
473 WARN_ON(q_vector->state & (IXGBE_QV_STATE_NAPI));
474
475 if (q_vector->state & IXGBE_QV_STATE_POLL_YIELD)
476 rc = true;
Jacob Keller27d9ce42013-09-21 05:05:44 +0000477 /* will reset state to idle, unless QV is disabled */
478 q_vector->state &= IXGBE_QV_STATE_DISABLED;
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300479 spin_unlock_bh(&q_vector->lock);
480 return rc;
481}
482
483/* true if a socket is polling, even if it did not get the lock */
Jacob Kellerb4640032013-10-01 04:33:54 -0700484static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector)
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300485{
Jacob Keller27d9ce42013-09-21 05:05:44 +0000486 WARN_ON(!(q_vector->state & IXGBE_QV_OWNED));
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300487 return q_vector->state & IXGBE_QV_USER_PEND;
488}
Jacob Keller27d9ce42013-09-21 05:05:44 +0000489
490/* false if QV is currently owned */
491static inline bool ixgbe_qv_disable(struct ixgbe_q_vector *q_vector)
492{
493 int rc = true;
494 spin_lock_bh(&q_vector->lock);
495 if (q_vector->state & IXGBE_QV_OWNED)
496 rc = false;
497 q_vector->state |= IXGBE_QV_STATE_DISABLED;
498 spin_unlock_bh(&q_vector->lock);
499
500 return rc;
501}
502
Cong Wange0d10952013-08-01 11:10:25 +0800503#else /* CONFIG_NET_RX_BUSY_POLL */
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300504static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector)
505{
506}
507
508static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector)
509{
510 return true;
511}
512
513static inline bool ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector)
514{
515 return false;
516}
517
518static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector)
519{
520 return false;
521}
522
523static inline bool ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector)
524{
525 return false;
526}
527
Jacob Kellerb4640032013-10-01 04:33:54 -0700528static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector)
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300529{
530 return false;
531}
Jacob Keller27d9ce42013-09-21 05:05:44 +0000532
533static inline bool ixgbe_qv_disable(struct ixgbe_q_vector *q_vector)
534{
535 return true;
536}
537
Cong Wange0d10952013-08-01 11:10:25 +0800538#endif /* CONFIG_NET_RX_BUSY_POLL */
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300539
Don Skidmore3ca8bc62012-04-12 00:33:31 +0000540#ifdef CONFIG_IXGBE_HWMON
541
542#define IXGBE_HWMON_TYPE_LOC 0
543#define IXGBE_HWMON_TYPE_TEMP 1
544#define IXGBE_HWMON_TYPE_CAUTION 2
545#define IXGBE_HWMON_TYPE_MAX 3
546
547struct hwmon_attr {
548 struct device_attribute dev_attr;
549 struct ixgbe_hw *hw;
550 struct ixgbe_thermal_diode_data *sensor;
551 char name[12];
552};
553
554struct hwmon_buff {
555 struct device *device;
556 struct hwmon_attr *hwmon_list;
557 unsigned int n_hwmon;
558};
559#endif /* CONFIG_IXGBE_HWMON */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800560
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000561/*
562 * microsecond values for various ITR rates shifted by 2 to fit itr register
563 * with the first 3 bits reserved 0
Auke Kok9a799d72007-09-15 14:07:45 -0700564 */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000565#define IXGBE_MIN_RSC_ITR 24
566#define IXGBE_100K_ITR 40
567#define IXGBE_20K_ITR 200
568#define IXGBE_10K_ITR 400
569#define IXGBE_8K_ITR 500
Auke Kok9a799d72007-09-15 14:07:45 -0700570
Alexander Duyckf56e0cb2012-01-31 02:59:39 +0000571/* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
572static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
573 const u32 stat_err_bits)
574{
575 return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
576}
577
Alexander Duyck7d4987d2011-05-27 05:31:37 +0000578static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
579{
580 u16 ntc = ring->next_to_clean;
581 u16 ntu = ring->next_to_use;
582
583 return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
584}
Auke Kok9a799d72007-09-15 14:07:45 -0700585
Alexander Duycke4f74022012-01-31 02:59:44 +0000586#define IXGBE_RX_DESC(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000587 (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
Alexander Duycke4f74022012-01-31 02:59:44 +0000588#define IXGBE_TX_DESC(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000589 (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
Alexander Duycke4f74022012-01-31 02:59:44 +0000590#define IXGBE_TX_CTXTDESC(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000591 (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
Auke Kok9a799d72007-09-15 14:07:45 -0700592
Alexander Duyckc88887e2012-08-22 02:04:37 +0000593#define IXGBE_MAX_JUMBO_FRAME_SIZE 9728 /* Maximum Supported Size 9.5KB */
Yi Zou63f39bd2009-05-17 12:34:35 +0000594#ifdef IXGBE_FCOE
595/* Use 3K as the baby jumbo frame size for FCoE */
596#define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072
597#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700598
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800599#define OTHER_VECTOR 1
600#define NON_Q_VECTORS (OTHER_VECTOR)
601
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000602#define MAX_MSIX_VECTORS_82599 64
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000603#define MAX_Q_VECTORS_82599 64
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800604#define MAX_MSIX_VECTORS_82598 18
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000605#define MAX_Q_VECTORS_82598 16
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800606
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000607#define MAX_Q_VECTORS MAX_Q_VECTORS_82599
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000608#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800609
Alexander Duyck8f154862012-02-10 02:08:37 +0000610#define MIN_MSIX_Q_VECTORS 1
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800611#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
612
Alexander Duyck46646e62012-02-08 07:49:28 +0000613/* default to trying for four seconds */
614#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
615
Auke Kok9a799d72007-09-15 14:07:45 -0700616/* board specific private data structure */
617struct ixgbe_adapter {
Alexander Duyck46646e62012-02-08 07:49:28 +0000618 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
619 /* OS defined structs */
620 struct net_device *netdev;
621 struct pci_dev *pdev;
622
Alexander Duycke606bfe2011-04-22 04:07:43 +0000623 unsigned long state;
624
625 /* Some features need tri-state capability,
626 * thus the additional *_CAPABLE flags.
627 */
628 u32 flags;
Alexander Duycka16a0d22012-05-19 01:10:50 +0000629#define IXGBE_FLAG_MSI_CAPABLE (u32)(1 << 0)
630#define IXGBE_FLAG_MSI_ENABLED (u32)(1 << 1)
631#define IXGBE_FLAG_MSIX_CAPABLE (u32)(1 << 2)
632#define IXGBE_FLAG_MSIX_ENABLED (u32)(1 << 3)
633#define IXGBE_FLAG_RX_1BUF_CAPABLE (u32)(1 << 4)
634#define IXGBE_FLAG_RX_PS_CAPABLE (u32)(1 << 5)
635#define IXGBE_FLAG_RX_PS_ENABLED (u32)(1 << 6)
636#define IXGBE_FLAG_IN_NETPOLL (u32)(1 << 7)
637#define IXGBE_FLAG_DCA_ENABLED (u32)(1 << 8)
638#define IXGBE_FLAG_DCA_CAPABLE (u32)(1 << 9)
639#define IXGBE_FLAG_IMIR_ENABLED (u32)(1 << 10)
640#define IXGBE_FLAG_MQ_CAPABLE (u32)(1 << 11)
641#define IXGBE_FLAG_DCB_ENABLED (u32)(1 << 12)
642#define IXGBE_FLAG_VMDQ_CAPABLE (u32)(1 << 13)
643#define IXGBE_FLAG_VMDQ_ENABLED (u32)(1 << 14)
644#define IXGBE_FLAG_FAN_FAIL_CAPABLE (u32)(1 << 15)
645#define IXGBE_FLAG_NEED_LINK_UPDATE (u32)(1 << 16)
646#define IXGBE_FLAG_NEED_LINK_CONFIG (u32)(1 << 17)
647#define IXGBE_FLAG_FDIR_HASH_CAPABLE (u32)(1 << 18)
648#define IXGBE_FLAG_FDIR_PERFECT_CAPABLE (u32)(1 << 19)
649#define IXGBE_FLAG_FCOE_CAPABLE (u32)(1 << 20)
650#define IXGBE_FLAG_FCOE_ENABLED (u32)(1 << 21)
651#define IXGBE_FLAG_SRIOV_CAPABLE (u32)(1 << 22)
652#define IXGBE_FLAG_SRIOV_ENABLED (u32)(1 << 23)
Alexander Duycke606bfe2011-04-22 04:07:43 +0000653
654 u32 flags2;
Alexander Duycka16a0d22012-05-19 01:10:50 +0000655#define IXGBE_FLAG2_RSC_CAPABLE (u32)(1 << 0)
Alexander Duycke606bfe2011-04-22 04:07:43 +0000656#define IXGBE_FLAG2_RSC_ENABLED (u32)(1 << 1)
657#define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE (u32)(1 << 2)
Alexander Duyckf0f97782011-04-22 04:08:09 +0000658#define IXGBE_FLAG2_TEMP_SENSOR_EVENT (u32)(1 << 3)
Alexander Duyck70864002011-04-27 09:13:56 +0000659#define IXGBE_FLAG2_SEARCH_FOR_SFP (u32)(1 << 4)
660#define IXGBE_FLAG2_SFP_NEEDS_RESET (u32)(1 << 5)
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000661#define IXGBE_FLAG2_RESET_REQUESTED (u32)(1 << 6)
Alexander Duyckd034acf2011-04-27 09:25:34 +0000662#define IXGBE_FLAG2_FDIR_REQUIRES_REINIT (u32)(1 << 7)
Alexander Duyckef6afc02012-02-08 07:51:53 +0000663#define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP (u32)(1 << 8)
664#define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP (u32)(1 << 9)
Jacob Keller8fecf672013-06-21 08:14:32 +0000665#define IXGBE_FLAG2_PTP_PPS_ENABLED (u32)(1 << 10)
666#define IXGBE_FLAG2_BRIDGE_MODE_VEB (u32)(1 << 11)
Alexander Duyck46646e62012-02-08 07:49:28 +0000667
668 /* Tx fast path data */
669 int num_tx_queues;
670 u16 tx_itr_setting;
671 u16 tx_work_limit;
672
673 /* Rx fast path data */
674 int num_rx_queues;
675 u16 rx_itr_setting;
676
677 /* TX */
678 struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
679
680 u64 restart_queue;
681 u64 lsc_int;
682 u32 tx_timeout_count;
683
684 /* RX */
685 struct ixgbe_ring *rx_ring[MAX_RX_QUEUES];
686 int num_rx_pools; /* == num_rx_queues in 82598 */
687 int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */
688 u64 hw_csum_rx_error;
689 u64 hw_rx_no_dma_resources;
690 u64 rsc_total_count;
691 u64 rsc_total_flush;
692 u64 non_eop_descs;
693 u32 alloc_rx_page_failed;
694 u32 alloc_rx_buff_failed;
695
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000696 struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS];
John Fastabendd033d522011-02-10 14:40:01 +0000697
698 /* DCB parameters */
699 struct ieee_pfc *ixgbe_ieee_pfc;
700 struct ieee_ets *ixgbe_ieee_ets;
Alexander Duyck2f90b862008-11-20 20:52:10 -0800701 struct ixgbe_dcb_config dcb_cfg;
702 struct ixgbe_dcb_config temp_dcb_cfg;
703 u8 dcb_set_bitmap;
John Fastabend30323092011-03-01 05:25:35 +0000704 u8 dcbx_cap;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000705 enum ixgbe_fc_mode last_lfc_mode;
Auke Kok9a799d72007-09-15 14:07:45 -0700706
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000707 int num_q_vectors; /* current number of q_vectors for device */
708 int max_q_vectors; /* true count of q_vectors for device */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800709 struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
Auke Kok9a799d72007-09-15 14:07:45 -0700710 struct msix_entry *msix_entries;
711
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000712 u32 test_icr;
713 struct ixgbe_ring test_tx_ring;
714 struct ixgbe_ring test_rx_ring;
715
Auke Kok9a799d72007-09-15 14:07:45 -0700716 /* structs defined in ixgbe_hw.h */
717 struct ixgbe_hw hw;
718 u16 msg_enable;
719 struct ixgbe_hw_stats stats;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800720
Auke Kok9a799d72007-09-15 14:07:45 -0700721 u64 tx_busy;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700722 unsigned int tx_ring_count;
723 unsigned int rx_ring_count;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -0700724
725 u32 link_speed;
726 bool link_up;
727 unsigned long link_check_timeout;
728
Alexander Duyck70864002011-04-27 09:13:56 +0000729 struct timer_list service_timer;
Alexander Duyck46646e62012-02-08 07:49:28 +0000730 struct work_struct service_task;
731
732 struct hlist_head fdir_filter_list;
733 unsigned long fdir_overflow; /* number of times ATR was backed off */
734 union ixgbe_atr_input fdir_mask;
735 int fdir_filter_count;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000736 u32 fdir_pballoc;
737 u32 atr_sample_rate;
738 spinlock_t fdir_perfect_lock;
Alexander Duyck46646e62012-02-08 07:49:28 +0000739
Yi Zoud0ed8932009-05-13 13:11:29 +0000740#ifdef IXGBE_FCOE
741 struct ixgbe_fcoe fcoe;
742#endif /* IXGBE_FCOE */
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000743 u32 wol;
Alexander Duyck46646e62012-02-08 07:49:28 +0000744
Alexander Duyck46646e62012-02-08 07:49:28 +0000745 u16 bd_number;
746
Emil Tantilov15e52092011-09-29 05:01:29 +0000747 u16 eeprom_verh;
748 u16 eeprom_verl;
Emil Tantilovc23f5b62011-08-16 07:34:18 +0000749 u16 eeprom_cap;
Greg Rose7f870472010-01-09 02:25:29 +0000750
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -0700751 u32 interrupt_event;
Alexander Duyck46646e62012-02-08 07:49:28 +0000752 u32 led_reg;
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +0000753
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000754 struct ptp_clock *ptp_clock;
755 struct ptp_clock_info ptp_caps;
Jacob Keller891dc082012-12-05 07:24:46 +0000756 struct work_struct ptp_tx_work;
757 struct sk_buff *ptp_tx_skb;
758 unsigned long ptp_tx_start;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000759 unsigned long last_overflow_check;
Jacob Keller6cb562d2012-12-05 07:24:41 +0000760 unsigned long last_rx_ptp_check;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000761 spinlock_t tmreg_lock;
762 struct cyclecounter cc;
763 struct timecounter tc;
764 u32 base_incval;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000765
Greg Rose7f870472010-01-09 02:25:29 +0000766 /* SR-IOV */
767 DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
768 unsigned int num_vfs;
769 struct vf_data_storage *vfinfo;
Lior Levyff4ab202011-03-11 02:03:07 +0000770 int vf_rate_link_speed;
Greg Rosea1cbb152011-05-13 01:33:48 +0000771 struct vf_macvlans vf_mvs;
772 struct vf_macvlans *mv_list;
Alexander Duyck3e053342011-05-11 07:18:47 +0000773
Greg Rose83c61fa2011-09-07 05:59:35 +0000774 u32 timer_event_accumulator;
775 u32 vferr_refcount;
Don Skidmore3ca8bc62012-04-12 00:33:31 +0000776 struct kobject *info_kobj;
777#ifdef CONFIG_IXGBE_HWMON
778 struct hwmon_buff ixgbe_hwmon_buff;
779#endif /* CONFIG_IXGBE_HWMON */
Catherine Sullivan00949162012-08-10 01:59:10 +0000780#ifdef CONFIG_DEBUG_FS
781 struct dentry *ixgbe_dbg_adapter;
782#endif /*CONFIG_DEBUG_FS*/
Alexander Duyck107d3012012-10-02 00:17:03 +0000783
784 u8 default_up;
John Fastabend2a47fa42013-11-06 09:54:52 -0800785 unsigned long fwd_bitmask; /* Bitmask indicating in use pools */
Alexander Duyck3e053342011-05-11 07:18:47 +0000786};
787
788struct ixgbe_fdir_filter {
789 struct hlist_node fdir_node;
790 union ixgbe_atr_input filter;
791 u16 sw_idx;
792 u16 action;
Auke Kok9a799d72007-09-15 14:07:45 -0700793};
794
Don Skidmore70e55762012-03-15 04:55:59 +0000795enum ixgbe_state_t {
Auke Kok9a799d72007-09-15 14:07:45 -0700796 __IXGBE_TESTING,
797 __IXGBE_RESETTING,
Donald Skidmorec4900be2008-11-20 21:11:42 -0800798 __IXGBE_DOWN,
Alexander Duyck70864002011-04-27 09:13:56 +0000799 __IXGBE_SERVICE_SCHED,
800 __IXGBE_IN_SFP_INIT,
Jacob Keller8fecf672013-06-21 08:14:32 +0000801 __IXGBE_PTP_RUNNING,
Auke Kok9a799d72007-09-15 14:07:45 -0700802};
803
Alexander Duyck4c1975d2012-01-31 02:59:23 +0000804struct ixgbe_cb {
805 union { /* Union defining head/tail partner */
806 struct sk_buff *head;
807 struct sk_buff *tail;
808 };
Alexander Duyckaa801752010-11-16 19:27:02 -0800809 dma_addr_t dma;
Alexander Duyck4c1975d2012-01-31 02:59:23 +0000810 u16 append_cnt;
Alexander Duyckf8003262012-03-03 02:35:52 +0000811 bool page_released;
Alexander Duyckaa801752010-11-16 19:27:02 -0800812};
Alexander Duyck4c1975d2012-01-31 02:59:23 +0000813#define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
Alexander Duyckaa801752010-11-16 19:27:02 -0800814
Auke Kok9a799d72007-09-15 14:07:45 -0700815enum ixgbe_boards {
Auke Kok3957d632007-10-31 15:22:10 -0700816 board_82598,
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000817 board_82599,
Don Skidmorefe15e8e2010-11-16 19:27:16 -0800818 board_X540,
Auke Kok9a799d72007-09-15 14:07:45 -0700819};
820
Auke Kok3957d632007-10-31 15:22:10 -0700821extern struct ixgbe_info ixgbe_82598_info;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000822extern struct ixgbe_info ixgbe_82599_info;
Don Skidmorefe15e8e2010-11-16 19:27:16 -0800823extern struct ixgbe_info ixgbe_X540_info;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -0800824#ifdef CONFIG_IXGBE_DCB
Stephen Hemminger32953542009-10-05 06:01:03 +0000825extern const struct dcbnl_rtnl_ops dcbnl_ops;
Alexander Duyck2f90b862008-11-20 20:52:10 -0800826#endif
Auke Kok9a799d72007-09-15 14:07:45 -0700827
828extern char ixgbe_driver_name[];
Stephen Hemminger9c8eb722007-10-29 10:46:24 -0700829extern const char ixgbe_driver_version[];
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000830#ifdef IXGBE_FCOE
Neerav Parikhea818752012-01-04 20:23:40 +0000831extern char ixgbe_default_device_descr[];
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000832#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700833
Joe Perches5ccc9212013-09-23 11:37:59 -0700834void ixgbe_up(struct ixgbe_adapter *adapter);
835void ixgbe_down(struct ixgbe_adapter *adapter);
836void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
837void ixgbe_reset(struct ixgbe_adapter *adapter);
838void ixgbe_set_ethtool_ops(struct net_device *netdev);
839int ixgbe_setup_rx_resources(struct ixgbe_ring *);
840int ixgbe_setup_tx_resources(struct ixgbe_ring *);
841void ixgbe_free_rx_resources(struct ixgbe_ring *);
842void ixgbe_free_tx_resources(struct ixgbe_ring *);
843void ixgbe_configure_rx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
844void ixgbe_configure_tx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
845void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter, struct ixgbe_ring *);
846void ixgbe_update_stats(struct ixgbe_adapter *adapter);
847int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
848int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
Jacob Keller8e2813f2012-04-21 06:05:40 +0000849 u16 subdevice_id);
Joe Perches5ccc9212013-09-23 11:37:59 -0700850void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
851netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *, struct ixgbe_adapter *,
852 struct ixgbe_ring *);
853void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
854 struct ixgbe_tx_buffer *);
855void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
856void ixgbe_write_eitr(struct ixgbe_q_vector *);
857int ixgbe_poll(struct napi_struct *napi, int budget);
858int ethtool_ioctl(struct ifreq *ifr);
859s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
860s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
861s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
862s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
863 union ixgbe_atr_hash_dword input,
864 union ixgbe_atr_hash_dword common,
865 u8 queue);
866s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
867 union ixgbe_atr_input *input_mask);
868s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
869 union ixgbe_atr_input *input,
870 u16 soft_id, u8 queue);
871s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
872 union ixgbe_atr_input *input,
873 u16 soft_id);
874void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
875 union ixgbe_atr_input *mask);
876bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw);
877void ixgbe_set_rx_mode(struct net_device *netdev);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000878#ifdef CONFIG_IXGBE_DCB
Joe Perches5ccc9212013-09-23 11:37:59 -0700879void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000880#endif
Joe Perches5ccc9212013-09-23 11:37:59 -0700881int ixgbe_setup_tc(struct net_device *dev, u8 tc);
882void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
883void ixgbe_do_reset(struct net_device *netdev);
Don Skidmore12109822012-05-04 06:07:08 +0000884#ifdef CONFIG_IXGBE_HWMON
Joe Perches5ccc9212013-09-23 11:37:59 -0700885void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter);
886int ixgbe_sysfs_init(struct ixgbe_adapter *adapter);
Don Skidmore12109822012-05-04 06:07:08 +0000887#endif /* CONFIG_IXGBE_HWMON */
Yi Zoueacd73f2009-05-13 13:11:06 +0000888#ifdef IXGBE_FCOE
Joe Perches5ccc9212013-09-23 11:37:59 -0700889void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
890int ixgbe_fso(struct ixgbe_ring *tx_ring, struct ixgbe_tx_buffer *first,
891 u8 *hdr_len);
892int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
893 union ixgbe_adv_rx_desc *rx_desc, struct sk_buff *skb);
894int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
895 struct scatterlist *sgl, unsigned int sgc);
896int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
897 struct scatterlist *sgl, unsigned int sgc);
898int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
899int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
900void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
901int ixgbe_fcoe_enable(struct net_device *netdev);
902int ixgbe_fcoe_disable(struct net_device *netdev);
Yi Zou6ee16522009-08-31 12:34:28 +0000903#ifdef CONFIG_IXGBE_DCB
Joe Perches5ccc9212013-09-23 11:37:59 -0700904u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
905u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
Yi Zou6ee16522009-08-31 12:34:28 +0000906#endif /* CONFIG_IXGBE_DCB */
Joe Perches5ccc9212013-09-23 11:37:59 -0700907int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
908int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
909 struct netdev_fcoe_hbainfo *info);
910u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter);
Yi Zoueacd73f2009-05-13 13:11:06 +0000911#endif /* IXGBE_FCOE */
Catherine Sullivan00949162012-08-10 01:59:10 +0000912#ifdef CONFIG_DEBUG_FS
Joe Perches5ccc9212013-09-23 11:37:59 -0700913void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter);
914void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter);
915void ixgbe_dbg_init(void);
916void ixgbe_dbg_exit(void);
Joe Perches33243fb2013-04-12 17:12:54 +0000917#else
918static inline void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter) {}
919static inline void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter) {}
920static inline void ixgbe_dbg_init(void) {}
921static inline void ixgbe_dbg_exit(void) {}
Catherine Sullivan00949162012-08-10 01:59:10 +0000922#endif /* CONFIG_DEBUG_FS */
Alexander Duyckb2d96e02012-02-07 08:14:33 +0000923static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring)
924{
925 return netdev_get_tx_queue(ring->netdev, ring->queue_index);
926}
927
Joe Perches5ccc9212013-09-23 11:37:59 -0700928void ixgbe_ptp_init(struct ixgbe_adapter *adapter);
929void ixgbe_ptp_stop(struct ixgbe_adapter *adapter);
930void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter);
931void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter);
932void __ixgbe_ptp_rx_hwtstamp(struct ixgbe_q_vector *q_vector,
933 struct sk_buff *skb);
Alexander Duyck39dfb712012-12-05 06:51:29 +0000934static inline void ixgbe_ptp_rx_hwtstamp(struct ixgbe_ring *rx_ring,
935 union ixgbe_adv_rx_desc *rx_desc,
936 struct sk_buff *skb)
937{
938 if (unlikely(!ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_STAT_TS)))
939 return;
940
941 __ixgbe_ptp_rx_hwtstamp(rx_ring->q_vector, skb);
942
943 /*
944 * Update the last_rx_timestamp timer in order to enable watchdog check
945 * for error case of latched timestamp on a dropped packet.
946 */
947 rx_ring->last_rx_timestamp = jiffies;
948}
949
Joe Perches5ccc9212013-09-23 11:37:59 -0700950int ixgbe_ptp_hwtstamp_ioctl(struct ixgbe_adapter *adapter, struct ifreq *ifr,
951 int cmd);
952void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter);
953void ixgbe_ptp_reset(struct ixgbe_adapter *adapter);
954void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter, u32 eicr);
Greg Roseda36b642012-12-11 08:26:43 +0000955#ifdef CONFIG_PCI_IOV
956void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter);
957#endif
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000958
John Fastabend2a47fa42013-11-06 09:54:52 -0800959netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
960 struct ixgbe_adapter *adapter,
961 struct ixgbe_ring *tx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -0700962#endif /* _IXGBE_H_ */