blob: 163a69af1fbf3ce63aabd871b7ed8399c213818d [file] [log] [blame]
Russell Kingd111e8f2006-09-27 15:27:33 +01001/*
2 * linux/arch/arm/mm/mmu.c
3 *
4 * Copyright (C) 1995-2005 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
Russell Kingae8f1542006-09-27 15:38:34 +010010#include <linux/module.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010011#include <linux/kernel.h>
12#include <linux/errno.h>
13#include <linux/init.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010014#include <linux/mman.h>
15#include <linux/nodemask.h>
Russell King2778f622010-07-09 16:27:52 +010016#include <linux/memblock.h>
Catalin Marinasd9073872010-09-13 16:01:24 +010017#include <linux/fs.h>
Nicolas Pitre0536bdf2011-08-25 00:35:59 -040018#include <linux/vmalloc.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010019
Russell King15d07dc2012-03-28 18:30:01 +010020#include <asm/cp15.h>
Russell King0ba8b9b2008-08-10 18:08:10 +010021#include <asm/cputype.h>
Russell King37efe642008-12-01 11:53:07 +000022#include <asm/sections.h>
Nicolas Pitre3f973e22008-11-04 00:48:42 -050023#include <asm/cachetype.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010024#include <asm/setup.h>
25#include <asm/sizes.h>
Russell Kinge616c592009-09-27 20:55:43 +010026#include <asm/smp_plat.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010027#include <asm/tlb.h>
Nicolas Pitred73cd422008-09-15 16:44:55 -040028#include <asm/highmem.h>
Catalin Marinas247055a2010-09-13 16:03:21 +010029#include <asm/traps.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010030
31#include <asm/mach/arch.h>
32#include <asm/mach/map.h>
33
34#include "mm.h"
35
Russell Kingd111e8f2006-09-27 15:27:33 +010036/*
37 * empty_zero_page is a special page that is used for
38 * zero-initialized data and COW.
39 */
40struct page *empty_zero_page;
Aneesh Kumar K.V3653f3a2008-04-29 08:11:12 -040041EXPORT_SYMBOL(empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +010042
43/*
44 * The pmd table for the upper-most set of pages.
45 */
46pmd_t *top_pmd;
47
Russell Kingae8f1542006-09-27 15:38:34 +010048#define CPOLICY_UNCACHED 0
49#define CPOLICY_BUFFERED 1
50#define CPOLICY_WRITETHROUGH 2
51#define CPOLICY_WRITEBACK 3
52#define CPOLICY_WRITEALLOC 4
53
54static unsigned int cachepolicy __initdata = CPOLICY_WRITEBACK;
55static unsigned int ecc_mask __initdata = 0;
Imre_Deak44b18692007-02-11 13:45:13 +010056pgprot_t pgprot_user;
Russell Kingae8f1542006-09-27 15:38:34 +010057pgprot_t pgprot_kernel;
58
Imre_Deak44b18692007-02-11 13:45:13 +010059EXPORT_SYMBOL(pgprot_user);
Russell Kingae8f1542006-09-27 15:38:34 +010060EXPORT_SYMBOL(pgprot_kernel);
61
62struct cachepolicy {
63 const char policy[16];
64 unsigned int cr_mask;
Catalin Marinas442e70c2011-09-05 17:51:56 +010065 pmdval_t pmd;
Russell Kingf6e33542010-11-16 00:22:09 +000066 pteval_t pte;
Russell Kingae8f1542006-09-27 15:38:34 +010067};
68
69static struct cachepolicy cache_policies[] __initdata = {
70 {
71 .policy = "uncached",
72 .cr_mask = CR_W|CR_C,
73 .pmd = PMD_SECT_UNCACHED,
Russell Kingbb30f362008-09-06 20:04:59 +010074 .pte = L_PTE_MT_UNCACHED,
Russell Kingae8f1542006-09-27 15:38:34 +010075 }, {
76 .policy = "buffered",
77 .cr_mask = CR_C,
78 .pmd = PMD_SECT_BUFFERED,
Russell Kingbb30f362008-09-06 20:04:59 +010079 .pte = L_PTE_MT_BUFFERABLE,
Russell Kingae8f1542006-09-27 15:38:34 +010080 }, {
81 .policy = "writethrough",
82 .cr_mask = 0,
83 .pmd = PMD_SECT_WT,
Russell Kingbb30f362008-09-06 20:04:59 +010084 .pte = L_PTE_MT_WRITETHROUGH,
Russell Kingae8f1542006-09-27 15:38:34 +010085 }, {
86 .policy = "writeback",
87 .cr_mask = 0,
88 .pmd = PMD_SECT_WB,
Russell Kingbb30f362008-09-06 20:04:59 +010089 .pte = L_PTE_MT_WRITEBACK,
Russell Kingae8f1542006-09-27 15:38:34 +010090 }, {
91 .policy = "writealloc",
92 .cr_mask = 0,
93 .pmd = PMD_SECT_WBWA,
Russell Kingbb30f362008-09-06 20:04:59 +010094 .pte = L_PTE_MT_WRITEALLOC,
Russell Kingae8f1542006-09-27 15:38:34 +010095 }
96};
97
98/*
Simon Arlott6cbdc8c2007-05-11 20:40:30 +010099 * These are useful for identifying cache coherency
Russell Kingae8f1542006-09-27 15:38:34 +0100100 * problems by allowing the cache or the cache and
101 * writebuffer to be turned off. (Note: the write
102 * buffer should not be on and the cache off).
103 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100104static int __init early_cachepolicy(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100105{
106 int i;
107
108 for (i = 0; i < ARRAY_SIZE(cache_policies); i++) {
109 int len = strlen(cache_policies[i].policy);
110
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100111 if (memcmp(p, cache_policies[i].policy, len) == 0) {
Russell Kingae8f1542006-09-27 15:38:34 +0100112 cachepolicy = i;
113 cr_alignment &= ~cache_policies[i].cr_mask;
114 cr_no_alignment &= ~cache_policies[i].cr_mask;
Russell Kingae8f1542006-09-27 15:38:34 +0100115 break;
116 }
117 }
118 if (i == ARRAY_SIZE(cache_policies))
119 printk(KERN_ERR "ERROR: unknown or unsupported cache policy\n");
Russell King4b46d642009-11-01 17:44:24 +0000120 /*
121 * This restriction is partly to do with the way we boot; it is
122 * unpredictable to have memory mapped using two different sets of
123 * memory attributes (shared, type, and cache attribs). We can not
124 * change these attributes once the initial assembly has setup the
125 * page tables.
126 */
Catalin Marinas11179d82007-07-20 11:42:24 +0100127 if (cpu_architecture() >= CPU_ARCH_ARMv6) {
128 printk(KERN_WARNING "Only cachepolicy=writeback supported on ARMv6 and later\n");
129 cachepolicy = CPOLICY_WRITEBACK;
130 }
Russell Kingae8f1542006-09-27 15:38:34 +0100131 flush_cache_all();
132 set_cr(cr_alignment);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100133 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100134}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100135early_param("cachepolicy", early_cachepolicy);
Russell Kingae8f1542006-09-27 15:38:34 +0100136
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100137static int __init early_nocache(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100138{
139 char *p = "buffered";
140 printk(KERN_WARNING "nocache is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100141 early_cachepolicy(p);
142 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100143}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100144early_param("nocache", early_nocache);
Russell Kingae8f1542006-09-27 15:38:34 +0100145
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100146static int __init early_nowrite(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100147{
148 char *p = "uncached";
149 printk(KERN_WARNING "nowb is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100150 early_cachepolicy(p);
151 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100152}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100153early_param("nowb", early_nowrite);
Russell Kingae8f1542006-09-27 15:38:34 +0100154
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000155#ifndef CONFIG_ARM_LPAE
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100156static int __init early_ecc(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100157{
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100158 if (memcmp(p, "on", 2) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100159 ecc_mask = PMD_PROTECTION;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100160 else if (memcmp(p, "off", 3) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100161 ecc_mask = 0;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100162 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100163}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100164early_param("ecc", early_ecc);
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000165#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100166
167static int __init noalign_setup(char *__unused)
168{
169 cr_alignment &= ~CR_A;
170 cr_no_alignment &= ~CR_A;
171 set_cr(cr_alignment);
172 return 1;
173}
174__setup("noalign", noalign_setup);
175
Russell King255d1f82006-12-18 00:12:47 +0000176#ifndef CONFIG_SMP
177void adjust_cr(unsigned long mask, unsigned long set)
178{
179 unsigned long flags;
180
181 mask &= ~CR_A;
182
183 set &= mask;
184
185 local_irq_save(flags);
186
187 cr_no_alignment = (cr_no_alignment & ~mask) | set;
188 cr_alignment = (cr_alignment & ~mask) | set;
189
190 set_cr((get_cr() & ~mask) | set);
191
192 local_irq_restore(flags);
193}
194#endif
195
Russell King36bb94b2010-11-16 08:40:36 +0000196#define PROT_PTE_DEVICE L_PTE_PRESENT|L_PTE_YOUNG|L_PTE_DIRTY|L_PTE_XN
Russell Kingb1cce6b2008-11-04 10:52:28 +0000197#define PROT_SECT_DEVICE PMD_TYPE_SECT|PMD_SECT_AP_WRITE
Russell King0af92be2007-05-05 20:28:16 +0100198
Russell Kingb29e9f52007-04-21 10:47:29 +0100199static struct mem_type mem_types[] = {
Russell King0af92be2007-05-05 20:28:16 +0100200 [MT_DEVICE] = { /* Strongly ordered / ARMv6 shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100201 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_SHARED |
202 L_PTE_SHARED,
Russell King0af92be2007-05-05 20:28:16 +0100203 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000204 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_S,
Russell King0af92be2007-05-05 20:28:16 +0100205 .domain = DOMAIN_IO,
206 },
207 [MT_DEVICE_NONSHARED] = { /* ARMv6 non-shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100208 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_NONSHARED,
Russell King0af92be2007-05-05 20:28:16 +0100209 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000210 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100211 .domain = DOMAIN_IO,
212 },
213 [MT_DEVICE_CACHED] = { /* ioremap_cached */
Russell Kingbb30f362008-09-06 20:04:59 +0100214 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_CACHED,
Russell King0af92be2007-05-05 20:28:16 +0100215 .prot_l1 = PMD_TYPE_TABLE,
216 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_WB,
217 .domain = DOMAIN_IO,
218 },
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100219 [MT_DEVICE_WC] = { /* ioremap_wc */
Russell Kingbb30f362008-09-06 20:04:59 +0100220 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_WC,
Russell King0af92be2007-05-05 20:28:16 +0100221 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000222 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100223 .domain = DOMAIN_IO,
Russell Kingae8f1542006-09-27 15:38:34 +0100224 },
Russell Kingebb4c652008-11-09 11:18:36 +0000225 [MT_UNCACHED] = {
226 .prot_pte = PROT_PTE_DEVICE,
227 .prot_l1 = PMD_TYPE_TABLE,
228 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
229 .domain = DOMAIN_IO,
230 },
Russell Kingae8f1542006-09-27 15:38:34 +0100231 [MT_CACHECLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100232 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
Russell Kingae8f1542006-09-27 15:38:34 +0100233 .domain = DOMAIN_KERNEL,
234 },
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000235#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100236 [MT_MINICLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100237 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN | PMD_SECT_MINICACHE,
Russell Kingae8f1542006-09-27 15:38:34 +0100238 .domain = DOMAIN_KERNEL,
239 },
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000240#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100241 [MT_LOW_VECTORS] = {
242 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000243 L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100244 .prot_l1 = PMD_TYPE_TABLE,
245 .domain = DOMAIN_USER,
246 },
247 [MT_HIGH_VECTORS] = {
248 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000249 L_PTE_USER | L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100250 .prot_l1 = PMD_TYPE_TABLE,
251 .domain = DOMAIN_USER,
252 },
253 [MT_MEMORY] = {
Russell King36bb94b2010-11-16 08:40:36 +0000254 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100255 .prot_l1 = PMD_TYPE_TABLE,
Russell King9ef79632007-05-05 20:03:35 +0100256 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
Russell Kingae8f1542006-09-27 15:38:34 +0100257 .domain = DOMAIN_KERNEL,
258 },
259 [MT_ROM] = {
Russell King9ef79632007-05-05 20:03:35 +0100260 .prot_sect = PMD_TYPE_SECT,
Russell Kingae8f1542006-09-27 15:38:34 +0100261 .domain = DOMAIN_KERNEL,
262 },
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100263 [MT_MEMORY_NONCACHED] = {
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100264 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000265 L_PTE_MT_BUFFERABLE,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100266 .prot_l1 = PMD_TYPE_TABLE,
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100267 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
268 .domain = DOMAIN_KERNEL,
269 },
Linus Walleijcb9d7702010-07-12 21:50:59 +0100270 [MT_MEMORY_DTCM] = {
Linus Walleijf444fce2010-10-18 09:03:03 +0100271 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000272 L_PTE_XN,
Linus Walleijf444fce2010-10-18 09:03:03 +0100273 .prot_l1 = PMD_TYPE_TABLE,
274 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
275 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100276 },
277 [MT_MEMORY_ITCM] = {
Russell King36bb94b2010-11-16 08:40:36 +0000278 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100279 .prot_l1 = PMD_TYPE_TABLE,
Linus Walleijf444fce2010-10-18 09:03:03 +0100280 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100281 },
Santosh Shilimkar8fb54282011-06-28 12:42:56 -0700282 [MT_MEMORY_SO] = {
283 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
284 L_PTE_MT_UNCACHED,
285 .prot_l1 = PMD_TYPE_TABLE,
286 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_S |
287 PMD_SECT_UNCACHED | PMD_SECT_XN,
288 .domain = DOMAIN_KERNEL,
289 },
Russell Kingae8f1542006-09-27 15:38:34 +0100290};
291
Russell Kingb29e9f52007-04-21 10:47:29 +0100292const struct mem_type *get_mem_type(unsigned int type)
293{
294 return type < ARRAY_SIZE(mem_types) ? &mem_types[type] : NULL;
295}
Hiroshi DOYU69d3a842009-01-28 21:32:08 +0200296EXPORT_SYMBOL(get_mem_type);
Russell Kingb29e9f52007-04-21 10:47:29 +0100297
Russell Kingae8f1542006-09-27 15:38:34 +0100298/*
299 * Adjust the PMD section entries according to the CPU in use.
300 */
301static void __init build_mem_type_table(void)
302{
303 struct cachepolicy *cp;
304 unsigned int cr = get_cr();
Catalin Marinas442e70c2011-09-05 17:51:56 +0100305 pteval_t user_pgprot, kern_pgprot, vecs_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100306 int cpu_arch = cpu_architecture();
307 int i;
308
Catalin Marinas11179d82007-07-20 11:42:24 +0100309 if (cpu_arch < CPU_ARCH_ARMv6) {
Russell Kingae8f1542006-09-27 15:38:34 +0100310#if defined(CONFIG_CPU_DCACHE_DISABLE)
Catalin Marinas11179d82007-07-20 11:42:24 +0100311 if (cachepolicy > CPOLICY_BUFFERED)
312 cachepolicy = CPOLICY_BUFFERED;
Russell Kingae8f1542006-09-27 15:38:34 +0100313#elif defined(CONFIG_CPU_DCACHE_WRITETHROUGH)
Catalin Marinas11179d82007-07-20 11:42:24 +0100314 if (cachepolicy > CPOLICY_WRITETHROUGH)
315 cachepolicy = CPOLICY_WRITETHROUGH;
Russell Kingae8f1542006-09-27 15:38:34 +0100316#endif
Catalin Marinas11179d82007-07-20 11:42:24 +0100317 }
Russell Kingae8f1542006-09-27 15:38:34 +0100318 if (cpu_arch < CPU_ARCH_ARMv5) {
319 if (cachepolicy >= CPOLICY_WRITEALLOC)
320 cachepolicy = CPOLICY_WRITEBACK;
321 ecc_mask = 0;
322 }
Russell Kingf00ec482010-09-04 10:47:48 +0100323 if (is_smp())
324 cachepolicy = CPOLICY_WRITEALLOC;
Russell Kingae8f1542006-09-27 15:38:34 +0100325
326 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000327 * Strip out features not present on earlier architectures.
328 * Pre-ARMv5 CPUs don't have TEX bits. Pre-ARMv6 CPUs or those
329 * without extended page tables don't have the 'Shared' bit.
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100330 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000331 if (cpu_arch < CPU_ARCH_ARMv5)
332 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
333 mem_types[i].prot_sect &= ~PMD_SECT_TEX(7);
334 if ((cpu_arch < CPU_ARCH_ARMv6 || !(cr & CR_XP)) && !cpu_is_xsc3())
335 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
336 mem_types[i].prot_sect &= ~PMD_SECT_S;
Russell Kingae8f1542006-09-27 15:38:34 +0100337
338 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000339 * ARMv5 and lower, bit 4 must be set for page tables (was: cache
340 * "update-able on write" bit on ARM610). However, Xscale and
341 * Xscale3 require this bit to be cleared.
Russell Kingae8f1542006-09-27 15:38:34 +0100342 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000343 if (cpu_is_xscale() || cpu_is_xsc3()) {
Russell King9ef79632007-05-05 20:03:35 +0100344 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100345 mem_types[i].prot_sect &= ~PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100346 mem_types[i].prot_l1 &= ~PMD_BIT4;
347 }
348 } else if (cpu_arch < CPU_ARCH_ARMv6) {
349 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100350 if (mem_types[i].prot_l1)
351 mem_types[i].prot_l1 |= PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100352 if (mem_types[i].prot_sect)
353 mem_types[i].prot_sect |= PMD_BIT4;
354 }
355 }
Russell Kingae8f1542006-09-27 15:38:34 +0100356
Russell Kingb1cce6b2008-11-04 10:52:28 +0000357 /*
358 * Mark the device areas according to the CPU/architecture.
359 */
360 if (cpu_is_xsc3() || (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP))) {
361 if (!cpu_is_xsc3()) {
362 /*
363 * Mark device regions on ARMv6+ as execute-never
364 * to prevent speculative instruction fetches.
365 */
366 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_XN;
367 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_XN;
368 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_XN;
369 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_XN;
370 }
371 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
372 /*
373 * For ARMv7 with TEX remapping,
374 * - shared device is SXCB=1100
375 * - nonshared device is SXCB=0100
376 * - write combine device mem is SXCB=0001
377 * (Uncached Normal memory)
378 */
379 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1);
380 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(1);
381 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
382 } else if (cpu_is_xsc3()) {
383 /*
384 * For Xscale3,
385 * - shared device is TEXCB=00101
386 * - nonshared device is TEXCB=01000
387 * - write combine device mem is TEXCB=00100
388 * (Inner/Outer Uncacheable in xsc3 parlance)
389 */
390 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1) | PMD_SECT_BUFFERED;
391 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
392 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
393 } else {
394 /*
395 * For ARMv6 and ARMv7 without TEX remapping,
396 * - shared device is TEXCB=00001
397 * - nonshared device is TEXCB=01000
398 * - write combine device mem is TEXCB=00100
399 * (Uncached Normal in ARMv6 parlance).
400 */
401 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_BUFFERED;
402 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
403 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
404 }
405 } else {
406 /*
407 * On others, write combining is "Uncached/Buffered"
408 */
409 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
410 }
411
412 /*
413 * Now deal with the memory-type mappings
414 */
Russell Kingae8f1542006-09-27 15:38:34 +0100415 cp = &cache_policies[cachepolicy];
Russell Kingbb30f362008-09-06 20:04:59 +0100416 vecs_pgprot = kern_pgprot = user_pgprot = cp->pte;
417
Russell Kingbb30f362008-09-06 20:04:59 +0100418 /*
419 * Only use write-through for non-SMP systems
420 */
Russell Kingf00ec482010-09-04 10:47:48 +0100421 if (!is_smp() && cpu_arch >= CPU_ARCH_ARMv5 && cachepolicy > CPOLICY_WRITETHROUGH)
Russell Kingbb30f362008-09-06 20:04:59 +0100422 vecs_pgprot = cache_policies[CPOLICY_WRITETHROUGH].pte;
Russell Kingae8f1542006-09-27 15:38:34 +0100423
424 /*
425 * Enable CPU-specific coherency if supported.
426 * (Only available on XSC3 at the moment.)
427 */
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100428 if (arch_is_coherent() && cpu_is_xsc3()) {
Russell Kingb1cce6b2008-11-04 10:52:28 +0000429 mem_types[MT_MEMORY].prot_sect |= PMD_SECT_S;
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100430 mem_types[MT_MEMORY].prot_pte |= L_PTE_SHARED;
431 mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_S;
432 mem_types[MT_MEMORY_NONCACHED].prot_pte |= L_PTE_SHARED;
433 }
Russell Kingae8f1542006-09-27 15:38:34 +0100434 /*
435 * ARMv6 and above have extended page tables.
436 */
437 if (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP)) {
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000438#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100439 /*
Russell Kingae8f1542006-09-27 15:38:34 +0100440 * Mark cache clean areas and XIP ROM read only
441 * from SVC mode and no access from userspace.
442 */
443 mem_types[MT_ROM].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
444 mem_types[MT_MINICLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
445 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000446#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100447
Russell Kingf00ec482010-09-04 10:47:48 +0100448 if (is_smp()) {
449 /*
450 * Mark memory with the "shared" attribute
451 * for SMP systems
452 */
453 user_pgprot |= L_PTE_SHARED;
454 kern_pgprot |= L_PTE_SHARED;
455 vecs_pgprot |= L_PTE_SHARED;
456 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_S;
457 mem_types[MT_DEVICE_WC].prot_pte |= L_PTE_SHARED;
458 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_S;
459 mem_types[MT_DEVICE_CACHED].prot_pte |= L_PTE_SHARED;
460 mem_types[MT_MEMORY].prot_sect |= PMD_SECT_S;
461 mem_types[MT_MEMORY].prot_pte |= L_PTE_SHARED;
462 mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_S;
463 mem_types[MT_MEMORY_NONCACHED].prot_pte |= L_PTE_SHARED;
464 }
Russell Kingae8f1542006-09-27 15:38:34 +0100465 }
466
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100467 /*
468 * Non-cacheable Normal - intended for memory areas that must
469 * not cause dirty cache line writebacks when used
470 */
471 if (cpu_arch >= CPU_ARCH_ARMv6) {
472 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
473 /* Non-cacheable Normal is XCB = 001 */
474 mem_types[MT_MEMORY_NONCACHED].prot_sect |=
475 PMD_SECT_BUFFERED;
476 } else {
477 /* For both ARMv6 and non-TEX-remapping ARMv7 */
478 mem_types[MT_MEMORY_NONCACHED].prot_sect |=
479 PMD_SECT_TEX(1);
480 }
481 } else {
482 mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_BUFFERABLE;
483 }
484
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000485#ifdef CONFIG_ARM_LPAE
486 /*
487 * Do not generate access flag faults for the kernel mappings.
488 */
489 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
490 mem_types[i].prot_pte |= PTE_EXT_AF;
491 mem_types[i].prot_sect |= PMD_SECT_AF;
492 }
493 kern_pgprot |= PTE_EXT_AF;
494 vecs_pgprot |= PTE_EXT_AF;
495#endif
496
Russell Kingae8f1542006-09-27 15:38:34 +0100497 for (i = 0; i < 16; i++) {
498 unsigned long v = pgprot_val(protection_map[i]);
Russell Kingbb30f362008-09-06 20:04:59 +0100499 protection_map[i] = __pgprot(v | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100500 }
501
Russell Kingbb30f362008-09-06 20:04:59 +0100502 mem_types[MT_LOW_VECTORS].prot_pte |= vecs_pgprot;
503 mem_types[MT_HIGH_VECTORS].prot_pte |= vecs_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100504
Imre_Deak44b18692007-02-11 13:45:13 +0100505 pgprot_user = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100506 pgprot_kernel = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG |
Russell King36bb94b2010-11-16 08:40:36 +0000507 L_PTE_DIRTY | kern_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100508
509 mem_types[MT_LOW_VECTORS].prot_l1 |= ecc_mask;
510 mem_types[MT_HIGH_VECTORS].prot_l1 |= ecc_mask;
511 mem_types[MT_MEMORY].prot_sect |= ecc_mask | cp->pmd;
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100512 mem_types[MT_MEMORY].prot_pte |= kern_pgprot;
513 mem_types[MT_MEMORY_NONCACHED].prot_sect |= ecc_mask;
Russell Kingae8f1542006-09-27 15:38:34 +0100514 mem_types[MT_ROM].prot_sect |= cp->pmd;
515
516 switch (cp->pmd) {
517 case PMD_SECT_WT:
518 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WT;
519 break;
520 case PMD_SECT_WB:
521 case PMD_SECT_WBWA:
522 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WB;
523 break;
524 }
525 printk("Memory policy: ECC %sabled, Data cache %s\n",
526 ecc_mask ? "en" : "dis", cp->policy);
Russell King2497f0a2007-04-21 09:59:44 +0100527
528 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
529 struct mem_type *t = &mem_types[i];
530 if (t->prot_l1)
531 t->prot_l1 |= PMD_DOMAIN(t->domain);
532 if (t->prot_sect)
533 t->prot_sect |= PMD_DOMAIN(t->domain);
534 }
Russell Kingae8f1542006-09-27 15:38:34 +0100535}
536
Catalin Marinasd9073872010-09-13 16:01:24 +0100537#ifdef CONFIG_ARM_DMA_MEM_BUFFERABLE
538pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
539 unsigned long size, pgprot_t vma_prot)
540{
541 if (!pfn_valid(pfn))
542 return pgprot_noncached(vma_prot);
543 else if (file->f_flags & O_SYNC)
544 return pgprot_writecombine(vma_prot);
545 return vma_prot;
546}
547EXPORT_SYMBOL(phys_mem_access_prot);
548#endif
549
Russell Kingae8f1542006-09-27 15:38:34 +0100550#define vectors_base() (vectors_high() ? 0xffff0000 : 0)
551
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400552static void __init *early_alloc_aligned(unsigned long sz, unsigned long align)
Russell King3abe9d32010-03-25 17:02:59 +0000553{
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400554 void *ptr = __va(memblock_alloc(sz, align));
Russell King2778f622010-07-09 16:27:52 +0100555 memset(ptr, 0, sz);
556 return ptr;
Russell King3abe9d32010-03-25 17:02:59 +0000557}
558
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400559static void __init *early_alloc(unsigned long sz)
560{
561 return early_alloc_aligned(sz, sz);
562}
563
Russell King4bb2e272010-07-01 18:33:29 +0100564static pte_t * __init early_pte_alloc(pmd_t *pmd, unsigned long addr, unsigned long prot)
565{
566 if (pmd_none(*pmd)) {
Catalin Marinas410f1482011-02-14 12:58:04 +0100567 pte_t *pte = early_alloc(PTE_HWTABLE_OFF + PTE_HWTABLE_SIZE);
Russell King97092e02010-11-16 00:16:01 +0000568 __pmd_populate(pmd, __pa(pte), prot);
Russell King4bb2e272010-07-01 18:33:29 +0100569 }
570 BUG_ON(pmd_bad(*pmd));
571 return pte_offset_kernel(pmd, addr);
572}
573
Russell King24e6c692007-04-21 10:21:28 +0100574static void __init alloc_init_pte(pmd_t *pmd, unsigned long addr,
575 unsigned long end, unsigned long pfn,
576 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100577{
Russell King4bb2e272010-07-01 18:33:29 +0100578 pte_t *pte = early_pte_alloc(pmd, addr, type->prot_l1);
Russell King24e6c692007-04-21 10:21:28 +0100579 do {
Russell King40d192b2008-09-06 21:15:56 +0100580 set_pte_ext(pte, pfn_pte(pfn, __pgprot(type->prot_pte)), 0);
Russell King24e6c692007-04-21 10:21:28 +0100581 pfn++;
582 } while (pte++, addr += PAGE_SIZE, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100583}
584
Russell King516295e2010-11-21 16:27:49 +0000585static void __init alloc_init_section(pud_t *pud, unsigned long addr,
Russell King97092e02010-11-16 00:16:01 +0000586 unsigned long end, phys_addr_t phys,
Russell King24e6c692007-04-21 10:21:28 +0100587 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100588{
Russell King516295e2010-11-21 16:27:49 +0000589 pmd_t *pmd = pmd_offset(pud, addr);
Russell Kingae8f1542006-09-27 15:38:34 +0100590
Russell King24e6c692007-04-21 10:21:28 +0100591 /*
592 * Try a section mapping - end, addr and phys must all be aligned
593 * to a section boundary. Note that PMDs refer to the individual
594 * L1 entries, whereas PGDs refer to a group of L1 entries making
595 * up one logical pointer to an L2 table.
596 */
597 if (((addr | end | phys) & ~SECTION_MASK) == 0) {
598 pmd_t *p = pmd;
Russell Kingae8f1542006-09-27 15:38:34 +0100599
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000600#ifndef CONFIG_ARM_LPAE
Russell King24e6c692007-04-21 10:21:28 +0100601 if (addr & SECTION_SIZE)
602 pmd++;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000603#endif
Russell King24e6c692007-04-21 10:21:28 +0100604
605 do {
606 *pmd = __pmd(phys | type->prot_sect);
607 phys += SECTION_SIZE;
608 } while (pmd++, addr += SECTION_SIZE, addr != end);
609
610 flush_pmd_entry(p);
611 } else {
612 /*
613 * No need to loop; pte's aren't interested in the
614 * individual L1 entries.
615 */
616 alloc_init_pte(pmd, addr, end, __phys_to_pfn(phys), type);
Russell Kingae8f1542006-09-27 15:38:34 +0100617 }
Russell Kingae8f1542006-09-27 15:38:34 +0100618}
619
Russell King516295e2010-11-21 16:27:49 +0000620static void alloc_init_pud(pgd_t *pgd, unsigned long addr, unsigned long end,
621 unsigned long phys, const struct mem_type *type)
622{
623 pud_t *pud = pud_offset(pgd, addr);
624 unsigned long next;
625
626 do {
627 next = pud_addr_end(addr, end);
628 alloc_init_section(pud, addr, next, phys, type);
629 phys += next - addr;
630 } while (pud++, addr = next, addr != end);
631}
632
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000633#ifndef CONFIG_ARM_LPAE
Russell King4a56c1e2007-04-21 10:16:48 +0100634static void __init create_36bit_mapping(struct map_desc *md,
635 const struct mem_type *type)
636{
Russell King97092e02010-11-16 00:16:01 +0000637 unsigned long addr, length, end;
638 phys_addr_t phys;
Russell King4a56c1e2007-04-21 10:16:48 +0100639 pgd_t *pgd;
640
641 addr = md->virtual;
Will Deaconcae62922011-02-15 12:42:57 +0100642 phys = __pfn_to_phys(md->pfn);
Russell King4a56c1e2007-04-21 10:16:48 +0100643 length = PAGE_ALIGN(md->length);
644
645 if (!(cpu_architecture() >= CPU_ARCH_ARMv6 || cpu_is_xsc3())) {
646 printk(KERN_ERR "MM: CPU does not support supersection "
647 "mapping for 0x%08llx at 0x%08lx\n",
Will Deacon29a38192011-02-15 14:31:37 +0100648 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100649 return;
650 }
651
652 /* N.B. ARMv6 supersections are only defined to work with domain 0.
653 * Since domain assignments can in fact be arbitrary, the
654 * 'domain == 0' check below is required to insure that ARMv6
655 * supersections are only allocated for domain 0 regardless
656 * of the actual domain assignments in use.
657 */
658 if (type->domain) {
659 printk(KERN_ERR "MM: invalid domain in supersection "
660 "mapping for 0x%08llx at 0x%08lx\n",
Will Deacon29a38192011-02-15 14:31:37 +0100661 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100662 return;
663 }
664
665 if ((addr | length | __pfn_to_phys(md->pfn)) & ~SUPERSECTION_MASK) {
Will Deacon29a38192011-02-15 14:31:37 +0100666 printk(KERN_ERR "MM: cannot create mapping for 0x%08llx"
667 " at 0x%08lx invalid alignment\n",
668 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100669 return;
670 }
671
672 /*
673 * Shift bits [35:32] of address into bits [23:20] of PMD
674 * (See ARMv6 spec).
675 */
676 phys |= (((md->pfn >> (32 - PAGE_SHIFT)) & 0xF) << 20);
677
678 pgd = pgd_offset_k(addr);
679 end = addr + length;
680 do {
Russell King516295e2010-11-21 16:27:49 +0000681 pud_t *pud = pud_offset(pgd, addr);
682 pmd_t *pmd = pmd_offset(pud, addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100683 int i;
684
685 for (i = 0; i < 16; i++)
686 *pmd++ = __pmd(phys | type->prot_sect | PMD_SECT_SUPER);
687
688 addr += SUPERSECTION_SIZE;
689 phys += SUPERSECTION_SIZE;
690 pgd += SUPERSECTION_SIZE >> PGDIR_SHIFT;
691 } while (addr != end);
692}
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000693#endif /* !CONFIG_ARM_LPAE */
Russell King4a56c1e2007-04-21 10:16:48 +0100694
Russell Kingae8f1542006-09-27 15:38:34 +0100695/*
696 * Create the page directory entries and any necessary
697 * page tables for the mapping specified by `md'. We
698 * are able to cope here with varying sizes and address
699 * offsets, and we take full advantage of sections and
700 * supersections.
701 */
Russell Kinga2227122010-03-25 18:56:05 +0000702static void __init create_mapping(struct map_desc *md)
Russell Kingae8f1542006-09-27 15:38:34 +0100703{
Will Deaconcae62922011-02-15 12:42:57 +0100704 unsigned long addr, length, end;
705 phys_addr_t phys;
Russell Kingd5c98172007-04-21 10:05:32 +0100706 const struct mem_type *type;
Russell King24e6c692007-04-21 10:21:28 +0100707 pgd_t *pgd;
Russell Kingae8f1542006-09-27 15:38:34 +0100708
709 if (md->virtual != vectors_base() && md->virtual < TASK_SIZE) {
Will Deacon29a38192011-02-15 14:31:37 +0100710 printk(KERN_WARNING "BUG: not creating mapping for 0x%08llx"
711 " at 0x%08lx in user region\n",
712 (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
Russell Kingae8f1542006-09-27 15:38:34 +0100713 return;
714 }
715
716 if ((md->type == MT_DEVICE || md->type == MT_ROM) &&
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400717 md->virtual >= PAGE_OFFSET &&
718 (md->virtual < VMALLOC_START || md->virtual >= VMALLOC_END)) {
Will Deacon29a38192011-02-15 14:31:37 +0100719 printk(KERN_WARNING "BUG: mapping for 0x%08llx"
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400720 " at 0x%08lx out of vmalloc space\n",
Will Deacon29a38192011-02-15 14:31:37 +0100721 (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
Russell Kingae8f1542006-09-27 15:38:34 +0100722 }
723
Russell Kingd5c98172007-04-21 10:05:32 +0100724 type = &mem_types[md->type];
Russell Kingae8f1542006-09-27 15:38:34 +0100725
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000726#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100727 /*
728 * Catch 36-bit addresses
729 */
Russell King4a56c1e2007-04-21 10:16:48 +0100730 if (md->pfn >= 0x100000) {
731 create_36bit_mapping(md, type);
732 return;
Russell Kingae8f1542006-09-27 15:38:34 +0100733 }
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000734#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100735
Russell King7b9c7b42007-07-04 21:16:33 +0100736 addr = md->virtual & PAGE_MASK;
Will Deaconcae62922011-02-15 12:42:57 +0100737 phys = __pfn_to_phys(md->pfn);
Russell King7b9c7b42007-07-04 21:16:33 +0100738 length = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
Russell Kingae8f1542006-09-27 15:38:34 +0100739
Russell King24e6c692007-04-21 10:21:28 +0100740 if (type->prot_l1 == 0 && ((addr | phys | length) & ~SECTION_MASK)) {
Will Deacon29a38192011-02-15 14:31:37 +0100741 printk(KERN_WARNING "BUG: map for 0x%08llx at 0x%08lx can not "
Russell Kingae8f1542006-09-27 15:38:34 +0100742 "be mapped using pages, ignoring.\n",
Will Deacon29a38192011-02-15 14:31:37 +0100743 (long long)__pfn_to_phys(md->pfn), addr);
Russell Kingae8f1542006-09-27 15:38:34 +0100744 return;
745 }
746
Russell King24e6c692007-04-21 10:21:28 +0100747 pgd = pgd_offset_k(addr);
748 end = addr + length;
749 do {
750 unsigned long next = pgd_addr_end(addr, end);
Russell Kingae8f1542006-09-27 15:38:34 +0100751
Russell King516295e2010-11-21 16:27:49 +0000752 alloc_init_pud(pgd, addr, next, phys, type);
Russell Kingae8f1542006-09-27 15:38:34 +0100753
Russell King24e6c692007-04-21 10:21:28 +0100754 phys += next - addr;
755 addr = next;
756 } while (pgd++, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100757}
758
759/*
760 * Create the architecture specific mappings
761 */
762void __init iotable_init(struct map_desc *io_desc, int nr)
763{
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400764 struct map_desc *md;
765 struct vm_struct *vm;
Russell Kingae8f1542006-09-27 15:38:34 +0100766
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400767 if (!nr)
768 return;
769
770 vm = early_alloc_aligned(sizeof(*vm) * nr, __alignof__(*vm));
771
772 for (md = io_desc; nr; md++, nr--) {
773 create_mapping(md);
774 vm->addr = (void *)(md->virtual & PAGE_MASK);
775 vm->size = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
776 vm->phys_addr = __pfn_to_phys(md->pfn);
Nicolas Pitre576d2f22011-09-16 01:14:23 -0400777 vm->flags = VM_IOREMAP | VM_ARM_STATIC_MAPPING;
778 vm->flags |= VM_ARM_MTYPE(md->type);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400779 vm->caller = iotable_init;
780 vm_area_add_early(vm++);
781 }
Russell Kingae8f1542006-09-27 15:38:34 +0100782}
783
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400784static void * __initdata vmalloc_min =
785 (void *)(VMALLOC_END - (240 << 20) - VMALLOC_OFFSET);
Russell King6c5da7a2008-09-30 19:31:44 +0100786
787/*
788 * vmalloc=size forces the vmalloc area to be exactly 'size'
789 * bytes. This can be used to increase (or decrease) the vmalloc
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400790 * area - the default is 240m.
Russell King6c5da7a2008-09-30 19:31:44 +0100791 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100792static int __init early_vmalloc(char *arg)
Russell King6c5da7a2008-09-30 19:31:44 +0100793{
Russell King79612392010-05-22 16:20:14 +0100794 unsigned long vmalloc_reserve = memparse(arg, NULL);
Russell King6c5da7a2008-09-30 19:31:44 +0100795
796 if (vmalloc_reserve < SZ_16M) {
797 vmalloc_reserve = SZ_16M;
798 printk(KERN_WARNING
799 "vmalloc area too small, limiting to %luMB\n",
800 vmalloc_reserve >> 20);
801 }
Nicolas Pitre92108072008-09-19 10:43:06 -0400802
803 if (vmalloc_reserve > VMALLOC_END - (PAGE_OFFSET + SZ_32M)) {
804 vmalloc_reserve = VMALLOC_END - (PAGE_OFFSET + SZ_32M);
805 printk(KERN_WARNING
806 "vmalloc area is too big, limiting to %luMB\n",
807 vmalloc_reserve >> 20);
808 }
Russell King79612392010-05-22 16:20:14 +0100809
810 vmalloc_min = (void *)(VMALLOC_END - vmalloc_reserve);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100811 return 0;
Russell King6c5da7a2008-09-30 19:31:44 +0100812}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100813early_param("vmalloc", early_vmalloc);
Russell King6c5da7a2008-09-30 19:31:44 +0100814
Russell King8df65162010-10-27 19:57:38 +0100815static phys_addr_t lowmem_limit __initdata = 0;
816
Russell King0371d3f2011-07-05 19:58:29 +0100817void __init sanity_check_meminfo(void)
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200818{
Russell Kingdde58282009-08-15 12:36:00 +0100819 int i, j, highmem = 0;
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200820
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400821 for (i = 0, j = 0; i < meminfo.nr_banks; i++) {
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400822 struct membank *bank = &meminfo.bank[j];
823 *bank = meminfo.bank[i];
824
Will Deacon77f73a22011-11-22 17:30:32 +0000825 if (bank->start > ULONG_MAX)
826 highmem = 1;
827
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400828#ifdef CONFIG_HIGHMEM
Will Deacon40f7bfe2011-05-19 13:22:48 +0100829 if (__va(bank->start) >= vmalloc_min ||
Russell Kingdde58282009-08-15 12:36:00 +0100830 __va(bank->start) < (void *)PAGE_OFFSET)
831 highmem = 1;
832
833 bank->highmem = highmem;
834
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400835 /*
836 * Split those memory banks which are partially overlapping
837 * the vmalloc area greatly simplifying things later.
838 */
Will Deacon77f73a22011-11-22 17:30:32 +0000839 if (!highmem && __va(bank->start) < vmalloc_min &&
Russell King79612392010-05-22 16:20:14 +0100840 bank->size > vmalloc_min - __va(bank->start)) {
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400841 if (meminfo.nr_banks >= NR_BANKS) {
842 printk(KERN_CRIT "NR_BANKS too low, "
843 "ignoring high memory\n");
844 } else {
845 memmove(bank + 1, bank,
846 (meminfo.nr_banks - i) * sizeof(*bank));
847 meminfo.nr_banks++;
848 i++;
Russell King79612392010-05-22 16:20:14 +0100849 bank[1].size -= vmalloc_min - __va(bank->start);
850 bank[1].start = __pa(vmalloc_min - 1) + 1;
Russell Kingdde58282009-08-15 12:36:00 +0100851 bank[1].highmem = highmem = 1;
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400852 j++;
853 }
Russell King79612392010-05-22 16:20:14 +0100854 bank->size = vmalloc_min - __va(bank->start);
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400855 }
856#else
Russell King041d7852009-09-27 17:40:42 +0100857 bank->highmem = highmem;
858
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400859 /*
Will Deacon77f73a22011-11-22 17:30:32 +0000860 * Highmem banks not allowed with !CONFIG_HIGHMEM.
861 */
862 if (highmem) {
863 printk(KERN_NOTICE "Ignoring RAM at %.8llx-%.8llx "
864 "(!CONFIG_HIGHMEM).\n",
865 (unsigned long long)bank->start,
866 (unsigned long long)bank->start + bank->size - 1);
867 continue;
868 }
869
870 /*
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400871 * Check whether this memory bank would entirely overlap
872 * the vmalloc area.
873 */
Russell King79612392010-05-22 16:20:14 +0100874 if (__va(bank->start) >= vmalloc_min ||
Mikael Petterssonf0bba9f92009-03-28 19:18:05 +0100875 __va(bank->start) < (void *)PAGE_OFFSET) {
Russell Kinge33b9d02011-02-20 11:47:41 +0000876 printk(KERN_NOTICE "Ignoring RAM at %.8llx-%.8llx "
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400877 "(vmalloc region overlap).\n",
Russell Kinge33b9d02011-02-20 11:47:41 +0000878 (unsigned long long)bank->start,
879 (unsigned long long)bank->start + bank->size - 1);
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400880 continue;
881 }
882
883 /*
884 * Check whether this memory bank would partially overlap
885 * the vmalloc area.
886 */
Russell King79612392010-05-22 16:20:14 +0100887 if (__va(bank->start + bank->size) > vmalloc_min ||
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400888 __va(bank->start + bank->size) < __va(bank->start)) {
Russell King79612392010-05-22 16:20:14 +0100889 unsigned long newsize = vmalloc_min - __va(bank->start);
Russell Kinge33b9d02011-02-20 11:47:41 +0000890 printk(KERN_NOTICE "Truncating RAM at %.8llx-%.8llx "
891 "to -%.8llx (vmalloc region overlap).\n",
892 (unsigned long long)bank->start,
893 (unsigned long long)bank->start + bank->size - 1,
894 (unsigned long long)bank->start + newsize - 1);
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400895 bank->size = newsize;
896 }
897#endif
Will Deacon40f7bfe2011-05-19 13:22:48 +0100898 if (!bank->highmem && bank->start + bank->size > lowmem_limit)
899 lowmem_limit = bank->start + bank->size;
900
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400901 j++;
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200902 }
Russell Kinge616c592009-09-27 20:55:43 +0100903#ifdef CONFIG_HIGHMEM
904 if (highmem) {
905 const char *reason = NULL;
906
907 if (cache_is_vipt_aliasing()) {
908 /*
909 * Interactions between kmap and other mappings
910 * make highmem support with aliasing VIPT caches
911 * rather difficult.
912 */
913 reason = "with VIPT aliasing cache";
Russell Kinge616c592009-09-27 20:55:43 +0100914 }
915 if (reason) {
916 printk(KERN_CRIT "HIGHMEM is not supported %s, ignoring high memory\n",
917 reason);
918 while (j > 0 && meminfo.bank[j - 1].highmem)
919 j--;
920 }
921 }
922#endif
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400923 meminfo.nr_banks = j;
Nicolas Pitre55a81732011-09-18 22:40:00 -0400924 high_memory = __va(lowmem_limit - 1) + 1;
Will Deacon40f7bfe2011-05-19 13:22:48 +0100925 memblock_set_current_limit(lowmem_limit);
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200926}
927
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400928static inline void prepare_page_table(void)
Russell Kingd111e8f2006-09-27 15:27:33 +0100929{
930 unsigned long addr;
Russell King8df65162010-10-27 19:57:38 +0100931 phys_addr_t end;
Russell Kingd111e8f2006-09-27 15:27:33 +0100932
933 /*
934 * Clear out all the mappings below the kernel image.
935 */
Catalin Marinase73fc882011-08-23 14:07:23 +0100936 for (addr = 0; addr < MODULES_VADDR; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +0100937 pmd_clear(pmd_off_k(addr));
938
939#ifdef CONFIG_XIP_KERNEL
940 /* The XIP kernel is mapped in the module area -- skip over it */
Catalin Marinase73fc882011-08-23 14:07:23 +0100941 addr = ((unsigned long)_etext + PMD_SIZE - 1) & PMD_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +0100942#endif
Catalin Marinase73fc882011-08-23 14:07:23 +0100943 for ( ; addr < PAGE_OFFSET; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +0100944 pmd_clear(pmd_off_k(addr));
945
946 /*
Russell King8df65162010-10-27 19:57:38 +0100947 * Find the end of the first block of lowmem.
948 */
949 end = memblock.memory.regions[0].base + memblock.memory.regions[0].size;
950 if (end >= lowmem_limit)
951 end = lowmem_limit;
952
953 /*
Russell Kingd111e8f2006-09-27 15:27:33 +0100954 * Clear out all the kernel space mappings, except for the first
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400955 * memory bank, up to the vmalloc region.
Russell Kingd111e8f2006-09-27 15:27:33 +0100956 */
Russell King8df65162010-10-27 19:57:38 +0100957 for (addr = __phys_to_virt(end);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400958 addr < VMALLOC_START; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +0100959 pmd_clear(pmd_off_k(addr));
960}
961
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000962#ifdef CONFIG_ARM_LPAE
963/* the first page is reserved for pgd */
964#define SWAPPER_PG_DIR_SIZE (PAGE_SIZE + \
965 PTRS_PER_PGD * PTRS_PER_PMD * sizeof(pmd_t))
966#else
Catalin Marinase73fc882011-08-23 14:07:23 +0100967#define SWAPPER_PG_DIR_SIZE (PTRS_PER_PGD * sizeof(pgd_t))
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000968#endif
Catalin Marinase73fc882011-08-23 14:07:23 +0100969
Russell Kingd111e8f2006-09-27 15:27:33 +0100970/*
Russell King2778f622010-07-09 16:27:52 +0100971 * Reserve the special regions of memory
Russell Kingd111e8f2006-09-27 15:27:33 +0100972 */
Russell King2778f622010-07-09 16:27:52 +0100973void __init arm_mm_memblock_reserve(void)
Russell Kingd111e8f2006-09-27 15:27:33 +0100974{
Russell Kingd111e8f2006-09-27 15:27:33 +0100975 /*
Russell Kingd111e8f2006-09-27 15:27:33 +0100976 * Reserve the page tables. These are already in use,
977 * and can only be in node 0.
978 */
Catalin Marinase73fc882011-08-23 14:07:23 +0100979 memblock_reserve(__pa(swapper_pg_dir), SWAPPER_PG_DIR_SIZE);
Russell Kingd111e8f2006-09-27 15:27:33 +0100980
Russell Kingd111e8f2006-09-27 15:27:33 +0100981#ifdef CONFIG_SA1111
982 /*
983 * Because of the SA1111 DMA bug, we want to preserve our
984 * precious DMA-able memory...
985 */
Russell King2778f622010-07-09 16:27:52 +0100986 memblock_reserve(PHYS_OFFSET, __pa(swapper_pg_dir) - PHYS_OFFSET);
Russell Kingd111e8f2006-09-27 15:27:33 +0100987#endif
Russell Kingd111e8f2006-09-27 15:27:33 +0100988}
989
990/*
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400991 * Set up the device mappings. Since we clear out the page tables for all
992 * mappings above VMALLOC_START, we will remove any debug device mappings.
Russell Kingd111e8f2006-09-27 15:27:33 +0100993 * This means you have to be careful how you debug this function, or any
994 * called function. This means you can't use any function or debugging
995 * method which may touch any device, otherwise the kernel _will_ crash.
996 */
997static void __init devicemaps_init(struct machine_desc *mdesc)
998{
999 struct map_desc map;
1000 unsigned long addr;
Russell Kingd111e8f2006-09-27 15:27:33 +01001001
1002 /*
1003 * Allocate the vector page early.
1004 */
Catalin Marinas247055a2010-09-13 16:03:21 +01001005 vectors_page = early_alloc(PAGE_SIZE);
Russell Kingd111e8f2006-09-27 15:27:33 +01001006
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001007 for (addr = VMALLOC_START; addr; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001008 pmd_clear(pmd_off_k(addr));
1009
1010 /*
1011 * Map the kernel if it is XIP.
1012 * It is always first in the modulearea.
1013 */
1014#ifdef CONFIG_XIP_KERNEL
1015 map.pfn = __phys_to_pfn(CONFIG_XIP_PHYS_ADDR & SECTION_MASK);
Russell Kingab4f2ee2008-11-06 17:11:07 +00001016 map.virtual = MODULES_VADDR;
Russell King37efe642008-12-01 11:53:07 +00001017 map.length = ((unsigned long)_etext - map.virtual + ~SECTION_MASK) & SECTION_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +01001018 map.type = MT_ROM;
1019 create_mapping(&map);
1020#endif
1021
1022 /*
1023 * Map the cache flushing regions.
1024 */
1025#ifdef FLUSH_BASE
1026 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS);
1027 map.virtual = FLUSH_BASE;
1028 map.length = SZ_1M;
1029 map.type = MT_CACHECLEAN;
1030 create_mapping(&map);
1031#endif
1032#ifdef FLUSH_BASE_MINICACHE
1033 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS + SZ_1M);
1034 map.virtual = FLUSH_BASE_MINICACHE;
1035 map.length = SZ_1M;
1036 map.type = MT_MINICLEAN;
1037 create_mapping(&map);
1038#endif
1039
1040 /*
1041 * Create a mapping for the machine vectors at the high-vectors
1042 * location (0xffff0000). If we aren't using high-vectors, also
1043 * create a mapping at the low-vectors virtual address.
1044 */
Catalin Marinas247055a2010-09-13 16:03:21 +01001045 map.pfn = __phys_to_pfn(virt_to_phys(vectors_page));
Russell Kingd111e8f2006-09-27 15:27:33 +01001046 map.virtual = 0xffff0000;
1047 map.length = PAGE_SIZE;
1048 map.type = MT_HIGH_VECTORS;
1049 create_mapping(&map);
1050
1051 if (!vectors_high()) {
1052 map.virtual = 0;
1053 map.type = MT_LOW_VECTORS;
1054 create_mapping(&map);
1055 }
1056
1057 /*
1058 * Ask the machine support to map in the statically mapped devices.
1059 */
1060 if (mdesc->map_io)
1061 mdesc->map_io();
1062
1063 /*
1064 * Finally flush the caches and tlb to ensure that we're in a
1065 * consistent state wrt the writebuffer. This also ensures that
1066 * any write-allocated cache lines in the vector page are written
1067 * back. After this point, we can start to touch devices again.
1068 */
1069 local_flush_tlb_all();
1070 flush_cache_all();
1071}
1072
Nicolas Pitred73cd422008-09-15 16:44:55 -04001073static void __init kmap_init(void)
1074{
1075#ifdef CONFIG_HIGHMEM
Russell King4bb2e272010-07-01 18:33:29 +01001076 pkmap_page_table = early_pte_alloc(pmd_off_k(PKMAP_BASE),
1077 PKMAP_BASE, _PAGE_KERNEL_TABLE);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001078#endif
1079}
1080
Russell Kinga2227122010-03-25 18:56:05 +00001081static void __init map_lowmem(void)
1082{
Russell King8df65162010-10-27 19:57:38 +01001083 struct memblock_region *reg;
Russell Kinga2227122010-03-25 18:56:05 +00001084
1085 /* Map all the lowmem memory banks. */
Russell King8df65162010-10-27 19:57:38 +01001086 for_each_memblock(memory, reg) {
1087 phys_addr_t start = reg->base;
1088 phys_addr_t end = start + reg->size;
1089 struct map_desc map;
Russell Kinga2227122010-03-25 18:56:05 +00001090
Russell King8df65162010-10-27 19:57:38 +01001091 if (end > lowmem_limit)
1092 end = lowmem_limit;
1093 if (start >= end)
1094 break;
1095
1096 map.pfn = __phys_to_pfn(start);
1097 map.virtual = __phys_to_virt(start);
1098 map.length = end - start;
1099 map.type = MT_MEMORY;
1100
1101 create_mapping(&map);
Russell Kinga2227122010-03-25 18:56:05 +00001102 }
1103}
1104
Russell Kingd111e8f2006-09-27 15:27:33 +01001105/*
1106 * paging_init() sets up the page tables, initialises the zone memory
1107 * maps, and sets up the zero page, bad page and bad page tables.
1108 */
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001109void __init paging_init(struct machine_desc *mdesc)
Russell Kingd111e8f2006-09-27 15:27:33 +01001110{
1111 void *zero_page;
1112
Russell King0371d3f2011-07-05 19:58:29 +01001113 memblock_set_current_limit(lowmem_limit);
1114
Russell Kingd111e8f2006-09-27 15:27:33 +01001115 build_mem_type_table();
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001116 prepare_page_table();
Russell Kinga2227122010-03-25 18:56:05 +00001117 map_lowmem();
Russell Kingd111e8f2006-09-27 15:27:33 +01001118 devicemaps_init(mdesc);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001119 kmap_init();
Russell Kingd111e8f2006-09-27 15:27:33 +01001120
1121 top_pmd = pmd_off_k(0xffff0000);
1122
Russell King3abe9d32010-03-25 17:02:59 +00001123 /* allocate the zero page. */
1124 zero_page = early_alloc(PAGE_SIZE);
Russell King2778f622010-07-09 16:27:52 +01001125
Russell King8d717a52010-05-22 19:47:18 +01001126 bootmem_init();
Russell King2778f622010-07-09 16:27:52 +01001127
Russell Kingd111e8f2006-09-27 15:27:33 +01001128 empty_zero_page = virt_to_page(zero_page);
Russell King421fe932009-10-25 10:23:04 +00001129 __flush_dcache_page(NULL, empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +01001130}