blob: f811a0978512f4305564875ca6113bd6c2be306b [file] [log] [blame]
Paul Walmsleyb045d082008-03-18 11:24:28 +02001/*
2 * OMAP3 clock framework
3 *
4 * Copyright (C) 2007-2008 Texas Instruments, Inc.
5 * Copyright (C) 2007-2008 Nokia Corporation
6 *
7 * Written by Paul Walmsley
Paul Walmsley542313c2008-07-03 12:24:45 +03008 * With many device clock fixes by Kevin Hilman and Jouni Högander
9 * DPLL bypass clock support added by Roman Tereshonkov
10 *
11 */
12
13/*
14 * Virtual clocks are introduced as convenient tools.
15 * They are sources for other clocks and not supposed
16 * to be requested from drivers directly.
Paul Walmsleyb045d082008-03-18 11:24:28 +020017 */
18
19#ifndef __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
20#define __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
21
Russell Kinga09e64f2008-08-05 16:14:15 +010022#include <mach/control.h>
Paul Walmsleyb045d082008-03-18 11:24:28 +020023
24#include "clock.h"
25#include "cm.h"
26#include "cm-regbits-34xx.h"
27#include "prm.h"
28#include "prm-regbits-34xx.h"
29
30static void omap3_dpll_recalc(struct clk *clk);
31static void omap3_clkoutx2_recalc(struct clk *clk);
Paul Walmsley542313c2008-07-03 12:24:45 +030032static void omap3_dpll_allow_idle(struct clk *clk);
33static void omap3_dpll_deny_idle(struct clk *clk);
34static u32 omap3_dpll_autoidle_read(struct clk *clk);
Paul Walmsley16c90f02009-01-27 19:12:47 -070035static int omap3_noncore_dpll_set_rate(struct clk *clk, unsigned long rate);
36static int omap3_dpll4_set_rate(struct clk *clk, unsigned long rate);
Paul Walmsleyb045d082008-03-18 11:24:28 +020037
Paul Walmsley88b8ba92008-07-03 12:24:46 +030038/* Maximum DPLL multiplier, divider values for OMAP3 */
39#define OMAP3_MAX_DPLL_MULT 2048
40#define OMAP3_MAX_DPLL_DIV 128
41
Paul Walmsleyb045d082008-03-18 11:24:28 +020042/*
43 * DPLL1 supplies clock to the MPU.
44 * DPLL2 supplies clock to the IVA2.
45 * DPLL3 supplies CORE domain clocks.
46 * DPLL4 supplies peripheral clocks.
47 * DPLL5 supplies other peripheral clocks (USBHOST, USIM).
48 */
49
Paul Walmsley542313c2008-07-03 12:24:45 +030050/* CM_CLKEN_PLL*.EN* bit values - not all are available for every DPLL */
51#define DPLL_LOW_POWER_STOP 0x1
52#define DPLL_LOW_POWER_BYPASS 0x5
53#define DPLL_LOCKED 0x7
54
Paul Walmsleyb045d082008-03-18 11:24:28 +020055/* PRM CLOCKS */
56
57/* According to timer32k.c, this is a 32768Hz clock, not a 32000Hz clock. */
58static struct clk omap_32k_fck = {
59 .name = "omap_32k_fck",
Russell King897dcde2008-11-04 16:35:03 +000060 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020061 .rate = 32768,
Russell King44dc9d02009-01-19 15:51:11 +000062 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +020063};
64
65static struct clk secure_32k_fck = {
66 .name = "secure_32k_fck",
Russell King897dcde2008-11-04 16:35:03 +000067 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020068 .rate = 32768,
Russell King44dc9d02009-01-19 15:51:11 +000069 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +020070};
71
72/* Virtual source clocks for osc_sys_ck */
73static struct clk virt_12m_ck = {
74 .name = "virt_12m_ck",
Russell King897dcde2008-11-04 16:35:03 +000075 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020076 .rate = 12000000,
Russell King44dc9d02009-01-19 15:51:11 +000077 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +020078};
79
80static struct clk virt_13m_ck = {
81 .name = "virt_13m_ck",
Russell King897dcde2008-11-04 16:35:03 +000082 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020083 .rate = 13000000,
Russell King44dc9d02009-01-19 15:51:11 +000084 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +020085};
86
87static struct clk virt_16_8m_ck = {
88 .name = "virt_16_8m_ck",
Russell King897dcde2008-11-04 16:35:03 +000089 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020090 .rate = 16800000,
Russell King44dc9d02009-01-19 15:51:11 +000091 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +020092};
93
94static struct clk virt_19_2m_ck = {
95 .name = "virt_19_2m_ck",
Russell King897dcde2008-11-04 16:35:03 +000096 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020097 .rate = 19200000,
Russell King44dc9d02009-01-19 15:51:11 +000098 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +020099};
100
101static struct clk virt_26m_ck = {
102 .name = "virt_26m_ck",
Russell King897dcde2008-11-04 16:35:03 +0000103 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200104 .rate = 26000000,
Russell King44dc9d02009-01-19 15:51:11 +0000105 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200106};
107
108static struct clk virt_38_4m_ck = {
109 .name = "virt_38_4m_ck",
Russell King897dcde2008-11-04 16:35:03 +0000110 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200111 .rate = 38400000,
Russell King44dc9d02009-01-19 15:51:11 +0000112 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200113};
114
115static const struct clksel_rate osc_sys_12m_rates[] = {
116 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
117 { .div = 0 }
118};
119
120static const struct clksel_rate osc_sys_13m_rates[] = {
121 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
122 { .div = 0 }
123};
124
125static const struct clksel_rate osc_sys_16_8m_rates[] = {
126 { .div = 1, .val = 5, .flags = RATE_IN_3430ES2 | DEFAULT_RATE },
127 { .div = 0 }
128};
129
130static const struct clksel_rate osc_sys_19_2m_rates[] = {
131 { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
132 { .div = 0 }
133};
134
135static const struct clksel_rate osc_sys_26m_rates[] = {
136 { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
137 { .div = 0 }
138};
139
140static const struct clksel_rate osc_sys_38_4m_rates[] = {
141 { .div = 1, .val = 4, .flags = RATE_IN_343X | DEFAULT_RATE },
142 { .div = 0 }
143};
144
145static const struct clksel osc_sys_clksel[] = {
146 { .parent = &virt_12m_ck, .rates = osc_sys_12m_rates },
147 { .parent = &virt_13m_ck, .rates = osc_sys_13m_rates },
148 { .parent = &virt_16_8m_ck, .rates = osc_sys_16_8m_rates },
149 { .parent = &virt_19_2m_ck, .rates = osc_sys_19_2m_rates },
150 { .parent = &virt_26m_ck, .rates = osc_sys_26m_rates },
151 { .parent = &virt_38_4m_ck, .rates = osc_sys_38_4m_rates },
152 { .parent = NULL },
153};
154
155/* Oscillator clock */
156/* 12, 13, 16.8, 19.2, 26, or 38.4 MHz */
157static struct clk osc_sys_ck = {
158 .name = "osc_sys_ck",
Russell King897dcde2008-11-04 16:35:03 +0000159 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200160 .init = &omap2_init_clksel_parent,
161 .clksel_reg = OMAP3430_PRM_CLKSEL,
162 .clksel_mask = OMAP3430_SYS_CLKIN_SEL_MASK,
163 .clksel = osc_sys_clksel,
164 /* REVISIT: deal with autoextclkmode? */
Russell King44dc9d02009-01-19 15:51:11 +0000165 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200166 .recalc = &omap2_clksel_recalc,
167};
168
169static const struct clksel_rate div2_rates[] = {
170 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
171 { .div = 2, .val = 2, .flags = RATE_IN_343X },
172 { .div = 0 }
173};
174
175static const struct clksel sys_clksel[] = {
176 { .parent = &osc_sys_ck, .rates = div2_rates },
177 { .parent = NULL }
178};
179
180/* Latency: this clock is only enabled after PRM_CLKSETUP.SETUP_TIME */
181/* Feeds DPLLs - divided first by PRM_CLKSRC_CTRL.SYSCLKDIV? */
182static struct clk sys_ck = {
183 .name = "sys_ck",
Russell King897dcde2008-11-04 16:35:03 +0000184 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200185 .parent = &osc_sys_ck,
186 .init = &omap2_init_clksel_parent,
187 .clksel_reg = OMAP3430_PRM_CLKSRC_CTRL,
188 .clksel_mask = OMAP_SYSCLKDIV_MASK,
189 .clksel = sys_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000190 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200191 .recalc = &omap2_clksel_recalc,
192};
193
194static struct clk sys_altclk = {
195 .name = "sys_altclk",
Russell King897dcde2008-11-04 16:35:03 +0000196 .ops = &clkops_null,
Russell King44dc9d02009-01-19 15:51:11 +0000197 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200198};
199
200/* Optional external clock input for some McBSPs */
201static struct clk mcbsp_clks = {
202 .name = "mcbsp_clks",
Russell King897dcde2008-11-04 16:35:03 +0000203 .ops = &clkops_null,
Russell King44dc9d02009-01-19 15:51:11 +0000204 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200205};
206
207/* PRM EXTERNAL CLOCK OUTPUT */
208
209static struct clk sys_clkout1 = {
210 .name = "sys_clkout1",
Russell Kingc1168dc2008-11-04 21:24:00 +0000211 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200212 .parent = &osc_sys_ck,
213 .enable_reg = OMAP3430_PRM_CLKOUT_CTRL,
214 .enable_bit = OMAP3430_CLKOUT_EN_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200215 .recalc = &followparent_recalc,
216};
217
218/* DPLLS */
219
220/* CM CLOCKS */
221
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200222static const struct clksel_rate dpll_bypass_rates[] = {
223 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
224 { .div = 0 }
Paul Walmsleyb045d082008-03-18 11:24:28 +0200225};
226
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200227static const struct clksel_rate dpll_locked_rates[] = {
228 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
229 { .div = 0 }
Paul Walmsleyb045d082008-03-18 11:24:28 +0200230};
231
232static const struct clksel_rate div16_dpll_rates[] = {
233 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
234 { .div = 2, .val = 2, .flags = RATE_IN_343X },
235 { .div = 3, .val = 3, .flags = RATE_IN_343X },
236 { .div = 4, .val = 4, .flags = RATE_IN_343X },
237 { .div = 5, .val = 5, .flags = RATE_IN_343X },
238 { .div = 6, .val = 6, .flags = RATE_IN_343X },
239 { .div = 7, .val = 7, .flags = RATE_IN_343X },
240 { .div = 8, .val = 8, .flags = RATE_IN_343X },
241 { .div = 9, .val = 9, .flags = RATE_IN_343X },
242 { .div = 10, .val = 10, .flags = RATE_IN_343X },
243 { .div = 11, .val = 11, .flags = RATE_IN_343X },
244 { .div = 12, .val = 12, .flags = RATE_IN_343X },
245 { .div = 13, .val = 13, .flags = RATE_IN_343X },
246 { .div = 14, .val = 14, .flags = RATE_IN_343X },
247 { .div = 15, .val = 15, .flags = RATE_IN_343X },
248 { .div = 16, .val = 16, .flags = RATE_IN_343X },
249 { .div = 0 }
250};
251
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200252/* DPLL1 */
253/* MPU clock source */
254/* Type: DPLL */
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300255static struct dpll_data dpll1_dd = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200256 .mult_div1_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
257 .mult_mask = OMAP3430_MPU_DPLL_MULT_MASK,
258 .div1_mask = OMAP3430_MPU_DPLL_DIV_MASK,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700259 .freqsel_mask = OMAP3430_MPU_DPLL_FREQSEL_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200260 .control_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKEN_PLL),
261 .enable_mask = OMAP3430_EN_MPU_DPLL_MASK,
Paul Walmsley542313c2008-07-03 12:24:45 +0300262 .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200263 .auto_recal_bit = OMAP3430_EN_MPU_DPLL_DRIFTGUARD_SHIFT,
264 .recal_en_bit = OMAP3430_MPU_DPLL_RECAL_EN_SHIFT,
265 .recal_st_bit = OMAP3430_MPU_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300266 .autoidle_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL),
267 .autoidle_mask = OMAP3430_AUTO_MPU_DPLL_MASK,
268 .idlest_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
269 .idlest_bit = OMAP3430_ST_MPU_CLK_SHIFT,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300270 .max_multiplier = OMAP3_MAX_DPLL_MULT,
271 .max_divider = OMAP3_MAX_DPLL_DIV,
272 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200273};
274
275static struct clk dpll1_ck = {
276 .name = "dpll1_ck",
Russell King897dcde2008-11-04 16:35:03 +0000277 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200278 .parent = &sys_ck,
279 .dpll_data = &dpll1_dd,
Russell King44dc9d02009-01-19 15:51:11 +0000280 .flags = RATE_PROPAGATES,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300281 .round_rate = &omap2_dpll_round_rate,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700282 .set_rate = &omap3_noncore_dpll_set_rate,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200283 .recalc = &omap3_dpll_recalc,
284};
285
286/*
287 * This virtual clock provides the CLKOUTX2 output from the DPLL if the
288 * DPLL isn't bypassed.
289 */
290static struct clk dpll1_x2_ck = {
291 .name = "dpll1_x2_ck",
Russell King57137182008-11-04 16:48:35 +0000292 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200293 .parent = &dpll1_ck,
Russell King44dc9d02009-01-19 15:51:11 +0000294 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200295 .recalc = &omap3_clkoutx2_recalc,
296};
297
298/* On DPLL1, unlike other DPLLs, the divider is downstream from CLKOUTX2 */
299static const struct clksel div16_dpll1_x2m2_clksel[] = {
300 { .parent = &dpll1_x2_ck, .rates = div16_dpll_rates },
301 { .parent = NULL }
302};
303
304/*
305 * Does not exist in the TRM - needed to separate the M2 divider from
306 * bypass selection in mpu_ck
307 */
308static struct clk dpll1_x2m2_ck = {
309 .name = "dpll1_x2m2_ck",
Russell King57137182008-11-04 16:48:35 +0000310 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200311 .parent = &dpll1_x2_ck,
312 .init = &omap2_init_clksel_parent,
313 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL),
314 .clksel_mask = OMAP3430_MPU_DPLL_CLKOUT_DIV_MASK,
315 .clksel = div16_dpll1_x2m2_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000316 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200317 .recalc = &omap2_clksel_recalc,
318};
319
320/* DPLL2 */
321/* IVA2 clock source */
322/* Type: DPLL */
323
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300324static struct dpll_data dpll2_dd = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200325 .mult_div1_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
326 .mult_mask = OMAP3430_IVA2_DPLL_MULT_MASK,
327 .div1_mask = OMAP3430_IVA2_DPLL_DIV_MASK,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700328 .freqsel_mask = OMAP3430_IVA2_DPLL_FREQSEL_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200329 .control_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL),
330 .enable_mask = OMAP3430_EN_IVA2_DPLL_MASK,
Paul Walmsley542313c2008-07-03 12:24:45 +0300331 .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED) |
332 (1 << DPLL_LOW_POWER_BYPASS),
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200333 .auto_recal_bit = OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_SHIFT,
334 .recal_en_bit = OMAP3430_PRM_IRQENABLE_MPU_IVA2_DPLL_RECAL_EN_SHIFT,
335 .recal_st_bit = OMAP3430_PRM_IRQSTATUS_MPU_IVA2_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300336 .autoidle_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_AUTOIDLE_PLL),
337 .autoidle_mask = OMAP3430_AUTO_IVA2_DPLL_MASK,
338 .idlest_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_IDLEST_PLL),
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300339 .idlest_bit = OMAP3430_ST_IVA2_CLK_SHIFT,
340 .max_multiplier = OMAP3_MAX_DPLL_MULT,
341 .max_divider = OMAP3_MAX_DPLL_DIV,
342 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200343};
344
345static struct clk dpll2_ck = {
346 .name = "dpll2_ck",
Russell King548d8492008-11-04 14:02:46 +0000347 .ops = &clkops_noncore_dpll_ops,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200348 .parent = &sys_ck,
349 .dpll_data = &dpll2_dd,
Russell King44dc9d02009-01-19 15:51:11 +0000350 .flags = RATE_PROPAGATES,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300351 .round_rate = &omap2_dpll_round_rate,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700352 .set_rate = &omap3_noncore_dpll_set_rate,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200353 .recalc = &omap3_dpll_recalc,
354};
355
356static const struct clksel div16_dpll2_m2x2_clksel[] = {
357 { .parent = &dpll2_ck, .rates = div16_dpll_rates },
358 { .parent = NULL }
359};
360
361/*
362 * The TRM is conflicted on whether IVA2 clock comes from DPLL2 CLKOUT
363 * or CLKOUTX2. CLKOUT seems most plausible.
364 */
365static struct clk dpll2_m2_ck = {
366 .name = "dpll2_m2_ck",
Russell King57137182008-11-04 16:48:35 +0000367 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200368 .parent = &dpll2_ck,
369 .init = &omap2_init_clksel_parent,
370 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD,
371 OMAP3430_CM_CLKSEL2_PLL),
372 .clksel_mask = OMAP3430_IVA2_DPLL_CLKOUT_DIV_MASK,
373 .clksel = div16_dpll2_m2x2_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000374 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200375 .recalc = &omap2_clksel_recalc,
376};
377
Paul Walmsley542313c2008-07-03 12:24:45 +0300378/*
379 * DPLL3
380 * Source clock for all interfaces and for some device fclks
381 * REVISIT: Also supports fast relock bypass - not included below
382 */
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300383static struct dpll_data dpll3_dd = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200384 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
385 .mult_mask = OMAP3430_CORE_DPLL_MULT_MASK,
386 .div1_mask = OMAP3430_CORE_DPLL_DIV_MASK,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700387 .freqsel_mask = OMAP3430_CORE_DPLL_FREQSEL_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200388 .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
389 .enable_mask = OMAP3430_EN_CORE_DPLL_MASK,
390 .auto_recal_bit = OMAP3430_EN_CORE_DPLL_DRIFTGUARD_SHIFT,
391 .recal_en_bit = OMAP3430_CORE_DPLL_RECAL_EN_SHIFT,
392 .recal_st_bit = OMAP3430_CORE_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300393 .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
394 .autoidle_mask = OMAP3430_AUTO_CORE_DPLL_MASK,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300395 .max_multiplier = OMAP3_MAX_DPLL_MULT,
396 .max_divider = OMAP3_MAX_DPLL_DIV,
397 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200398};
399
400static struct clk dpll3_ck = {
401 .name = "dpll3_ck",
Russell King897dcde2008-11-04 16:35:03 +0000402 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200403 .parent = &sys_ck,
404 .dpll_data = &dpll3_dd,
Russell King44dc9d02009-01-19 15:51:11 +0000405 .flags = RATE_PROPAGATES,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300406 .round_rate = &omap2_dpll_round_rate,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200407 .recalc = &omap3_dpll_recalc,
408};
409
410/*
411 * This virtual clock provides the CLKOUTX2 output from the DPLL if the
412 * DPLL isn't bypassed
413 */
414static struct clk dpll3_x2_ck = {
415 .name = "dpll3_x2_ck",
Russell King57137182008-11-04 16:48:35 +0000416 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200417 .parent = &dpll3_ck,
Russell King44dc9d02009-01-19 15:51:11 +0000418 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200419 .recalc = &omap3_clkoutx2_recalc,
420};
421
Paul Walmsleyb045d082008-03-18 11:24:28 +0200422static const struct clksel_rate div31_dpll3_rates[] = {
423 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
424 { .div = 2, .val = 2, .flags = RATE_IN_343X },
425 { .div = 3, .val = 3, .flags = RATE_IN_3430ES2 },
426 { .div = 4, .val = 4, .flags = RATE_IN_3430ES2 },
427 { .div = 5, .val = 5, .flags = RATE_IN_3430ES2 },
428 { .div = 6, .val = 6, .flags = RATE_IN_3430ES2 },
429 { .div = 7, .val = 7, .flags = RATE_IN_3430ES2 },
430 { .div = 8, .val = 8, .flags = RATE_IN_3430ES2 },
431 { .div = 9, .val = 9, .flags = RATE_IN_3430ES2 },
432 { .div = 10, .val = 10, .flags = RATE_IN_3430ES2 },
433 { .div = 11, .val = 11, .flags = RATE_IN_3430ES2 },
434 { .div = 12, .val = 12, .flags = RATE_IN_3430ES2 },
435 { .div = 13, .val = 13, .flags = RATE_IN_3430ES2 },
436 { .div = 14, .val = 14, .flags = RATE_IN_3430ES2 },
437 { .div = 15, .val = 15, .flags = RATE_IN_3430ES2 },
438 { .div = 16, .val = 16, .flags = RATE_IN_3430ES2 },
439 { .div = 17, .val = 17, .flags = RATE_IN_3430ES2 },
440 { .div = 18, .val = 18, .flags = RATE_IN_3430ES2 },
441 { .div = 19, .val = 19, .flags = RATE_IN_3430ES2 },
442 { .div = 20, .val = 20, .flags = RATE_IN_3430ES2 },
443 { .div = 21, .val = 21, .flags = RATE_IN_3430ES2 },
444 { .div = 22, .val = 22, .flags = RATE_IN_3430ES2 },
445 { .div = 23, .val = 23, .flags = RATE_IN_3430ES2 },
446 { .div = 24, .val = 24, .flags = RATE_IN_3430ES2 },
447 { .div = 25, .val = 25, .flags = RATE_IN_3430ES2 },
448 { .div = 26, .val = 26, .flags = RATE_IN_3430ES2 },
449 { .div = 27, .val = 27, .flags = RATE_IN_3430ES2 },
450 { .div = 28, .val = 28, .flags = RATE_IN_3430ES2 },
451 { .div = 29, .val = 29, .flags = RATE_IN_3430ES2 },
452 { .div = 30, .val = 30, .flags = RATE_IN_3430ES2 },
453 { .div = 31, .val = 31, .flags = RATE_IN_3430ES2 },
454 { .div = 0 },
455};
456
457static const struct clksel div31_dpll3m2_clksel[] = {
458 { .parent = &dpll3_ck, .rates = div31_dpll3_rates },
459 { .parent = NULL }
460};
461
462/*
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200463 * DPLL3 output M2
464 * REVISIT: This DPLL output divider must be changed in SRAM, so until
465 * that code is ready, this should remain a 'read-only' clksel clock.
Paul Walmsleyb045d082008-03-18 11:24:28 +0200466 */
467static struct clk dpll3_m2_ck = {
468 .name = "dpll3_m2_ck",
Russell King57137182008-11-04 16:48:35 +0000469 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200470 .parent = &dpll3_ck,
471 .init = &omap2_init_clksel_parent,
472 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
473 .clksel_mask = OMAP3430_CORE_DPLL_CLKOUT_DIV_MASK,
474 .clksel = div31_dpll3m2_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000475 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200476 .recalc = &omap2_clksel_recalc,
477};
478
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200479static const struct clksel core_ck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300480 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200481 { .parent = &dpll3_m2_ck, .rates = dpll_locked_rates },
482 { .parent = NULL }
Paul Walmsleyb045d082008-03-18 11:24:28 +0200483};
484
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200485static struct clk core_ck = {
486 .name = "core_ck",
Russell King57137182008-11-04 16:48:35 +0000487 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200488 .init = &omap2_init_clksel_parent,
489 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +0300490 .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200491 .clksel = core_ck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000492 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200493 .recalc = &omap2_clksel_recalc,
494};
495
496static const struct clksel dpll3_m2x2_ck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300497 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200498 { .parent = &dpll3_x2_ck, .rates = dpll_locked_rates },
499 { .parent = NULL }
Paul Walmsleyb045d082008-03-18 11:24:28 +0200500};
501
502static struct clk dpll3_m2x2_ck = {
503 .name = "dpll3_m2x2_ck",
Russell King57137182008-11-04 16:48:35 +0000504 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200505 .init = &omap2_init_clksel_parent,
506 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +0300507 .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200508 .clksel = dpll3_m2x2_ck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000509 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200510 .recalc = &omap2_clksel_recalc,
511};
512
513/* The PWRDN bit is apparently only available on 3430ES2 and above */
514static const struct clksel div16_dpll3_clksel[] = {
515 { .parent = &dpll3_ck, .rates = div16_dpll_rates },
516 { .parent = NULL }
517};
518
519/* This virtual clock is the source for dpll3_m3x2_ck */
520static struct clk dpll3_m3_ck = {
521 .name = "dpll3_m3_ck",
Russell King57137182008-11-04 16:48:35 +0000522 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200523 .parent = &dpll3_ck,
524 .init = &omap2_init_clksel_parent,
525 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
526 .clksel_mask = OMAP3430_DIV_DPLL3_MASK,
527 .clksel = div16_dpll3_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000528 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200529 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200530};
531
532/* The PWRDN bit is apparently only available on 3430ES2 and above */
533static struct clk dpll3_m3x2_ck = {
534 .name = "dpll3_m3x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000535 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200536 .parent = &dpll3_m3_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200537 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
538 .enable_bit = OMAP3430_PWRDN_EMU_CORE_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +0000539 .flags = RATE_PROPAGATES | INVERT_ENABLE,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200540 .recalc = &omap3_clkoutx2_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200541};
542
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200543static const struct clksel emu_core_alwon_ck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300544 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200545 { .parent = &dpll3_m3x2_ck, .rates = dpll_locked_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200546 { .parent = NULL }
547};
548
549static struct clk emu_core_alwon_ck = {
550 .name = "emu_core_alwon_ck",
Russell King57137182008-11-04 16:48:35 +0000551 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200552 .parent = &dpll3_m3x2_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200553 .init = &omap2_init_clksel_parent,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200554 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +0300555 .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200556 .clksel = emu_core_alwon_ck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000557 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200558 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200559};
560
561/* DPLL4 */
562/* Supplies 96MHz, 54Mhz TV DAC, DSS fclk, CAM sensor clock, emul trace clk */
563/* Type: DPLL */
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300564static struct dpll_data dpll4_dd = {
Paul Walmsleyb045d082008-03-18 11:24:28 +0200565 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),
566 .mult_mask = OMAP3430_PERIPH_DPLL_MULT_MASK,
567 .div1_mask = OMAP3430_PERIPH_DPLL_DIV_MASK,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700568 .freqsel_mask = OMAP3430_PERIPH_DPLL_FREQSEL_MASK,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200569 .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
570 .enable_mask = OMAP3430_EN_PERIPH_DPLL_MASK,
Paul Walmsley542313c2008-07-03 12:24:45 +0300571 .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
Paul Walmsleyb045d082008-03-18 11:24:28 +0200572 .auto_recal_bit = OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,
573 .recal_en_bit = OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,
574 .recal_st_bit = OMAP3430_PERIPH_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300575 .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
576 .autoidle_mask = OMAP3430_AUTO_PERIPH_DPLL_MASK,
577 .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
578 .idlest_bit = OMAP3430_ST_PERIPH_CLK_SHIFT,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300579 .max_multiplier = OMAP3_MAX_DPLL_MULT,
580 .max_divider = OMAP3_MAX_DPLL_DIV,
581 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Paul Walmsleyb045d082008-03-18 11:24:28 +0200582};
583
584static struct clk dpll4_ck = {
585 .name = "dpll4_ck",
Russell King548d8492008-11-04 14:02:46 +0000586 .ops = &clkops_noncore_dpll_ops,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200587 .parent = &sys_ck,
588 .dpll_data = &dpll4_dd,
Russell King44dc9d02009-01-19 15:51:11 +0000589 .flags = RATE_PROPAGATES,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300590 .round_rate = &omap2_dpll_round_rate,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700591 .set_rate = &omap3_dpll4_set_rate,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200592 .recalc = &omap3_dpll_recalc,
593};
594
595/*
596 * This virtual clock provides the CLKOUTX2 output from the DPLL if the
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200597 * DPLL isn't bypassed --
598 * XXX does this serve any downstream clocks?
Paul Walmsleyb045d082008-03-18 11:24:28 +0200599 */
600static struct clk dpll4_x2_ck = {
601 .name = "dpll4_x2_ck",
Russell King57137182008-11-04 16:48:35 +0000602 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200603 .parent = &dpll4_ck,
Russell King44dc9d02009-01-19 15:51:11 +0000604 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200605 .recalc = &omap3_clkoutx2_recalc,
606};
607
608static const struct clksel div16_dpll4_clksel[] = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200609 { .parent = &dpll4_ck, .rates = div16_dpll_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200610 { .parent = NULL }
611};
612
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200613/* This virtual clock is the source for dpll4_m2x2_ck */
614static struct clk dpll4_m2_ck = {
615 .name = "dpll4_m2_ck",
Russell King57137182008-11-04 16:48:35 +0000616 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200617 .parent = &dpll4_ck,
618 .init = &omap2_init_clksel_parent,
619 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430_CM_CLKSEL3),
620 .clksel_mask = OMAP3430_DIV_96M_MASK,
621 .clksel = div16_dpll4_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000622 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200623 .recalc = &omap2_clksel_recalc,
624};
625
Paul Walmsleyb045d082008-03-18 11:24:28 +0200626/* The PWRDN bit is apparently only available on 3430ES2 and above */
627static struct clk dpll4_m2x2_ck = {
628 .name = "dpll4_m2x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000629 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200630 .parent = &dpll4_m2_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200631 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
632 .enable_bit = OMAP3430_PWRDN_96M_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +0000633 .flags = RATE_PROPAGATES | INVERT_ENABLE,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200634 .recalc = &omap3_clkoutx2_recalc,
635};
636
637static const struct clksel omap_96m_alwon_fck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300638 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200639 { .parent = &dpll4_m2x2_ck, .rates = dpll_locked_rates },
640 { .parent = NULL }
Paul Walmsleyb045d082008-03-18 11:24:28 +0200641};
642
643static struct clk omap_96m_alwon_fck = {
644 .name = "omap_96m_alwon_fck",
Russell King57137182008-11-04 16:48:35 +0000645 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200646 .parent = &dpll4_m2x2_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200647 .init = &omap2_init_clksel_parent,
648 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +0300649 .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200650 .clksel = omap_96m_alwon_fck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000651 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200652 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200653};
654
655static struct clk omap_96m_fck = {
656 .name = "omap_96m_fck",
Russell King57137182008-11-04 16:48:35 +0000657 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200658 .parent = &omap_96m_alwon_fck,
Russell King44dc9d02009-01-19 15:51:11 +0000659 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200660 .recalc = &followparent_recalc,
661};
662
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200663static const struct clksel cm_96m_fck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300664 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200665 { .parent = &dpll4_m2x2_ck, .rates = dpll_locked_rates },
666 { .parent = NULL }
667};
668
Paul Walmsleyb045d082008-03-18 11:24:28 +0200669static struct clk cm_96m_fck = {
670 .name = "cm_96m_fck",
Russell King57137182008-11-04 16:48:35 +0000671 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200672 .parent = &dpll4_m2x2_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200673 .init = &omap2_init_clksel_parent,
674 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +0300675 .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200676 .clksel = cm_96m_fck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000677 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200678 .recalc = &omap2_clksel_recalc,
679};
680
681/* This virtual clock is the source for dpll4_m3x2_ck */
682static struct clk dpll4_m3_ck = {
683 .name = "dpll4_m3_ck",
Russell King57137182008-11-04 16:48:35 +0000684 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200685 .parent = &dpll4_ck,
686 .init = &omap2_init_clksel_parent,
687 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
688 .clksel_mask = OMAP3430_CLKSEL_TV_MASK,
689 .clksel = div16_dpll4_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000690 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200691 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200692};
693
694/* The PWRDN bit is apparently only available on 3430ES2 and above */
695static struct clk dpll4_m3x2_ck = {
696 .name = "dpll4_m3x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000697 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200698 .parent = &dpll4_m3_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200699 .init = &omap2_init_clksel_parent,
700 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
701 .enable_bit = OMAP3430_PWRDN_TV_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +0000702 .flags = RATE_PROPAGATES | INVERT_ENABLE,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200703 .recalc = &omap3_clkoutx2_recalc,
704};
705
706static const struct clksel virt_omap_54m_fck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300707 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200708 { .parent = &dpll4_m3x2_ck, .rates = dpll_locked_rates },
709 { .parent = NULL }
710};
711
712static struct clk virt_omap_54m_fck = {
713 .name = "virt_omap_54m_fck",
Russell King57137182008-11-04 16:48:35 +0000714 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200715 .parent = &dpll4_m3x2_ck,
716 .init = &omap2_init_clksel_parent,
717 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +0300718 .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200719 .clksel = virt_omap_54m_fck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000720 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200721 .recalc = &omap2_clksel_recalc,
722};
723
724static const struct clksel_rate omap_54m_d4m3x2_rates[] = {
725 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
726 { .div = 0 }
727};
728
729static const struct clksel_rate omap_54m_alt_rates[] = {
730 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
731 { .div = 0 }
732};
733
734static const struct clksel omap_54m_clksel[] = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200735 { .parent = &virt_omap_54m_fck, .rates = omap_54m_d4m3x2_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200736 { .parent = &sys_altclk, .rates = omap_54m_alt_rates },
737 { .parent = NULL }
738};
739
740static struct clk omap_54m_fck = {
741 .name = "omap_54m_fck",
Russell King57137182008-11-04 16:48:35 +0000742 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200743 .init = &omap2_init_clksel_parent,
744 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
745 .clksel_mask = OMAP3430_SOURCE_54M,
746 .clksel = omap_54m_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000747 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200748 .recalc = &omap2_clksel_recalc,
749};
750
751static const struct clksel_rate omap_48m_96md2_rates[] = {
752 { .div = 2, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
753 { .div = 0 }
754};
755
756static const struct clksel_rate omap_48m_alt_rates[] = {
757 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
758 { .div = 0 }
759};
760
761static const struct clksel omap_48m_clksel[] = {
762 { .parent = &cm_96m_fck, .rates = omap_48m_96md2_rates },
763 { .parent = &sys_altclk, .rates = omap_48m_alt_rates },
764 { .parent = NULL }
765};
766
767static struct clk omap_48m_fck = {
768 .name = "omap_48m_fck",
Russell King57137182008-11-04 16:48:35 +0000769 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200770 .init = &omap2_init_clksel_parent,
771 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
772 .clksel_mask = OMAP3430_SOURCE_48M,
773 .clksel = omap_48m_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000774 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200775 .recalc = &omap2_clksel_recalc,
776};
777
778static struct clk omap_12m_fck = {
779 .name = "omap_12m_fck",
Russell King57137182008-11-04 16:48:35 +0000780 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200781 .parent = &omap_48m_fck,
782 .fixed_div = 4,
Russell King44dc9d02009-01-19 15:51:11 +0000783 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200784 .recalc = &omap2_fixed_divisor_recalc,
785};
786
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200787/* This virstual clock is the source for dpll4_m4x2_ck */
788static struct clk dpll4_m4_ck = {
789 .name = "dpll4_m4_ck",
Russell King57137182008-11-04 16:48:35 +0000790 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200791 .parent = &dpll4_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200792 .init = &omap2_init_clksel_parent,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200793 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
794 .clksel_mask = OMAP3430_CLKSEL_DSS1_MASK,
795 .clksel = div16_dpll4_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000796 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200797 .recalc = &omap2_clksel_recalc,
798};
799
800/* The PWRDN bit is apparently only available on 3430ES2 and above */
801static struct clk dpll4_m4x2_ck = {
802 .name = "dpll4_m4x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000803 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200804 .parent = &dpll4_m4_ck,
805 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
806 .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +0000807 .flags = RATE_PROPAGATES | INVERT_ENABLE,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200808 .recalc = &omap3_clkoutx2_recalc,
809};
810
811/* This virtual clock is the source for dpll4_m5x2_ck */
812static struct clk dpll4_m5_ck = {
813 .name = "dpll4_m5_ck",
Russell King57137182008-11-04 16:48:35 +0000814 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200815 .parent = &dpll4_ck,
816 .init = &omap2_init_clksel_parent,
817 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_CLKSEL),
818 .clksel_mask = OMAP3430_CLKSEL_CAM_MASK,
819 .clksel = div16_dpll4_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000820 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200821 .recalc = &omap2_clksel_recalc,
822};
823
824/* The PWRDN bit is apparently only available on 3430ES2 and above */
825static struct clk dpll4_m5x2_ck = {
826 .name = "dpll4_m5x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000827 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200828 .parent = &dpll4_m5_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200829 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
830 .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +0000831 .flags = RATE_PROPAGATES | INVERT_ENABLE,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200832 .recalc = &omap3_clkoutx2_recalc,
833};
834
835/* This virtual clock is the source for dpll4_m6x2_ck */
836static struct clk dpll4_m6_ck = {
837 .name = "dpll4_m6_ck",
Russell King57137182008-11-04 16:48:35 +0000838 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200839 .parent = &dpll4_ck,
840 .init = &omap2_init_clksel_parent,
841 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
842 .clksel_mask = OMAP3430_DIV_DPLL4_MASK,
843 .clksel = div16_dpll4_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000844 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200845 .recalc = &omap2_clksel_recalc,
846};
847
848/* The PWRDN bit is apparently only available on 3430ES2 and above */
849static struct clk dpll4_m6x2_ck = {
850 .name = "dpll4_m6x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000851 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200852 .parent = &dpll4_m6_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200853 .init = &omap2_init_clksel_parent,
854 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
855 .enable_bit = OMAP3430_PWRDN_EMU_PERIPH_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +0000856 .flags = RATE_PROPAGATES | INVERT_ENABLE,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200857 .recalc = &omap3_clkoutx2_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200858};
859
860static struct clk emu_per_alwon_ck = {
861 .name = "emu_per_alwon_ck",
Russell King57137182008-11-04 16:48:35 +0000862 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200863 .parent = &dpll4_m6x2_ck,
Russell King44dc9d02009-01-19 15:51:11 +0000864 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200865 .recalc = &followparent_recalc,
866};
867
868/* DPLL5 */
869/* Supplies 120MHz clock, USIM source clock */
870/* Type: DPLL */
871/* 3430ES2 only */
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300872static struct dpll_data dpll5_dd = {
Paul Walmsleyb045d082008-03-18 11:24:28 +0200873 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL4),
874 .mult_mask = OMAP3430ES2_PERIPH2_DPLL_MULT_MASK,
875 .div1_mask = OMAP3430ES2_PERIPH2_DPLL_DIV_MASK,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700876 .freqsel_mask = OMAP3430ES2_PERIPH2_DPLL_FREQSEL_MASK,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200877 .control_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKEN2),
878 .enable_mask = OMAP3430ES2_EN_PERIPH2_DPLL_MASK,
Paul Walmsley542313c2008-07-03 12:24:45 +0300879 .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
Paul Walmsleyb045d082008-03-18 11:24:28 +0200880 .auto_recal_bit = OMAP3430ES2_EN_PERIPH2_DPLL_DRIFTGUARD_SHIFT,
881 .recal_en_bit = OMAP3430ES2_SND_PERIPH_DPLL_RECAL_EN_SHIFT,
882 .recal_st_bit = OMAP3430ES2_SND_PERIPH_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300883 .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_AUTOIDLE2_PLL),
884 .autoidle_mask = OMAP3430ES2_AUTO_PERIPH2_DPLL_MASK,
885 .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
886 .idlest_bit = OMAP3430ES2_ST_PERIPH2_CLK_SHIFT,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300887 .max_multiplier = OMAP3_MAX_DPLL_MULT,
888 .max_divider = OMAP3_MAX_DPLL_DIV,
889 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Paul Walmsleyb045d082008-03-18 11:24:28 +0200890};
891
892static struct clk dpll5_ck = {
893 .name = "dpll5_ck",
Russell King548d8492008-11-04 14:02:46 +0000894 .ops = &clkops_noncore_dpll_ops,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200895 .parent = &sys_ck,
896 .dpll_data = &dpll5_dd,
Russell King44dc9d02009-01-19 15:51:11 +0000897 .flags = RATE_PROPAGATES,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300898 .round_rate = &omap2_dpll_round_rate,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700899 .set_rate = &omap3_noncore_dpll_set_rate,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200900 .recalc = &omap3_dpll_recalc,
901};
902
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200903static const struct clksel div16_dpll5_clksel[] = {
Paul Walmsleyb045d082008-03-18 11:24:28 +0200904 { .parent = &dpll5_ck, .rates = div16_dpll_rates },
905 { .parent = NULL }
906};
907
908static struct clk dpll5_m2_ck = {
909 .name = "dpll5_m2_ck",
Russell King57137182008-11-04 16:48:35 +0000910 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200911 .parent = &dpll5_ck,
912 .init = &omap2_init_clksel_parent,
913 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL5),
914 .clksel_mask = OMAP3430ES2_DIV_120M_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200915 .clksel = div16_dpll5_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000916 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200917 .recalc = &omap2_clksel_recalc,
918};
919
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200920static const struct clksel omap_120m_fck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300921 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200922 { .parent = &dpll5_m2_ck, .rates = dpll_locked_rates },
923 { .parent = NULL }
924};
925
Paul Walmsleyb045d082008-03-18 11:24:28 +0200926static struct clk omap_120m_fck = {
927 .name = "omap_120m_fck",
Russell King57137182008-11-04 16:48:35 +0000928 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200929 .parent = &dpll5_m2_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +0300930 .init = &omap2_init_clksel_parent,
931 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
932 .clksel_mask = OMAP3430ES2_ST_PERIPH2_CLK_MASK,
933 .clksel = omap_120m_fck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000934 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +0300935 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200936};
937
938/* CM EXTERNAL CLOCK OUTPUTS */
939
940static const struct clksel_rate clkout2_src_core_rates[] = {
941 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
942 { .div = 0 }
943};
944
945static const struct clksel_rate clkout2_src_sys_rates[] = {
946 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
947 { .div = 0 }
948};
949
950static const struct clksel_rate clkout2_src_96m_rates[] = {
951 { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
952 { .div = 0 }
953};
954
955static const struct clksel_rate clkout2_src_54m_rates[] = {
956 { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
957 { .div = 0 }
958};
959
960static const struct clksel clkout2_src_clksel[] = {
961 { .parent = &core_ck, .rates = clkout2_src_core_rates },
962 { .parent = &sys_ck, .rates = clkout2_src_sys_rates },
963 { .parent = &omap_96m_alwon_fck, .rates = clkout2_src_96m_rates },
964 { .parent = &omap_54m_fck, .rates = clkout2_src_54m_rates },
965 { .parent = NULL }
966};
967
968static struct clk clkout2_src_ck = {
969 .name = "clkout2_src_ck",
Russell Kingc1168dc2008-11-04 21:24:00 +0000970 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200971 .init = &omap2_init_clksel_parent,
972 .enable_reg = OMAP3430_CM_CLKOUT_CTRL,
973 .enable_bit = OMAP3430_CLKOUT2_EN_SHIFT,
974 .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
975 .clksel_mask = OMAP3430_CLKOUT2SOURCE_MASK,
976 .clksel = clkout2_src_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000977 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200978 .recalc = &omap2_clksel_recalc,
979};
980
981static const struct clksel_rate sys_clkout2_rates[] = {
982 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
983 { .div = 2, .val = 1, .flags = RATE_IN_343X },
984 { .div = 4, .val = 2, .flags = RATE_IN_343X },
985 { .div = 8, .val = 3, .flags = RATE_IN_343X },
986 { .div = 16, .val = 4, .flags = RATE_IN_343X },
987 { .div = 0 },
988};
989
990static const struct clksel sys_clkout2_clksel[] = {
991 { .parent = &clkout2_src_ck, .rates = sys_clkout2_rates },
992 { .parent = NULL },
993};
994
995static struct clk sys_clkout2 = {
996 .name = "sys_clkout2",
Russell King57137182008-11-04 16:48:35 +0000997 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200998 .init = &omap2_init_clksel_parent,
999 .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
1000 .clksel_mask = OMAP3430_CLKOUT2_DIV_MASK,
1001 .clksel = sys_clkout2_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001002 .recalc = &omap2_clksel_recalc,
1003};
1004
1005/* CM OUTPUT CLOCKS */
1006
1007static struct clk corex2_fck = {
1008 .name = "corex2_fck",
Russell King57137182008-11-04 16:48:35 +00001009 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001010 .parent = &dpll3_m2x2_ck,
Russell King44dc9d02009-01-19 15:51:11 +00001011 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001012 .recalc = &followparent_recalc,
1013};
1014
1015/* DPLL power domain clock controls */
1016
1017static const struct clksel div2_core_clksel[] = {
1018 { .parent = &core_ck, .rates = div2_rates },
1019 { .parent = NULL }
1020};
1021
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001022/*
1023 * REVISIT: Are these in DPLL power domain or CM power domain? docs
1024 * may be inconsistent here?
1025 */
Paul Walmsleyb045d082008-03-18 11:24:28 +02001026static struct clk dpll1_fck = {
1027 .name = "dpll1_fck",
Russell King57137182008-11-04 16:48:35 +00001028 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001029 .parent = &core_ck,
1030 .init = &omap2_init_clksel_parent,
1031 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
1032 .clksel_mask = OMAP3430_MPU_CLK_SRC_MASK,
1033 .clksel = div2_core_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001034 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001035 .recalc = &omap2_clksel_recalc,
1036};
1037
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001038/*
1039 * MPU clksel:
1040 * If DPLL1 is locked, mpu_ck derives from DPLL1; otherwise, mpu_ck
1041 * derives from the high-frequency bypass clock originating from DPLL3,
1042 * called 'dpll1_fck'
1043 */
1044static const struct clksel mpu_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +03001045 { .parent = &dpll1_fck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001046 { .parent = &dpll1_x2m2_ck, .rates = dpll_locked_rates },
1047 { .parent = NULL }
1048};
1049
1050static struct clk mpu_ck = {
1051 .name = "mpu_ck",
Russell King57137182008-11-04 16:48:35 +00001052 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001053 .parent = &dpll1_x2m2_ck,
1054 .init = &omap2_init_clksel_parent,
1055 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
1056 .clksel_mask = OMAP3430_ST_MPU_CLK_MASK,
1057 .clksel = mpu_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001058 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001059 .clkdm_name = "mpu_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001060 .recalc = &omap2_clksel_recalc,
1061};
1062
1063/* arm_fck is divided by two when DPLL1 locked; otherwise, passthrough mpu_ck */
1064static const struct clksel_rate arm_fck_rates[] = {
1065 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
1066 { .div = 2, .val = 1, .flags = RATE_IN_343X },
1067 { .div = 0 },
1068};
1069
1070static const struct clksel arm_fck_clksel[] = {
1071 { .parent = &mpu_ck, .rates = arm_fck_rates },
1072 { .parent = NULL }
1073};
1074
1075static struct clk arm_fck = {
1076 .name = "arm_fck",
Russell King57137182008-11-04 16:48:35 +00001077 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001078 .parent = &mpu_ck,
1079 .init = &omap2_init_clksel_parent,
1080 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
1081 .clksel_mask = OMAP3430_ST_MPU_CLK_MASK,
1082 .clksel = arm_fck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001083 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001084 .recalc = &omap2_clksel_recalc,
1085};
1086
Paul Walmsley333943b2008-08-19 11:08:45 +03001087/* XXX What about neon_clkdm ? */
1088
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001089/*
1090 * REVISIT: This clock is never specifically defined in the 3430 TRM,
1091 * although it is referenced - so this is a guess
1092 */
1093static struct clk emu_mpu_alwon_ck = {
1094 .name = "emu_mpu_alwon_ck",
Russell King57137182008-11-04 16:48:35 +00001095 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001096 .parent = &mpu_ck,
Russell King44dc9d02009-01-19 15:51:11 +00001097 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001098 .recalc = &followparent_recalc,
1099};
1100
Paul Walmsleyb045d082008-03-18 11:24:28 +02001101static struct clk dpll2_fck = {
1102 .name = "dpll2_fck",
Russell King57137182008-11-04 16:48:35 +00001103 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001104 .parent = &core_ck,
1105 .init = &omap2_init_clksel_parent,
1106 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
1107 .clksel_mask = OMAP3430_IVA2_CLK_SRC_MASK,
1108 .clksel = div2_core_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001109 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001110 .recalc = &omap2_clksel_recalc,
1111};
1112
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001113/*
1114 * IVA2 clksel:
1115 * If DPLL2 is locked, iva2_ck derives from DPLL2; otherwise, iva2_ck
1116 * derives from the high-frequency bypass clock originating from DPLL3,
1117 * called 'dpll2_fck'
1118 */
1119
1120static const struct clksel iva2_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +03001121 { .parent = &dpll2_fck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001122 { .parent = &dpll2_m2_ck, .rates = dpll_locked_rates },
1123 { .parent = NULL }
1124};
1125
1126static struct clk iva2_ck = {
1127 .name = "iva2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +00001128 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001129 .parent = &dpll2_m2_ck,
1130 .init = &omap2_init_clksel_parent,
Hiroshi DOYU31c203d2008-04-01 10:11:22 +03001131 .enable_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, CM_FCLKEN),
1132 .enable_bit = OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001133 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD,
1134 OMAP3430_CM_IDLEST_PLL),
1135 .clksel_mask = OMAP3430_ST_IVA2_CLK_MASK,
1136 .clksel = iva2_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001137 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001138 .clkdm_name = "iva2_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001139 .recalc = &omap2_clksel_recalc,
1140};
1141
Paul Walmsleyb045d082008-03-18 11:24:28 +02001142/* Common interface clocks */
1143
1144static struct clk l3_ick = {
1145 .name = "l3_ick",
Russell King57137182008-11-04 16:48:35 +00001146 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001147 .parent = &core_ck,
1148 .init = &omap2_init_clksel_parent,
1149 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1150 .clksel_mask = OMAP3430_CLKSEL_L3_MASK,
1151 .clksel = div2_core_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001152 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001153 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001154 .recalc = &omap2_clksel_recalc,
1155};
1156
1157static const struct clksel div2_l3_clksel[] = {
1158 { .parent = &l3_ick, .rates = div2_rates },
1159 { .parent = NULL }
1160};
1161
1162static struct clk l4_ick = {
1163 .name = "l4_ick",
Russell King57137182008-11-04 16:48:35 +00001164 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001165 .parent = &l3_ick,
1166 .init = &omap2_init_clksel_parent,
1167 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1168 .clksel_mask = OMAP3430_CLKSEL_L4_MASK,
1169 .clksel = div2_l3_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001170 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001171 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001172 .recalc = &omap2_clksel_recalc,
1173
1174};
1175
1176static const struct clksel div2_l4_clksel[] = {
1177 { .parent = &l4_ick, .rates = div2_rates },
1178 { .parent = NULL }
1179};
1180
1181static struct clk rm_ick = {
1182 .name = "rm_ick",
Russell King57137182008-11-04 16:48:35 +00001183 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001184 .parent = &l4_ick,
1185 .init = &omap2_init_clksel_parent,
1186 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
1187 .clksel_mask = OMAP3430_CLKSEL_RM_MASK,
1188 .clksel = div2_l4_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001189 .recalc = &omap2_clksel_recalc,
1190};
1191
1192/* GFX power domain */
1193
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001194/* GFX clocks are in 3430ES1 only. 3430ES2 and later uses the SGX instead */
Paul Walmsleyb045d082008-03-18 11:24:28 +02001195
1196static const struct clksel gfx_l3_clksel[] = {
1197 { .parent = &l3_ick, .rates = gfx_l3_rates },
1198 { .parent = NULL }
1199};
1200
Högander Jouni59559022008-08-19 11:08:45 +03001201/* Virtual parent clock for gfx_l3_ick and gfx_l3_fck */
1202static struct clk gfx_l3_ck = {
1203 .name = "gfx_l3_ck",
Russell Kingb36ee722008-11-04 17:59:52 +00001204 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001205 .parent = &l3_ick,
1206 .init = &omap2_init_clksel_parent,
1207 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
1208 .enable_bit = OMAP_EN_GFX_SHIFT,
Högander Jouni59559022008-08-19 11:08:45 +03001209 .recalc = &followparent_recalc,
1210};
1211
1212static struct clk gfx_l3_fck = {
1213 .name = "gfx_l3_fck",
Russell King57137182008-11-04 16:48:35 +00001214 .ops = &clkops_null,
Högander Jouni59559022008-08-19 11:08:45 +03001215 .parent = &gfx_l3_ck,
1216 .init = &omap2_init_clksel_parent,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001217 .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
1218 .clksel_mask = OMAP_CLKSEL_GFX_MASK,
1219 .clksel = gfx_l3_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001220 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001221 .clkdm_name = "gfx_3430es1_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001222 .recalc = &omap2_clksel_recalc,
1223};
1224
1225static struct clk gfx_l3_ick = {
1226 .name = "gfx_l3_ick",
Russell King57137182008-11-04 16:48:35 +00001227 .ops = &clkops_null,
Högander Jouni59559022008-08-19 11:08:45 +03001228 .parent = &gfx_l3_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +03001229 .clkdm_name = "gfx_3430es1_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001230 .recalc = &followparent_recalc,
1231};
1232
1233static struct clk gfx_cg1_ck = {
1234 .name = "gfx_cg1_ck",
Russell Kingb36ee722008-11-04 17:59:52 +00001235 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001236 .parent = &gfx_l3_fck, /* REVISIT: correct? */
Paul Walmsley333943b2008-08-19 11:08:45 +03001237 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001238 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
1239 .enable_bit = OMAP3430ES1_EN_2D_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001240 .clkdm_name = "gfx_3430es1_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001241 .recalc = &followparent_recalc,
1242};
1243
1244static struct clk gfx_cg2_ck = {
1245 .name = "gfx_cg2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +00001246 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001247 .parent = &gfx_l3_fck, /* REVISIT: correct? */
Paul Walmsley333943b2008-08-19 11:08:45 +03001248 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001249 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
1250 .enable_bit = OMAP3430ES1_EN_3D_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001251 .clkdm_name = "gfx_3430es1_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001252 .recalc = &followparent_recalc,
1253};
1254
1255/* SGX power domain - 3430ES2 only */
1256
1257static const struct clksel_rate sgx_core_rates[] = {
1258 { .div = 3, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
1259 { .div = 4, .val = 1, .flags = RATE_IN_343X },
1260 { .div = 6, .val = 2, .flags = RATE_IN_343X },
1261 { .div = 0 },
1262};
1263
1264static const struct clksel_rate sgx_96m_rates[] = {
1265 { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
1266 { .div = 0 },
1267};
1268
1269static const struct clksel sgx_clksel[] = {
1270 { .parent = &core_ck, .rates = sgx_core_rates },
1271 { .parent = &cm_96m_fck, .rates = sgx_96m_rates },
1272 { .parent = NULL },
1273};
1274
1275static struct clk sgx_fck = {
1276 .name = "sgx_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001277 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001278 .init = &omap2_init_clksel_parent,
1279 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_FCLKEN),
1280 .enable_bit = OMAP3430ES2_EN_SGX_SHIFT,
1281 .clksel_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_CLKSEL),
1282 .clksel_mask = OMAP3430ES2_CLKSEL_SGX_MASK,
1283 .clksel = sgx_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001284 .clkdm_name = "sgx_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001285 .recalc = &omap2_clksel_recalc,
1286};
1287
1288static struct clk sgx_ick = {
1289 .name = "sgx_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001290 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001291 .parent = &l3_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03001292 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001293 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_ICLKEN),
1294 .enable_bit = OMAP3430ES2_EN_SGX_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001295 .clkdm_name = "sgx_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001296 .recalc = &followparent_recalc,
1297};
1298
1299/* CORE power domain */
1300
1301static struct clk d2d_26m_fck = {
1302 .name = "d2d_26m_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001303 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001304 .parent = &sys_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +03001305 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001306 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1307 .enable_bit = OMAP3430ES1_EN_D2D_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001308 .clkdm_name = "d2d_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001309 .recalc = &followparent_recalc,
1310};
1311
1312static const struct clksel omap343x_gpt_clksel[] = {
1313 { .parent = &omap_32k_fck, .rates = gpt_32k_rates },
1314 { .parent = &sys_ck, .rates = gpt_sys_rates },
1315 { .parent = NULL}
1316};
1317
1318static struct clk gpt10_fck = {
1319 .name = "gpt10_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001320 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001321 .parent = &sys_ck,
1322 .init = &omap2_init_clksel_parent,
1323 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1324 .enable_bit = OMAP3430_EN_GPT10_SHIFT,
1325 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1326 .clksel_mask = OMAP3430_CLKSEL_GPT10_MASK,
1327 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001328 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001329 .recalc = &omap2_clksel_recalc,
1330};
1331
1332static struct clk gpt11_fck = {
1333 .name = "gpt11_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001334 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001335 .parent = &sys_ck,
1336 .init = &omap2_init_clksel_parent,
1337 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1338 .enable_bit = OMAP3430_EN_GPT11_SHIFT,
1339 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1340 .clksel_mask = OMAP3430_CLKSEL_GPT11_MASK,
1341 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001342 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001343 .recalc = &omap2_clksel_recalc,
1344};
1345
1346static struct clk cpefuse_fck = {
1347 .name = "cpefuse_fck",
Russell Kingc1168dc2008-11-04 21:24:00 +00001348 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001349 .parent = &sys_ck,
1350 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
1351 .enable_bit = OMAP3430ES2_EN_CPEFUSE_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001352 .recalc = &followparent_recalc,
1353};
1354
1355static struct clk ts_fck = {
1356 .name = "ts_fck",
Russell Kingc1168dc2008-11-04 21:24:00 +00001357 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001358 .parent = &omap_32k_fck,
1359 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
1360 .enable_bit = OMAP3430ES2_EN_TS_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001361 .recalc = &followparent_recalc,
1362};
1363
1364static struct clk usbtll_fck = {
1365 .name = "usbtll_fck",
Russell Kingc1168dc2008-11-04 21:24:00 +00001366 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001367 .parent = &omap_120m_fck,
1368 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
1369 .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001370 .recalc = &followparent_recalc,
1371};
1372
1373/* CORE 96M FCLK-derived clocks */
1374
1375static struct clk core_96m_fck = {
1376 .name = "core_96m_fck",
Russell King57137182008-11-04 16:48:35 +00001377 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001378 .parent = &omap_96m_fck,
Russell King44dc9d02009-01-19 15:51:11 +00001379 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001380 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001381 .recalc = &followparent_recalc,
1382};
1383
1384static struct clk mmchs3_fck = {
1385 .name = "mmchs_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001386 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08001387 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001388 .parent = &core_96m_fck,
1389 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1390 .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001391 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001392 .recalc = &followparent_recalc,
1393};
1394
1395static struct clk mmchs2_fck = {
1396 .name = "mmchs_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001397 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08001398 .id = 1,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001399 .parent = &core_96m_fck,
1400 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1401 .enable_bit = OMAP3430_EN_MMC2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001402 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001403 .recalc = &followparent_recalc,
1404};
1405
1406static struct clk mspro_fck = {
1407 .name = "mspro_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001408 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001409 .parent = &core_96m_fck,
1410 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1411 .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001412 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001413 .recalc = &followparent_recalc,
1414};
1415
1416static struct clk mmchs1_fck = {
1417 .name = "mmchs_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001418 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001419 .parent = &core_96m_fck,
1420 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1421 .enable_bit = OMAP3430_EN_MMC1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001422 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001423 .recalc = &followparent_recalc,
1424};
1425
1426static struct clk i2c3_fck = {
1427 .name = "i2c_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001428 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001429 .id = 3,
1430 .parent = &core_96m_fck,
1431 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1432 .enable_bit = OMAP3430_EN_I2C3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001433 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001434 .recalc = &followparent_recalc,
1435};
1436
1437static struct clk i2c2_fck = {
1438 .name = "i2c_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001439 .ops = &clkops_omap2_dflt_wait,
Paul Walmsley333943b2008-08-19 11:08:45 +03001440 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001441 .parent = &core_96m_fck,
1442 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1443 .enable_bit = OMAP3430_EN_I2C2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001444 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001445 .recalc = &followparent_recalc,
1446};
1447
1448static struct clk i2c1_fck = {
1449 .name = "i2c_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001450 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001451 .id = 1,
1452 .parent = &core_96m_fck,
1453 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1454 .enable_bit = OMAP3430_EN_I2C1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001455 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001456 .recalc = &followparent_recalc,
1457};
1458
1459/*
1460 * MCBSP 1 & 5 get their 96MHz clock from core_96m_fck;
1461 * MCBSP 2, 3, 4 get their 96MHz clock from per_96m_fck.
1462 */
1463static const struct clksel_rate common_mcbsp_96m_rates[] = {
1464 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
1465 { .div = 0 }
1466};
1467
1468static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
1469 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
1470 { .div = 0 }
1471};
1472
1473static const struct clksel mcbsp_15_clksel[] = {
1474 { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
1475 { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
1476 { .parent = NULL }
1477};
1478
1479static struct clk mcbsp5_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001480 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001481 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001482 .id = 5,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001483 .init = &omap2_init_clksel_parent,
1484 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1485 .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
1486 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
1487 .clksel_mask = OMAP2_MCBSP5_CLKS_MASK,
1488 .clksel = mcbsp_15_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001489 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001490 .recalc = &omap2_clksel_recalc,
1491};
1492
1493static struct clk mcbsp1_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001494 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001495 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001496 .id = 1,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001497 .init = &omap2_init_clksel_parent,
1498 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1499 .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
1500 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
1501 .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
1502 .clksel = mcbsp_15_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001503 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001504 .recalc = &omap2_clksel_recalc,
1505};
1506
1507/* CORE_48M_FCK-derived clocks */
1508
1509static struct clk core_48m_fck = {
1510 .name = "core_48m_fck",
Russell King57137182008-11-04 16:48:35 +00001511 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001512 .parent = &omap_48m_fck,
Russell King44dc9d02009-01-19 15:51:11 +00001513 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001514 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001515 .recalc = &followparent_recalc,
1516};
1517
1518static struct clk mcspi4_fck = {
1519 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001520 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001521 .id = 4,
1522 .parent = &core_48m_fck,
1523 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1524 .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001525 .recalc = &followparent_recalc,
1526};
1527
1528static struct clk mcspi3_fck = {
1529 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001530 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001531 .id = 3,
1532 .parent = &core_48m_fck,
1533 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1534 .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001535 .recalc = &followparent_recalc,
1536};
1537
1538static struct clk mcspi2_fck = {
1539 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001540 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001541 .id = 2,
1542 .parent = &core_48m_fck,
1543 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1544 .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001545 .recalc = &followparent_recalc,
1546};
1547
1548static struct clk mcspi1_fck = {
1549 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001550 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001551 .id = 1,
1552 .parent = &core_48m_fck,
1553 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1554 .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001555 .recalc = &followparent_recalc,
1556};
1557
1558static struct clk uart2_fck = {
1559 .name = "uart2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001560 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001561 .parent = &core_48m_fck,
1562 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1563 .enable_bit = OMAP3430_EN_UART2_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001564 .recalc = &followparent_recalc,
1565};
1566
1567static struct clk uart1_fck = {
1568 .name = "uart1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001569 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001570 .parent = &core_48m_fck,
1571 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1572 .enable_bit = OMAP3430_EN_UART1_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001573 .recalc = &followparent_recalc,
1574};
1575
1576static struct clk fshostusb_fck = {
1577 .name = "fshostusb_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001578 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001579 .parent = &core_48m_fck,
1580 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1581 .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001582 .recalc = &followparent_recalc,
1583};
1584
1585/* CORE_12M_FCK based clocks */
1586
1587static struct clk core_12m_fck = {
1588 .name = "core_12m_fck",
Russell King57137182008-11-04 16:48:35 +00001589 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001590 .parent = &omap_12m_fck,
Russell King44dc9d02009-01-19 15:51:11 +00001591 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001592 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001593 .recalc = &followparent_recalc,
1594};
1595
1596static struct clk hdq_fck = {
1597 .name = "hdq_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001598 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001599 .parent = &core_12m_fck,
1600 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1601 .enable_bit = OMAP3430_EN_HDQ_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001602 .recalc = &followparent_recalc,
1603};
1604
1605/* DPLL3-derived clock */
1606
1607static const struct clksel_rate ssi_ssr_corex2_rates[] = {
1608 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
1609 { .div = 2, .val = 2, .flags = RATE_IN_343X },
1610 { .div = 3, .val = 3, .flags = RATE_IN_343X },
1611 { .div = 4, .val = 4, .flags = RATE_IN_343X },
1612 { .div = 6, .val = 6, .flags = RATE_IN_343X },
1613 { .div = 8, .val = 8, .flags = RATE_IN_343X },
1614 { .div = 0 }
1615};
1616
1617static const struct clksel ssi_ssr_clksel[] = {
1618 { .parent = &corex2_fck, .rates = ssi_ssr_corex2_rates },
1619 { .parent = NULL }
1620};
1621
1622static struct clk ssi_ssr_fck = {
1623 .name = "ssi_ssr_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00001624 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001625 .init = &omap2_init_clksel_parent,
1626 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1627 .enable_bit = OMAP3430_EN_SSI_SHIFT,
1628 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1629 .clksel_mask = OMAP3430_CLKSEL_SSI_MASK,
1630 .clksel = ssi_ssr_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001631 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001632 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001633 .recalc = &omap2_clksel_recalc,
1634};
1635
1636static struct clk ssi_sst_fck = {
1637 .name = "ssi_sst_fck",
Russell King57137182008-11-04 16:48:35 +00001638 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001639 .parent = &ssi_ssr_fck,
1640 .fixed_div = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001641 .recalc = &omap2_fixed_divisor_recalc,
1642};
1643
1644
1645
1646/* CORE_L3_ICK based clocks */
1647
Paul Walmsley333943b2008-08-19 11:08:45 +03001648/*
1649 * XXX must add clk_enable/clk_disable for these if standard code won't
1650 * handle it
1651 */
Paul Walmsleyb045d082008-03-18 11:24:28 +02001652static struct clk core_l3_ick = {
1653 .name = "core_l3_ick",
Russell King57137182008-11-04 16:48:35 +00001654 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001655 .parent = &l3_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03001656 .init = &omap2_init_clk_clkdm,
Russell King44dc9d02009-01-19 15:51:11 +00001657 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001658 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001659 .recalc = &followparent_recalc,
1660};
1661
1662static struct clk hsotgusb_ick = {
1663 .name = "hsotgusb_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001664 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001665 .parent = &core_l3_ick,
1666 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1667 .enable_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001668 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001669 .recalc = &followparent_recalc,
1670};
1671
1672static struct clk sdrc_ick = {
1673 .name = "sdrc_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001674 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001675 .parent = &core_l3_ick,
1676 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1677 .enable_bit = OMAP3430_EN_SDRC_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +00001678 .flags = ENABLE_ON_INIT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001679 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001680 .recalc = &followparent_recalc,
1681};
1682
1683static struct clk gpmc_fck = {
1684 .name = "gpmc_fck",
Russell King57137182008-11-04 16:48:35 +00001685 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001686 .parent = &core_l3_ick,
Russell King44dc9d02009-01-19 15:51:11 +00001687 .flags = ENABLE_ON_INIT, /* huh? */
Paul Walmsley333943b2008-08-19 11:08:45 +03001688 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001689 .recalc = &followparent_recalc,
1690};
1691
1692/* SECURITY_L3_ICK based clocks */
1693
1694static struct clk security_l3_ick = {
1695 .name = "security_l3_ick",
Russell King57137182008-11-04 16:48:35 +00001696 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001697 .parent = &l3_ick,
Russell King44dc9d02009-01-19 15:51:11 +00001698 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001699 .recalc = &followparent_recalc,
1700};
1701
1702static struct clk pka_ick = {
1703 .name = "pka_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001704 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001705 .parent = &security_l3_ick,
1706 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1707 .enable_bit = OMAP3430_EN_PKA_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001708 .recalc = &followparent_recalc,
1709};
1710
1711/* CORE_L4_ICK based clocks */
1712
1713static struct clk core_l4_ick = {
1714 .name = "core_l4_ick",
Russell King57137182008-11-04 16:48:35 +00001715 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001716 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03001717 .init = &omap2_init_clk_clkdm,
Russell King44dc9d02009-01-19 15:51:11 +00001718 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001719 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001720 .recalc = &followparent_recalc,
1721};
1722
1723static struct clk usbtll_ick = {
1724 .name = "usbtll_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001725 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001726 .parent = &core_l4_ick,
1727 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1728 .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001729 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001730 .recalc = &followparent_recalc,
1731};
1732
1733static struct clk mmchs3_ick = {
1734 .name = "mmchs_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001735 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08001736 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001737 .parent = &core_l4_ick,
1738 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1739 .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001740 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001741 .recalc = &followparent_recalc,
1742};
1743
1744/* Intersystem Communication Registers - chassis mode only */
1745static struct clk icr_ick = {
1746 .name = "icr_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001747 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001748 .parent = &core_l4_ick,
1749 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1750 .enable_bit = OMAP3430_EN_ICR_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001751 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001752 .recalc = &followparent_recalc,
1753};
1754
1755static struct clk aes2_ick = {
1756 .name = "aes2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001757 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001758 .parent = &core_l4_ick,
1759 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1760 .enable_bit = OMAP3430_EN_AES2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001761 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001762 .recalc = &followparent_recalc,
1763};
1764
1765static struct clk sha12_ick = {
1766 .name = "sha12_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001767 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001768 .parent = &core_l4_ick,
1769 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1770 .enable_bit = OMAP3430_EN_SHA12_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001771 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001772 .recalc = &followparent_recalc,
1773};
1774
1775static struct clk des2_ick = {
1776 .name = "des2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001777 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001778 .parent = &core_l4_ick,
1779 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1780 .enable_bit = OMAP3430_EN_DES2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001781 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001782 .recalc = &followparent_recalc,
1783};
1784
1785static struct clk mmchs2_ick = {
1786 .name = "mmchs_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001787 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08001788 .id = 1,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001789 .parent = &core_l4_ick,
1790 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1791 .enable_bit = OMAP3430_EN_MMC2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001792 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001793 .recalc = &followparent_recalc,
1794};
1795
1796static struct clk mmchs1_ick = {
1797 .name = "mmchs_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001798 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001799 .parent = &core_l4_ick,
1800 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1801 .enable_bit = OMAP3430_EN_MMC1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001802 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001803 .recalc = &followparent_recalc,
1804};
1805
1806static struct clk mspro_ick = {
1807 .name = "mspro_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001808 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001809 .parent = &core_l4_ick,
1810 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1811 .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001812 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001813 .recalc = &followparent_recalc,
1814};
1815
1816static struct clk hdq_ick = {
1817 .name = "hdq_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001818 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001819 .parent = &core_l4_ick,
1820 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1821 .enable_bit = OMAP3430_EN_HDQ_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001822 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001823 .recalc = &followparent_recalc,
1824};
1825
1826static struct clk mcspi4_ick = {
1827 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001828 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001829 .id = 4,
1830 .parent = &core_l4_ick,
1831 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1832 .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001833 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001834 .recalc = &followparent_recalc,
1835};
1836
1837static struct clk mcspi3_ick = {
1838 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001839 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001840 .id = 3,
1841 .parent = &core_l4_ick,
1842 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1843 .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001844 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001845 .recalc = &followparent_recalc,
1846};
1847
1848static struct clk mcspi2_ick = {
1849 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001850 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001851 .id = 2,
1852 .parent = &core_l4_ick,
1853 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1854 .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001855 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001856 .recalc = &followparent_recalc,
1857};
1858
1859static struct clk mcspi1_ick = {
1860 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001861 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001862 .id = 1,
1863 .parent = &core_l4_ick,
1864 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1865 .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001866 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001867 .recalc = &followparent_recalc,
1868};
1869
1870static struct clk i2c3_ick = {
1871 .name = "i2c_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001872 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001873 .id = 3,
1874 .parent = &core_l4_ick,
1875 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1876 .enable_bit = OMAP3430_EN_I2C3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001877 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001878 .recalc = &followparent_recalc,
1879};
1880
1881static struct clk i2c2_ick = {
1882 .name = "i2c_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001883 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001884 .id = 2,
1885 .parent = &core_l4_ick,
1886 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1887 .enable_bit = OMAP3430_EN_I2C2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001888 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001889 .recalc = &followparent_recalc,
1890};
1891
1892static struct clk i2c1_ick = {
1893 .name = "i2c_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001894 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001895 .id = 1,
1896 .parent = &core_l4_ick,
1897 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1898 .enable_bit = OMAP3430_EN_I2C1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001899 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001900 .recalc = &followparent_recalc,
1901};
1902
1903static struct clk uart2_ick = {
1904 .name = "uart2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001905 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001906 .parent = &core_l4_ick,
1907 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1908 .enable_bit = OMAP3430_EN_UART2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001909 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001910 .recalc = &followparent_recalc,
1911};
1912
1913static struct clk uart1_ick = {
1914 .name = "uart1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001915 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001916 .parent = &core_l4_ick,
1917 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1918 .enable_bit = OMAP3430_EN_UART1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001919 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001920 .recalc = &followparent_recalc,
1921};
1922
1923static struct clk gpt11_ick = {
1924 .name = "gpt11_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001925 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001926 .parent = &core_l4_ick,
1927 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1928 .enable_bit = OMAP3430_EN_GPT11_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001929 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001930 .recalc = &followparent_recalc,
1931};
1932
1933static struct clk gpt10_ick = {
1934 .name = "gpt10_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001935 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001936 .parent = &core_l4_ick,
1937 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1938 .enable_bit = OMAP3430_EN_GPT10_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001939 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001940 .recalc = &followparent_recalc,
1941};
1942
1943static struct clk mcbsp5_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001944 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001945 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001946 .id = 5,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001947 .parent = &core_l4_ick,
1948 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1949 .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001950 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001951 .recalc = &followparent_recalc,
1952};
1953
1954static struct clk mcbsp1_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001955 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001956 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001957 .id = 1,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001958 .parent = &core_l4_ick,
1959 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1960 .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001961 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001962 .recalc = &followparent_recalc,
1963};
1964
1965static struct clk fac_ick = {
1966 .name = "fac_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001967 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001968 .parent = &core_l4_ick,
1969 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1970 .enable_bit = OMAP3430ES1_EN_FAC_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001971 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001972 .recalc = &followparent_recalc,
1973};
1974
1975static struct clk mailboxes_ick = {
1976 .name = "mailboxes_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001977 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001978 .parent = &core_l4_ick,
1979 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1980 .enable_bit = OMAP3430_EN_MAILBOXES_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001981 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001982 .recalc = &followparent_recalc,
1983};
1984
1985static struct clk omapctrl_ick = {
1986 .name = "omapctrl_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001987 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001988 .parent = &core_l4_ick,
1989 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1990 .enable_bit = OMAP3430_EN_OMAPCTRL_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +00001991 .flags = ENABLE_ON_INIT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001992 .recalc = &followparent_recalc,
1993};
1994
1995/* SSI_L4_ICK based clocks */
1996
1997static struct clk ssi_l4_ick = {
1998 .name = "ssi_l4_ick",
Russell King57137182008-11-04 16:48:35 +00001999 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002000 .parent = &l4_ick,
Russell King44dc9d02009-01-19 15:51:11 +00002001 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002002 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002003 .recalc = &followparent_recalc,
2004};
2005
2006static struct clk ssi_ick = {
2007 .name = "ssi_ick",
Russell Kingbc51da42008-11-04 18:59:32 +00002008 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002009 .parent = &ssi_l4_ick,
2010 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2011 .enable_bit = OMAP3430_EN_SSI_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002012 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002013 .recalc = &followparent_recalc,
2014};
2015
2016/* REVISIT: Technically the TRM claims that this is CORE_CLK based,
2017 * but l4_ick makes more sense to me */
2018
2019static const struct clksel usb_l4_clksel[] = {
2020 { .parent = &l4_ick, .rates = div2_rates },
2021 { .parent = NULL },
2022};
2023
2024static struct clk usb_l4_ick = {
2025 .name = "usb_l4_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002026 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002027 .parent = &l4_ick,
2028 .init = &omap2_init_clksel_parent,
2029 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2030 .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
2031 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
2032 .clksel_mask = OMAP3430ES1_CLKSEL_FSHOSTUSB_MASK,
2033 .clksel = usb_l4_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002034 .recalc = &omap2_clksel_recalc,
2035};
2036
2037/* XXX MDM_INTC_ICK, SAD2D_ICK ?? */
2038
2039/* SECURITY_L4_ICK2 based clocks */
2040
2041static struct clk security_l4_ick2 = {
2042 .name = "security_l4_ick2",
Russell King57137182008-11-04 16:48:35 +00002043 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002044 .parent = &l4_ick,
Russell King44dc9d02009-01-19 15:51:11 +00002045 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002046 .recalc = &followparent_recalc,
2047};
2048
2049static struct clk aes1_ick = {
2050 .name = "aes1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002051 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002052 .parent = &security_l4_ick2,
2053 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2054 .enable_bit = OMAP3430_EN_AES1_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002055 .recalc = &followparent_recalc,
2056};
2057
2058static struct clk rng_ick = {
2059 .name = "rng_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002060 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002061 .parent = &security_l4_ick2,
2062 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2063 .enable_bit = OMAP3430_EN_RNG_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002064 .recalc = &followparent_recalc,
2065};
2066
2067static struct clk sha11_ick = {
2068 .name = "sha11_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002069 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002070 .parent = &security_l4_ick2,
2071 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2072 .enable_bit = OMAP3430_EN_SHA11_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002073 .recalc = &followparent_recalc,
2074};
2075
2076static struct clk des1_ick = {
2077 .name = "des1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002078 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002079 .parent = &security_l4_ick2,
2080 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2081 .enable_bit = OMAP3430_EN_DES1_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002082 .recalc = &followparent_recalc,
2083};
2084
2085/* DSS */
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002086static const struct clksel dss1_alwon_fck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +03002087 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002088 { .parent = &dpll4_m4x2_ck, .rates = dpll_locked_rates },
2089 { .parent = NULL }
2090};
Paul Walmsleyb045d082008-03-18 11:24:28 +02002091
2092static struct clk dss1_alwon_fck = {
2093 .name = "dss1_alwon_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00002094 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002095 .parent = &dpll4_m4x2_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002096 .init = &omap2_init_clksel_parent,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002097 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
2098 .enable_bit = OMAP3430_EN_DSS1_SHIFT,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002099 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +03002100 .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002101 .clksel = dss1_alwon_fck_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002102 .clkdm_name = "dss_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002103 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002104};
2105
2106static struct clk dss_tv_fck = {
2107 .name = "dss_tv_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00002108 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002109 .parent = &omap_54m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002110 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002111 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
2112 .enable_bit = OMAP3430_EN_TV_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002113 .clkdm_name = "dss_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002114 .recalc = &followparent_recalc,
2115};
2116
2117static struct clk dss_96m_fck = {
2118 .name = "dss_96m_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00002119 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002120 .parent = &omap_96m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002121 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002122 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
2123 .enable_bit = OMAP3430_EN_TV_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002124 .clkdm_name = "dss_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002125 .recalc = &followparent_recalc,
2126};
2127
2128static struct clk dss2_alwon_fck = {
2129 .name = "dss2_alwon_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00002130 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002131 .parent = &sys_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002132 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002133 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
2134 .enable_bit = OMAP3430_EN_DSS2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002135 .clkdm_name = "dss_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002136 .recalc = &followparent_recalc,
2137};
2138
2139static struct clk dss_ick = {
2140 /* Handles both L3 and L4 clocks */
2141 .name = "dss_ick",
Russell Kingbc51da42008-11-04 18:59:32 +00002142 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002143 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03002144 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002145 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),
2146 .enable_bit = OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002147 .clkdm_name = "dss_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002148 .recalc = &followparent_recalc,
2149};
2150
2151/* CAM */
2152
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002153static const struct clksel cam_mclk_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +03002154 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002155 { .parent = &dpll4_m5x2_ck, .rates = dpll_locked_rates },
2156 { .parent = NULL }
2157};
2158
Paul Walmsleyb045d082008-03-18 11:24:28 +02002159static struct clk cam_mclk = {
2160 .name = "cam_mclk",
Russell Kingb36ee722008-11-04 17:59:52 +00002161 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002162 .parent = &dpll4_m5x2_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002163 .init = &omap2_init_clksel_parent,
2164 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +03002165 .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002166 .clksel = cam_mclk_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002167 .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
2168 .enable_bit = OMAP3430_EN_CAM_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002169 .clkdm_name = "cam_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002170 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002171};
2172
Högander Jouni59559022008-08-19 11:08:45 +03002173static struct clk cam_ick = {
2174 /* Handles both L3 and L4 clocks */
2175 .name = "cam_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002176 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002177 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03002178 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002179 .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_ICLKEN),
2180 .enable_bit = OMAP3430_EN_CAM_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002181 .clkdm_name = "cam_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002182 .recalc = &followparent_recalc,
2183};
2184
2185/* USBHOST - 3430ES2 only */
2186
2187static struct clk usbhost_120m_fck = {
2188 .name = "usbhost_120m_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002189 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002190 .parent = &omap_120m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002191 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002192 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
2193 .enable_bit = OMAP3430ES2_EN_USBHOST2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002194 .clkdm_name = "usbhost_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002195 .recalc = &followparent_recalc,
2196};
2197
2198static struct clk usbhost_48m_fck = {
2199 .name = "usbhost_48m_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002200 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002201 .parent = &omap_48m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002202 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002203 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
2204 .enable_bit = OMAP3430ES2_EN_USBHOST1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002205 .clkdm_name = "usbhost_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002206 .recalc = &followparent_recalc,
2207};
2208
Högander Jouni59559022008-08-19 11:08:45 +03002209static struct clk usbhost_ick = {
2210 /* Handles both L3 and L4 clocks */
2211 .name = "usbhost_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002212 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002213 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03002214 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002215 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN),
2216 .enable_bit = OMAP3430ES2_EN_USBHOST_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002217 .clkdm_name = "usbhost_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002218 .recalc = &followparent_recalc,
2219};
2220
2221static struct clk usbhost_sar_fck = {
2222 .name = "usbhost_sar_fck",
Russell Kingc1168dc2008-11-04 21:24:00 +00002223 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002224 .parent = &osc_sys_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002225 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002226 .enable_reg = OMAP_PRM_REGADDR(OMAP3430ES2_USBHOST_MOD, PM_PWSTCTRL),
2227 .enable_bit = OMAP3430ES2_SAVEANDRESTORE_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002228 .clkdm_name = "usbhost_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002229 .recalc = &followparent_recalc,
2230};
2231
2232/* WKUP */
2233
2234static const struct clksel_rate usim_96m_rates[] = {
2235 { .div = 2, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
2236 { .div = 4, .val = 4, .flags = RATE_IN_343X },
2237 { .div = 8, .val = 5, .flags = RATE_IN_343X },
2238 { .div = 10, .val = 6, .flags = RATE_IN_343X },
2239 { .div = 0 },
2240};
2241
2242static const struct clksel_rate usim_120m_rates[] = {
2243 { .div = 4, .val = 7, .flags = RATE_IN_343X | DEFAULT_RATE },
2244 { .div = 8, .val = 8, .flags = RATE_IN_343X },
2245 { .div = 16, .val = 9, .flags = RATE_IN_343X },
2246 { .div = 20, .val = 10, .flags = RATE_IN_343X },
2247 { .div = 0 },
2248};
2249
2250static const struct clksel usim_clksel[] = {
2251 { .parent = &omap_96m_fck, .rates = usim_96m_rates },
2252 { .parent = &omap_120m_fck, .rates = usim_120m_rates },
2253 { .parent = &sys_ck, .rates = div2_rates },
2254 { .parent = NULL },
2255};
2256
2257/* 3430ES2 only */
2258static struct clk usim_fck = {
2259 .name = "usim_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002260 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002261 .init = &omap2_init_clksel_parent,
2262 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2263 .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
2264 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
2265 .clksel_mask = OMAP3430ES2_CLKSEL_USIMOCP_MASK,
2266 .clksel = usim_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002267 .recalc = &omap2_clksel_recalc,
2268};
2269
Paul Walmsley333943b2008-08-19 11:08:45 +03002270/* XXX should gpt1's clksel have wkup_32k_fck as the 32k opt? */
Paul Walmsleyb045d082008-03-18 11:24:28 +02002271static struct clk gpt1_fck = {
2272 .name = "gpt1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002273 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002274 .init = &omap2_init_clksel_parent,
2275 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2276 .enable_bit = OMAP3430_EN_GPT1_SHIFT,
2277 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
2278 .clksel_mask = OMAP3430_CLKSEL_GPT1_MASK,
2279 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002280 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002281 .recalc = &omap2_clksel_recalc,
2282};
2283
2284static struct clk wkup_32k_fck = {
2285 .name = "wkup_32k_fck",
Russell King897dcde2008-11-04 16:35:03 +00002286 .ops = &clkops_null,
Paul Walmsley333943b2008-08-19 11:08:45 +03002287 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002288 .parent = &omap_32k_fck,
Russell King44dc9d02009-01-19 15:51:11 +00002289 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002290 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002291 .recalc = &followparent_recalc,
2292};
2293
Jouni Hogander89db9482008-12-10 17:35:24 -08002294static struct clk gpio1_dbck = {
2295 .name = "gpio1_dbck",
Russell Kingb36ee722008-11-04 17:59:52 +00002296 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002297 .parent = &wkup_32k_fck,
2298 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2299 .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002300 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002301 .recalc = &followparent_recalc,
2302};
2303
2304static struct clk wdt2_fck = {
2305 .name = "wdt2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002306 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002307 .parent = &wkup_32k_fck,
2308 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2309 .enable_bit = OMAP3430_EN_WDT2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002310 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002311 .recalc = &followparent_recalc,
2312};
2313
2314static struct clk wkup_l4_ick = {
2315 .name = "wkup_l4_ick",
Russell King897dcde2008-11-04 16:35:03 +00002316 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002317 .parent = &sys_ck,
Russell King44dc9d02009-01-19 15:51:11 +00002318 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002319 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002320 .recalc = &followparent_recalc,
2321};
2322
2323/* 3430ES2 only */
2324/* Never specifically named in the TRM, so we have to infer a likely name */
2325static struct clk usim_ick = {
2326 .name = "usim_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002327 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002328 .parent = &wkup_l4_ick,
2329 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2330 .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002331 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002332 .recalc = &followparent_recalc,
2333};
2334
2335static struct clk wdt2_ick = {
2336 .name = "wdt2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002337 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002338 .parent = &wkup_l4_ick,
2339 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2340 .enable_bit = OMAP3430_EN_WDT2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002341 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002342 .recalc = &followparent_recalc,
2343};
2344
2345static struct clk wdt1_ick = {
2346 .name = "wdt1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002347 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002348 .parent = &wkup_l4_ick,
2349 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2350 .enable_bit = OMAP3430_EN_WDT1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002351 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002352 .recalc = &followparent_recalc,
2353};
2354
2355static struct clk gpio1_ick = {
2356 .name = "gpio1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002357 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002358 .parent = &wkup_l4_ick,
2359 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2360 .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002361 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002362 .recalc = &followparent_recalc,
2363};
2364
2365static struct clk omap_32ksync_ick = {
2366 .name = "omap_32ksync_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002367 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002368 .parent = &wkup_l4_ick,
2369 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2370 .enable_bit = OMAP3430_EN_32KSYNC_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002371 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002372 .recalc = &followparent_recalc,
2373};
2374
Paul Walmsley333943b2008-08-19 11:08:45 +03002375/* XXX This clock no longer exists in 3430 TRM rev F */
Paul Walmsleyb045d082008-03-18 11:24:28 +02002376static struct clk gpt12_ick = {
2377 .name = "gpt12_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002378 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002379 .parent = &wkup_l4_ick,
2380 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2381 .enable_bit = OMAP3430_EN_GPT12_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002382 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002383 .recalc = &followparent_recalc,
2384};
2385
2386static struct clk gpt1_ick = {
2387 .name = "gpt1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002388 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002389 .parent = &wkup_l4_ick,
2390 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2391 .enable_bit = OMAP3430_EN_GPT1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002392 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002393 .recalc = &followparent_recalc,
2394};
2395
2396
2397
2398/* PER clock domain */
2399
2400static struct clk per_96m_fck = {
2401 .name = "per_96m_fck",
Russell King57137182008-11-04 16:48:35 +00002402 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002403 .parent = &omap_96m_alwon_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002404 .init = &omap2_init_clk_clkdm,
Russell King44dc9d02009-01-19 15:51:11 +00002405 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002406 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002407 .recalc = &followparent_recalc,
2408};
2409
2410static struct clk per_48m_fck = {
2411 .name = "per_48m_fck",
Russell King57137182008-11-04 16:48:35 +00002412 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002413 .parent = &omap_48m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002414 .init = &omap2_init_clk_clkdm,
Russell King44dc9d02009-01-19 15:51:11 +00002415 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002416 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002417 .recalc = &followparent_recalc,
2418};
2419
2420static struct clk uart3_fck = {
2421 .name = "uart3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002422 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002423 .parent = &per_48m_fck,
2424 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2425 .enable_bit = OMAP3430_EN_UART3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002426 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002427 .recalc = &followparent_recalc,
2428};
2429
2430static struct clk gpt2_fck = {
2431 .name = "gpt2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002432 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002433 .init = &omap2_init_clksel_parent,
2434 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2435 .enable_bit = OMAP3430_EN_GPT2_SHIFT,
2436 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2437 .clksel_mask = OMAP3430_CLKSEL_GPT2_MASK,
2438 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002439 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002440 .recalc = &omap2_clksel_recalc,
2441};
2442
2443static struct clk gpt3_fck = {
2444 .name = "gpt3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002445 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002446 .init = &omap2_init_clksel_parent,
2447 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2448 .enable_bit = OMAP3430_EN_GPT3_SHIFT,
2449 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2450 .clksel_mask = OMAP3430_CLKSEL_GPT3_MASK,
2451 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002452 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002453 .recalc = &omap2_clksel_recalc,
2454};
2455
2456static struct clk gpt4_fck = {
2457 .name = "gpt4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002458 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002459 .init = &omap2_init_clksel_parent,
2460 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2461 .enable_bit = OMAP3430_EN_GPT4_SHIFT,
2462 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2463 .clksel_mask = OMAP3430_CLKSEL_GPT4_MASK,
2464 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002465 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002466 .recalc = &omap2_clksel_recalc,
2467};
2468
2469static struct clk gpt5_fck = {
2470 .name = "gpt5_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002471 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002472 .init = &omap2_init_clksel_parent,
2473 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2474 .enable_bit = OMAP3430_EN_GPT5_SHIFT,
2475 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2476 .clksel_mask = OMAP3430_CLKSEL_GPT5_MASK,
2477 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002478 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002479 .recalc = &omap2_clksel_recalc,
2480};
2481
2482static struct clk gpt6_fck = {
2483 .name = "gpt6_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002484 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002485 .init = &omap2_init_clksel_parent,
2486 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2487 .enable_bit = OMAP3430_EN_GPT6_SHIFT,
2488 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2489 .clksel_mask = OMAP3430_CLKSEL_GPT6_MASK,
2490 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002491 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002492 .recalc = &omap2_clksel_recalc,
2493};
2494
2495static struct clk gpt7_fck = {
2496 .name = "gpt7_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002497 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002498 .init = &omap2_init_clksel_parent,
2499 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2500 .enable_bit = OMAP3430_EN_GPT7_SHIFT,
2501 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2502 .clksel_mask = OMAP3430_CLKSEL_GPT7_MASK,
2503 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002504 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002505 .recalc = &omap2_clksel_recalc,
2506};
2507
2508static struct clk gpt8_fck = {
2509 .name = "gpt8_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002510 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002511 .init = &omap2_init_clksel_parent,
2512 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2513 .enable_bit = OMAP3430_EN_GPT8_SHIFT,
2514 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2515 .clksel_mask = OMAP3430_CLKSEL_GPT8_MASK,
2516 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002517 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002518 .recalc = &omap2_clksel_recalc,
2519};
2520
2521static struct clk gpt9_fck = {
2522 .name = "gpt9_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002523 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002524 .init = &omap2_init_clksel_parent,
2525 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2526 .enable_bit = OMAP3430_EN_GPT9_SHIFT,
2527 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2528 .clksel_mask = OMAP3430_CLKSEL_GPT9_MASK,
2529 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002530 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002531 .recalc = &omap2_clksel_recalc,
2532};
2533
2534static struct clk per_32k_alwon_fck = {
2535 .name = "per_32k_alwon_fck",
Russell King897dcde2008-11-04 16:35:03 +00002536 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002537 .parent = &omap_32k_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002538 .clkdm_name = "per_clkdm",
Russell King44dc9d02009-01-19 15:51:11 +00002539 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002540 .recalc = &followparent_recalc,
2541};
2542
Jouni Hogander89db9482008-12-10 17:35:24 -08002543static struct clk gpio6_dbck = {
2544 .name = "gpio6_dbck",
Russell Kingb36ee722008-11-04 17:59:52 +00002545 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002546 .parent = &per_32k_alwon_fck,
2547 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002548 .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002549 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002550 .recalc = &followparent_recalc,
2551};
2552
Jouni Hogander89db9482008-12-10 17:35:24 -08002553static struct clk gpio5_dbck = {
2554 .name = "gpio5_dbck",
Russell Kingb36ee722008-11-04 17:59:52 +00002555 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002556 .parent = &per_32k_alwon_fck,
2557 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002558 .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002559 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002560 .recalc = &followparent_recalc,
2561};
2562
Jouni Hogander89db9482008-12-10 17:35:24 -08002563static struct clk gpio4_dbck = {
2564 .name = "gpio4_dbck",
Russell Kingb36ee722008-11-04 17:59:52 +00002565 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002566 .parent = &per_32k_alwon_fck,
2567 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002568 .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002569 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002570 .recalc = &followparent_recalc,
2571};
2572
Jouni Hogander89db9482008-12-10 17:35:24 -08002573static struct clk gpio3_dbck = {
2574 .name = "gpio3_dbck",
Russell Kingb36ee722008-11-04 17:59:52 +00002575 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002576 .parent = &per_32k_alwon_fck,
2577 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002578 .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002579 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002580 .recalc = &followparent_recalc,
2581};
2582
Jouni Hogander89db9482008-12-10 17:35:24 -08002583static struct clk gpio2_dbck = {
2584 .name = "gpio2_dbck",
Russell Kingb36ee722008-11-04 17:59:52 +00002585 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002586 .parent = &per_32k_alwon_fck,
2587 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002588 .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002589 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002590 .recalc = &followparent_recalc,
2591};
2592
2593static struct clk wdt3_fck = {
2594 .name = "wdt3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002595 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002596 .parent = &per_32k_alwon_fck,
2597 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2598 .enable_bit = OMAP3430_EN_WDT3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002599 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002600 .recalc = &followparent_recalc,
2601};
2602
2603static struct clk per_l4_ick = {
2604 .name = "per_l4_ick",
Russell King57137182008-11-04 16:48:35 +00002605 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002606 .parent = &l4_ick,
Russell King44dc9d02009-01-19 15:51:11 +00002607 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002608 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002609 .recalc = &followparent_recalc,
2610};
2611
2612static struct clk gpio6_ick = {
2613 .name = "gpio6_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002614 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002615 .parent = &per_l4_ick,
2616 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2617 .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002618 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002619 .recalc = &followparent_recalc,
2620};
2621
2622static struct clk gpio5_ick = {
2623 .name = "gpio5_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002624 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002625 .parent = &per_l4_ick,
2626 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2627 .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002628 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002629 .recalc = &followparent_recalc,
2630};
2631
2632static struct clk gpio4_ick = {
2633 .name = "gpio4_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002634 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002635 .parent = &per_l4_ick,
2636 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2637 .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002638 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002639 .recalc = &followparent_recalc,
2640};
2641
2642static struct clk gpio3_ick = {
2643 .name = "gpio3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002644 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002645 .parent = &per_l4_ick,
2646 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2647 .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002648 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002649 .recalc = &followparent_recalc,
2650};
2651
2652static struct clk gpio2_ick = {
2653 .name = "gpio2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002654 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002655 .parent = &per_l4_ick,
2656 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2657 .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002658 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002659 .recalc = &followparent_recalc,
2660};
2661
2662static struct clk wdt3_ick = {
2663 .name = "wdt3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002664 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002665 .parent = &per_l4_ick,
2666 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2667 .enable_bit = OMAP3430_EN_WDT3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002668 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002669 .recalc = &followparent_recalc,
2670};
2671
2672static struct clk uart3_ick = {
2673 .name = "uart3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002674 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002675 .parent = &per_l4_ick,
2676 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2677 .enable_bit = OMAP3430_EN_UART3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002678 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002679 .recalc = &followparent_recalc,
2680};
2681
2682static struct clk gpt9_ick = {
2683 .name = "gpt9_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002684 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002685 .parent = &per_l4_ick,
2686 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2687 .enable_bit = OMAP3430_EN_GPT9_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002688 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002689 .recalc = &followparent_recalc,
2690};
2691
2692static struct clk gpt8_ick = {
2693 .name = "gpt8_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002694 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002695 .parent = &per_l4_ick,
2696 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2697 .enable_bit = OMAP3430_EN_GPT8_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002698 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002699 .recalc = &followparent_recalc,
2700};
2701
2702static struct clk gpt7_ick = {
2703 .name = "gpt7_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002704 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002705 .parent = &per_l4_ick,
2706 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2707 .enable_bit = OMAP3430_EN_GPT7_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002708 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002709 .recalc = &followparent_recalc,
2710};
2711
2712static struct clk gpt6_ick = {
2713 .name = "gpt6_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002714 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002715 .parent = &per_l4_ick,
2716 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2717 .enable_bit = OMAP3430_EN_GPT6_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002718 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002719 .recalc = &followparent_recalc,
2720};
2721
2722static struct clk gpt5_ick = {
2723 .name = "gpt5_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002724 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002725 .parent = &per_l4_ick,
2726 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2727 .enable_bit = OMAP3430_EN_GPT5_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002728 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002729 .recalc = &followparent_recalc,
2730};
2731
2732static struct clk gpt4_ick = {
2733 .name = "gpt4_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002734 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002735 .parent = &per_l4_ick,
2736 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2737 .enable_bit = OMAP3430_EN_GPT4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002738 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002739 .recalc = &followparent_recalc,
2740};
2741
2742static struct clk gpt3_ick = {
2743 .name = "gpt3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002744 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002745 .parent = &per_l4_ick,
2746 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2747 .enable_bit = OMAP3430_EN_GPT3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002748 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002749 .recalc = &followparent_recalc,
2750};
2751
2752static struct clk gpt2_ick = {
2753 .name = "gpt2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002754 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002755 .parent = &per_l4_ick,
2756 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2757 .enable_bit = OMAP3430_EN_GPT2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002758 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002759 .recalc = &followparent_recalc,
2760};
2761
2762static struct clk mcbsp2_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002763 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002764 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002765 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002766 .parent = &per_l4_ick,
2767 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2768 .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002769 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002770 .recalc = &followparent_recalc,
2771};
2772
2773static struct clk mcbsp3_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002774 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002775 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002776 .id = 3,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002777 .parent = &per_l4_ick,
2778 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2779 .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002780 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002781 .recalc = &followparent_recalc,
2782};
2783
2784static struct clk mcbsp4_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002785 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002786 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002787 .id = 4,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002788 .parent = &per_l4_ick,
2789 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2790 .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002791 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002792 .recalc = &followparent_recalc,
2793};
2794
2795static const struct clksel mcbsp_234_clksel[] = {
2796 { .parent = &per_96m_fck, .rates = common_mcbsp_96m_rates },
Paul Walmsley333943b2008-08-19 11:08:45 +03002797 { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +02002798 { .parent = NULL }
2799};
2800
2801static struct clk mcbsp2_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002802 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002803 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002804 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002805 .init = &omap2_init_clksel_parent,
2806 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2807 .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
2808 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
2809 .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
2810 .clksel = mcbsp_234_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002811 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002812 .recalc = &omap2_clksel_recalc,
2813};
2814
2815static struct clk mcbsp3_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002816 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002817 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002818 .id = 3,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002819 .init = &omap2_init_clksel_parent,
2820 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2821 .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
2822 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
2823 .clksel_mask = OMAP2_MCBSP3_CLKS_MASK,
2824 .clksel = mcbsp_234_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002825 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002826 .recalc = &omap2_clksel_recalc,
2827};
2828
2829static struct clk mcbsp4_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002830 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002831 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002832 .id = 4,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002833 .init = &omap2_init_clksel_parent,
2834 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2835 .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
2836 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
2837 .clksel_mask = OMAP2_MCBSP4_CLKS_MASK,
2838 .clksel = mcbsp_234_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002839 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002840 .recalc = &omap2_clksel_recalc,
2841};
2842
2843/* EMU clocks */
2844
2845/* More information: ARM Cortex-A8 Technical Reference Manual, sect 10.1 */
2846
2847static const struct clksel_rate emu_src_sys_rates[] = {
2848 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
2849 { .div = 0 },
2850};
2851
2852static const struct clksel_rate emu_src_core_rates[] = {
2853 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
2854 { .div = 0 },
2855};
2856
2857static const struct clksel_rate emu_src_per_rates[] = {
2858 { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
2859 { .div = 0 },
2860};
2861
2862static const struct clksel_rate emu_src_mpu_rates[] = {
2863 { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
2864 { .div = 0 },
2865};
2866
2867static const struct clksel emu_src_clksel[] = {
2868 { .parent = &sys_ck, .rates = emu_src_sys_rates },
2869 { .parent = &emu_core_alwon_ck, .rates = emu_src_core_rates },
2870 { .parent = &emu_per_alwon_ck, .rates = emu_src_per_rates },
2871 { .parent = &emu_mpu_alwon_ck, .rates = emu_src_mpu_rates },
2872 { .parent = NULL },
2873};
2874
2875/*
2876 * Like the clkout_src clocks, emu_src_clk is a virtual clock, existing only
2877 * to switch the source of some of the EMU clocks.
2878 * XXX Are there CLKEN bits for these EMU clks?
2879 */
2880static struct clk emu_src_ck = {
2881 .name = "emu_src_ck",
Russell King897dcde2008-11-04 16:35:03 +00002882 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002883 .init = &omap2_init_clksel_parent,
2884 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2885 .clksel_mask = OMAP3430_MUX_CTRL_MASK,
2886 .clksel = emu_src_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00002887 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002888 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002889 .recalc = &omap2_clksel_recalc,
2890};
2891
2892static const struct clksel_rate pclk_emu_rates[] = {
2893 { .div = 2, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
2894 { .div = 3, .val = 3, .flags = RATE_IN_343X },
2895 { .div = 4, .val = 4, .flags = RATE_IN_343X },
2896 { .div = 6, .val = 6, .flags = RATE_IN_343X },
2897 { .div = 0 },
2898};
2899
2900static const struct clksel pclk_emu_clksel[] = {
2901 { .parent = &emu_src_ck, .rates = pclk_emu_rates },
2902 { .parent = NULL },
2903};
2904
2905static struct clk pclk_fck = {
2906 .name = "pclk_fck",
Russell King897dcde2008-11-04 16:35:03 +00002907 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002908 .init = &omap2_init_clksel_parent,
2909 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2910 .clksel_mask = OMAP3430_CLKSEL_PCLK_MASK,
2911 .clksel = pclk_emu_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00002912 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002913 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002914 .recalc = &omap2_clksel_recalc,
2915};
2916
2917static const struct clksel_rate pclkx2_emu_rates[] = {
2918 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
2919 { .div = 2, .val = 2, .flags = RATE_IN_343X },
2920 { .div = 3, .val = 3, .flags = RATE_IN_343X },
2921 { .div = 0 },
2922};
2923
2924static const struct clksel pclkx2_emu_clksel[] = {
2925 { .parent = &emu_src_ck, .rates = pclkx2_emu_rates },
2926 { .parent = NULL },
2927};
2928
2929static struct clk pclkx2_fck = {
2930 .name = "pclkx2_fck",
Russell King897dcde2008-11-04 16:35:03 +00002931 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002932 .init = &omap2_init_clksel_parent,
2933 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2934 .clksel_mask = OMAP3430_CLKSEL_PCLKX2_MASK,
2935 .clksel = pclkx2_emu_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00002936 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002937 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002938 .recalc = &omap2_clksel_recalc,
2939};
2940
2941static const struct clksel atclk_emu_clksel[] = {
2942 { .parent = &emu_src_ck, .rates = div2_rates },
2943 { .parent = NULL },
2944};
2945
2946static struct clk atclk_fck = {
2947 .name = "atclk_fck",
Russell King897dcde2008-11-04 16:35:03 +00002948 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002949 .init = &omap2_init_clksel_parent,
2950 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2951 .clksel_mask = OMAP3430_CLKSEL_ATCLK_MASK,
2952 .clksel = atclk_emu_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00002953 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002954 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002955 .recalc = &omap2_clksel_recalc,
2956};
2957
2958static struct clk traceclk_src_fck = {
2959 .name = "traceclk_src_fck",
Russell King897dcde2008-11-04 16:35:03 +00002960 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002961 .init = &omap2_init_clksel_parent,
2962 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2963 .clksel_mask = OMAP3430_TRACE_MUX_CTRL_MASK,
2964 .clksel = emu_src_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00002965 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002966 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002967 .recalc = &omap2_clksel_recalc,
2968};
2969
2970static const struct clksel_rate traceclk_rates[] = {
2971 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
2972 { .div = 2, .val = 2, .flags = RATE_IN_343X },
2973 { .div = 4, .val = 4, .flags = RATE_IN_343X },
2974 { .div = 0 },
2975};
2976
2977static const struct clksel traceclk_clksel[] = {
2978 { .parent = &traceclk_src_fck, .rates = traceclk_rates },
2979 { .parent = NULL },
2980};
2981
2982static struct clk traceclk_fck = {
2983 .name = "traceclk_fck",
Russell King897dcde2008-11-04 16:35:03 +00002984 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002985 .init = &omap2_init_clksel_parent,
2986 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2987 .clksel_mask = OMAP3430_CLKSEL_TRACECLK_MASK,
2988 .clksel = traceclk_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002989 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002990 .recalc = &omap2_clksel_recalc,
2991};
2992
2993/* SR clocks */
2994
2995/* SmartReflex fclk (VDD1) */
2996static struct clk sr1_fck = {
2997 .name = "sr1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002998 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002999 .parent = &sys_ck,
3000 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
3001 .enable_bit = OMAP3430_EN_SR1_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +00003002 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003003 .recalc = &followparent_recalc,
3004};
3005
3006/* SmartReflex fclk (VDD2) */
3007static struct clk sr2_fck = {
3008 .name = "sr2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00003009 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003010 .parent = &sys_ck,
3011 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
3012 .enable_bit = OMAP3430_EN_SR2_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +00003013 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003014 .recalc = &followparent_recalc,
3015};
3016
3017static struct clk sr_l4_ick = {
3018 .name = "sr_l4_ick",
Russell King897dcde2008-11-04 16:35:03 +00003019 .ops = &clkops_null, /* RMK: missing? */
Paul Walmsleyb045d082008-03-18 11:24:28 +02003020 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03003021 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02003022 .recalc = &followparent_recalc,
3023};
3024
3025/* SECURE_32K_FCK clocks */
3026
Paul Walmsley333943b2008-08-19 11:08:45 +03003027/* XXX This clock no longer exists in 3430 TRM rev F */
Paul Walmsleyb045d082008-03-18 11:24:28 +02003028static struct clk gpt12_fck = {
3029 .name = "gpt12_fck",
Russell King897dcde2008-11-04 16:35:03 +00003030 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003031 .parent = &secure_32k_fck,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003032 .recalc = &followparent_recalc,
3033};
3034
3035static struct clk wdt1_fck = {
3036 .name = "wdt1_fck",
Russell King897dcde2008-11-04 16:35:03 +00003037 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003038 .parent = &secure_32k_fck,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003039 .recalc = &followparent_recalc,
3040};
3041
Paul Walmsleyb045d082008-03-18 11:24:28 +02003042#endif