blob: 479ebe04cf9c0bafccccd3f112d163bd14fae2e7 [file] [log] [blame]
Hanumath Prasad008f8a22010-08-19 12:06:32 +01001/*
2 * Copyright (C) ST-Ericsson SA 2010
3 *
4 * Author: Hanumath Prasad <hanumath.prasad@stericsson.com>
5 * License terms: GNU General Public License (GPL) version 2
6 */
7
8#include <linux/kernel.h>
9#include <linux/gpio.h>
10#include <linux/amba/bus.h>
11#include <linux/amba/mmci.h>
12#include <linux/mmc/host.h>
13#include <linux/platform_device.h>
14
Linus Walleij4b4f7572011-02-15 15:01:35 +010015#include <asm/mach-types.h>
Linus Walleij5d7b8462010-10-14 13:57:59 +020016#include <plat/ste_dma40.h>
Hanumath Prasad008f8a22010-08-19 12:06:32 +010017#include <mach/devices.h>
18#include <mach/hardware.h>
19
Rabin Vincentfbf1eadf2010-09-29 19:46:32 +053020#include "devices-db8500.h"
Hanumath Prasad008f8a22010-08-19 12:06:32 +010021#include "board-mop500.h"
Linus Walleij5d7b8462010-10-14 13:57:59 +020022#include "ste-dma40-db8500.h"
Hanumath Prasad008f8a22010-08-19 12:06:32 +010023
Hanumath Prasad008f8a22010-08-19 12:06:32 +010024/*
Linus Walleijc15def12011-12-15 13:38:40 +010025 * v2 has a new version of this block that need to be forced, the number found
26 * in hardware is incorrect
27 */
28#define U8500_SDI_V2_PERIPHID 0x10480180
29
30/*
Rabin Vincentb8410a12010-08-09 19:18:17 +053031 * SDI 0 (MicroSD slot)
32 */
33
34/* MMCIPOWER bits */
35#define MCI_DATA2DIREN (1 << 2)
36#define MCI_CMDDIREN (1 << 3)
37#define MCI_DATA0DIREN (1 << 4)
38#define MCI_DATA31DIREN (1 << 5)
39#define MCI_FBCLKEN (1 << 7)
40
Linus Walleijf727a052011-04-27 12:55:37 +020041/* GPIO pins used by the sdi0 level shifter */
42static int sdi0_en = -1;
43static int sdi0_vsel = -1;
44
Rabin Vincentb8410a12010-08-09 19:18:17 +053045static u32 mop500_sdi0_vdd_handler(struct device *dev, unsigned int vdd,
46 unsigned char power_mode)
47{
Linus Walleijf727a052011-04-27 12:55:37 +020048 switch (power_mode) {
49 case MMC_POWER_UP:
50 case MMC_POWER_ON:
51 /*
52 * Level shifter voltage should depend on vdd to when deciding
53 * on either 1.8V or 2.9V. Once the decision has been made the
54 * level shifter must be disabled and re-enabled with a changed
55 * select signal in order to switch the voltage. Since there is
56 * no framework support yet for indicating 1.8V in vdd, use the
57 * default 2.9V.
58 */
59 gpio_direction_output(sdi0_vsel, 0);
60 gpio_direction_output(sdi0_en, 1);
61 break;
62 case MMC_POWER_OFF:
63 gpio_direction_output(sdi0_vsel, 0);
64 gpio_direction_output(sdi0_en, 0);
65 break;
66 }
Rabin Vincentb8410a12010-08-09 19:18:17 +053067
68 return MCI_FBCLKEN | MCI_CMDDIREN | MCI_DATA0DIREN |
69 MCI_DATA2DIREN | MCI_DATA31DIREN;
70}
71
Linus Walleij5d7b8462010-10-14 13:57:59 +020072#ifdef CONFIG_STE_DMA40
73struct stedma40_chan_cfg mop500_sdi0_dma_cfg_rx = {
74 .mode = STEDMA40_MODE_LOGICAL,
75 .dir = STEDMA40_PERIPH_TO_MEM,
76 .src_dev_type = DB8500_DMA_DEV29_SD_MM0_RX,
77 .dst_dev_type = STEDMA40_DEV_DST_MEMORY,
78 .src_info.data_width = STEDMA40_WORD_WIDTH,
79 .dst_info.data_width = STEDMA40_WORD_WIDTH,
80};
81
82static struct stedma40_chan_cfg mop500_sdi0_dma_cfg_tx = {
83 .mode = STEDMA40_MODE_LOGICAL,
84 .dir = STEDMA40_MEM_TO_PERIPH,
85 .src_dev_type = STEDMA40_DEV_SRC_MEMORY,
86 .dst_dev_type = DB8500_DMA_DEV29_SD_MM0_TX,
87 .src_info.data_width = STEDMA40_WORD_WIDTH,
88 .dst_info.data_width = STEDMA40_WORD_WIDTH,
89};
90#endif
91
Rabin Vincentb8410a12010-08-09 19:18:17 +053092static struct mmci_platform_data mop500_sdi0_data = {
93 .vdd_handler = mop500_sdi0_vdd_handler,
94 .ocr_mask = MMC_VDD_29_30,
Linus Walleij02a73432011-03-30 16:00:39 +020095 .f_max = 50000000,
96 .capabilities = MMC_CAP_4_BIT_DATA |
97 MMC_CAP_SD_HIGHSPEED |
98 MMC_CAP_MMC_HIGHSPEED,
Rabin Vincentb8410a12010-08-09 19:18:17 +053099 .gpio_wp = -1,
Linus Walleij5d7b8462010-10-14 13:57:59 +0200100#ifdef CONFIG_STE_DMA40
101 .dma_filter = stedma40_filter,
102 .dma_rx_param = &mop500_sdi0_dma_cfg_rx,
103 .dma_tx_param = &mop500_sdi0_dma_cfg_tx,
104#endif
Rabin Vincentb8410a12010-08-09 19:18:17 +0530105};
106
Lee Jones18403422012-02-06 11:22:21 -0800107static void sdi0_configure(struct device *parent)
Rabin Vincentb8410a12010-08-09 19:18:17 +0530108{
109 int ret;
110
Linus Walleij4b4f7572011-02-15 15:01:35 +0100111 ret = gpio_request(sdi0_en, "level shifter enable");
Rabin Vincentb8410a12010-08-09 19:18:17 +0530112 if (!ret)
Linus Walleij4b4f7572011-02-15 15:01:35 +0100113 ret = gpio_request(sdi0_vsel,
114 "level shifter 1v8-3v select");
115
116 if (ret) {
117 pr_warning("unable to config sdi0 gpios for level shifter.\n");
Rabin Vincentb8410a12010-08-09 19:18:17 +0530118 return;
Linus Walleij4b4f7572011-02-15 15:01:35 +0100119 }
Rabin Vincentb8410a12010-08-09 19:18:17 +0530120
Linus Walleij4b4f7572011-02-15 15:01:35 +0100121 /* Select the default 2.9V and enable level shifter */
122 gpio_direction_output(sdi0_vsel, 0);
123 gpio_direction_output(sdi0_en, 1);
Rabin Vincentb8410a12010-08-09 19:18:17 +0530124
Linus Walleij72930312011-03-24 16:13:13 +0100125 /* Add the device, force v2 to subrevision 1 */
Lee Jones18403422012-02-06 11:22:21 -0800126 db8500_add_sdi0(parent, &mop500_sdi0_data, U8500_SDI_V2_PERIPHID);
Rabin Vincentb8410a12010-08-09 19:18:17 +0530127}
128
Lee Jones18403422012-02-06 11:22:21 -0800129void mop500_sdi_tc35892_init(struct device *parent)
Linus Walleij4b4f7572011-02-15 15:01:35 +0100130{
131 mop500_sdi0_data.gpio_cd = GPIO_SDMMC_CD;
132 sdi0_en = GPIO_SDMMC_EN;
133 sdi0_vsel = GPIO_SDMMC_1V8_3V_SEL;
Lee Jones18403422012-02-06 11:22:21 -0800134 sdi0_configure(parent);
Linus Walleij4b4f7572011-02-15 15:01:35 +0100135}
136
Rabin Vincentb8410a12010-08-09 19:18:17 +0530137/*
Stefan Nilsson XK76d67172011-10-26 10:50:42 +0200138 * SDI1 (SDIO WLAN)
139 */
140#ifdef CONFIG_STE_DMA40
141static struct stedma40_chan_cfg sdi1_dma_cfg_rx = {
142 .mode = STEDMA40_MODE_LOGICAL,
143 .dir = STEDMA40_PERIPH_TO_MEM,
144 .src_dev_type = DB8500_DMA_DEV32_SD_MM1_RX,
145 .dst_dev_type = STEDMA40_DEV_DST_MEMORY,
146 .src_info.data_width = STEDMA40_WORD_WIDTH,
147 .dst_info.data_width = STEDMA40_WORD_WIDTH,
148};
149
150static struct stedma40_chan_cfg sdi1_dma_cfg_tx = {
151 .mode = STEDMA40_MODE_LOGICAL,
152 .dir = STEDMA40_MEM_TO_PERIPH,
153 .src_dev_type = STEDMA40_DEV_SRC_MEMORY,
154 .dst_dev_type = DB8500_DMA_DEV32_SD_MM1_TX,
155 .src_info.data_width = STEDMA40_WORD_WIDTH,
156 .dst_info.data_width = STEDMA40_WORD_WIDTH,
157};
158#endif
159
160static struct mmci_platform_data mop500_sdi1_data = {
161 .ocr_mask = MMC_VDD_29_30,
162 .f_max = 50000000,
163 .capabilities = MMC_CAP_4_BIT_DATA,
164 .gpio_cd = -1,
165 .gpio_wp = -1,
166#ifdef CONFIG_STE_DMA40
167 .dma_filter = stedma40_filter,
168 .dma_rx_param = &sdi1_dma_cfg_rx,
169 .dma_tx_param = &sdi1_dma_cfg_tx,
170#endif
171};
172
173/*
Hanumath Prasad008f8a22010-08-19 12:06:32 +0100174 * SDI 2 (POP eMMC, not on DB8500ed)
175 */
176
Linus Walleij5d7b8462010-10-14 13:57:59 +0200177#ifdef CONFIG_STE_DMA40
178struct stedma40_chan_cfg mop500_sdi2_dma_cfg_rx = {
179 .mode = STEDMA40_MODE_LOGICAL,
180 .dir = STEDMA40_PERIPH_TO_MEM,
181 .src_dev_type = DB8500_DMA_DEV28_SD_MM2_RX,
182 .dst_dev_type = STEDMA40_DEV_DST_MEMORY,
183 .src_info.data_width = STEDMA40_WORD_WIDTH,
184 .dst_info.data_width = STEDMA40_WORD_WIDTH,
185};
186
187static struct stedma40_chan_cfg mop500_sdi2_dma_cfg_tx = {
188 .mode = STEDMA40_MODE_LOGICAL,
189 .dir = STEDMA40_MEM_TO_PERIPH,
190 .src_dev_type = STEDMA40_DEV_SRC_MEMORY,
191 .dst_dev_type = DB8500_DMA_DEV28_SD_MM2_TX,
192 .src_info.data_width = STEDMA40_WORD_WIDTH,
193 .dst_info.data_width = STEDMA40_WORD_WIDTH,
194};
195#endif
196
Hanumath Prasad008f8a22010-08-19 12:06:32 +0100197static struct mmci_platform_data mop500_sdi2_data = {
198 .ocr_mask = MMC_VDD_165_195,
Linus Walleij02a73432011-03-30 16:00:39 +0200199 .f_max = 50000000,
Linus Walleijc15def12011-12-15 13:38:40 +0100200 .capabilities = MMC_CAP_4_BIT_DATA | MMC_CAP_8_BIT_DATA |
201 MMC_CAP_MMC_HIGHSPEED,
Hanumath Prasad008f8a22010-08-19 12:06:32 +0100202 .gpio_cd = -1,
203 .gpio_wp = -1,
Linus Walleij5d7b8462010-10-14 13:57:59 +0200204#ifdef CONFIG_STE_DMA40
205 .dma_filter = stedma40_filter,
206 .dma_rx_param = &mop500_sdi2_dma_cfg_rx,
207 .dma_tx_param = &mop500_sdi2_dma_cfg_tx,
208#endif
Hanumath Prasad008f8a22010-08-19 12:06:32 +0100209};
210
211/*
212 * SDI 4 (on-board eMMC)
213 */
214
Linus Walleij5d7b8462010-10-14 13:57:59 +0200215#ifdef CONFIG_STE_DMA40
216struct stedma40_chan_cfg mop500_sdi4_dma_cfg_rx = {
217 .mode = STEDMA40_MODE_LOGICAL,
218 .dir = STEDMA40_PERIPH_TO_MEM,
219 .src_dev_type = DB8500_DMA_DEV42_SD_MM4_RX,
220 .dst_dev_type = STEDMA40_DEV_DST_MEMORY,
221 .src_info.data_width = STEDMA40_WORD_WIDTH,
222 .dst_info.data_width = STEDMA40_WORD_WIDTH,
223};
224
225static struct stedma40_chan_cfg mop500_sdi4_dma_cfg_tx = {
226 .mode = STEDMA40_MODE_LOGICAL,
227 .dir = STEDMA40_MEM_TO_PERIPH,
228 .src_dev_type = STEDMA40_DEV_SRC_MEMORY,
229 .dst_dev_type = DB8500_DMA_DEV42_SD_MM4_TX,
230 .src_info.data_width = STEDMA40_WORD_WIDTH,
231 .dst_info.data_width = STEDMA40_WORD_WIDTH,
232};
233#endif
234
Hanumath Prasad008f8a22010-08-19 12:06:32 +0100235static struct mmci_platform_data mop500_sdi4_data = {
236 .ocr_mask = MMC_VDD_29_30,
Linus Walleij02a73432011-03-30 16:00:39 +0200237 .f_max = 50000000,
Hanumath Prasad008f8a22010-08-19 12:06:32 +0100238 .capabilities = MMC_CAP_4_BIT_DATA | MMC_CAP_8_BIT_DATA |
239 MMC_CAP_MMC_HIGHSPEED,
240 .gpio_cd = -1,
241 .gpio_wp = -1,
Linus Walleij5d7b8462010-10-14 13:57:59 +0200242#ifdef CONFIG_STE_DMA40
243 .dma_filter = stedma40_filter,
244 .dma_rx_param = &mop500_sdi4_dma_cfg_rx,
245 .dma_tx_param = &mop500_sdi4_dma_cfg_tx,
246#endif
Hanumath Prasad008f8a22010-08-19 12:06:32 +0100247};
248
Lee Jones18403422012-02-06 11:22:21 -0800249void __init mop500_sdi_init(struct device *parent)
Hanumath Prasad008f8a22010-08-19 12:06:32 +0100250{
Linus Walleijc15def12011-12-15 13:38:40 +0100251 /* PoP:ed eMMC */
Lee Jones18403422012-02-06 11:22:21 -0800252 db8500_add_sdi2(parent, &mop500_sdi2_data, U8500_SDI_V2_PERIPHID);
Bibek Basu4bc3a692011-02-15 10:46:59 +0100253 /* On-board eMMC */
Lee Jones18403422012-02-06 11:22:21 -0800254 db8500_add_sdi4(parent, &mop500_sdi4_data, U8500_SDI_V2_PERIPHID);
255
Linus Walleijedaa86a2010-12-02 12:05:18 +0100256 /*
Linus Walleij4b4f7572011-02-15 15:01:35 +0100257 * On boards with the TC35892 GPIO expander, sdi0 will finally
258 * be added when the TC35892 initializes and calls
Linus Walleijedaa86a2010-12-02 12:05:18 +0100259 * mop500_sdi_tc35892_init() above.
260 */
Hanumath Prasad008f8a22010-08-19 12:06:32 +0100261}
Lee Jones110c2c22011-08-26 16:54:07 +0100262
Lee Jones18403422012-02-06 11:22:21 -0800263void __init snowball_sdi_init(struct device *parent)
Lee Jones110c2c22011-08-26 16:54:07 +0100264{
Philippe Langlais2ab11592012-01-20 09:20:40 +0100265 /* On Snowball MMC_CAP_SD_HIGHSPEED isn't supported (Hardware issue?) */
266 mop500_sdi0_data.capabilities &= ~MMC_CAP_SD_HIGHSPEED;
Lee Jones110c2c22011-08-26 16:54:07 +0100267 /* On-board eMMC */
Lee Jones18403422012-02-06 11:22:21 -0800268 db8500_add_sdi4(parent, &mop500_sdi4_data, U8500_SDI_V2_PERIPHID);
Linus Walleijc15def12011-12-15 13:38:40 +0100269 /* External Micro SD slot */
Lee Jones110c2c22011-08-26 16:54:07 +0100270 mop500_sdi0_data.gpio_cd = SNOWBALL_SDMMC_CD_GPIO;
271 mop500_sdi0_data.cd_invert = true;
272 sdi0_en = SNOWBALL_SDMMC_EN_GPIO;
273 sdi0_vsel = SNOWBALL_SDMMC_1V8_3V_GPIO;
Lee Jones18403422012-02-06 11:22:21 -0800274 sdi0_configure(parent);
Lee Jones110c2c22011-08-26 16:54:07 +0100275}
276
Lee Jones18403422012-02-06 11:22:21 -0800277void __init hrefv60_sdi_init(struct device *parent)
Lee Jones110c2c22011-08-26 16:54:07 +0100278{
Linus Walleijc15def12011-12-15 13:38:40 +0100279 /* PoP:ed eMMC */
Lee Jones18403422012-02-06 11:22:21 -0800280 db8500_add_sdi2(parent, &mop500_sdi2_data, U8500_SDI_V2_PERIPHID);
Lee Jones110c2c22011-08-26 16:54:07 +0100281 /* On-board eMMC */
Lee Jones18403422012-02-06 11:22:21 -0800282 db8500_add_sdi4(parent, &mop500_sdi4_data, U8500_SDI_V2_PERIPHID);
Linus Walleijc15def12011-12-15 13:38:40 +0100283 /* External Micro SD slot */
Lee Jones110c2c22011-08-26 16:54:07 +0100284 mop500_sdi0_data.gpio_cd = HREFV60_SDMMC_CD_GPIO;
285 sdi0_en = HREFV60_SDMMC_EN_GPIO;
286 sdi0_vsel = HREFV60_SDMMC_1V8_3V_GPIO;
Lee Jones18403422012-02-06 11:22:21 -0800287 sdi0_configure(parent);
Linus Walleijc15def12011-12-15 13:38:40 +0100288 /* WLAN SDIO channel */
Lee Jones18403422012-02-06 11:22:21 -0800289 db8500_add_sdi1(parent, &mop500_sdi1_data, U8500_SDI_V2_PERIPHID);
Lee Jones110c2c22011-08-26 16:54:07 +0100290}