blob: 12a5c2ea5c0962b3ac142bfca16573931b36fbdd [file] [log] [blame]
Dave Airlief453ba02008-11-07 14:05:41 -08001/*
2 * Copyright (c) 2006 Luc Verhaegen (quirks list)
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
Adam Jackson61e57a82010-03-29 21:43:18 +00005 * Copyright 2010 Red Hat, Inc.
Dave Airlief453ba02008-11-07 14:05:41 -08006 *
7 * DDC probing routines (drm_ddc_read & drm_do_probe_ddc_edid) originally from
8 * FB layer.
9 * Copyright (C) 2006 Dennis Munsie <dmunsie@cecropia.com>
10 *
11 * Permission is hereby granted, free of charge, to any person obtaining a
12 * copy of this software and associated documentation files (the "Software"),
13 * to deal in the Software without restriction, including without limitation
14 * the rights to use, copy, modify, merge, publish, distribute, sub license,
15 * and/or sell copies of the Software, and to permit persons to whom the
16 * Software is furnished to do so, subject to the following conditions:
17 *
18 * The above copyright notice and this permission notice (including the
19 * next paragraph) shall be included in all copies or substantial portions
20 * of the Software.
21 *
22 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
23 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
24 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
25 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
26 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
27 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
28 * DEALINGS IN THE SOFTWARE.
29 */
30#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Thierry Reding10a85122012-11-21 15:31:35 +010032#include <linux/hdmi.h>
Dave Airlief453ba02008-11-07 14:05:41 -080033#include <linux/i2c.h>
Adam Jackson47819ba2012-05-30 16:42:39 -040034#include <linux/module.h>
Lukas Wunner5cb8eaa2016-01-11 20:09:20 +010035#include <linux/vga_switcheroo.h>
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/drmP.h>
37#include <drm/drm_edid.h>
Dave Airlie40d9b042014-10-20 16:29:33 +100038#include <drm/drm_displayid.h>
Dave Airlief453ba02008-11-07 14:05:41 -080039
Adam Jackson13931572010-08-03 14:38:19 -040040#define version_greater(edid, maj, min) \
41 (((edid)->version > (maj)) || \
42 ((edid)->version == (maj) && (edid)->revision > (min)))
Dave Airlief453ba02008-11-07 14:05:41 -080043
Adam Jacksond1ff6402010-03-29 21:43:26 +000044#define EDID_EST_TIMINGS 16
45#define EDID_STD_TIMINGS 8
46#define EDID_DETAILED_TIMINGS 4
Dave Airlief453ba02008-11-07 14:05:41 -080047
48/*
49 * EDID blocks out in the wild have a variety of bugs, try to collect
50 * them here (note that userspace may work around broken monitors first,
51 * but fixes should make their way here so that the kernel "just works"
52 * on as many displays as possible).
53 */
54
55/* First detailed mode wrong, use largest 60Hz mode */
56#define EDID_QUIRK_PREFER_LARGE_60 (1 << 0)
57/* Reported 135MHz pixel clock is too high, needs adjustment */
58#define EDID_QUIRK_135_CLOCK_TOO_HIGH (1 << 1)
59/* Prefer the largest mode at 75 Hz */
60#define EDID_QUIRK_PREFER_LARGE_75 (1 << 2)
61/* Detail timing is in cm not mm */
62#define EDID_QUIRK_DETAILED_IN_CM (1 << 3)
63/* Detailed timing descriptors have bogus size values, so just take the
64 * maximum size and use that.
65 */
66#define EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE (1 << 4)
67/* Monitor forgot to set the first detailed is preferred bit. */
68#define EDID_QUIRK_FIRST_DETAILED_PREFERRED (1 << 5)
69/* use +hsync +vsync for detailed mode */
70#define EDID_QUIRK_DETAILED_SYNC_PP (1 << 6)
Adam Jacksonbc42aab2012-05-23 16:26:54 -040071/* Force reduced-blanking timings for detailed modes */
72#define EDID_QUIRK_FORCE_REDUCED_BLANKING (1 << 7)
Rafał Miłecki49d45a312013-12-07 13:22:42 +010073/* Force 8bpc */
74#define EDID_QUIRK_FORCE_8BPC (1 << 8)
Mario Kleinerbc5b9642014-05-23 21:40:55 +020075/* Force 12bpc */
76#define EDID_QUIRK_FORCE_12BPC (1 << 9)
Mario Kleinere10aec62016-07-06 12:05:44 +020077/* Force 6bpc */
78#define EDID_QUIRK_FORCE_6BPC (1 << 10)
Mario Kleiner5438f892017-04-21 17:05:08 +020079/* Force 10bpc */
80#define EDID_QUIRK_FORCE_10BPC (1 << 11)
Alex Deucher3c537882010-02-05 04:21:19 -050081
Adam Jackson13931572010-08-03 14:38:19 -040082struct detailed_mode_closure {
83 struct drm_connector *connector;
84 struct edid *edid;
85 bool preferred;
86 u32 quirks;
87 int modes;
88};
Dave Airlief453ba02008-11-07 14:05:41 -080089
Zhao Yakui5c612592009-06-22 13:17:10 +080090#define LEVEL_DMT 0
91#define LEVEL_GTF 1
Adam Jackson7a374352010-03-29 21:43:30 +000092#define LEVEL_GTF2 2
93#define LEVEL_CVT 3
Zhao Yakui5c612592009-06-22 13:17:10 +080094
Padmanabhan Komandurubb107cf2017-05-03 13:37:39 -070095/*Enum storing luminance types for HDR blocks in EDID*/
96enum luminance_value {
97 NO_LUMINANCE_DATA = 3,
98 MAXIMUM_LUMINANCE = 4,
99 FRAME_AVERAGE_LUMINANCE = 5,
100 MINIMUM_LUMINANCE = 6
101};
102
Jani Nikula14ec1cf2017-04-04 19:32:18 +0000103static const struct edid_quirk {
Ian Pilcherc51a3fd62012-04-22 11:40:26 -0500104 char vendor[4];
Dave Airlief453ba02008-11-07 14:05:41 -0800105 int product_id;
106 u32 quirks;
107} edid_quirk_list[] = {
108 /* Acer AL1706 */
109 { "ACR", 44358, EDID_QUIRK_PREFER_LARGE_60 },
110 /* Acer F51 */
111 { "API", 0x7602, EDID_QUIRK_PREFER_LARGE_60 },
112 /* Unknown Acer */
113 { "ACR", 2423, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
114
Mario Kleinere10aec62016-07-06 12:05:44 +0200115 /* AEO model 0 reports 8 bpc, but is a 6 bpc panel */
116 { "AEO", 0, EDID_QUIRK_FORCE_6BPC },
117
Kai-Heng Fengf1b2b862018-10-02 23:29:11 +0800118 /* BOE model on HP Pavilion 15-n233sl reports 8 bpc, but is a 6 bpc panel */
119 { "BOE", 0x78b, EDID_QUIRK_FORCE_6BPC },
120
Kai-Heng Feng6f1e00f2018-02-18 16:53:59 +0800121 /* CPT panel of Asus UX303LA reports 8 bpc, but is a 6 bpc panel */
122 { "CPT", 0x17df, EDID_QUIRK_FORCE_6BPC },
123
Kai-Heng Fengee45a672018-08-23 05:53:32 +0000124 /* SDC panel of Lenovo B50-80 reports 8 bpc, but is a 6 bpc panel */
125 { "SDC", 0x3652, EDID_QUIRK_FORCE_6BPC },
126
Lee, Shawn C541f0aa2018-10-28 22:49:33 -0700127 /* BOE model 0x0771 reports 8 bpc, but is a 6 bpc panel */
128 { "BOE", 0x0771, EDID_QUIRK_FORCE_6BPC },
129
Dave Airlief453ba02008-11-07 14:05:41 -0800130 /* Belinea 10 15 55 */
131 { "MAX", 1516, EDID_QUIRK_PREFER_LARGE_60 },
132 { "MAX", 0x77e, EDID_QUIRK_PREFER_LARGE_60 },
133
134 /* Envision Peripherals, Inc. EN-7100e */
135 { "EPI", 59264, EDID_QUIRK_135_CLOCK_TOO_HIGH },
Adam Jacksonba1163d2010-04-06 16:11:00 +0000136 /* Envision EN2028 */
137 { "EPI", 8232, EDID_QUIRK_PREFER_LARGE_60 },
Dave Airlief453ba02008-11-07 14:05:41 -0800138
139 /* Funai Electronics PM36B */
140 { "FCM", 13600, EDID_QUIRK_PREFER_LARGE_75 |
141 EDID_QUIRK_DETAILED_IN_CM },
142
Mario Kleiner5438f892017-04-21 17:05:08 +0200143 /* LGD panel of HP zBook 17 G2, eDP 10 bpc, but reports unknown bpc */
144 { "LGD", 764, EDID_QUIRK_FORCE_10BPC },
145
Dave Airlief453ba02008-11-07 14:05:41 -0800146 /* LG Philips LCD LP154W01-A5 */
147 { "LPL", 0, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
148 { "LPL", 0x2a00, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
149
150 /* Philips 107p5 CRT */
151 { "PHL", 57364, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
152
153 /* Proview AY765C */
154 { "PTS", 765, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
155
156 /* Samsung SyncMaster 205BW. Note: irony */
157 { "SAM", 541, EDID_QUIRK_DETAILED_SYNC_PP },
158 /* Samsung SyncMaster 22[5-6]BW */
159 { "SAM", 596, EDID_QUIRK_PREFER_LARGE_60 },
160 { "SAM", 638, EDID_QUIRK_PREFER_LARGE_60 },
Adam Jacksonbc42aab2012-05-23 16:26:54 -0400161
Mario Kleinerbc5b9642014-05-23 21:40:55 +0200162 /* Sony PVM-2541A does up to 12 bpc, but only reports max 8 bpc */
163 { "SNY", 0x2541, EDID_QUIRK_FORCE_12BPC },
164
Adam Jacksonbc42aab2012-05-23 16:26:54 -0400165 /* ViewSonic VA2026w */
166 { "VSC", 5020, EDID_QUIRK_FORCE_REDUCED_BLANKING },
Alex Deucher118bdbd2013-08-12 11:04:29 -0400167
168 /* Medion MD 30217 PG */
169 { "MED", 0x7b8, EDID_QUIRK_PREFER_LARGE_75 },
Rafał Miłecki49d45a312013-12-07 13:22:42 +0100170
171 /* Panel in Samsung NP700G7A-S01PL notebook reports 6bpc */
172 { "SEC", 0xd033, EDID_QUIRK_FORCE_8BPC },
Tomeu Vizosoec8e40b2017-02-20 16:25:45 +0100173
174 /* Rotel RSX-1058 forwards sink's EDID but only does HDMI 1.1*/
175 { "ETR", 13896, EDID_QUIRK_FORCE_8BPC },
Dave Airlief453ba02008-11-07 14:05:41 -0800176};
177
Thierry Redinga6b21832012-11-23 15:01:42 +0100178/*
179 * Autogenerated from the DMT spec.
180 * This table is copied from xfree86/modes/xf86EdidModes.c.
181 */
182static const struct drm_display_mode drm_dmt_modes[] = {
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300183 /* 0x01 - 640x350@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100184 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
185 736, 832, 0, 350, 382, 385, 445, 0,
186 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300187 /* 0x02 - 640x400@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100188 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
189 736, 832, 0, 400, 401, 404, 445, 0,
190 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300191 /* 0x03 - 720x400@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100192 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 756,
193 828, 936, 0, 400, 401, 404, 446, 0,
194 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300195 /* 0x04 - 640x480@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100196 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300197 752, 800, 0, 480, 490, 492, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100198 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300199 /* 0x05 - 640x480@72Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100200 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
201 704, 832, 0, 480, 489, 492, 520, 0,
202 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300203 /* 0x06 - 640x480@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100204 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
205 720, 840, 0, 480, 481, 484, 500, 0,
206 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300207 /* 0x07 - 640x480@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100208 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 36000, 640, 696,
209 752, 832, 0, 480, 481, 484, 509, 0,
210 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300211 /* 0x08 - 800x600@56Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100212 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
213 896, 1024, 0, 600, 601, 603, 625, 0,
214 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300215 /* 0x09 - 800x600@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100216 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
217 968, 1056, 0, 600, 601, 605, 628, 0,
218 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300219 /* 0x0a - 800x600@72Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100220 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
221 976, 1040, 0, 600, 637, 643, 666, 0,
222 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300223 /* 0x0b - 800x600@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100224 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
225 896, 1056, 0, 600, 601, 604, 625, 0,
226 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300227 /* 0x0c - 800x600@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100228 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 56250, 800, 832,
229 896, 1048, 0, 600, 601, 604, 631, 0,
230 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300231 /* 0x0d - 800x600@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100232 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 73250, 800, 848,
233 880, 960, 0, 600, 603, 607, 636, 0,
234 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300235 /* 0x0e - 848x480@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100236 { DRM_MODE("848x480", DRM_MODE_TYPE_DRIVER, 33750, 848, 864,
237 976, 1088, 0, 480, 486, 494, 517, 0,
238 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300239 /* 0x0f - 1024x768@43Hz, interlace */
Thierry Redinga6b21832012-11-23 15:01:42 +0100240 { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER, 44900, 1024, 1032,
Paul Parsons735b1002016-04-04 20:36:34 +0100241 1208, 1264, 0, 768, 768, 776, 817, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100242 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300243 DRM_MODE_FLAG_INTERLACE) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300244 /* 0x10 - 1024x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100245 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
246 1184, 1344, 0, 768, 771, 777, 806, 0,
247 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300248 /* 0x11 - 1024x768@70Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100249 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
250 1184, 1328, 0, 768, 771, 777, 806, 0,
251 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300252 /* 0x12 - 1024x768@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100253 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
254 1136, 1312, 0, 768, 769, 772, 800, 0,
255 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300256 /* 0x13 - 1024x768@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100257 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 94500, 1024, 1072,
258 1168, 1376, 0, 768, 769, 772, 808, 0,
259 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300260 /* 0x14 - 1024x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100261 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 115500, 1024, 1072,
262 1104, 1184, 0, 768, 771, 775, 813, 0,
263 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300264 /* 0x15 - 1152x864@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100265 { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
266 1344, 1600, 0, 864, 865, 868, 900, 0,
267 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300268 /* 0x55 - 1280x720@60Hz */
269 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
270 1430, 1650, 0, 720, 725, 730, 750, 0,
271 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300272 /* 0x16 - 1280x768@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100273 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 68250, 1280, 1328,
274 1360, 1440, 0, 768, 771, 778, 790, 0,
275 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300276 /* 0x17 - 1280x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100277 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 79500, 1280, 1344,
278 1472, 1664, 0, 768, 771, 778, 798, 0,
279 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300280 /* 0x18 - 1280x768@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100281 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 102250, 1280, 1360,
282 1488, 1696, 0, 768, 771, 778, 805, 0,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300283 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300284 /* 0x19 - 1280x768@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100285 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 117500, 1280, 1360,
286 1496, 1712, 0, 768, 771, 778, 809, 0,
287 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300288 /* 0x1a - 1280x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100289 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 140250, 1280, 1328,
290 1360, 1440, 0, 768, 771, 778, 813, 0,
291 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300292 /* 0x1b - 1280x800@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100293 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 71000, 1280, 1328,
294 1360, 1440, 0, 800, 803, 809, 823, 0,
295 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300296 /* 0x1c - 1280x800@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100297 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 83500, 1280, 1352,
298 1480, 1680, 0, 800, 803, 809, 831, 0,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300299 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300300 /* 0x1d - 1280x800@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100301 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 106500, 1280, 1360,
302 1488, 1696, 0, 800, 803, 809, 838, 0,
303 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300304 /* 0x1e - 1280x800@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100305 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 122500, 1280, 1360,
306 1496, 1712, 0, 800, 803, 809, 843, 0,
307 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300308 /* 0x1f - 1280x800@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100309 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 146250, 1280, 1328,
310 1360, 1440, 0, 800, 803, 809, 847, 0,
311 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300312 /* 0x20 - 1280x960@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100313 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1376,
314 1488, 1800, 0, 960, 961, 964, 1000, 0,
315 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300316 /* 0x21 - 1280x960@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100317 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1344,
318 1504, 1728, 0, 960, 961, 964, 1011, 0,
319 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300320 /* 0x22 - 1280x960@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100321 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 175500, 1280, 1328,
322 1360, 1440, 0, 960, 963, 967, 1017, 0,
323 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300324 /* 0x23 - 1280x1024@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100325 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1328,
326 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
327 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300328 /* 0x24 - 1280x1024@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100329 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
330 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
331 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300332 /* 0x25 - 1280x1024@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100333 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 157500, 1280, 1344,
334 1504, 1728, 0, 1024, 1025, 1028, 1072, 0,
335 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300336 /* 0x26 - 1280x1024@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100337 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 187250, 1280, 1328,
338 1360, 1440, 0, 1024, 1027, 1034, 1084, 0,
339 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300340 /* 0x27 - 1360x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100341 { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 85500, 1360, 1424,
342 1536, 1792, 0, 768, 771, 777, 795, 0,
343 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300344 /* 0x28 - 1360x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100345 { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 148250, 1360, 1408,
346 1440, 1520, 0, 768, 771, 776, 813, 0,
347 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300348 /* 0x51 - 1366x768@60Hz */
349 { DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 85500, 1366, 1436,
350 1579, 1792, 0, 768, 771, 774, 798, 0,
351 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
352 /* 0x56 - 1366x768@60Hz */
353 { DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 72000, 1366, 1380,
354 1436, 1500, 0, 768, 769, 772, 800, 0,
355 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300356 /* 0x29 - 1400x1050@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100357 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 101000, 1400, 1448,
358 1480, 1560, 0, 1050, 1053, 1057, 1080, 0,
359 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300360 /* 0x2a - 1400x1050@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100361 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 121750, 1400, 1488,
362 1632, 1864, 0, 1050, 1053, 1057, 1089, 0,
363 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300364 /* 0x2b - 1400x1050@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100365 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 156000, 1400, 1504,
366 1648, 1896, 0, 1050, 1053, 1057, 1099, 0,
367 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300368 /* 0x2c - 1400x1050@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100369 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 179500, 1400, 1504,
370 1656, 1912, 0, 1050, 1053, 1057, 1105, 0,
371 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300372 /* 0x2d - 1400x1050@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100373 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 208000, 1400, 1448,
374 1480, 1560, 0, 1050, 1053, 1057, 1112, 0,
375 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300376 /* 0x2e - 1440x900@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100377 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 88750, 1440, 1488,
378 1520, 1600, 0, 900, 903, 909, 926, 0,
379 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300380 /* 0x2f - 1440x900@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100381 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 106500, 1440, 1520,
382 1672, 1904, 0, 900, 903, 909, 934, 0,
383 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300384 /* 0x30 - 1440x900@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100385 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 136750, 1440, 1536,
386 1688, 1936, 0, 900, 903, 909, 942, 0,
387 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300388 /* 0x31 - 1440x900@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100389 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 157000, 1440, 1544,
390 1696, 1952, 0, 900, 903, 909, 948, 0,
391 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300392 /* 0x32 - 1440x900@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100393 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 182750, 1440, 1488,
394 1520, 1600, 0, 900, 903, 909, 953, 0,
395 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300396 /* 0x53 - 1600x900@60Hz */
397 { DRM_MODE("1600x900", DRM_MODE_TYPE_DRIVER, 108000, 1600, 1624,
398 1704, 1800, 0, 900, 901, 904, 1000, 0,
399 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300400 /* 0x33 - 1600x1200@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100401 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 162000, 1600, 1664,
402 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
403 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300404 /* 0x34 - 1600x1200@65Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100405 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 175500, 1600, 1664,
406 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
407 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300408 /* 0x35 - 1600x1200@70Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100409 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 189000, 1600, 1664,
410 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
411 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300412 /* 0x36 - 1600x1200@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100413 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 202500, 1600, 1664,
414 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
415 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300416 /* 0x37 - 1600x1200@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100417 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 229500, 1600, 1664,
418 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
419 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300420 /* 0x38 - 1600x1200@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100421 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 268250, 1600, 1648,
422 1680, 1760, 0, 1200, 1203, 1207, 1271, 0,
423 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300424 /* 0x39 - 1680x1050@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100425 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 119000, 1680, 1728,
426 1760, 1840, 0, 1050, 1053, 1059, 1080, 0,
427 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300428 /* 0x3a - 1680x1050@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100429 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 146250, 1680, 1784,
430 1960, 2240, 0, 1050, 1053, 1059, 1089, 0,
431 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300432 /* 0x3b - 1680x1050@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100433 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 187000, 1680, 1800,
434 1976, 2272, 0, 1050, 1053, 1059, 1099, 0,
435 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300436 /* 0x3c - 1680x1050@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100437 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 214750, 1680, 1808,
438 1984, 2288, 0, 1050, 1053, 1059, 1105, 0,
439 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300440 /* 0x3d - 1680x1050@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100441 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 245500, 1680, 1728,
442 1760, 1840, 0, 1050, 1053, 1059, 1112, 0,
443 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300444 /* 0x3e - 1792x1344@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100445 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 204750, 1792, 1920,
446 2120, 2448, 0, 1344, 1345, 1348, 1394, 0,
447 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300448 /* 0x3f - 1792x1344@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100449 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 261000, 1792, 1888,
450 2104, 2456, 0, 1344, 1345, 1348, 1417, 0,
451 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300452 /* 0x40 - 1792x1344@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100453 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 333250, 1792, 1840,
454 1872, 1952, 0, 1344, 1347, 1351, 1423, 0,
455 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300456 /* 0x41 - 1856x1392@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100457 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 218250, 1856, 1952,
458 2176, 2528, 0, 1392, 1393, 1396, 1439, 0,
459 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300460 /* 0x42 - 1856x1392@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100461 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 288000, 1856, 1984,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300462 2208, 2560, 0, 1392, 1393, 1396, 1500, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100463 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300464 /* 0x43 - 1856x1392@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100465 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 356500, 1856, 1904,
466 1936, 2016, 0, 1392, 1395, 1399, 1474, 0,
467 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300468 /* 0x52 - 1920x1080@60Hz */
469 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
470 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
471 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300472 /* 0x44 - 1920x1200@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100473 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 154000, 1920, 1968,
474 2000, 2080, 0, 1200, 1203, 1209, 1235, 0,
475 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300476 /* 0x45 - 1920x1200@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100477 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 193250, 1920, 2056,
478 2256, 2592, 0, 1200, 1203, 1209, 1245, 0,
479 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300480 /* 0x46 - 1920x1200@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100481 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 245250, 1920, 2056,
482 2264, 2608, 0, 1200, 1203, 1209, 1255, 0,
483 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300484 /* 0x47 - 1920x1200@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100485 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 281250, 1920, 2064,
486 2272, 2624, 0, 1200, 1203, 1209, 1262, 0,
487 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300488 /* 0x48 - 1920x1200@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100489 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 317000, 1920, 1968,
490 2000, 2080, 0, 1200, 1203, 1209, 1271, 0,
491 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300492 /* 0x49 - 1920x1440@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100493 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 234000, 1920, 2048,
494 2256, 2600, 0, 1440, 1441, 1444, 1500, 0,
495 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300496 /* 0x4a - 1920x1440@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100497 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2064,
498 2288, 2640, 0, 1440, 1441, 1444, 1500, 0,
499 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300500 /* 0x4b - 1920x1440@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100501 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 380500, 1920, 1968,
502 2000, 2080, 0, 1440, 1443, 1447, 1525, 0,
503 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300504 /* 0x54 - 2048x1152@60Hz */
505 { DRM_MODE("2048x1152", DRM_MODE_TYPE_DRIVER, 162000, 2048, 2074,
506 2154, 2250, 0, 1152, 1153, 1156, 1200, 0,
507 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300508 /* 0x4c - 2560x1600@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100509 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 268500, 2560, 2608,
510 2640, 2720, 0, 1600, 1603, 1609, 1646, 0,
511 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300512 /* 0x4d - 2560x1600@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100513 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 348500, 2560, 2752,
514 3032, 3504, 0, 1600, 1603, 1609, 1658, 0,
515 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300516 /* 0x4e - 2560x1600@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100517 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 443250, 2560, 2768,
518 3048, 3536, 0, 1600, 1603, 1609, 1672, 0,
519 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300520 /* 0x4f - 2560x1600@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100521 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 505250, 2560, 2768,
522 3048, 3536, 0, 1600, 1603, 1609, 1682, 0,
523 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300524 /* 0x50 - 2560x1600@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100525 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 552750, 2560, 2608,
526 2640, 2720, 0, 1600, 1603, 1609, 1694, 0,
527 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300528 /* 0x57 - 4096x2160@60Hz RB */
529 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556744, 4096, 4104,
530 4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
531 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
532 /* 0x58 - 4096x2160@59.94Hz RB */
533 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556188, 4096, 4104,
534 4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
535 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Thierry Redinga6b21832012-11-23 15:01:42 +0100536};
537
Ville Syrjäläe7bfa5c2013-10-14 16:44:27 +0300538/*
539 * These more or less come from the DMT spec. The 720x400 modes are
540 * inferred from historical 80x25 practice. The 640x480@67 and 832x624@75
541 * modes are old-school Mac modes. The EDID spec says the 1152x864@75 mode
542 * should be 1152x870, again for the Mac, but instead we use the x864 DMT
543 * mode.
544 *
545 * The DMT modes have been fact-checked; the rest are mild guesses.
546 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100547static const struct drm_display_mode edid_est_modes[] = {
548 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
549 968, 1056, 0, 600, 601, 605, 628, 0,
550 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@60Hz */
551 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
552 896, 1024, 0, 600, 601, 603, 625, 0,
553 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@56Hz */
554 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
555 720, 840, 0, 480, 481, 484, 500, 0,
556 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@75Hz */
557 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
Paul Parsons87707cf2016-04-02 11:08:06 +0100558 704, 832, 0, 480, 489, 492, 520, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100559 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@72Hz */
560 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 30240, 640, 704,
561 768, 864, 0, 480, 483, 486, 525, 0,
562 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@67Hz */
Paul Parsons87707cf2016-04-02 11:08:06 +0100563 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
Thierry Redinga6b21832012-11-23 15:01:42 +0100564 752, 800, 0, 480, 490, 492, 525, 0,
565 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@60Hz */
566 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 738,
567 846, 900, 0, 400, 421, 423, 449, 0,
568 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 720x400@88Hz */
569 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 28320, 720, 738,
570 846, 900, 0, 400, 412, 414, 449, 0,
571 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 720x400@70Hz */
572 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
573 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
574 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1280x1024@75Hz */
Paul Parsons87707cf2016-04-02 11:08:06 +0100575 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
Thierry Redinga6b21832012-11-23 15:01:42 +0100576 1136, 1312, 0, 768, 769, 772, 800, 0,
577 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1024x768@75Hz */
578 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
579 1184, 1328, 0, 768, 771, 777, 806, 0,
580 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@70Hz */
581 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
582 1184, 1344, 0, 768, 771, 777, 806, 0,
583 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@60Hz */
584 { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER,44900, 1024, 1032,
585 1208, 1264, 0, 768, 768, 776, 817, 0,
586 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_INTERLACE) }, /* 1024x768@43Hz */
587 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 57284, 832, 864,
588 928, 1152, 0, 624, 625, 628, 667, 0,
589 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 832x624@75Hz */
590 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
591 896, 1056, 0, 600, 601, 604, 625, 0,
592 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@75Hz */
593 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
594 976, 1040, 0, 600, 637, 643, 666, 0,
595 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@72Hz */
596 { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
597 1344, 1600, 0, 864, 865, 868, 900, 0,
598 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1152x864@75Hz */
599};
600
601struct minimode {
602 short w;
603 short h;
604 short r;
605 short rb;
606};
607
608static const struct minimode est3_modes[] = {
609 /* byte 6 */
610 { 640, 350, 85, 0 },
611 { 640, 400, 85, 0 },
612 { 720, 400, 85, 0 },
613 { 640, 480, 85, 0 },
614 { 848, 480, 60, 0 },
615 { 800, 600, 85, 0 },
616 { 1024, 768, 85, 0 },
617 { 1152, 864, 75, 0 },
618 /* byte 7 */
619 { 1280, 768, 60, 1 },
620 { 1280, 768, 60, 0 },
621 { 1280, 768, 75, 0 },
622 { 1280, 768, 85, 0 },
623 { 1280, 960, 60, 0 },
624 { 1280, 960, 85, 0 },
625 { 1280, 1024, 60, 0 },
626 { 1280, 1024, 85, 0 },
627 /* byte 8 */
628 { 1360, 768, 60, 0 },
629 { 1440, 900, 60, 1 },
630 { 1440, 900, 60, 0 },
631 { 1440, 900, 75, 0 },
632 { 1440, 900, 85, 0 },
633 { 1400, 1050, 60, 1 },
634 { 1400, 1050, 60, 0 },
635 { 1400, 1050, 75, 0 },
636 /* byte 9 */
637 { 1400, 1050, 85, 0 },
638 { 1680, 1050, 60, 1 },
639 { 1680, 1050, 60, 0 },
640 { 1680, 1050, 75, 0 },
641 { 1680, 1050, 85, 0 },
642 { 1600, 1200, 60, 0 },
643 { 1600, 1200, 65, 0 },
644 { 1600, 1200, 70, 0 },
645 /* byte 10 */
646 { 1600, 1200, 75, 0 },
647 { 1600, 1200, 85, 0 },
648 { 1792, 1344, 60, 0 },
Ville Syrjäläc068b322013-10-14 16:44:25 +0300649 { 1792, 1344, 75, 0 },
Thierry Redinga6b21832012-11-23 15:01:42 +0100650 { 1856, 1392, 60, 0 },
651 { 1856, 1392, 75, 0 },
652 { 1920, 1200, 60, 1 },
653 { 1920, 1200, 60, 0 },
654 /* byte 11 */
655 { 1920, 1200, 75, 0 },
656 { 1920, 1200, 85, 0 },
657 { 1920, 1440, 60, 0 },
658 { 1920, 1440, 75, 0 },
659};
660
661static const struct minimode extra_modes[] = {
662 { 1024, 576, 60, 0 },
663 { 1366, 768, 60, 0 },
664 { 1600, 900, 60, 0 },
665 { 1680, 945, 60, 0 },
666 { 1920, 1080, 60, 0 },
667 { 2048, 1152, 60, 0 },
668 { 2048, 1536, 60, 0 },
669};
670
671/*
672 * Probably taken from CEA-861 spec.
673 * This table is converted from xorg's hw/xfree86/modes/xf86EdidModes.c.
Jani Nikulad9278b42016-01-08 13:21:51 +0200674 *
675 * Index using the VIC.
Thierry Redinga6b21832012-11-23 15:01:42 +0100676 */
677static const struct drm_display_mode edid_cea_modes[] = {
Jani Nikulad9278b42016-01-08 13:21:51 +0200678 /* 0 - dummy, VICs start at 1 */
679 { },
Thierry Redinga6b21832012-11-23 15:01:42 +0100680 /* 1 - 640x480@60Hz */
681 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
682 752, 800, 0, 480, 490, 492, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300683 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530684 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100685 /* 2 - 720x480@60Hz */
686 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
687 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300688 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530689 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100690 /* 3 - 720x480@60Hz */
691 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
692 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300693 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530694 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100695 /* 4 - 1280x720@60Hz */
696 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
697 1430, 1650, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300698 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530699 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100700 /* 5 - 1920x1080i@60Hz */
701 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
702 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
703 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300704 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530705 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700706 /* 6 - 720(1440)x480i@60Hz */
707 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
708 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100709 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300710 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530711 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700712 /* 7 - 720(1440)x480i@60Hz */
713 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
714 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100715 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300716 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530717 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700718 /* 8 - 720(1440)x240@60Hz */
719 { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
720 801, 858, 0, 240, 244, 247, 262, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100721 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300722 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530723 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700724 /* 9 - 720(1440)x240@60Hz */
725 { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
726 801, 858, 0, 240, 244, 247, 262, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100727 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300728 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530729 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100730 /* 10 - 2880x480i@60Hz */
731 { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
732 3204, 3432, 0, 480, 488, 494, 525, 0,
733 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300734 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530735 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100736 /* 11 - 2880x480i@60Hz */
737 { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
738 3204, 3432, 0, 480, 488, 494, 525, 0,
739 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300740 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530741 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100742 /* 12 - 2880x240@60Hz */
743 { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
744 3204, 3432, 0, 240, 244, 247, 262, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300745 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530746 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100747 /* 13 - 2880x240@60Hz */
748 { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
749 3204, 3432, 0, 240, 244, 247, 262, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300750 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530751 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100752 /* 14 - 1440x480@60Hz */
753 { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
754 1596, 1716, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300755 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530756 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100757 /* 15 - 1440x480@60Hz */
758 { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
759 1596, 1716, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300760 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530761 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100762 /* 16 - 1920x1080@60Hz */
763 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
764 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300765 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530766 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100767 /* 17 - 720x576@50Hz */
768 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
769 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300770 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530771 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100772 /* 18 - 720x576@50Hz */
773 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
774 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300775 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530776 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100777 /* 19 - 1280x720@50Hz */
778 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
779 1760, 1980, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300780 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530781 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100782 /* 20 - 1920x1080i@50Hz */
783 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
784 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
785 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300786 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530787 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700788 /* 21 - 720(1440)x576i@50Hz */
789 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
790 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100791 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300792 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530793 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700794 /* 22 - 720(1440)x576i@50Hz */
795 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
796 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100797 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300798 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530799 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700800 /* 23 - 720(1440)x288@50Hz */
801 { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
802 795, 864, 0, 288, 290, 293, 312, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100803 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300804 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530805 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700806 /* 24 - 720(1440)x288@50Hz */
807 { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
808 795, 864, 0, 288, 290, 293, 312, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100809 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300810 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530811 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100812 /* 25 - 2880x576i@50Hz */
813 { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
814 3180, 3456, 0, 576, 580, 586, 625, 0,
815 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300816 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530817 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100818 /* 26 - 2880x576i@50Hz */
819 { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
820 3180, 3456, 0, 576, 580, 586, 625, 0,
821 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300822 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530823 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100824 /* 27 - 2880x288@50Hz */
825 { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
826 3180, 3456, 0, 288, 290, 293, 312, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300827 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530828 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100829 /* 28 - 2880x288@50Hz */
830 { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
831 3180, 3456, 0, 288, 290, 293, 312, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300832 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530833 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100834 /* 29 - 1440x576@50Hz */
835 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
836 1592, 1728, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300837 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530838 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100839 /* 30 - 1440x576@50Hz */
840 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
841 1592, 1728, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300842 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530843 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100844 /* 31 - 1920x1080@50Hz */
845 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
846 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300847 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530848 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100849 /* 32 - 1920x1080@24Hz */
850 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
851 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300852 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530853 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100854 /* 33 - 1920x1080@25Hz */
855 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
856 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300857 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530858 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100859 /* 34 - 1920x1080@30Hz */
860 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
861 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300862 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530863 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100864 /* 35 - 2880x480@60Hz */
865 { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
866 3192, 3432, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300867 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530868 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100869 /* 36 - 2880x480@60Hz */
870 { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
871 3192, 3432, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300872 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530873 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100874 /* 37 - 2880x576@50Hz */
875 { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
876 3184, 3456, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300877 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530878 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100879 /* 38 - 2880x576@50Hz */
880 { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
881 3184, 3456, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300882 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530883 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100884 /* 39 - 1920x1080i@50Hz */
885 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 72000, 1920, 1952,
886 2120, 2304, 0, 1080, 1126, 1136, 1250, 0,
887 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300888 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530889 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100890 /* 40 - 1920x1080i@100Hz */
891 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
892 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
893 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300894 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530895 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100896 /* 41 - 1280x720@100Hz */
897 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
898 1760, 1980, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300899 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530900 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100901 /* 42 - 720x576@100Hz */
902 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
903 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300904 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530905 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100906 /* 43 - 720x576@100Hz */
907 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
908 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300909 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530910 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700911 /* 44 - 720(1440)x576i@100Hz */
912 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
913 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100914 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Clint Taylor5a11f7f2014-09-26 09:55:24 -0700915 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530916 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700917 /* 45 - 720(1440)x576i@100Hz */
918 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
919 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100920 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Clint Taylor5a11f7f2014-09-26 09:55:24 -0700921 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530922 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100923 /* 46 - 1920x1080i@120Hz */
924 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
925 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
926 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300927 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530928 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100929 /* 47 - 1280x720@120Hz */
930 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
931 1430, 1650, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300932 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530933 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100934 /* 48 - 720x480@120Hz */
935 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
936 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300937 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530938 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100939 /* 49 - 720x480@120Hz */
940 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
941 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300942 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530943 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700944 /* 50 - 720(1440)x480i@120Hz */
945 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
946 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100947 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300948 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530949 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700950 /* 51 - 720(1440)x480i@120Hz */
951 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
952 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100953 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300954 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530955 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100956 /* 52 - 720x576@200Hz */
957 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
958 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300959 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530960 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100961 /* 53 - 720x576@200Hz */
962 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
963 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300964 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530965 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700966 /* 54 - 720(1440)x576i@200Hz */
967 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
968 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100969 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300970 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530971 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700972 /* 55 - 720(1440)x576i@200Hz */
973 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
974 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100975 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300976 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530977 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100978 /* 56 - 720x480@240Hz */
979 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
980 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300981 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530982 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100983 /* 57 - 720x480@240Hz */
984 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
985 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300986 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530987 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700988 /* 58 - 720(1440)x480i@240 */
989 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
990 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100991 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300992 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530993 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700994 /* 59 - 720(1440)x480i@240 */
995 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
996 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100997 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300998 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530999 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +01001000 /* 60 - 1280x720@24Hz */
1001 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
1002 3080, 3300, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001003 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301004 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +01001005 /* 61 - 1280x720@25Hz */
1006 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
1007 3740, 3960, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001008 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301009 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +01001010 /* 62 - 1280x720@30Hz */
1011 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
1012 3080, 3300, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001013 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301014 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +01001015 /* 63 - 1920x1080@120Hz */
1016 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
1017 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001018 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301019 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +01001020 /* 64 - 1920x1080@100Hz */
1021 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
Clint Taylor8f0e4902016-08-15 10:31:28 -07001022 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001023 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301024 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Abhinav Kumaraee5e202017-04-01 19:25:42 -07001025 /* 65 - 1280x720@24Hz */
1026 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
1027 3080, 3300, 0, 720, 725, 730, 750, 0,
1028 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1029 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1030 /* 66 - 1280x720@25Hz */
1031 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
1032 3740, 3960, 0, 720, 725, 730, 750, 0,
1033 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1034 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1035 /* 67 - 1280x720@30Hz */
1036 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
1037 3080, 3300, 0, 720, 725, 730, 750, 0,
1038 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1039 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1040 /* 68 - 1280x720@50Hz */
1041 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
1042 1760, 1980, 0, 720, 725, 730, 750, 0,
1043 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1044 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1045 /* 69 - 1280x720@60Hz */
1046 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
1047 1430, 1650, 0, 720, 725, 730, 750, 0,
1048 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1049 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1050 /* 70 - 1280x720@100Hz */
1051 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
1052 1760, 1980, 0, 720, 725, 730, 750, 0,
1053 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1054 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1055 /* 71 - 1280x720@120Hz */
1056 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
1057 1430, 1650, 0, 720, 725, 730, 750, 0,
1058 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1059 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1060 /* 72 - 1920x1080@24Hz */
1061 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
1062 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
1063 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1064 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1065 /* 73 - 1920x1080@25Hz */
1066 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
1067 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
1068 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1069 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1070 /* 74 - 1920x1080@30Hz */
1071 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
1072 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1073 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1074 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1075 /* 75 - 1920x1080@50Hz */
1076 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
1077 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
1078 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1079 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1080 /* 76 - 1920x1080@60Hz */
1081 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
1082 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1083 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1084 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1085 /* 77 - 1920x1080@100Hz */
1086 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
1087 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
1088 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1089 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1090 /* 78 - 1920x1080@120Hz */
1091 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
1092 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1093 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1094 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1095 /* 79 - 1680x720@24Hz */
1096 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 3040,
1097 3080, 3300, 0, 720, 725, 730, 750, 0,
1098 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1099 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1100 /* 80 - 1680x720@25Hz */
1101 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 2908,
1102 2948, 3168, 0, 720, 725, 730, 750, 0,
1103 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1104 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1105 /* 81 - 1680x720@30Hz */
1106 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 2380,
1107 2420, 2640, 0, 720, 725, 730, 750, 0,
1108 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1109 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1110 /* 82 - 1680x720@50Hz */
1111 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 82500, 1680, 1940,
1112 1980, 2200, 0, 720, 725, 730, 750, 0,
1113 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1114 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1115 /* 83 - 1680x720@60Hz */
1116 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 99000, 1680, 1940,
1117 1980, 2200, 0, 720, 725, 730, 750, 0,
1118 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1119 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1120 /* 84 - 1680x720@100Hz */
1121 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 165000, 1680, 1740,
1122 1780, 2000, 0, 720, 725, 730, 825, 0,
1123 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1124 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1125 /* 85 - 1680x720@120Hz */
1126 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 198000, 1680, 1740,
1127 1780, 2000, 0, 720, 725, 730, 825, 0,
1128 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1129 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1130 /* 86 - 2560x1080@24Hz */
1131 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 99000, 2560, 3558,
1132 3602, 3750, 0, 1080, 1084, 1089, 1100, 0,
1133 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1134 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1135 /* 87 - 2560x1080@25Hz */
1136 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 90000, 2560, 3008,
1137 3052, 3200, 0, 1080, 1084, 1089, 1125, 0,
1138 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1139 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1140 /* 88 - 2560x1080@30Hz */
1141 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 118800, 2560, 3328,
1142 3372, 3520, 0, 1080, 1084, 1089, 1125, 0,
1143 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1144 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1145 /* 89 - 2560x1080@50Hz */
1146 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 185625, 2560, 3108,
1147 3152, 3300, 0, 1080, 1084, 1089, 1125, 0,
1148 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1149 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1150 /* 90 - 2560x1080@60Hz */
1151 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 198000, 2560, 2808,
1152 2852, 3000, 0, 1080, 1084, 1089, 1100, 0,
1153 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1154 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1155 /* 91 - 2560x1080@100Hz */
1156 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 371250, 2560, 2778,
1157 2822, 2970, 0, 1080, 1084, 1089, 1250, 0,
1158 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1159 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1160 /* 92 - 2560x1080@120Hz */
1161 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 495000, 2560, 3108,
1162 3152, 3300, 0, 1080, 1084, 1089, 1250, 0,
1163 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1164 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1165 /* 93 - 3840x2160p@24Hz 16:9 */
1166 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 5116,
1167 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1168 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1169 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9,},
1170 /* 94 - 3840x2160p@25Hz 16:9 */
1171 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4896,
1172 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1173 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1174 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9},
1175 /* 95 - 3840x2160p@30Hz 16:9 */
1176 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4016,
1177 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1178 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1179 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9},
1180 /* 96 - 3840x2160p@50Hz 16:9 */
1181 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4896,
1182 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1183 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1184 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9},
1185 /* 97 - 3840x2160p@60Hz 16:9 */
1186 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4016,
1187 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1188 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1189 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9},
1190 /* 98 - 4096x2160p@24Hz 256:135 */
1191 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 5116,
1192 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1193 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1194 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135},
1195 /* 99 - 4096x2160p@25Hz 256:135 */
1196 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 5064,
1197 5152, 5280, 0, 2160, 2168, 2178, 2250, 0,
1198 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1199 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135},
1200 /* 100 - 4096x2160p@30Hz 256:135 */
1201 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 4184,
1202 4272, 4400, 0, 2160, 2168, 2178, 2250, 0,
1203 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1204 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135},
1205 /* 101 - 4096x2160p@50Hz 256:135 */
1206 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 594000, 4096, 5064,
1207 5152, 5280, 0, 2160, 2168, 2178, 2250, 0,
1208 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1209 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135},
1210 /* 102 - 4096x2160p@60Hz 256:135 */
1211 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 594000, 4096, 4184,
1212 4272, 4400, 0, 2160, 2168, 2178, 2250, 0,
1213 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1214 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135},
1215 /* 103 - 3840x2160p@24Hz 64:27 */
1216 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 5116,
1217 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1218 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1219 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27},
1220 /* 104 - 3840x2160p@25Hz 64:27 */
1221 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4016,
1222 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1223 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1224 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27},
1225 /* 105 - 3840x2160p@30Hz 64:27 */
1226 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4016,
1227 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1228 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1229 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27},
1230 /* 106 - 3840x2160p@50Hz 64:27 */
1231 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4896,
1232 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1233 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1234 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27},
1235 /* 107 - 3840x2160p@60Hz 64:27 */
1236 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4016,
1237 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1238 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1239 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27},
Thierry Redinga6b21832012-11-23 15:01:42 +01001240};
1241
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001242/*
Jani Nikulad9278b42016-01-08 13:21:51 +02001243 * HDMI 1.4 4k modes. Index using the VIC.
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001244 */
1245static const struct drm_display_mode edid_4k_modes[] = {
Jani Nikulad9278b42016-01-08 13:21:51 +02001246 /* 0 - dummy, VICs start at 1 */
1247 { },
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001248 /* 1 - 3840x2160@30Hz */
1249 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1250 3840, 4016, 4104, 4400, 0,
1251 2160, 2168, 2178, 2250, 0,
1252 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1253 .vrefresh = 30, },
1254 /* 2 - 3840x2160@25Hz */
1255 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1256 3840, 4896, 4984, 5280, 0,
1257 2160, 2168, 2178, 2250, 0,
1258 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1259 .vrefresh = 25, },
1260 /* 3 - 3840x2160@24Hz */
1261 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1262 3840, 5116, 5204, 5500, 0,
1263 2160, 2168, 2178, 2250, 0,
1264 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1265 .vrefresh = 24, },
1266 /* 4 - 4096x2160@24Hz (SMPTE) */
1267 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000,
1268 4096, 5116, 5204, 5500, 0,
1269 2160, 2168, 2178, 2250, 0,
1270 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1271 .vrefresh = 24, },
1272};
1273
Adam Jackson61e57a82010-03-29 21:43:18 +00001274/*** DDC fetch and block validation ***/
Dave Airlief453ba02008-11-07 14:05:41 -08001275
Adam Jackson083ae052009-09-23 17:30:45 -04001276static const u8 edid_header[] = {
1277 0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00
1278};
Dave Airlief453ba02008-11-07 14:05:41 -08001279
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001280/**
1281 * drm_edid_header_is_valid - sanity check the header of the base EDID block
1282 * @raw_edid: pointer to raw base EDID block
1283 *
1284 * Sanity check the header of the base EDID block.
1285 *
1286 * Return: 8 if the header is perfect, down to 0 if it's totally wrong.
Thomas Reim051963d2011-07-29 14:28:57 +00001287 */
1288int drm_edid_header_is_valid(const u8 *raw_edid)
1289{
1290 int i, score = 0;
1291
1292 for (i = 0; i < sizeof(edid_header); i++)
1293 if (raw_edid[i] == edid_header[i])
1294 score++;
1295
1296 return score;
1297}
1298EXPORT_SYMBOL(drm_edid_header_is_valid);
1299
Adam Jackson47819ba2012-05-30 16:42:39 -04001300static int edid_fixup __read_mostly = 6;
1301module_param_named(edid_fixup, edid_fixup, int, 0400);
1302MODULE_PARM_DESC(edid_fixup,
1303 "Minimum number of valid EDID header bytes (0-8, default 6)");
Thomas Reim051963d2011-07-29 14:28:57 +00001304
Dave Airlie40d9b042014-10-20 16:29:33 +10001305static void drm_get_displayid(struct drm_connector *connector,
1306 struct edid *edid);
Dave Airlieda9df2f2014-12-11 10:12:57 +10001307
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001308static int drm_edid_block_checksum(const u8 *raw_edid)
1309{
1310 int i;
1311 u8 csum = 0;
1312 for (i = 0; i < EDID_LENGTH; i++)
1313 csum += raw_edid[i];
1314
1315 return csum;
1316}
1317
Stefan Brünsd6885d62014-11-30 19:57:41 +01001318static bool drm_edid_is_zero(const u8 *in_edid, int length)
1319{
1320 if (memchr_inv(in_edid, 0, length))
1321 return false;
1322
1323 return true;
1324}
1325
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001326/**
1327 * drm_edid_block_valid - Sanity check the EDID block (base or extension)
1328 * @raw_edid: pointer to raw EDID block
1329 * @block: type of block to validate (0 for base, extension otherwise)
1330 * @print_bad_edid: if true, dump bad EDID blocks to the console
Todd Previte6ba2bd32015-04-21 11:09:41 -07001331 * @edid_corrupt: if true, the header or checksum is invalid
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001332 *
1333 * Validate a base or extension EDID block and optionally dump bad blocks to
1334 * the console.
1335 *
1336 * Return: True if the block is valid, false otherwise.
Dave Airlief453ba02008-11-07 14:05:41 -08001337 */
Todd Previte6ba2bd32015-04-21 11:09:41 -07001338bool drm_edid_block_valid(u8 *raw_edid, int block, bool print_bad_edid,
1339 bool *edid_corrupt)
Dave Airlief453ba02008-11-07 14:05:41 -08001340{
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001341 u8 csum;
Adam Jackson61e57a82010-03-29 21:43:18 +00001342 struct edid *edid = (struct edid *)raw_edid;
Dave Airlief453ba02008-11-07 14:05:41 -08001343
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001344 if (WARN_ON(!raw_edid))
1345 return false;
1346
Adam Jackson47819ba2012-05-30 16:42:39 -04001347 if (edid_fixup > 8 || edid_fixup < 0)
1348 edid_fixup = 6;
1349
Adam Jacksonf89ec8a2012-04-16 10:40:08 -04001350 if (block == 0) {
Thomas Reim051963d2011-07-29 14:28:57 +00001351 int score = drm_edid_header_is_valid(raw_edid);
Todd Previte6ba2bd32015-04-21 11:09:41 -07001352 if (score == 8) {
1353 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001354 *edid_corrupt = false;
Todd Previte6ba2bd32015-04-21 11:09:41 -07001355 } else if (score >= edid_fixup) {
1356 /* Displayport Link CTS Core 1.2 rev1.1 test 4.2.2.6
1357 * The corrupt flag needs to be set here otherwise, the
1358 * fix-up code here will correct the problem, the
1359 * checksum is correct and the test fails
1360 */
1361 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001362 *edid_corrupt = true;
Adam Jackson61e57a82010-03-29 21:43:18 +00001363 DRM_DEBUG("Fixing EDID header, your hardware may be failing\n");
1364 memcpy(raw_edid, edid_header, sizeof(edid_header));
1365 } else {
Todd Previte6ba2bd32015-04-21 11:09:41 -07001366 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001367 *edid_corrupt = true;
Adam Jackson61e57a82010-03-29 21:43:18 +00001368 goto bad;
1369 }
1370 }
Dave Airlief453ba02008-11-07 14:05:41 -08001371
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001372 csum = drm_edid_block_checksum(raw_edid);
Dave Airlief453ba02008-11-07 14:05:41 -08001373 if (csum) {
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001374 if (print_bad_edid) {
1375 DRM_ERROR("EDID checksum is invalid, remainder is %d\n", csum);
1376 }
Adam Jackson4a638b42010-05-25 16:33:09 -04001377
Todd Previte6ba2bd32015-04-21 11:09:41 -07001378 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001379 *edid_corrupt = true;
Todd Previte6ba2bd32015-04-21 11:09:41 -07001380
Adam Jackson4a638b42010-05-25 16:33:09 -04001381 /* allow CEA to slide through, switches mangle this */
1382 if (raw_edid[0] != 0x02)
1383 goto bad;
Dave Airlief453ba02008-11-07 14:05:41 -08001384 }
1385
Adam Jackson61e57a82010-03-29 21:43:18 +00001386 /* per-block-type checks */
1387 switch (raw_edid[0]) {
1388 case 0: /* base */
1389 if (edid->version != 1) {
1390 DRM_ERROR("EDID has major version %d, instead of 1\n", edid->version);
1391 goto bad;
1392 }
Adam Jackson862b89c2009-11-23 14:23:06 -05001393
Adam Jackson61e57a82010-03-29 21:43:18 +00001394 if (edid->revision > 4)
1395 DRM_DEBUG("EDID minor > 4, assuming backward compatibility\n");
1396 break;
1397
1398 default:
1399 break;
1400 }
Adam Jackson47ee4cc2009-11-23 14:23:05 -05001401
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001402 return true;
Dave Airlief453ba02008-11-07 14:05:41 -08001403
1404bad:
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001405 if (print_bad_edid) {
Stefan Brünsda4c07b2014-11-30 19:57:42 +01001406 if (drm_edid_is_zero(raw_edid, EDID_LENGTH)) {
1407 printk(KERN_ERR "EDID block is all zeroes\n");
1408 } else {
1409 printk(KERN_ERR "Raw EDID:\n");
1410 print_hex_dump(KERN_ERR, " \t", DUMP_PREFIX_NONE, 16, 1,
Tormod Volden0aff47f2011-07-05 20:12:53 +00001411 raw_edid, EDID_LENGTH, false);
Stefan Brünsda4c07b2014-11-30 19:57:42 +01001412 }
Dave Airlief453ba02008-11-07 14:05:41 -08001413 }
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001414 return false;
Dave Airlief453ba02008-11-07 14:05:41 -08001415}
Carsten Emdeda0df922012-03-18 22:37:33 +01001416EXPORT_SYMBOL(drm_edid_block_valid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001417
1418/**
1419 * drm_edid_is_valid - sanity check EDID data
1420 * @edid: EDID data
1421 *
1422 * Sanity-check an entire EDID record (including extensions)
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001423 *
1424 * Return: True if the EDID data is valid, false otherwise.
Adam Jackson61e57a82010-03-29 21:43:18 +00001425 */
1426bool drm_edid_is_valid(struct edid *edid)
1427{
1428 int i;
1429 u8 *raw = (u8 *)edid;
1430
1431 if (!edid)
1432 return false;
1433
1434 for (i = 0; i <= edid->extensions; i++)
Todd Previte6ba2bd32015-04-21 11:09:41 -07001435 if (!drm_edid_block_valid(raw + i * EDID_LENGTH, i, true, NULL))
Adam Jackson61e57a82010-03-29 21:43:18 +00001436 return false;
1437
1438 return true;
1439}
Alex Deucher3c537882010-02-05 04:21:19 -05001440EXPORT_SYMBOL(drm_edid_is_valid);
Dave Airlief453ba02008-11-07 14:05:41 -08001441
Adam Jackson61e57a82010-03-29 21:43:18 +00001442#define DDC_SEGMENT_ADDR 0x30
1443/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001444 * drm_do_probe_ddc_edid() - get EDID information via I2C
Thierry Reding7c58e872014-12-03 16:52:18 +01001445 * @data: I2C device adapter
Daniel Vetterfc668112014-01-21 12:02:26 +01001446 * @buf: EDID data buffer to be filled
1447 * @block: 128 byte EDID block to start fetching from
1448 * @len: EDID data buffer length to fetch
1449 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001450 * Try to fetch EDID information by calling I2C driver functions.
Daniel Vetterfc668112014-01-21 12:02:26 +01001451 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001452 * Return: 0 on success or -1 on failure.
Adam Jackson61e57a82010-03-29 21:43:18 +00001453 */
1454static int
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001455drm_do_probe_ddc_edid(void *data, u8 *buf, unsigned int block, size_t len)
Adam Jackson61e57a82010-03-29 21:43:18 +00001456{
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001457 struct i2c_adapter *adapter = data;
Adam Jackson61e57a82010-03-29 21:43:18 +00001458 unsigned char start = block * EDID_LENGTH;
Shirish Scd004b32012-08-30 07:04:06 +00001459 unsigned char segment = block >> 1;
1460 unsigned char xfers = segment ? 3 : 2;
Chris Wilson4819d2e2011-03-15 11:04:41 +00001461 int ret, retries = 5;
Adam Jackson61e57a82010-03-29 21:43:18 +00001462
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001463 /*
1464 * The core I2C driver will automatically retry the transfer if the
Chris Wilson4819d2e2011-03-15 11:04:41 +00001465 * adapter reports EAGAIN. However, we find that bit-banging transfers
1466 * are susceptible to errors under a heavily loaded machine and
1467 * generate spurious NAKs and timeouts. Retrying the transfer
1468 * of the individual block a few times seems to overcome this.
1469 */
1470 do {
1471 struct i2c_msg msgs[] = {
1472 {
Shirish Scd004b32012-08-30 07:04:06 +00001473 .addr = DDC_SEGMENT_ADDR,
1474 .flags = 0,
1475 .len = 1,
1476 .buf = &segment,
1477 }, {
Chris Wilson4819d2e2011-03-15 11:04:41 +00001478 .addr = DDC_ADDR,
1479 .flags = 0,
1480 .len = 1,
1481 .buf = &start,
1482 }, {
1483 .addr = DDC_ADDR,
1484 .flags = I2C_M_RD,
1485 .len = len,
1486 .buf = buf,
1487 }
1488 };
Shirish Scd004b32012-08-30 07:04:06 +00001489
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001490 /*
1491 * Avoid sending the segment addr to not upset non-compliant
1492 * DDC monitors.
1493 */
Shirish Scd004b32012-08-30 07:04:06 +00001494 ret = i2c_transfer(adapter, &msgs[3 - xfers], xfers);
1495
Eugeni Dodonov9292f372012-01-05 09:34:28 -02001496 if (ret == -ENXIO) {
1497 DRM_DEBUG_KMS("drm: skipping non-existent adapter %s\n",
1498 adapter->name);
1499 break;
1500 }
Shirish Scd004b32012-08-30 07:04:06 +00001501 } while (ret != xfers && --retries);
Adam Jackson61e57a82010-03-29 21:43:18 +00001502
Shirish Scd004b32012-08-30 07:04:06 +00001503 return ret == xfers ? 0 : -1;
Adam Jackson61e57a82010-03-29 21:43:18 +00001504}
1505
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001506/**
1507 * drm_do_get_edid - get EDID data using a custom EDID block read function
1508 * @connector: connector we're probing
1509 * @get_edid_block: EDID block read function
1510 * @data: private data passed to the block read function
1511 *
1512 * When the I2C adapter connected to the DDC bus is hidden behind a device that
1513 * exposes a different interface to read EDID blocks this function can be used
1514 * to get EDID data using a custom block read function.
1515 *
1516 * As in the general case the DDC bus is accessible by the kernel at the I2C
1517 * level, drivers must make all reasonable efforts to expose it as an I2C
1518 * adapter and use drm_get_edid() instead of abusing this function.
1519 *
1520 * Return: Pointer to valid EDID or NULL if we couldn't find any.
1521 */
1522struct edid *drm_do_get_edid(struct drm_connector *connector,
1523 int (*get_edid_block)(void *data, u8 *buf, unsigned int block,
1524 size_t len),
1525 void *data)
Adam Jackson61e57a82010-03-29 21:43:18 +00001526{
Sam Tygier0ea75e22010-09-23 10:11:01 +01001527 int i, j = 0, valid_extensions = 0;
Adam Jackson61e57a82010-03-29 21:43:18 +00001528 u8 *block, *new;
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001529 bool print_bad_edid = !connector->bad_edid_counter || (drm_debug & DRM_UT_KMS);
Adam Jackson61e57a82010-03-29 21:43:18 +00001530
1531 if ((block = kmalloc(EDID_LENGTH, GFP_KERNEL)) == NULL)
1532 return NULL;
1533
1534 /* base block fetch */
1535 for (i = 0; i < 4; i++) {
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001536 if (get_edid_block(data, block, 0, EDID_LENGTH))
Adam Jackson61e57a82010-03-29 21:43:18 +00001537 goto out;
Todd Previte6ba2bd32015-04-21 11:09:41 -07001538 if (drm_edid_block_valid(block, 0, print_bad_edid,
1539 &connector->edid_corrupt))
Adam Jackson61e57a82010-03-29 21:43:18 +00001540 break;
Dave Airlie4a9a8b72011-06-14 06:13:55 +00001541 if (i == 0 && drm_edid_is_zero(block, EDID_LENGTH)) {
1542 connector->null_edid_counter++;
1543 goto carp;
1544 }
Adam Jackson61e57a82010-03-29 21:43:18 +00001545 }
1546 if (i == 4)
1547 goto carp;
1548
1549 /* if there's no extensions, we're done */
1550 if (block[0x7e] == 0)
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001551 return (struct edid *)block;
Adam Jackson61e57a82010-03-29 21:43:18 +00001552
1553 new = krealloc(block, (block[0x7e] + 1) * EDID_LENGTH, GFP_KERNEL);
1554 if (!new)
1555 goto out;
1556 block = new;
1557
1558 for (j = 1; j <= block[0x7e]; j++) {
1559 for (i = 0; i < 4; i++) {
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001560 if (get_edid_block(data,
Sam Tygier0ea75e22010-09-23 10:11:01 +01001561 block + (valid_extensions + 1) * EDID_LENGTH,
1562 j, EDID_LENGTH))
Adam Jackson61e57a82010-03-29 21:43:18 +00001563 goto out;
Todd Previte6ba2bd32015-04-21 11:09:41 -07001564 if (drm_edid_block_valid(block + (valid_extensions + 1)
1565 * EDID_LENGTH, j,
1566 print_bad_edid,
1567 NULL)) {
Sam Tygier0ea75e22010-09-23 10:11:01 +01001568 valid_extensions++;
Adam Jackson61e57a82010-03-29 21:43:18 +00001569 break;
Sam Tygier0ea75e22010-09-23 10:11:01 +01001570 }
Adam Jackson61e57a82010-03-29 21:43:18 +00001571 }
Maarten Lankhorstf934ec8c2013-01-29 14:27:39 +01001572
1573 if (i == 4 && print_bad_edid) {
Sam Tygier0ea75e22010-09-23 10:11:01 +01001574 dev_warn(connector->dev->dev,
1575 "%s: Ignoring invalid EDID block %d.\n",
Jani Nikula25933822014-06-03 14:56:20 +03001576 connector->name, j);
Maarten Lankhorstf934ec8c2013-01-29 14:27:39 +01001577
1578 connector->bad_edid_counter++;
1579 }
Sam Tygier0ea75e22010-09-23 10:11:01 +01001580 }
1581
1582 if (valid_extensions != block[0x7e]) {
1583 block[EDID_LENGTH-1] += block[0x7e] - valid_extensions;
1584 block[0x7e] = valid_extensions;
1585 new = krealloc(block, (valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
1586 if (!new)
1587 goto out;
1588 block = new;
Adam Jackson61e57a82010-03-29 21:43:18 +00001589 }
1590
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001591 return (struct edid *)block;
Adam Jackson61e57a82010-03-29 21:43:18 +00001592
1593carp:
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001594 if (print_bad_edid) {
1595 dev_warn(connector->dev->dev, "%s: EDID block %d invalid.\n",
Jani Nikula25933822014-06-03 14:56:20 +03001596 connector->name, j);
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001597 }
1598 connector->bad_edid_counter++;
Adam Jackson61e57a82010-03-29 21:43:18 +00001599
1600out:
1601 kfree(block);
1602 return NULL;
1603}
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001604EXPORT_SYMBOL_GPL(drm_do_get_edid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001605
1606/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001607 * drm_probe_ddc() - probe DDC presence
1608 * @adapter: I2C adapter to probe
Adam Jackson61e57a82010-03-29 21:43:18 +00001609 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001610 * Return: True on success, false on failure.
Adam Jackson61e57a82010-03-29 21:43:18 +00001611 */
Adam Jacksonfbff4692012-09-18 10:58:47 -04001612bool
Adam Jackson61e57a82010-03-29 21:43:18 +00001613drm_probe_ddc(struct i2c_adapter *adapter)
1614{
1615 unsigned char out;
1616
1617 return (drm_do_probe_ddc_edid(adapter, &out, 0, 1) == 0);
1618}
Adam Jacksonfbff4692012-09-18 10:58:47 -04001619EXPORT_SYMBOL(drm_probe_ddc);
Adam Jackson61e57a82010-03-29 21:43:18 +00001620
1621/**
1622 * drm_get_edid - get EDID data, if available
1623 * @connector: connector we're probing
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001624 * @adapter: I2C adapter to use for DDC
Adam Jackson61e57a82010-03-29 21:43:18 +00001625 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001626 * Poke the given I2C channel to grab EDID data if possible. If found,
Adam Jackson61e57a82010-03-29 21:43:18 +00001627 * attach it to the connector.
1628 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001629 * Return: Pointer to valid EDID or NULL if we couldn't find any.
Adam Jackson61e57a82010-03-29 21:43:18 +00001630 */
1631struct edid *drm_get_edid(struct drm_connector *connector,
1632 struct i2c_adapter *adapter)
1633{
Dave Airlie40d9b042014-10-20 16:29:33 +10001634 struct edid *edid;
1635
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001636 if (!drm_probe_ddc(adapter))
1637 return NULL;
Adam Jackson61e57a82010-03-29 21:43:18 +00001638
Dave Airlie40d9b042014-10-20 16:29:33 +10001639 edid = drm_do_get_edid(connector, drm_do_probe_ddc_edid, adapter);
1640 if (edid)
1641 drm_get_displayid(connector, edid);
1642 return edid;
Adam Jackson61e57a82010-03-29 21:43:18 +00001643}
1644EXPORT_SYMBOL(drm_get_edid);
1645
Jani Nikula51f8da52013-09-27 15:08:27 +03001646/**
Lukas Wunner5cb8eaa2016-01-11 20:09:20 +01001647 * drm_get_edid_switcheroo - get EDID data for a vga_switcheroo output
1648 * @connector: connector we're probing
1649 * @adapter: I2C adapter to use for DDC
1650 *
1651 * Wrapper around drm_get_edid() for laptops with dual GPUs using one set of
1652 * outputs. The wrapper adds the requisite vga_switcheroo calls to temporarily
1653 * switch DDC to the GPU which is retrieving EDID.
1654 *
1655 * Return: Pointer to valid EDID or %NULL if we couldn't find any.
1656 */
1657struct edid *drm_get_edid_switcheroo(struct drm_connector *connector,
1658 struct i2c_adapter *adapter)
1659{
1660 struct pci_dev *pdev = connector->dev->pdev;
1661 struct edid *edid;
1662
1663 vga_switcheroo_lock_ddc(pdev);
1664 edid = drm_get_edid(connector, adapter);
1665 vga_switcheroo_unlock_ddc(pdev);
1666
1667 return edid;
1668}
1669EXPORT_SYMBOL(drm_get_edid_switcheroo);
1670
1671/**
Jani Nikula51f8da52013-09-27 15:08:27 +03001672 * drm_edid_duplicate - duplicate an EDID and the extensions
1673 * @edid: EDID to duplicate
1674 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001675 * Return: Pointer to duplicated EDID or NULL on allocation failure.
Jani Nikula51f8da52013-09-27 15:08:27 +03001676 */
1677struct edid *drm_edid_duplicate(const struct edid *edid)
1678{
1679 return kmemdup(edid, (edid->extensions + 1) * EDID_LENGTH, GFP_KERNEL);
1680}
1681EXPORT_SYMBOL(drm_edid_duplicate);
1682
Adam Jackson61e57a82010-03-29 21:43:18 +00001683/*** EDID parsing ***/
1684
Dave Airlief453ba02008-11-07 14:05:41 -08001685/**
1686 * edid_vendor - match a string against EDID's obfuscated vendor field
1687 * @edid: EDID to match
1688 * @vendor: vendor string
1689 *
1690 * Returns true if @vendor is in @edid, false otherwise
1691 */
Jani Nikula14ec1cf2017-04-04 19:32:18 +00001692static bool edid_vendor(struct edid *edid, const char *vendor)
Dave Airlief453ba02008-11-07 14:05:41 -08001693{
1694 char edid_vendor[3];
1695
1696 edid_vendor[0] = ((edid->mfg_id[0] & 0x7c) >> 2) + '@';
1697 edid_vendor[1] = (((edid->mfg_id[0] & 0x3) << 3) |
1698 ((edid->mfg_id[1] & 0xe0) >> 5)) + '@';
Dave Airlie16456c82009-04-03 09:10:33 +10001699 edid_vendor[2] = (edid->mfg_id[1] & 0x1f) + '@';
Dave Airlief453ba02008-11-07 14:05:41 -08001700
1701 return !strncmp(edid_vendor, vendor, 3);
1702}
1703
1704/**
1705 * edid_get_quirks - return quirk flags for a given EDID
1706 * @edid: EDID to process
1707 *
1708 * This tells subsequent routines what fixes they need to apply.
1709 */
1710static u32 edid_get_quirks(struct edid *edid)
1711{
Jani Nikula14ec1cf2017-04-04 19:32:18 +00001712 const struct edid_quirk *quirk;
Dave Airlief453ba02008-11-07 14:05:41 -08001713 int i;
1714
1715 for (i = 0; i < ARRAY_SIZE(edid_quirk_list); i++) {
1716 quirk = &edid_quirk_list[i];
1717
1718 if (edid_vendor(edid, quirk->vendor) &&
1719 (EDID_PRODUCT_ID(edid) == quirk->product_id))
1720 return quirk->quirks;
1721 }
1722
1723 return 0;
1724}
1725
1726#define MODE_SIZE(m) ((m)->hdisplay * (m)->vdisplay)
Alex Deucher339d2022013-08-15 11:42:14 -04001727#define MODE_REFRESH_DIFF(c,t) (abs((c) - (t)))
Dave Airlief453ba02008-11-07 14:05:41 -08001728
Dave Airlief453ba02008-11-07 14:05:41 -08001729/**
1730 * edid_fixup_preferred - set preferred modes based on quirk list
1731 * @connector: has mode list to fix up
1732 * @quirks: quirks list
1733 *
1734 * Walk the mode list for @connector, clearing the preferred status
1735 * on existing modes and setting it anew for the right mode ala @quirks.
1736 */
1737static void edid_fixup_preferred(struct drm_connector *connector,
1738 u32 quirks)
1739{
1740 struct drm_display_mode *t, *cur_mode, *preferred_mode;
Dave Airlief8906072008-12-18 16:59:02 +10001741 int target_refresh = 0;
Alex Deucher339d2022013-08-15 11:42:14 -04001742 int cur_vrefresh, preferred_vrefresh;
Dave Airlief453ba02008-11-07 14:05:41 -08001743
1744 if (list_empty(&connector->probed_modes))
1745 return;
1746
1747 if (quirks & EDID_QUIRK_PREFER_LARGE_60)
1748 target_refresh = 60;
1749 if (quirks & EDID_QUIRK_PREFER_LARGE_75)
1750 target_refresh = 75;
1751
1752 preferred_mode = list_first_entry(&connector->probed_modes,
1753 struct drm_display_mode, head);
1754
1755 list_for_each_entry_safe(cur_mode, t, &connector->probed_modes, head) {
1756 cur_mode->type &= ~DRM_MODE_TYPE_PREFERRED;
1757
1758 if (cur_mode == preferred_mode)
1759 continue;
1760
1761 /* Largest mode is preferred */
1762 if (MODE_SIZE(cur_mode) > MODE_SIZE(preferred_mode))
1763 preferred_mode = cur_mode;
1764
Alex Deucher339d2022013-08-15 11:42:14 -04001765 cur_vrefresh = cur_mode->vrefresh ?
1766 cur_mode->vrefresh : drm_mode_vrefresh(cur_mode);
1767 preferred_vrefresh = preferred_mode->vrefresh ?
1768 preferred_mode->vrefresh : drm_mode_vrefresh(preferred_mode);
Dave Airlief453ba02008-11-07 14:05:41 -08001769 /* At a given size, try to get closest to target refresh */
1770 if ((MODE_SIZE(cur_mode) == MODE_SIZE(preferred_mode)) &&
Alex Deucher339d2022013-08-15 11:42:14 -04001771 MODE_REFRESH_DIFF(cur_vrefresh, target_refresh) <
1772 MODE_REFRESH_DIFF(preferred_vrefresh, target_refresh)) {
Dave Airlief453ba02008-11-07 14:05:41 -08001773 preferred_mode = cur_mode;
1774 }
1775 }
1776
1777 preferred_mode->type |= DRM_MODE_TYPE_PREFERRED;
1778}
1779
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001780static bool
1781mode_is_rb(const struct drm_display_mode *mode)
1782{
1783 return (mode->htotal - mode->hdisplay == 160) &&
1784 (mode->hsync_end - mode->hdisplay == 80) &&
1785 (mode->hsync_end - mode->hsync_start == 32) &&
1786 (mode->vsync_start - mode->vdisplay == 3);
1787}
1788
Adam Jackson33c75312012-04-13 16:33:29 -04001789/*
1790 * drm_mode_find_dmt - Create a copy of a mode if present in DMT
1791 * @dev: Device to duplicate against
1792 * @hsize: Mode width
1793 * @vsize: Mode height
1794 * @fresh: Mode refresh rate
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001795 * @rb: Mode reduced-blanking-ness
Adam Jackson33c75312012-04-13 16:33:29 -04001796 *
1797 * Walk the DMT mode list looking for a match for the given parameters.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001798 *
1799 * Return: A newly allocated copy of the mode, or NULL if not found.
Adam Jackson33c75312012-04-13 16:33:29 -04001800 */
Dave Airlie1d42bbc2010-05-07 05:02:30 +00001801struct drm_display_mode *drm_mode_find_dmt(struct drm_device *dev,
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001802 int hsize, int vsize, int fresh,
1803 bool rb)
Zhao Yakui559ee212009-09-03 09:33:47 +08001804{
Adam Jackson07a5e632009-12-03 17:44:38 -05001805 int i;
Zhao Yakui559ee212009-09-03 09:33:47 +08001806
Thierry Redinga6b21832012-11-23 15:01:42 +01001807 for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001808 const struct drm_display_mode *ptr = &drm_dmt_modes[i];
Adam Jacksonf8b46a02012-04-13 16:33:30 -04001809 if (hsize != ptr->hdisplay)
1810 continue;
1811 if (vsize != ptr->vdisplay)
1812 continue;
1813 if (fresh != drm_mode_vrefresh(ptr))
1814 continue;
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001815 if (rb != mode_is_rb(ptr))
1816 continue;
Adam Jacksonf8b46a02012-04-13 16:33:30 -04001817
1818 return drm_mode_duplicate(dev, ptr);
Zhao Yakui559ee212009-09-03 09:33:47 +08001819 }
Adam Jacksonf8b46a02012-04-13 16:33:30 -04001820
1821 return NULL;
Zhao Yakui559ee212009-09-03 09:33:47 +08001822}
Dave Airlie1d42bbc2010-05-07 05:02:30 +00001823EXPORT_SYMBOL(drm_mode_find_dmt);
Adam Jackson23425ca2009-09-23 17:30:58 -04001824
Adam Jacksond1ff6402010-03-29 21:43:26 +00001825typedef void detailed_cb(struct detailed_timing *timing, void *closure);
1826
1827static void
Adam Jackson4d76a222010-08-03 14:38:17 -04001828cea_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
1829{
1830 int i, n = 0;
Christian Schmidt4966b2a2011-12-19 20:03:43 +01001831 u8 d = ext[0x02];
Adam Jackson4d76a222010-08-03 14:38:17 -04001832 u8 *det_base = ext + d;
1833
Christian Schmidt4966b2a2011-12-19 20:03:43 +01001834 n = (127 - d) / 18;
Adam Jackson4d76a222010-08-03 14:38:17 -04001835 for (i = 0; i < n; i++)
1836 cb((struct detailed_timing *)(det_base + 18 * i), closure);
1837}
1838
1839static void
Adam Jacksoncbba98f2010-08-03 14:38:18 -04001840vtb_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
1841{
1842 unsigned int i, n = min((int)ext[0x02], 6);
1843 u8 *det_base = ext + 5;
1844
1845 if (ext[0x01] != 1)
1846 return; /* unknown version */
1847
1848 for (i = 0; i < n; i++)
1849 cb((struct detailed_timing *)(det_base + 18 * i), closure);
1850}
1851
1852static void
Adam Jacksond1ff6402010-03-29 21:43:26 +00001853drm_for_each_detailed_block(u8 *raw_edid, detailed_cb *cb, void *closure)
1854{
1855 int i;
1856 struct edid *edid = (struct edid *)raw_edid;
1857
1858 if (edid == NULL)
1859 return;
1860
1861 for (i = 0; i < EDID_DETAILED_TIMINGS; i++)
1862 cb(&(edid->detailed_timings[i]), closure);
1863
Adam Jackson4d76a222010-08-03 14:38:17 -04001864 for (i = 1; i <= raw_edid[0x7e]; i++) {
1865 u8 *ext = raw_edid + (i * EDID_LENGTH);
1866 switch (*ext) {
1867 case CEA_EXT:
1868 cea_for_each_detailed_block(ext, cb, closure);
1869 break;
Adam Jacksoncbba98f2010-08-03 14:38:18 -04001870 case VTB_EXT:
1871 vtb_for_each_detailed_block(ext, cb, closure);
1872 break;
Adam Jackson4d76a222010-08-03 14:38:17 -04001873 default:
1874 break;
1875 }
1876 }
Adam Jacksond1ff6402010-03-29 21:43:26 +00001877}
1878
1879static void
1880is_rb(struct detailed_timing *t, void *data)
1881{
1882 u8 *r = (u8 *)t;
1883 if (r[3] == EDID_DETAIL_MONITOR_RANGE)
1884 if (r[15] & 0x10)
1885 *(bool *)data = true;
1886}
1887
1888/* EDID 1.4 defines this explicitly. For EDID 1.3, we guess, badly. */
1889static bool
1890drm_monitor_supports_rb(struct edid *edid)
1891{
1892 if (edid->revision >= 4) {
Daniel Vetterb196a492012-06-19 11:33:06 +02001893 bool ret = false;
Adam Jacksond1ff6402010-03-29 21:43:26 +00001894 drm_for_each_detailed_block((u8 *)edid, is_rb, &ret);
1895 return ret;
1896 }
1897
1898 return ((edid->input & DRM_EDID_INPUT_DIGITAL) != 0);
1899}
1900
Adam Jackson7a374352010-03-29 21:43:30 +00001901static void
1902find_gtf2(struct detailed_timing *t, void *data)
1903{
1904 u8 *r = (u8 *)t;
1905 if (r[3] == EDID_DETAIL_MONITOR_RANGE && r[10] == 0x02)
1906 *(u8 **)data = r;
1907}
1908
1909/* Secondary GTF curve kicks in above some break frequency */
1910static int
1911drm_gtf2_hbreak(struct edid *edid)
1912{
1913 u8 *r = NULL;
1914 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1915 return r ? (r[12] * 2) : 0;
1916}
1917
1918static int
1919drm_gtf2_2c(struct edid *edid)
1920{
1921 u8 *r = NULL;
1922 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1923 return r ? r[13] : 0;
1924}
1925
1926static int
1927drm_gtf2_m(struct edid *edid)
1928{
1929 u8 *r = NULL;
1930 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1931 return r ? (r[15] << 8) + r[14] : 0;
1932}
1933
1934static int
1935drm_gtf2_k(struct edid *edid)
1936{
1937 u8 *r = NULL;
1938 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1939 return r ? r[16] : 0;
1940}
1941
1942static int
1943drm_gtf2_2j(struct edid *edid)
1944{
1945 u8 *r = NULL;
1946 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1947 return r ? r[17] : 0;
1948}
1949
1950/**
1951 * standard_timing_level - get std. timing level(CVT/GTF/DMT)
1952 * @edid: EDID block to scan
1953 */
1954static int standard_timing_level(struct edid *edid)
1955{
1956 if (edid->revision >= 2) {
1957 if (edid->revision >= 4 && (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF))
1958 return LEVEL_CVT;
1959 if (drm_gtf2_hbreak(edid))
1960 return LEVEL_GTF2;
1961 return LEVEL_GTF;
1962 }
1963 return LEVEL_DMT;
1964}
1965
Adam Jackson23425ca2009-09-23 17:30:58 -04001966/*
1967 * 0 is reserved. The spec says 0x01 fill for unused timings. Some old
1968 * monitors fill with ascii space (0x20) instead.
1969 */
1970static int
1971bad_std_timing(u8 a, u8 b)
1972{
1973 return (a == 0x00 && b == 0x00) ||
1974 (a == 0x01 && b == 0x01) ||
1975 (a == 0x20 && b == 0x20);
1976}
1977
Dave Airlief453ba02008-11-07 14:05:41 -08001978/**
1979 * drm_mode_std - convert standard mode info (width, height, refresh) into mode
Daniel Vetterfc668112014-01-21 12:02:26 +01001980 * @connector: connector of for the EDID block
1981 * @edid: EDID block to scan
Dave Airlief453ba02008-11-07 14:05:41 -08001982 * @t: standard timing params
1983 *
1984 * Take the standard timing params (in this case width, aspect, and refresh)
Zhao Yakui5c612592009-06-22 13:17:10 +08001985 * and convert them into a real mode using CVT/GTF/DMT.
Dave Airlief453ba02008-11-07 14:05:41 -08001986 */
Adam Jackson7ca6adb2010-03-29 21:43:29 +00001987static struct drm_display_mode *
Adam Jackson7a374352010-03-29 21:43:30 +00001988drm_mode_std(struct drm_connector *connector, struct edid *edid,
Thierry Reding464fdec2014-04-29 11:44:33 +02001989 struct std_timing *t)
Dave Airlief453ba02008-11-07 14:05:41 -08001990{
Adam Jackson7ca6adb2010-03-29 21:43:29 +00001991 struct drm_device *dev = connector->dev;
1992 struct drm_display_mode *m, *mode = NULL;
Zhao Yakui5c612592009-06-22 13:17:10 +08001993 int hsize, vsize;
1994 int vrefresh_rate;
Michel Dänzer0454bea2009-06-15 16:56:07 +02001995 unsigned aspect_ratio = (t->vfreq_aspect & EDID_TIMING_ASPECT_MASK)
1996 >> EDID_TIMING_ASPECT_SHIFT;
Zhao Yakui5c612592009-06-22 13:17:10 +08001997 unsigned vfreq = (t->vfreq_aspect & EDID_TIMING_VFREQ_MASK)
1998 >> EDID_TIMING_VFREQ_SHIFT;
Adam Jackson7a374352010-03-29 21:43:30 +00001999 int timing_level = standard_timing_level(edid);
Dave Airlief453ba02008-11-07 14:05:41 -08002000
Adam Jackson23425ca2009-09-23 17:30:58 -04002001 if (bad_std_timing(t->hsize, t->vfreq_aspect))
2002 return NULL;
2003
Zhao Yakui5c612592009-06-22 13:17:10 +08002004 /* According to the EDID spec, the hdisplay = hsize * 8 + 248 */
2005 hsize = t->hsize * 8 + 248;
2006 /* vrefresh_rate = vfreq + 60 */
2007 vrefresh_rate = vfreq + 60;
2008 /* the vdisplay is calculated based on the aspect ratio */
Adam Jacksonf066a172009-09-23 17:31:21 -04002009 if (aspect_ratio == 0) {
Thierry Reding464fdec2014-04-29 11:44:33 +02002010 if (edid->revision < 3)
Adam Jacksonf066a172009-09-23 17:31:21 -04002011 vsize = hsize;
2012 else
2013 vsize = (hsize * 10) / 16;
2014 } else if (aspect_ratio == 1)
Dave Airlief453ba02008-11-07 14:05:41 -08002015 vsize = (hsize * 3) / 4;
Michel Dänzer0454bea2009-06-15 16:56:07 +02002016 else if (aspect_ratio == 2)
Dave Airlief453ba02008-11-07 14:05:41 -08002017 vsize = (hsize * 4) / 5;
2018 else
2019 vsize = (hsize * 9) / 16;
Adam Jacksona0910c82010-03-29 21:43:28 +00002020
2021 /* HDTV hack, part 1 */
2022 if (vrefresh_rate == 60 &&
2023 ((hsize == 1360 && vsize == 765) ||
2024 (hsize == 1368 && vsize == 769))) {
2025 hsize = 1366;
2026 vsize = 768;
2027 }
2028
Adam Jackson7ca6adb2010-03-29 21:43:29 +00002029 /*
2030 * If this connector already has a mode for this size and refresh
2031 * rate (because it came from detailed or CVT info), use that
2032 * instead. This way we don't have to guess at interlace or
2033 * reduced blanking.
2034 */
Adam Jackson522032d2010-04-09 16:52:49 +00002035 list_for_each_entry(m, &connector->probed_modes, head)
Adam Jackson7ca6adb2010-03-29 21:43:29 +00002036 if (m->hdisplay == hsize && m->vdisplay == vsize &&
2037 drm_mode_vrefresh(m) == vrefresh_rate)
2038 return NULL;
2039
Adam Jacksona0910c82010-03-29 21:43:28 +00002040 /* HDTV hack, part 2 */
2041 if (hsize == 1366 && vsize == 768 && vrefresh_rate == 60) {
2042 mode = drm_cvt_mode(dev, 1366, 768, vrefresh_rate, 0, 0,
Dave Airlied50ba252009-09-23 14:44:08 +10002043 false);
Zhao Yakui559ee212009-09-03 09:33:47 +08002044 mode->hdisplay = 1366;
Adam Jacksona4967de2010-07-28 07:40:32 +10002045 mode->hsync_start = mode->hsync_start - 1;
2046 mode->hsync_end = mode->hsync_end - 1;
Zhao Yakui559ee212009-09-03 09:33:47 +08002047 return mode;
2048 }
Adam Jacksona0910c82010-03-29 21:43:28 +00002049
Zhao Yakui559ee212009-09-03 09:33:47 +08002050 /* check whether it can be found in default mode table */
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002051 if (drm_monitor_supports_rb(edid)) {
2052 mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate,
2053 true);
2054 if (mode)
2055 return mode;
2056 }
2057 mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate, false);
Zhao Yakui559ee212009-09-03 09:33:47 +08002058 if (mode)
2059 return mode;
2060
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002061 /* okay, generate it */
Zhao Yakui5c612592009-06-22 13:17:10 +08002062 switch (timing_level) {
2063 case LEVEL_DMT:
Zhao Yakui5c612592009-06-22 13:17:10 +08002064 break;
2065 case LEVEL_GTF:
2066 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
2067 break;
Adam Jackson7a374352010-03-29 21:43:30 +00002068 case LEVEL_GTF2:
2069 /*
2070 * This is potentially wrong if there's ever a monitor with
2071 * more than one ranges section, each claiming a different
2072 * secondary GTF curve. Please don't do that.
2073 */
2074 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002075 if (!mode)
2076 return NULL;
Adam Jackson7a374352010-03-29 21:43:30 +00002077 if (drm_mode_hsync(mode) > drm_gtf2_hbreak(edid)) {
Sascha Haueraefd3302012-02-01 11:38:21 +01002078 drm_mode_destroy(dev, mode);
Adam Jackson7a374352010-03-29 21:43:30 +00002079 mode = drm_gtf_mode_complex(dev, hsize, vsize,
2080 vrefresh_rate, 0, 0,
2081 drm_gtf2_m(edid),
2082 drm_gtf2_2c(edid),
2083 drm_gtf2_k(edid),
2084 drm_gtf2_2j(edid));
2085 }
2086 break;
Zhao Yakui5c612592009-06-22 13:17:10 +08002087 case LEVEL_CVT:
Dave Airlied50ba252009-09-23 14:44:08 +10002088 mode = drm_cvt_mode(dev, hsize, vsize, vrefresh_rate, 0, 0,
2089 false);
Zhao Yakui5c612592009-06-22 13:17:10 +08002090 break;
2091 }
Dave Airlief453ba02008-11-07 14:05:41 -08002092 return mode;
2093}
2094
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002095/*
2096 * EDID is delightfully ambiguous about how interlaced modes are to be
2097 * encoded. Our internal representation is of frame height, but some
2098 * HDTV detailed timings are encoded as field height.
2099 *
2100 * The format list here is from CEA, in frame size. Technically we
2101 * should be checking refresh rate too. Whatever.
2102 */
2103static void
2104drm_mode_do_interlace_quirk(struct drm_display_mode *mode,
2105 struct detailed_pixel_timing *pt)
2106{
2107 int i;
2108 static const struct {
2109 int w, h;
2110 } cea_interlaced[] = {
2111 { 1920, 1080 },
2112 { 720, 480 },
2113 { 1440, 480 },
2114 { 2880, 480 },
2115 { 720, 576 },
2116 { 1440, 576 },
2117 { 2880, 576 },
2118 };
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002119
2120 if (!(pt->misc & DRM_EDID_PT_INTERLACED))
2121 return;
2122
Kulikov Vasiliy3c581412010-06-28 15:54:52 +04002123 for (i = 0; i < ARRAY_SIZE(cea_interlaced); i++) {
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002124 if ((mode->hdisplay == cea_interlaced[i].w) &&
2125 (mode->vdisplay == cea_interlaced[i].h / 2)) {
2126 mode->vdisplay *= 2;
2127 mode->vsync_start *= 2;
2128 mode->vsync_end *= 2;
2129 mode->vtotal *= 2;
2130 mode->vtotal |= 1;
2131 }
2132 }
2133
2134 mode->flags |= DRM_MODE_FLAG_INTERLACE;
2135}
2136
Dave Airlief453ba02008-11-07 14:05:41 -08002137/**
2138 * drm_mode_detailed - create a new mode from an EDID detailed timing section
2139 * @dev: DRM device (needed to create new mode)
2140 * @edid: EDID block
2141 * @timing: EDID detailed timing info
2142 * @quirks: quirks to apply
2143 *
2144 * An EDID detailed timing block contains enough info for us to create and
2145 * return a new struct drm_display_mode.
2146 */
2147static struct drm_display_mode *drm_mode_detailed(struct drm_device *dev,
2148 struct edid *edid,
2149 struct detailed_timing *timing,
2150 u32 quirks)
2151{
2152 struct drm_display_mode *mode;
2153 struct detailed_pixel_timing *pt = &timing->data.pixel_data;
Michel Dänzer0454bea2009-06-15 16:56:07 +02002154 unsigned hactive = (pt->hactive_hblank_hi & 0xf0) << 4 | pt->hactive_lo;
2155 unsigned vactive = (pt->vactive_vblank_hi & 0xf0) << 4 | pt->vactive_lo;
2156 unsigned hblank = (pt->hactive_hblank_hi & 0xf) << 8 | pt->hblank_lo;
2157 unsigned vblank = (pt->vactive_vblank_hi & 0xf) << 8 | pt->vblank_lo;
Michel Dänzere14cbee2009-06-23 12:36:32 +02002158 unsigned hsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc0) << 2 | pt->hsync_offset_lo;
2159 unsigned hsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x30) << 4 | pt->hsync_pulse_width_lo;
Torsten Duwe16dad1d2013-03-23 15:38:22 +01002160 unsigned vsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc) << 2 | pt->vsync_offset_pulse_width_lo >> 4;
Michel Dänzere14cbee2009-06-23 12:36:32 +02002161 unsigned vsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x3) << 4 | (pt->vsync_offset_pulse_width_lo & 0xf);
Dave Airlief453ba02008-11-07 14:05:41 -08002162
Adam Jacksonfc438962009-06-04 10:20:34 +10002163 /* ignore tiny modes */
Michel Dänzer0454bea2009-06-15 16:56:07 +02002164 if (hactive < 64 || vactive < 64)
Adam Jacksonfc438962009-06-04 10:20:34 +10002165 return NULL;
2166
Michel Dänzer0454bea2009-06-15 16:56:07 +02002167 if (pt->misc & DRM_EDID_PT_STEREO) {
Egbert Eichc7d015f32013-06-13 21:01:19 +02002168 DRM_DEBUG_KMS("stereo mode not supported\n");
Dave Airlief453ba02008-11-07 14:05:41 -08002169 return NULL;
2170 }
Michel Dänzer0454bea2009-06-15 16:56:07 +02002171 if (!(pt->misc & DRM_EDID_PT_SEPARATE_SYNC)) {
Egbert Eichc7d015f32013-06-13 21:01:19 +02002172 DRM_DEBUG_KMS("composite sync not supported\n");
Dave Airlief453ba02008-11-07 14:05:41 -08002173 }
2174
Zhao Yakuifcb45612009-10-14 09:11:25 +08002175 /* it is incorrect if hsync/vsync width is zero */
2176 if (!hsync_pulse_width || !vsync_pulse_width) {
2177 DRM_DEBUG_KMS("Incorrect Detailed timing. "
2178 "Wrong Hsync/Vsync pulse width\n");
2179 return NULL;
2180 }
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002181
2182 if (quirks & EDID_QUIRK_FORCE_REDUCED_BLANKING) {
2183 mode = drm_cvt_mode(dev, hactive, vactive, 60, true, false, false);
2184 if (!mode)
2185 return NULL;
2186
2187 goto set_size;
2188 }
2189
Dave Airlief453ba02008-11-07 14:05:41 -08002190 mode = drm_mode_create(dev);
2191 if (!mode)
2192 return NULL;
2193
Dave Airlief453ba02008-11-07 14:05:41 -08002194 if (quirks & EDID_QUIRK_135_CLOCK_TOO_HIGH)
Michel Dänzer0454bea2009-06-15 16:56:07 +02002195 timing->pixel_clock = cpu_to_le16(1088);
Dave Airlief453ba02008-11-07 14:05:41 -08002196
Michel Dänzer0454bea2009-06-15 16:56:07 +02002197 mode->clock = le16_to_cpu(timing->pixel_clock) * 10;
Dave Airlief453ba02008-11-07 14:05:41 -08002198
Michel Dänzer0454bea2009-06-15 16:56:07 +02002199 mode->hdisplay = hactive;
2200 mode->hsync_start = mode->hdisplay + hsync_offset;
2201 mode->hsync_end = mode->hsync_start + hsync_pulse_width;
2202 mode->htotal = mode->hdisplay + hblank;
Dave Airlief453ba02008-11-07 14:05:41 -08002203
Michel Dänzer0454bea2009-06-15 16:56:07 +02002204 mode->vdisplay = vactive;
2205 mode->vsync_start = mode->vdisplay + vsync_offset;
2206 mode->vsync_end = mode->vsync_start + vsync_pulse_width;
2207 mode->vtotal = mode->vdisplay + vblank;
Dave Airlief453ba02008-11-07 14:05:41 -08002208
Jesse Barnes7064fef2009-11-05 10:12:54 -08002209 /* Some EDIDs have bogus h/vtotal values */
2210 if (mode->hsync_end > mode->htotal)
2211 mode->htotal = mode->hsync_end + 1;
2212 if (mode->vsync_end > mode->vtotal)
2213 mode->vtotal = mode->vsync_end + 1;
2214
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002215 drm_mode_do_interlace_quirk(mode, pt);
Dave Airlief453ba02008-11-07 14:05:41 -08002216
2217 if (quirks & EDID_QUIRK_DETAILED_SYNC_PP) {
Michel Dänzer0454bea2009-06-15 16:56:07 +02002218 pt->misc |= DRM_EDID_PT_HSYNC_POSITIVE | DRM_EDID_PT_VSYNC_POSITIVE;
Dave Airlief453ba02008-11-07 14:05:41 -08002219 }
2220
Michel Dänzer0454bea2009-06-15 16:56:07 +02002221 mode->flags |= (pt->misc & DRM_EDID_PT_HSYNC_POSITIVE) ?
2222 DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
2223 mode->flags |= (pt->misc & DRM_EDID_PT_VSYNC_POSITIVE) ?
2224 DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
Dave Airlief453ba02008-11-07 14:05:41 -08002225
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002226set_size:
Michel Dänzere14cbee2009-06-23 12:36:32 +02002227 mode->width_mm = pt->width_mm_lo | (pt->width_height_mm_hi & 0xf0) << 4;
2228 mode->height_mm = pt->height_mm_lo | (pt->width_height_mm_hi & 0xf) << 8;
Dave Airlief453ba02008-11-07 14:05:41 -08002229
2230 if (quirks & EDID_QUIRK_DETAILED_IN_CM) {
2231 mode->width_mm *= 10;
2232 mode->height_mm *= 10;
2233 }
2234
2235 if (quirks & EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE) {
2236 mode->width_mm = edid->width_cm * 10;
2237 mode->height_mm = edid->height_cm * 10;
2238 }
2239
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002240 mode->type = DRM_MODE_TYPE_DRIVER;
Torsten Duwec19b3b0f2013-03-23 15:39:34 +01002241 mode->vrefresh = drm_mode_vrefresh(mode);
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002242 drm_mode_set_name(mode);
2243
Dave Airlief453ba02008-11-07 14:05:41 -08002244 return mode;
2245}
2246
Adam Jackson07a5e632009-12-03 17:44:38 -05002247static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002248mode_in_hsync_range(const struct drm_display_mode *mode,
2249 struct edid *edid, u8 *t)
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002250{
2251 int hsync, hmin, hmax;
Adam Jackson07a5e632009-12-03 17:44:38 -05002252
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002253 hmin = t[7];
2254 if (edid->revision >= 4)
2255 hmin += ((t[4] & 0x04) ? 255 : 0);
2256 hmax = t[8];
2257 if (edid->revision >= 4)
2258 hmax += ((t[4] & 0x08) ? 255 : 0);
Adam Jackson07a5e632009-12-03 17:44:38 -05002259 hsync = drm_mode_hsync(mode);
Adam Jackson07a5e632009-12-03 17:44:38 -05002260
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002261 return (hsync <= hmax && hsync >= hmin);
2262}
2263
2264static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002265mode_in_vsync_range(const struct drm_display_mode *mode,
2266 struct edid *edid, u8 *t)
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002267{
2268 int vsync, vmin, vmax;
2269
2270 vmin = t[5];
2271 if (edid->revision >= 4)
2272 vmin += ((t[4] & 0x01) ? 255 : 0);
2273 vmax = t[6];
2274 if (edid->revision >= 4)
2275 vmax += ((t[4] & 0x02) ? 255 : 0);
2276 vsync = drm_mode_vrefresh(mode);
2277
2278 return (vsync <= vmax && vsync >= vmin);
2279}
2280
2281static u32
2282range_pixel_clock(struct edid *edid, u8 *t)
2283{
2284 /* unspecified */
2285 if (t[9] == 0 || t[9] == 255)
2286 return 0;
2287
2288 /* 1.4 with CVT support gives us real precision, yay */
2289 if (edid->revision >= 4 && t[10] == 0x04)
2290 return (t[9] * 10000) - ((t[12] >> 2) * 250);
2291
2292 /* 1.3 is pathetic, so fuzz up a bit */
2293 return t[9] * 10000 + 5001;
2294}
2295
Adam Jackson07a5e632009-12-03 17:44:38 -05002296static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002297mode_in_range(const struct drm_display_mode *mode, struct edid *edid,
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002298 struct detailed_timing *timing)
Adam Jackson07a5e632009-12-03 17:44:38 -05002299{
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002300 u32 max_clock;
2301 u8 *t = (u8 *)timing;
Adam Jackson07a5e632009-12-03 17:44:38 -05002302
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002303 if (!mode_in_hsync_range(mode, edid, t))
Adam Jackson07a5e632009-12-03 17:44:38 -05002304 return false;
2305
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002306 if (!mode_in_vsync_range(mode, edid, t))
Adam Jackson07a5e632009-12-03 17:44:38 -05002307 return false;
2308
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002309 if ((max_clock = range_pixel_clock(edid, t)))
Adam Jackson07a5e632009-12-03 17:44:38 -05002310 if (mode->clock > max_clock)
2311 return false;
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002312
2313 /* 1.4 max horizontal check */
2314 if (edid->revision >= 4 && t[10] == 0x04)
2315 if (t[13] && mode->hdisplay > 8 * (t[13] + (256 * (t[12]&0x3))))
2316 return false;
2317
2318 if (mode_is_rb(mode) && !drm_monitor_supports_rb(edid))
2319 return false;
Adam Jackson07a5e632009-12-03 17:44:38 -05002320
2321 return true;
2322}
2323
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002324static bool valid_inferred_mode(const struct drm_connector *connector,
2325 const struct drm_display_mode *mode)
2326{
Ville Syrjälä85f8fcd2015-09-07 18:22:56 +03002327 const struct drm_display_mode *m;
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002328 bool ok = false;
2329
2330 list_for_each_entry(m, &connector->probed_modes, head) {
2331 if (mode->hdisplay == m->hdisplay &&
2332 mode->vdisplay == m->vdisplay &&
2333 drm_mode_vrefresh(mode) == drm_mode_vrefresh(m))
2334 return false; /* duplicated */
2335 if (mode->hdisplay <= m->hdisplay &&
2336 mode->vdisplay <= m->vdisplay)
2337 ok = true;
2338 }
2339 return ok;
2340}
2341
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002342static int
Adam Jacksoncd4cd3d2012-04-13 16:33:33 -04002343drm_dmt_modes_for_range(struct drm_connector *connector, struct edid *edid,
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002344 struct detailed_timing *timing)
Adam Jackson07a5e632009-12-03 17:44:38 -05002345{
2346 int i, modes = 0;
2347 struct drm_display_mode *newmode;
2348 struct drm_device *dev = connector->dev;
2349
Thierry Redinga6b21832012-11-23 15:01:42 +01002350 for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002351 if (mode_in_range(drm_dmt_modes + i, edid, timing) &&
2352 valid_inferred_mode(connector, drm_dmt_modes + i)) {
Adam Jackson07a5e632009-12-03 17:44:38 -05002353 newmode = drm_mode_duplicate(dev, &drm_dmt_modes[i]);
2354 if (newmode) {
2355 drm_mode_probed_add(connector, newmode);
2356 modes++;
2357 }
2358 }
2359 }
2360
2361 return modes;
2362}
2363
Takashi Iwaic09dedb2012-04-23 17:40:33 +01002364/* fix up 1366x768 mode from 1368x768;
2365 * GFT/CVT can't express 1366 width which isn't dividable by 8
2366 */
2367static void fixup_mode_1366x768(struct drm_display_mode *mode)
2368{
2369 if (mode->hdisplay == 1368 && mode->vdisplay == 768) {
2370 mode->hdisplay = 1366;
2371 mode->hsync_start--;
2372 mode->hsync_end--;
2373 drm_mode_set_name(mode);
2374 }
2375}
2376
Adam Jacksonb309bd32012-04-13 16:33:40 -04002377static int
2378drm_gtf_modes_for_range(struct drm_connector *connector, struct edid *edid,
2379 struct detailed_timing *timing)
2380{
2381 int i, modes = 0;
2382 struct drm_display_mode *newmode;
2383 struct drm_device *dev = connector->dev;
2384
Thierry Redinga6b21832012-11-23 15:01:42 +01002385 for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002386 const struct minimode *m = &extra_modes[i];
2387 newmode = drm_gtf_mode(dev, m->w, m->h, m->r, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002388 if (!newmode)
2389 return modes;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002390
Takashi Iwaic09dedb2012-04-23 17:40:33 +01002391 fixup_mode_1366x768(newmode);
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002392 if (!mode_in_range(newmode, edid, timing) ||
2393 !valid_inferred_mode(connector, newmode)) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002394 drm_mode_destroy(dev, newmode);
2395 continue;
2396 }
2397
2398 drm_mode_probed_add(connector, newmode);
2399 modes++;
2400 }
2401
2402 return modes;
2403}
2404
2405static int
2406drm_cvt_modes_for_range(struct drm_connector *connector, struct edid *edid,
2407 struct detailed_timing *timing)
2408{
2409 int i, modes = 0;
2410 struct drm_display_mode *newmode;
2411 struct drm_device *dev = connector->dev;
2412 bool rb = drm_monitor_supports_rb(edid);
2413
Thierry Redinga6b21832012-11-23 15:01:42 +01002414 for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002415 const struct minimode *m = &extra_modes[i];
2416 newmode = drm_cvt_mode(dev, m->w, m->h, m->r, rb, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002417 if (!newmode)
2418 return modes;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002419
Takashi Iwaic09dedb2012-04-23 17:40:33 +01002420 fixup_mode_1366x768(newmode);
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002421 if (!mode_in_range(newmode, edid, timing) ||
2422 !valid_inferred_mode(connector, newmode)) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002423 drm_mode_destroy(dev, newmode);
2424 continue;
2425 }
2426
2427 drm_mode_probed_add(connector, newmode);
2428 modes++;
2429 }
2430
2431 return modes;
2432}
2433
Adam Jackson13931572010-08-03 14:38:19 -04002434static void
2435do_inferred_modes(struct detailed_timing *timing, void *c)
Adam Jackson9340d8c2009-12-03 17:44:40 -05002436{
Adam Jackson13931572010-08-03 14:38:19 -04002437 struct detailed_mode_closure *closure = c;
2438 struct detailed_non_pixel *data = &timing->data.other_data;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002439 struct detailed_data_monitor_range *range = &data->data.range;
Adam Jackson9340d8c2009-12-03 17:44:40 -05002440
Adam Jacksoncb21aaf2012-04-13 16:33:36 -04002441 if (data->type != EDID_DETAIL_MONITOR_RANGE)
2442 return;
2443
2444 closure->modes += drm_dmt_modes_for_range(closure->connector,
2445 closure->edid,
2446 timing);
Adam Jacksonb309bd32012-04-13 16:33:40 -04002447
2448 if (!version_greater(closure->edid, 1, 1))
2449 return; /* GTF not defined yet */
2450
2451 switch (range->flags) {
2452 case 0x02: /* secondary gtf, XXX could do more */
2453 case 0x00: /* default gtf */
2454 closure->modes += drm_gtf_modes_for_range(closure->connector,
2455 closure->edid,
2456 timing);
2457 break;
2458 case 0x04: /* cvt, only in 1.4+ */
2459 if (!version_greater(closure->edid, 1, 3))
2460 break;
2461
2462 closure->modes += drm_cvt_modes_for_range(closure->connector,
2463 closure->edid,
2464 timing);
2465 break;
2466 case 0x01: /* just the ranges, no formula */
2467 default:
2468 break;
2469 }
Adam Jackson9340d8c2009-12-03 17:44:40 -05002470}
2471
Adam Jackson13931572010-08-03 14:38:19 -04002472static int
2473add_inferred_modes(struct drm_connector *connector, struct edid *edid)
2474{
2475 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002476 .connector = connector,
2477 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002478 };
2479
2480 if (version_greater(edid, 1, 0))
2481 drm_for_each_detailed_block((u8 *)edid, do_inferred_modes,
2482 &closure);
2483
2484 return closure.modes;
2485}
2486
Adam Jackson2255be12010-03-29 21:43:22 +00002487static int
2488drm_est3_modes(struct drm_connector *connector, struct detailed_timing *timing)
2489{
2490 int i, j, m, modes = 0;
2491 struct drm_display_mode *mode;
Paul Parsonsf3a32d72016-03-26 13:18:38 +00002492 u8 *est = ((u8 *)timing) + 6;
Adam Jackson2255be12010-03-29 21:43:22 +00002493
2494 for (i = 0; i < 6; i++) {
Ville Syrjälä891a7462013-10-14 16:44:26 +03002495 for (j = 7; j >= 0; j--) {
Adam Jackson2255be12010-03-29 21:43:22 +00002496 m = (i * 8) + (7 - j);
Linus Torvaldsaa9f56b2010-08-12 09:21:39 -07002497 if (m >= ARRAY_SIZE(est3_modes))
Adam Jackson2255be12010-03-29 21:43:22 +00002498 break;
2499 if (est[i] & (1 << j)) {
Dave Airlie1d42bbc2010-05-07 05:02:30 +00002500 mode = drm_mode_find_dmt(connector->dev,
2501 est3_modes[m].w,
2502 est3_modes[m].h,
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002503 est3_modes[m].r,
2504 est3_modes[m].rb);
Adam Jackson2255be12010-03-29 21:43:22 +00002505 if (mode) {
2506 drm_mode_probed_add(connector, mode);
2507 modes++;
2508 }
2509 }
2510 }
2511 }
2512
2513 return modes;
2514}
2515
Adam Jackson13931572010-08-03 14:38:19 -04002516static void
2517do_established_modes(struct detailed_timing *timing, void *c)
Adam Jackson9cf00972009-12-03 17:44:36 -05002518{
Adam Jackson13931572010-08-03 14:38:19 -04002519 struct detailed_mode_closure *closure = c;
Adam Jackson9cf00972009-12-03 17:44:36 -05002520 struct detailed_non_pixel *data = &timing->data.other_data;
Adam Jackson13931572010-08-03 14:38:19 -04002521
2522 if (data->type == EDID_DETAIL_EST_TIMINGS)
2523 closure->modes += drm_est3_modes(closure->connector, timing);
2524}
2525
2526/**
2527 * add_established_modes - get est. modes from EDID and add them
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002528 * @connector: connector to add mode(s) to
Adam Jackson13931572010-08-03 14:38:19 -04002529 * @edid: EDID block to scan
2530 *
2531 * Each EDID block contains a bitmap of the supported "established modes" list
2532 * (defined above). Tease them out and add them to the global modes list.
2533 */
2534static int
2535add_established_modes(struct drm_connector *connector, struct edid *edid)
2536{
Adam Jackson9cf00972009-12-03 17:44:36 -05002537 struct drm_device *dev = connector->dev;
Adam Jackson13931572010-08-03 14:38:19 -04002538 unsigned long est_bits = edid->established_timings.t1 |
2539 (edid->established_timings.t2 << 8) |
2540 ((edid->established_timings.mfg_rsvd & 0x80) << 9);
2541 int i, modes = 0;
2542 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002543 .connector = connector,
2544 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002545 };
Adam Jackson9cf00972009-12-03 17:44:36 -05002546
Adam Jackson13931572010-08-03 14:38:19 -04002547 for (i = 0; i <= EDID_EST_TIMINGS; i++) {
2548 if (est_bits & (1<<i)) {
2549 struct drm_display_mode *newmode;
2550 newmode = drm_mode_duplicate(dev, &edid_est_modes[i]);
2551 if (newmode) {
2552 drm_mode_probed_add(connector, newmode);
2553 modes++;
2554 }
2555 }
Adam Jackson9cf00972009-12-03 17:44:36 -05002556 }
2557
Adam Jackson13931572010-08-03 14:38:19 -04002558 if (version_greater(edid, 1, 0))
2559 drm_for_each_detailed_block((u8 *)edid,
2560 do_established_modes, &closure);
2561
2562 return modes + closure.modes;
2563}
2564
2565static void
2566do_standard_modes(struct detailed_timing *timing, void *c)
2567{
2568 struct detailed_mode_closure *closure = c;
2569 struct detailed_non_pixel *data = &timing->data.other_data;
2570 struct drm_connector *connector = closure->connector;
2571 struct edid *edid = closure->edid;
2572
2573 if (data->type == EDID_DETAIL_STD_MODES) {
2574 int i;
Adam Jackson9cf00972009-12-03 17:44:36 -05002575 for (i = 0; i < 6; i++) {
2576 struct std_timing *std;
2577 struct drm_display_mode *newmode;
2578
2579 std = &data->data.timings[i];
Thierry Reding464fdec2014-04-29 11:44:33 +02002580 newmode = drm_mode_std(connector, edid, std);
Adam Jackson9cf00972009-12-03 17:44:36 -05002581 if (newmode) {
2582 drm_mode_probed_add(connector, newmode);
Adam Jackson13931572010-08-03 14:38:19 -04002583 closure->modes++;
Adam Jackson9cf00972009-12-03 17:44:36 -05002584 }
2585 }
Adam Jackson13931572010-08-03 14:38:19 -04002586 }
2587}
2588
2589/**
2590 * add_standard_modes - get std. modes from EDID and add them
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002591 * @connector: connector to add mode(s) to
Adam Jackson13931572010-08-03 14:38:19 -04002592 * @edid: EDID block to scan
2593 *
2594 * Standard modes can be calculated using the appropriate standard (DMT,
2595 * GTF or CVT. Grab them from @edid and add them to the list.
2596 */
2597static int
2598add_standard_modes(struct drm_connector *connector, struct edid *edid)
2599{
2600 int i, modes = 0;
2601 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002602 .connector = connector,
2603 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002604 };
2605
2606 for (i = 0; i < EDID_STD_TIMINGS; i++) {
2607 struct drm_display_mode *newmode;
2608
2609 newmode = drm_mode_std(connector, edid,
Thierry Reding464fdec2014-04-29 11:44:33 +02002610 &edid->standard_timings[i]);
Adam Jackson13931572010-08-03 14:38:19 -04002611 if (newmode) {
2612 drm_mode_probed_add(connector, newmode);
2613 modes++;
2614 }
2615 }
2616
2617 if (version_greater(edid, 1, 0))
2618 drm_for_each_detailed_block((u8 *)edid, do_standard_modes,
2619 &closure);
2620
2621 /* XXX should also look for standard codes in VTB blocks */
2622
2623 return modes + closure.modes;
2624}
2625
Dave Airlief453ba02008-11-07 14:05:41 -08002626static int drm_cvt_modes(struct drm_connector *connector,
2627 struct detailed_timing *timing)
2628{
2629 int i, j, modes = 0;
2630 struct drm_display_mode *newmode;
2631 struct drm_device *dev = connector->dev;
Zhao Yakui5c612592009-06-22 13:17:10 +08002632 struct cvt_timing *cvt;
2633 const int rates[] = { 60, 85, 75, 60, 50 };
2634 const u8 empty[3] = { 0, 0, 0 };
Dave Airlief453ba02008-11-07 14:05:41 -08002635
2636 for (i = 0; i < 4; i++) {
2637 int uninitialized_var(width), height;
2638 cvt = &(timing->data.other_data.data.cvt[i]);
2639
2640 if (!memcmp(cvt->code, empty, 3))
Michel Dänzer0454bea2009-06-15 16:56:07 +02002641 continue;
Dave Airlief453ba02008-11-07 14:05:41 -08002642
2643 height = (cvt->code[0] + ((cvt->code[1] & 0xf0) << 4) + 1) * 2;
Zhao Yakui5c612592009-06-22 13:17:10 +08002644 switch (cvt->code[1] & 0x0c) {
Adam Jacksonf066a172009-09-23 17:31:21 -04002645 case 0x00:
Dave Airlief453ba02008-11-07 14:05:41 -08002646 width = height * 4 / 3;
2647 break;
2648 case 0x04:
2649 width = height * 16 / 9;
2650 break;
2651 case 0x08:
2652 width = height * 16 / 10;
2653 break;
2654 case 0x0c:
Dave Airlief453ba02008-11-07 14:05:41 -08002655 width = height * 15 / 9;
2656 break;
2657 }
2658
2659 for (j = 1; j < 5; j++) {
2660 if (cvt->code[2] & (1 << j)) {
2661 newmode = drm_cvt_mode(dev, width, height,
2662 rates[j], j == 0,
2663 false, false);
2664 if (newmode) {
2665 drm_mode_probed_add(connector, newmode);
2666 modes++;
2667 }
2668 }
2669 }
2670 }
2671
2672 return modes;
2673}
2674
Adam Jackson13931572010-08-03 14:38:19 -04002675static void
2676do_cvt_mode(struct detailed_timing *timing, void *c)
2677{
2678 struct detailed_mode_closure *closure = c;
2679 struct detailed_non_pixel *data = &timing->data.other_data;
2680
2681 if (data->type == EDID_DETAIL_CVT_3BYTE)
2682 closure->modes += drm_cvt_modes(closure->connector, timing);
2683}
Adam Jackson9cf00972009-12-03 17:44:36 -05002684
2685static int
Adam Jackson13931572010-08-03 14:38:19 -04002686add_cvt_modes(struct drm_connector *connector, struct edid *edid)
2687{
2688 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002689 .connector = connector,
2690 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002691 };
Adam Jackson9cf00972009-12-03 17:44:36 -05002692
Adam Jackson13931572010-08-03 14:38:19 -04002693 if (version_greater(edid, 1, 2))
2694 drm_for_each_detailed_block((u8 *)edid, do_cvt_mode, &closure);
Dave Airlief453ba02008-11-07 14:05:41 -08002695
Adam Jackson13931572010-08-03 14:38:19 -04002696 /* XXX should also look for CVT codes in VTB blocks */
2697
2698 return closure.modes;
Dave Airlief453ba02008-11-07 14:05:41 -08002699}
2700
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03002701static void fixup_detailed_cea_mode_clock(struct drm_display_mode *mode);
2702
Adam Jackson13931572010-08-03 14:38:19 -04002703static void
2704do_detailed_mode(struct detailed_timing *timing, void *c)
Dave Airlief453ba02008-11-07 14:05:41 -08002705{
Adam Jackson13931572010-08-03 14:38:19 -04002706 struct detailed_mode_closure *closure = c;
Dave Airlief453ba02008-11-07 14:05:41 -08002707 struct drm_display_mode *newmode;
Adam Jackson9cf00972009-12-03 17:44:36 -05002708
2709 if (timing->pixel_clock) {
Adam Jackson13931572010-08-03 14:38:19 -04002710 newmode = drm_mode_detailed(closure->connector->dev,
2711 closure->edid, timing,
2712 closure->quirks);
Dave Airlief453ba02008-11-07 14:05:41 -08002713 if (!newmode)
Adam Jackson13931572010-08-03 14:38:19 -04002714 return;
Adam Jackson9cf00972009-12-03 17:44:36 -05002715
Adam Jackson13931572010-08-03 14:38:19 -04002716 if (closure->preferred)
Dave Airlief453ba02008-11-07 14:05:41 -08002717 newmode->type |= DRM_MODE_TYPE_PREFERRED;
2718
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03002719 /*
2720 * Detailed modes are limited to 10kHz pixel clock resolution,
2721 * so fix up anything that looks like CEA/HDMI mode, but the clock
2722 * is just slightly off.
2723 */
2724 fixup_detailed_cea_mode_clock(newmode);
2725
Adam Jackson13931572010-08-03 14:38:19 -04002726 drm_mode_probed_add(closure->connector, newmode);
2727 closure->modes++;
2728 closure->preferred = 0;
Zhao Yakui882f0212009-08-26 18:20:49 +08002729 }
Ma Ling167f3a02009-03-20 14:09:48 +08002730}
2731
Adam Jackson13931572010-08-03 14:38:19 -04002732/*
2733 * add_detailed_modes - Add modes from detailed timings
Dave Airlief453ba02008-11-07 14:05:41 -08002734 * @connector: attached connector
2735 * @edid: EDID block to scan
2736 * @quirks: quirks to apply
Dave Airlief453ba02008-11-07 14:05:41 -08002737 */
Adam Jackson13931572010-08-03 14:38:19 -04002738static int
2739add_detailed_modes(struct drm_connector *connector, struct edid *edid,
2740 u32 quirks)
Dave Airlief453ba02008-11-07 14:05:41 -08002741{
Adam Jackson13931572010-08-03 14:38:19 -04002742 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002743 .connector = connector,
2744 .edid = edid,
2745 .preferred = 1,
2746 .quirks = quirks,
Adam Jackson13931572010-08-03 14:38:19 -04002747 };
Dave Airlief453ba02008-11-07 14:05:41 -08002748
Adam Jackson13931572010-08-03 14:38:19 -04002749 if (closure.preferred && !version_greater(edid, 1, 3))
2750 closure.preferred =
2751 (edid->features & DRM_EDID_FEATURE_PREFERRED_TIMING);
Adam Jacksona327f6b2010-03-29 21:43:25 +00002752
Adam Jackson13931572010-08-03 14:38:19 -04002753 drm_for_each_detailed_block((u8 *)edid, do_detailed_mode, &closure);
Dave Airlief453ba02008-11-07 14:05:41 -08002754
Adam Jackson13931572010-08-03 14:38:19 -04002755 return closure.modes;
Zhao Yakui882f0212009-08-26 18:20:49 +08002756}
Padmanabhan Komandurubb107cf2017-05-03 13:37:39 -07002757#define VIDEO_CAPABILITY_EXTENDED_DATA_BLOCK 0x0
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002758#define AUDIO_BLOCK 0x01
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002759#define VIDEO_BLOCK 0x02
Ma Lingf23c20c2009-03-26 19:26:23 +08002760#define VENDOR_BLOCK 0x03
Wu Fengguang76adaa342011-09-05 14:23:20 +08002761#define SPEAKER_BLOCK 0x04
Padmanabhan Komandurubb107cf2017-05-03 13:37:39 -07002762#define HDR_STATIC_METADATA_EXTENDED_DATA_BLOCK 0x06
2763#define EXTENDED_TAG 0x07
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02002764#define VIDEO_CAPABILITY_BLOCK 0x07
Padmanabhan Komandurubb107cf2017-05-03 13:37:39 -07002765#define Y420_VIDEO_DATA_BLOCK 0x0E
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002766#define EDID_BASIC_AUDIO (1 << 6)
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02002767#define EDID_CEA_YCRCB444 (1 << 5)
2768#define EDID_CEA_YCRCB422 (1 << 4)
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02002769#define EDID_CEA_VCDB_QS (1 << 6)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002770
Lespiau, Damiend4e4a312013-08-19 16:58:52 +01002771/*
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002772 * Search EDID for CEA extension block.
2773 */
Dave Airlie40d9b042014-10-20 16:29:33 +10002774static u8 *drm_find_edid_extension(struct edid *edid, int ext_id)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002775{
2776 u8 *edid_ext = NULL;
2777 int i;
2778
2779 /* No EDID or EDID extensions */
2780 if (edid == NULL || edid->extensions == 0)
2781 return NULL;
2782
2783 /* Find CEA extension */
2784 for (i = 0; i < edid->extensions; i++) {
2785 edid_ext = (u8 *)edid + EDID_LENGTH * (i + 1);
Dave Airlie40d9b042014-10-20 16:29:33 +10002786 if (edid_ext[0] == ext_id)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002787 break;
2788 }
2789
2790 if (i == edid->extensions)
2791 return NULL;
2792
2793 return edid_ext;
2794}
2795
Dave Airlie40d9b042014-10-20 16:29:33 +10002796static u8 *drm_find_cea_extension(struct edid *edid)
2797{
2798 return drm_find_edid_extension(edid, CEA_EXT);
2799}
2800
2801static u8 *drm_find_displayid_extension(struct edid *edid)
2802{
2803 return drm_find_edid_extension(edid, DISPLAYID_EXT);
2804}
2805
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002806/*
2807 * Calculate the alternate clock for the CEA mode
2808 * (60Hz vs. 59.94Hz etc.)
2809 */
2810static unsigned int
2811cea_mode_alternate_clock(const struct drm_display_mode *cea_mode)
2812{
2813 unsigned int clock = cea_mode->clock;
2814
2815 if (cea_mode->vrefresh % 6 != 0)
2816 return clock;
2817
2818 /*
2819 * edid_cea_modes contains the 59.94Hz
2820 * variant for 240 and 480 line modes,
2821 * and the 60Hz variant otherwise.
2822 */
2823 if (cea_mode->vdisplay == 240 || cea_mode->vdisplay == 480)
Ville Syrjälä9afd8082015-10-08 11:43:33 +03002824 clock = DIV_ROUND_CLOSEST(clock * 1001, 1000);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002825 else
Ville Syrjälä9afd8082015-10-08 11:43:33 +03002826 clock = DIV_ROUND_CLOSEST(clock * 1000, 1001);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002827
2828 return clock;
2829}
2830
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002831static u8 drm_match_cea_mode_clock_tolerance(const struct drm_display_mode *to_match,
2832 unsigned int clock_tolerance)
2833{
Jani Nikulad9278b42016-01-08 13:21:51 +02002834 u8 vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002835
2836 if (!to_match->clock)
2837 return 0;
2838
Jani Nikulad9278b42016-01-08 13:21:51 +02002839 for (vic = 1; vic < ARRAY_SIZE(edid_cea_modes); vic++) {
2840 const struct drm_display_mode *cea_mode = &edid_cea_modes[vic];
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002841 unsigned int clock1, clock2;
2842
2843 /* Check both 60Hz and 59.94Hz */
2844 clock1 = cea_mode->clock;
2845 clock2 = cea_mode_alternate_clock(cea_mode);
2846
2847 if (abs(to_match->clock - clock1) > clock_tolerance &&
2848 abs(to_match->clock - clock2) > clock_tolerance)
2849 continue;
2850
2851 if (drm_mode_equal_no_clocks(to_match, cea_mode))
Jani Nikulad9278b42016-01-08 13:21:51 +02002852 return vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002853 }
2854
2855 return 0;
2856}
2857
Thierry Reding18316c82012-12-20 15:41:44 +01002858/**
2859 * drm_match_cea_mode - look for a CEA mode matching given mode
2860 * @to_match: display mode
2861 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002862 * Return: The CEA Video ID (VIC) of the mode or 0 if it isn't a CEA-861
Thierry Reding18316c82012-12-20 15:41:44 +01002863 * mode.
Stephane Marchesina4799032012-11-09 16:21:05 +00002864 */
Thierry Reding18316c82012-12-20 15:41:44 +01002865u8 drm_match_cea_mode(const struct drm_display_mode *to_match)
Stephane Marchesina4799032012-11-09 16:21:05 +00002866{
Jani Nikulad9278b42016-01-08 13:21:51 +02002867 u8 vic;
Stephane Marchesina4799032012-11-09 16:21:05 +00002868
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002869 if (!to_match->clock)
2870 return 0;
Stephane Marchesina4799032012-11-09 16:21:05 +00002871
Jani Nikulad9278b42016-01-08 13:21:51 +02002872 for (vic = 1; vic < ARRAY_SIZE(edid_cea_modes); vic++) {
2873 const struct drm_display_mode *cea_mode = &edid_cea_modes[vic];
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002874 unsigned int clock1, clock2;
2875
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002876 /* Check both 60Hz and 59.94Hz */
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002877 clock1 = cea_mode->clock;
2878 clock2 = cea_mode_alternate_clock(cea_mode);
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002879
2880 if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
2881 KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
Damien Lespiauf2ecf2e32013-09-25 16:45:27 +01002882 drm_mode_equal_no_clocks_no_stereo(to_match, cea_mode))
Jani Nikulad9278b42016-01-08 13:21:51 +02002883 return vic;
Stephane Marchesina4799032012-11-09 16:21:05 +00002884 }
2885 return 0;
2886}
2887EXPORT_SYMBOL(drm_match_cea_mode);
2888
Jani Nikulad9278b42016-01-08 13:21:51 +02002889static bool drm_valid_cea_vic(u8 vic)
2890{
2891 return vic > 0 && vic < ARRAY_SIZE(edid_cea_modes);
2892}
2893
Vandana Kannan0967e6a2014-04-01 16:26:59 +05302894/**
2895 * drm_get_cea_aspect_ratio - get the picture aspect ratio corresponding to
2896 * the input VIC from the CEA mode list
2897 * @video_code: ID given to each of the CEA modes
2898 *
2899 * Returns picture aspect ratio
2900 */
2901enum hdmi_picture_aspect drm_get_cea_aspect_ratio(const u8 video_code)
2902{
Jani Nikulad9278b42016-01-08 13:21:51 +02002903 return edid_cea_modes[video_code].picture_aspect_ratio;
Vandana Kannan0967e6a2014-04-01 16:26:59 +05302904}
2905EXPORT_SYMBOL(drm_get_cea_aspect_ratio);
2906
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002907/*
2908 * Calculate the alternate clock for HDMI modes (those from the HDMI vendor
2909 * specific block).
2910 *
2911 * It's almost like cea_mode_alternate_clock(), we just need to add an
2912 * exception for the VIC 4 mode (4096x2160@24Hz): no alternate clock for this
2913 * one.
2914 */
2915static unsigned int
2916hdmi_mode_alternate_clock(const struct drm_display_mode *hdmi_mode)
2917{
2918 if (hdmi_mode->vdisplay == 4096 && hdmi_mode->hdisplay == 2160)
2919 return hdmi_mode->clock;
2920
2921 return cea_mode_alternate_clock(hdmi_mode);
2922}
2923
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002924static u8 drm_match_hdmi_mode_clock_tolerance(const struct drm_display_mode *to_match,
2925 unsigned int clock_tolerance)
2926{
Jani Nikulad9278b42016-01-08 13:21:51 +02002927 u8 vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002928
2929 if (!to_match->clock)
2930 return 0;
2931
Jani Nikulad9278b42016-01-08 13:21:51 +02002932 for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) {
2933 const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic];
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002934 unsigned int clock1, clock2;
2935
2936 /* Make sure to also match alternate clocks */
2937 clock1 = hdmi_mode->clock;
2938 clock2 = hdmi_mode_alternate_clock(hdmi_mode);
2939
2940 if (abs(to_match->clock - clock1) > clock_tolerance &&
2941 abs(to_match->clock - clock2) > clock_tolerance)
2942 continue;
2943
2944 if (drm_mode_equal_no_clocks(to_match, hdmi_mode))
Jani Nikulad9278b42016-01-08 13:21:51 +02002945 return vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002946 }
2947
2948 return 0;
2949}
2950
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002951/*
2952 * drm_match_hdmi_mode - look for a HDMI mode matching given mode
2953 * @to_match: display mode
2954 *
2955 * An HDMI mode is one defined in the HDMI vendor specific block.
2956 *
2957 * Returns the HDMI Video ID (VIC) of the mode or 0 if it isn't one.
2958 */
2959static u8 drm_match_hdmi_mode(const struct drm_display_mode *to_match)
2960{
Jani Nikulad9278b42016-01-08 13:21:51 +02002961 u8 vic;
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002962
2963 if (!to_match->clock)
2964 return 0;
2965
Jani Nikulad9278b42016-01-08 13:21:51 +02002966 for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) {
2967 const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic];
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002968 unsigned int clock1, clock2;
2969
2970 /* Make sure to also match alternate clocks */
2971 clock1 = hdmi_mode->clock;
2972 clock2 = hdmi_mode_alternate_clock(hdmi_mode);
2973
2974 if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
2975 KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
Damien Lespiauf2ecf2e32013-09-25 16:45:27 +01002976 drm_mode_equal_no_clocks_no_stereo(to_match, hdmi_mode))
Jani Nikulad9278b42016-01-08 13:21:51 +02002977 return vic;
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002978 }
2979 return 0;
2980}
2981
Jani Nikulad9278b42016-01-08 13:21:51 +02002982static bool drm_valid_hdmi_vic(u8 vic)
2983{
2984 return vic > 0 && vic < ARRAY_SIZE(edid_4k_modes);
2985}
2986
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002987static int
2988add_alternate_cea_modes(struct drm_connector *connector, struct edid *edid)
2989{
2990 struct drm_device *dev = connector->dev;
2991 struct drm_display_mode *mode, *tmp;
2992 LIST_HEAD(list);
2993 int modes = 0;
2994
2995 /* Don't add CEA modes if the CEA extension block is missing */
2996 if (!drm_find_cea_extension(edid))
2997 return 0;
2998
2999 /*
3000 * Go through all probed modes and create a new mode
3001 * with the alternate clock for certain CEA modes.
3002 */
3003 list_for_each_entry(mode, &connector->probed_modes, head) {
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003004 const struct drm_display_mode *cea_mode = NULL;
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003005 struct drm_display_mode *newmode;
Jani Nikulad9278b42016-01-08 13:21:51 +02003006 u8 vic = drm_match_cea_mode(mode);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003007 unsigned int clock1, clock2;
3008
Jani Nikulad9278b42016-01-08 13:21:51 +02003009 if (drm_valid_cea_vic(vic)) {
3010 cea_mode = &edid_cea_modes[vic];
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003011 clock2 = cea_mode_alternate_clock(cea_mode);
3012 } else {
Jani Nikulad9278b42016-01-08 13:21:51 +02003013 vic = drm_match_hdmi_mode(mode);
3014 if (drm_valid_hdmi_vic(vic)) {
3015 cea_mode = &edid_4k_modes[vic];
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003016 clock2 = hdmi_mode_alternate_clock(cea_mode);
3017 }
3018 }
3019
3020 if (!cea_mode)
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003021 continue;
3022
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003023 clock1 = cea_mode->clock;
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003024
3025 if (clock1 == clock2)
3026 continue;
3027
3028 if (mode->clock != clock1 && mode->clock != clock2)
3029 continue;
3030
3031 newmode = drm_mode_duplicate(dev, cea_mode);
3032 if (!newmode)
3033 continue;
3034
Damien Lespiau27130212013-09-25 16:45:28 +01003035 /* Carry over the stereo flags */
3036 newmode->flags |= mode->flags & DRM_MODE_FLAG_3D_MASK;
3037
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003038 /*
3039 * The current mode could be either variant. Make
3040 * sure to pick the "other" clock for the new mode.
3041 */
3042 if (mode->clock != clock1)
3043 newmode->clock = clock1;
3044 else
3045 newmode->clock = clock2;
3046
3047 list_add_tail(&newmode->head, &list);
3048 }
3049
3050 list_for_each_entry_safe(mode, tmp, &list, head) {
3051 list_del(&mode->head);
3052 drm_mode_probed_add(connector, mode);
3053 modes++;
3054 }
3055
3056 return modes;
3057}
Stephane Marchesina4799032012-11-09 16:21:05 +00003058
Thomas Woodaff04ac2013-11-29 15:33:27 +00003059static struct drm_display_mode *
3060drm_display_mode_from_vic_index(struct drm_connector *connector,
3061 const u8 *video_db, u8 video_len,
3062 u8 video_index)
3063{
3064 struct drm_device *dev = connector->dev;
3065 struct drm_display_mode *newmode;
Jani Nikulad9278b42016-01-08 13:21:51 +02003066 u8 vic;
Thomas Woodaff04ac2013-11-29 15:33:27 +00003067
3068 if (video_db == NULL || video_index >= video_len)
3069 return NULL;
3070
3071 /* CEA modes are numbered 1..127 */
Jani Nikulad9278b42016-01-08 13:21:51 +02003072 vic = (video_db[video_index] & 127);
3073 if (!drm_valid_cea_vic(vic))
Thomas Woodaff04ac2013-11-29 15:33:27 +00003074 return NULL;
3075
Jani Nikulad9278b42016-01-08 13:21:51 +02003076 newmode = drm_mode_duplicate(dev, &edid_cea_modes[vic]);
Damien Lespiau409bbf12014-03-03 23:59:07 +00003077 if (!newmode)
3078 return NULL;
3079
Thomas Woodaff04ac2013-11-29 15:33:27 +00003080 newmode->vrefresh = 0;
3081
3082 return newmode;
3083}
3084
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003085static int
Lespiau, Damien13ac3f52013-08-19 16:58:53 +01003086do_cea_modes(struct drm_connector *connector, const u8 *db, u8 len)
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003087{
Thomas Woodaff04ac2013-11-29 15:33:27 +00003088 int i, modes = 0;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003089
Thomas Woodaff04ac2013-11-29 15:33:27 +00003090 for (i = 0; i < len; i++) {
3091 struct drm_display_mode *mode;
3092 mode = drm_display_mode_from_vic_index(connector, db, len, i);
3093 if (mode) {
3094 drm_mode_probed_add(connector, mode);
3095 modes++;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003096 }
3097 }
3098
3099 return modes;
3100}
3101
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003102struct stereo_mandatory_mode {
3103 int width, height, vrefresh;
3104 unsigned int flags;
3105};
3106
3107static const struct stereo_mandatory_mode stereo_mandatory_modes[] = {
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003108 { 1920, 1080, 24, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
3109 { 1920, 1080, 24, DRM_MODE_FLAG_3D_FRAME_PACKING },
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003110 { 1920, 1080, 50,
3111 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
3112 { 1920, 1080, 60,
3113 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003114 { 1280, 720, 50, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
3115 { 1280, 720, 50, DRM_MODE_FLAG_3D_FRAME_PACKING },
3116 { 1280, 720, 60, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
3117 { 1280, 720, 60, DRM_MODE_FLAG_3D_FRAME_PACKING }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003118};
3119
3120static bool
3121stereo_match_mandatory(const struct drm_display_mode *mode,
3122 const struct stereo_mandatory_mode *stereo_mode)
3123{
3124 unsigned int interlaced = mode->flags & DRM_MODE_FLAG_INTERLACE;
3125
3126 return mode->hdisplay == stereo_mode->width &&
3127 mode->vdisplay == stereo_mode->height &&
3128 interlaced == (stereo_mode->flags & DRM_MODE_FLAG_INTERLACE) &&
3129 drm_mode_vrefresh(mode) == stereo_mode->vrefresh;
3130}
3131
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003132static int add_hdmi_mandatory_stereo_modes(struct drm_connector *connector)
3133{
3134 struct drm_device *dev = connector->dev;
3135 const struct drm_display_mode *mode;
3136 struct list_head stereo_modes;
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003137 int modes = 0, i;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003138
3139 INIT_LIST_HEAD(&stereo_modes);
3140
3141 list_for_each_entry(mode, &connector->probed_modes, head) {
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003142 for (i = 0; i < ARRAY_SIZE(stereo_mandatory_modes); i++) {
3143 const struct stereo_mandatory_mode *mandatory;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003144 struct drm_display_mode *new_mode;
3145
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003146 if (!stereo_match_mandatory(mode,
3147 &stereo_mandatory_modes[i]))
3148 continue;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003149
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003150 mandatory = &stereo_mandatory_modes[i];
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003151 new_mode = drm_mode_duplicate(dev, mode);
3152 if (!new_mode)
3153 continue;
3154
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003155 new_mode->flags |= mandatory->flags;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003156 list_add_tail(&new_mode->head, &stereo_modes);
3157 modes++;
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003158 }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003159 }
3160
3161 list_splice_tail(&stereo_modes, &connector->probed_modes);
3162
3163 return modes;
3164}
3165
Damien Lespiau1deee8d2013-09-25 16:45:24 +01003166static int add_hdmi_mode(struct drm_connector *connector, u8 vic)
3167{
3168 struct drm_device *dev = connector->dev;
3169 struct drm_display_mode *newmode;
3170
Jani Nikulad9278b42016-01-08 13:21:51 +02003171 if (!drm_valid_hdmi_vic(vic)) {
Damien Lespiau1deee8d2013-09-25 16:45:24 +01003172 DRM_ERROR("Unknown HDMI VIC: %d\n", vic);
3173 return 0;
3174 }
3175
3176 newmode = drm_mode_duplicate(dev, &edid_4k_modes[vic]);
3177 if (!newmode)
3178 return 0;
3179
3180 drm_mode_probed_add(connector, newmode);
3181
3182 return 1;
3183}
3184
Thomas Woodfbf46022013-10-16 15:58:50 +01003185static int add_3d_struct_modes(struct drm_connector *connector, u16 structure,
3186 const u8 *video_db, u8 video_len, u8 video_index)
3187{
Thomas Woodfbf46022013-10-16 15:58:50 +01003188 struct drm_display_mode *newmode;
3189 int modes = 0;
Thomas Woodfbf46022013-10-16 15:58:50 +01003190
3191 if (structure & (1 << 0)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00003192 newmode = drm_display_mode_from_vic_index(connector, video_db,
3193 video_len,
3194 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01003195 if (newmode) {
3196 newmode->flags |= DRM_MODE_FLAG_3D_FRAME_PACKING;
3197 drm_mode_probed_add(connector, newmode);
3198 modes++;
3199 }
3200 }
3201 if (structure & (1 << 6)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00003202 newmode = drm_display_mode_from_vic_index(connector, video_db,
3203 video_len,
3204 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01003205 if (newmode) {
3206 newmode->flags |= DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
3207 drm_mode_probed_add(connector, newmode);
3208 modes++;
3209 }
3210 }
3211 if (structure & (1 << 8)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00003212 newmode = drm_display_mode_from_vic_index(connector, video_db,
3213 video_len,
3214 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01003215 if (newmode) {
Thomas Wood89570ee2013-11-28 15:35:04 +00003216 newmode->flags |= DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
Thomas Woodfbf46022013-10-16 15:58:50 +01003217 drm_mode_probed_add(connector, newmode);
3218 modes++;
3219 }
3220 }
3221
3222 return modes;
3223}
3224
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003225/*
3226 * do_hdmi_vsdb_modes - Parse the HDMI Vendor Specific data block
3227 * @connector: connector corresponding to the HDMI sink
3228 * @db: start of the CEA vendor specific block
3229 * @len: length of the CEA block payload, ie. one can access up to db[len]
3230 *
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003231 * Parses the HDMI VSDB looking for modes to add to @connector. This function
3232 * also adds the stereo 3d modes when applicable.
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003233 */
3234static int
Thomas Woodfbf46022013-10-16 15:58:50 +01003235do_hdmi_vsdb_modes(struct drm_connector *connector, const u8 *db, u8 len,
3236 const u8 *video_db, u8 video_len)
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003237{
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003238 int modes = 0, offset = 0, i, multi_present = 0, multi_len;
Thomas Woodfbf46022013-10-16 15:58:50 +01003239 u8 vic_len, hdmi_3d_len = 0;
3240 u16 mask;
3241 u16 structure_all;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003242
3243 if (len < 8)
3244 goto out;
3245
3246 /* no HDMI_Video_Present */
3247 if (!(db[8] & (1 << 5)))
3248 goto out;
3249
3250 /* Latency_Fields_Present */
3251 if (db[8] & (1 << 7))
3252 offset += 2;
3253
3254 /* I_Latency_Fields_Present */
3255 if (db[8] & (1 << 6))
3256 offset += 2;
3257
3258 /* the declared length is not long enough for the 2 first bytes
3259 * of additional video format capabilities */
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003260 if (len < (8 + offset + 2))
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003261 goto out;
3262
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003263 /* 3D_Present */
3264 offset++;
Thomas Woodfbf46022013-10-16 15:58:50 +01003265 if (db[8 + offset] & (1 << 7)) {
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003266 modes += add_hdmi_mandatory_stereo_modes(connector);
3267
Thomas Woodfbf46022013-10-16 15:58:50 +01003268 /* 3D_Multi_present */
3269 multi_present = (db[8 + offset] & 0x60) >> 5;
3270 }
3271
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003272 offset++;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003273 vic_len = db[8 + offset] >> 5;
Thomas Woodfbf46022013-10-16 15:58:50 +01003274 hdmi_3d_len = db[8 + offset] & 0x1f;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003275
3276 for (i = 0; i < vic_len && len >= (9 + offset + i); i++) {
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003277 u8 vic;
3278
3279 vic = db[9 + offset + i];
Damien Lespiau1deee8d2013-09-25 16:45:24 +01003280 modes += add_hdmi_mode(connector, vic);
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003281 }
Thomas Woodfbf46022013-10-16 15:58:50 +01003282 offset += 1 + vic_len;
3283
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003284 if (multi_present == 1)
3285 multi_len = 2;
3286 else if (multi_present == 2)
3287 multi_len = 4;
Thomas Woodfbf46022013-10-16 15:58:50 +01003288 else
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003289 multi_len = 0;
Thomas Woodfbf46022013-10-16 15:58:50 +01003290
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003291 if (len < (8 + offset + hdmi_3d_len - 1))
3292 goto out;
3293
3294 if (hdmi_3d_len < multi_len)
3295 goto out;
3296
3297 if (multi_present == 1 || multi_present == 2) {
3298 /* 3D_Structure_ALL */
3299 structure_all = (db[8 + offset] << 8) | db[9 + offset];
3300
3301 /* check if 3D_MASK is present */
3302 if (multi_present == 2)
3303 mask = (db[10 + offset] << 8) | db[11 + offset];
3304 else
3305 mask = 0xffff;
3306
3307 for (i = 0; i < 16; i++) {
3308 if (mask & (1 << i))
3309 modes += add_3d_struct_modes(connector,
3310 structure_all,
3311 video_db,
3312 video_len, i);
3313 }
3314 }
3315
3316 offset += multi_len;
3317
3318 for (i = 0; i < (hdmi_3d_len - multi_len); i++) {
3319 int vic_index;
3320 struct drm_display_mode *newmode = NULL;
3321 unsigned int newflag = 0;
3322 bool detail_present;
3323
3324 detail_present = ((db[8 + offset + i] & 0x0f) > 7);
3325
3326 if (detail_present && (i + 1 == hdmi_3d_len - multi_len))
3327 break;
3328
3329 /* 2D_VIC_order_X */
3330 vic_index = db[8 + offset + i] >> 4;
3331
3332 /* 3D_Structure_X */
3333 switch (db[8 + offset + i] & 0x0f) {
3334 case 0:
3335 newflag = DRM_MODE_FLAG_3D_FRAME_PACKING;
3336 break;
3337 case 6:
3338 newflag = DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
3339 break;
3340 case 8:
3341 /* 3D_Detail_X */
3342 if ((db[9 + offset + i] >> 4) == 1)
3343 newflag = DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
3344 break;
3345 }
3346
3347 if (newflag != 0) {
3348 newmode = drm_display_mode_from_vic_index(connector,
3349 video_db,
3350 video_len,
3351 vic_index);
3352
3353 if (newmode) {
3354 newmode->flags |= newflag;
3355 drm_mode_probed_add(connector, newmode);
3356 modes++;
3357 }
3358 }
3359
3360 if (detail_present)
3361 i++;
Thomas Woodfbf46022013-10-16 15:58:50 +01003362 }
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003363
3364out:
3365 return modes;
3366}
3367
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003368static int
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003369cea_db_payload_len(const u8 *db)
3370{
3371 return db[0] & 0x1f;
3372}
3373
3374static int
3375cea_db_tag(const u8 *db)
3376{
3377 return db[0] >> 5;
3378}
3379
3380static int
3381cea_revision(const u8 *cea)
3382{
3383 return cea[1];
3384}
3385
3386static int
3387cea_db_offsets(const u8 *cea, int *start, int *end)
3388{
3389 /* Data block offset in CEA extension block */
3390 *start = 4;
3391 *end = cea[2];
3392 if (*end == 0)
3393 *end = 127;
3394 if (*end < 4 || *end > 127)
3395 return -ERANGE;
3396 return 0;
3397}
3398
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003399static bool cea_db_is_hdmi_vsdb(const u8 *db)
3400{
3401 int hdmi_id;
3402
3403 if (cea_db_tag(db) != VENDOR_BLOCK)
3404 return false;
3405
3406 if (cea_db_payload_len(db) < 5)
3407 return false;
3408
3409 hdmi_id = db[1] | (db[2] << 8) | (db[3] << 16);
3410
Lespiau, Damien6cb3b7f2013-08-19 16:59:05 +01003411 return hdmi_id == HDMI_IEEE_OUI;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003412}
3413
Padmanabhan Komandurucb3b9c02017-05-03 13:21:54 -07003414static bool cea_db_is_hdmi_hf_vsdb(const u8 *db)
3415{
3416 int hdmi_id;
3417
3418 if (cea_db_tag(db) != VENDOR_BLOCK)
3419 return false;
3420
3421 if (cea_db_payload_len(db) < 7)
3422 return false;
3423
3424 hdmi_id = db[1] | (db[2] << 8) | (db[3] << 16);
3425
3426 return hdmi_id == HDMI_IEEE_OUI_HF;
3427}
3428
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003429#define for_each_cea_db(cea, i, start, end) \
3430 for ((i) = (start); (i) < (end) && (i) + cea_db_payload_len(&(cea)[(i)]) < (end); (i) += cea_db_payload_len(&(cea)[(i)]) + 1)
3431
3432static int
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003433add_cea_modes(struct drm_connector *connector, struct edid *edid)
3434{
Lespiau, Damien13ac3f52013-08-19 16:58:53 +01003435 const u8 *cea = drm_find_cea_extension(edid);
Thomas Woodfbf46022013-10-16 15:58:50 +01003436 const u8 *db, *hdmi = NULL, *video = NULL;
3437 u8 dbl, hdmi_len, video_len = 0;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003438 int modes = 0;
3439
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003440 if (cea && cea_revision(cea) >= 3) {
3441 int i, start, end;
3442
3443 if (cea_db_offsets(cea, &start, &end))
3444 return 0;
3445
3446 for_each_cea_db(cea, i, start, end) {
3447 db = &cea[i];
3448 dbl = cea_db_payload_len(db);
3449
Thomas Woodfbf46022013-10-16 15:58:50 +01003450 if (cea_db_tag(db) == VIDEO_BLOCK) {
3451 video = db + 1;
3452 video_len = dbl;
3453 modes += do_cea_modes(connector, video, dbl);
3454 }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003455 else if (cea_db_is_hdmi_vsdb(db)) {
3456 hdmi = db;
3457 hdmi_len = dbl;
3458 }
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003459 }
3460 }
3461
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003462 /*
3463 * We parse the HDMI VSDB after having added the cea modes as we will
3464 * be patching their flags when the sink supports stereo 3D.
3465 */
3466 if (hdmi)
Thomas Woodfbf46022013-10-16 15:58:50 +01003467 modes += do_hdmi_vsdb_modes(connector, hdmi, hdmi_len, video,
3468 video_len);
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003469
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003470 return modes;
3471}
3472
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003473static void fixup_detailed_cea_mode_clock(struct drm_display_mode *mode)
3474{
3475 const struct drm_display_mode *cea_mode;
3476 int clock1, clock2, clock;
Jani Nikulad9278b42016-01-08 13:21:51 +02003477 u8 vic;
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003478 const char *type;
3479
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003480 /*
3481 * allow 5kHz clock difference either way to account for
3482 * the 10kHz clock resolution limit of detailed timings.
3483 */
Jani Nikulad9278b42016-01-08 13:21:51 +02003484 vic = drm_match_cea_mode_clock_tolerance(mode, 5);
3485 if (drm_valid_cea_vic(vic)) {
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003486 type = "CEA";
Jani Nikulad9278b42016-01-08 13:21:51 +02003487 cea_mode = &edid_cea_modes[vic];
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003488 clock1 = cea_mode->clock;
3489 clock2 = cea_mode_alternate_clock(cea_mode);
3490 } else {
Jani Nikulad9278b42016-01-08 13:21:51 +02003491 vic = drm_match_hdmi_mode_clock_tolerance(mode, 5);
3492 if (drm_valid_hdmi_vic(vic)) {
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003493 type = "HDMI";
Jani Nikulad9278b42016-01-08 13:21:51 +02003494 cea_mode = &edid_4k_modes[vic];
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003495 clock1 = cea_mode->clock;
3496 clock2 = hdmi_mode_alternate_clock(cea_mode);
3497 } else {
3498 return;
3499 }
3500 }
3501
3502 /* pick whichever is closest */
3503 if (abs(mode->clock - clock1) < abs(mode->clock - clock2))
3504 clock = clock1;
3505 else
3506 clock = clock2;
3507
3508 if (mode->clock == clock)
3509 return;
3510
3511 DRM_DEBUG("detailed mode matches %s VIC %d, adjusting clock %d -> %d\n",
Jani Nikulad9278b42016-01-08 13:21:51 +02003512 type, vic, mode->clock, clock);
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003513 mode->clock = clock;
3514}
3515
Wu Fengguang76adaa342011-09-05 14:23:20 +08003516static void
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003517drm_parse_hdmi_vsdb_audio(struct drm_connector *connector, const u8 *db)
Wu Fengguang76adaa342011-09-05 14:23:20 +08003518{
Ville Syrjälä85040722012-08-16 14:55:05 +00003519 u8 len = cea_db_payload_len(db);
Wu Fengguang76adaa342011-09-05 14:23:20 +08003520
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003521 if (len >= 6)
Ville Syrjälä85040722012-08-16 14:55:05 +00003522 connector->eld[5] |= (db[6] >> 7) << 1; /* Supports_AI */
Ville Syrjälä85040722012-08-16 14:55:05 +00003523 if (len >= 8) {
3524 connector->latency_present[0] = db[8] >> 7;
3525 connector->latency_present[1] = (db[8] >> 6) & 1;
3526 }
3527 if (len >= 9)
3528 connector->video_latency[0] = db[9];
3529 if (len >= 10)
3530 connector->audio_latency[0] = db[10];
3531 if (len >= 11)
3532 connector->video_latency[1] = db[11];
3533 if (len >= 12)
3534 connector->audio_latency[1] = db[12];
Wu Fengguang76adaa342011-09-05 14:23:20 +08003535
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003536 DRM_DEBUG_KMS("HDMI: latency present %d %d, "
3537 "video latency %d %d, "
3538 "audio latency %d %d\n",
3539 connector->latency_present[0],
3540 connector->latency_present[1],
3541 connector->video_latency[0],
3542 connector->video_latency[1],
3543 connector->audio_latency[0],
3544 connector->audio_latency[1]);
Wu Fengguang76adaa342011-09-05 14:23:20 +08003545}
3546
3547static void
Padmanabhan Komandurucb3b9c02017-05-03 13:21:54 -07003548parse_hdmi_hf_vsdb(struct drm_connector *connector, const u8 *db)
3549{
3550 u8 len = cea_db_payload_len(db);
3551
3552 if (len < 7)
3553 return;
3554
3555 if (db[4] != 1)
3556 return; /* invalid version */
3557
3558 connector->max_tmds_char = db[5] * 5;
3559 connector->scdc_present = db[6] & (1 << 7);
3560 connector->rr_capable = db[6] & (1 << 6);
3561 connector->flags_3d = db[6] & 0x7;
3562 connector->supports_scramble = connector->scdc_present &&
3563 (db[6] & (1 << 3));
3564
3565 DRM_DEBUG_KMS("HDMI v2: max TMDS char %d, "
3566 "scdc %s, "
3567 "rr %s, "
3568 "3D flags 0x%x, "
3569 "scramble %s\n",
3570 connector->max_tmds_char,
3571 connector->scdc_present ? "available" : "not available",
3572 connector->rr_capable ? "capable" : "not capable",
3573 connector->flags_3d,
3574 connector->supports_scramble ?
3575 "supported" : "not supported");
3576}
3577
Padmanabhan Komandurubb107cf2017-05-03 13:37:39 -07003578/*
3579 * drm_extract_vcdb_info - Parse the HDMI Video Capability Data Block
3580 * @connector: connector corresponding to the HDMI sink
3581 * @db: start of the CEA vendor specific block
3582 *
3583 * Parses the HDMI VCDB to extract sink info for @connector.
3584 */
3585static void
3586drm_extract_vcdb_info(struct drm_connector *connector, const u8 *db)
3587{
3588 /*
3589 * Check if the sink specifies underscan
3590 * support for:
3591 * BIT 5: preferred video format
3592 * BIT 3: IT video format
3593 * BIT 1: CE video format
3594 */
3595
3596 connector->pt_scan_info =
3597 (db[2] & (BIT(4) | BIT(5))) >> 4;
3598 connector->it_scan_info =
3599 (db[2] & (BIT(3) | BIT(2))) >> 2;
3600 connector->ce_scan_info =
3601 db[2] & (BIT(1) | BIT(0));
3602
3603 DRM_DEBUG_KMS("Scan Info (pt|it|ce): (%d|%d|%d)",
3604 (int) connector->pt_scan_info,
3605 (int) connector->it_scan_info,
3606 (int) connector->ce_scan_info);
3607}
3608
3609static bool drm_edid_is_luminance_value_present(
3610u32 block_length, enum luminance_value value)
3611{
3612 return block_length > NO_LUMINANCE_DATA && value <= block_length;
3613}
3614
3615/*
3616 * drm_extract_hdr_db - Parse the HDMI HDR extended block
3617 * @connector: connector corresponding to the HDMI sink
3618 * @db: start of the HDMI HDR extended block
3619 *
3620 * Parses the HDMI HDR extended block to extract sink info for @connector.
3621 */
3622static void
3623drm_extract_hdr_db(struct drm_connector *connector, const u8 *db)
3624{
3625
3626 u8 len = 0;
3627
3628 if (!db)
3629 return;
3630
3631 len = db[0] & 0x1f;
3632 /* Byte 3: Electro-Optical Transfer Functions */
3633 connector->hdr_eotf = db[2] & 0x3F;
3634
3635 /* Byte 4: Static Metadata Descriptor Type 1 */
3636 connector->hdr_metadata_type_one = (db[3] & BIT(0));
3637
3638 /* Byte 5: Desired Content Maximum Luminance */
3639 if (drm_edid_is_luminance_value_present(len, MAXIMUM_LUMINANCE))
3640 connector->hdr_max_luminance =
3641 db[MAXIMUM_LUMINANCE];
3642
3643 /* Byte 6: Desired Content Max Frame-average Luminance */
3644 if (drm_edid_is_luminance_value_present(len, FRAME_AVERAGE_LUMINANCE))
3645 connector->hdr_avg_luminance =
3646 db[FRAME_AVERAGE_LUMINANCE];
3647
3648 /* Byte 7: Desired Content Min Luminance */
3649 if (drm_edid_is_luminance_value_present(len, MINIMUM_LUMINANCE))
3650 connector->hdr_min_luminance =
3651 db[MINIMUM_LUMINANCE];
3652
3653 connector->hdr_supported = true;
3654
3655 DRM_DEBUG_KMS("HDR electro-optical %d\n", connector->hdr_eotf);
3656 DRM_DEBUG_KMS("metadata desc 1 %d\n", connector->hdr_metadata_type_one);
3657 DRM_DEBUG_KMS("max luminance %d\n", connector->hdr_max_luminance);
3658 DRM_DEBUG_KMS("avg luminance %d\n", connector->hdr_avg_luminance);
3659 DRM_DEBUG_KMS("min luminance %d\n", connector->hdr_min_luminance);
3660}
3661
3662/*
3663 * drm_hdmi_extract_extended_blk_info - Parse the HDMI extended tag blocks
3664 * @connector: connector corresponding to the HDMI sink
3665 * @edid: handle to the EDID structure
3666 * Parses the all extended tag blocks extract sink info for @connector.
3667 */
3668static void
3669drm_hdmi_extract_extended_blk_info(struct drm_connector *connector,
3670struct edid *edid)
3671{
3672 const u8 *cea = drm_find_cea_extension(edid);
3673 const u8 *db = NULL;
3674
3675 if (cea && cea_revision(cea) >= 3) {
3676 int i, start, end;
3677
3678 if (cea_db_offsets(cea, &start, &end))
3679 return;
3680
3681 for_each_cea_db(cea, i, start, end) {
3682 db = &cea[i];
3683
3684 if (cea_db_tag(db) == EXTENDED_TAG) {
3685 DRM_DEBUG_KMS("found extended tag block = %d\n",
3686 db[1]);
3687 switch (db[1]) {
3688 case VIDEO_CAPABILITY_EXTENDED_DATA_BLOCK:
3689 drm_extract_vcdb_info(connector, db);
3690 break;
3691 case HDR_STATIC_METADATA_EXTENDED_DATA_BLOCK:
3692 drm_extract_hdr_db(connector, db);
3693 break;
3694 default:
3695 break;
3696 }
3697 }
3698 }
3699 }
3700}
3701
3702static u8 *
3703drm_edid_find_extended_tag_block(struct edid *edid, int blk_id)
3704{
3705 u8 *db = NULL;
3706 u8 *cea = NULL;
3707
3708 if (!edid)
3709 return NULL;
3710
3711 cea = drm_find_cea_extension(edid);
3712
3713 if (cea && cea_revision(cea) >= 3) {
3714 int i, start, end;
3715
3716 if (cea_db_offsets(cea, &start, &end))
3717 return NULL;
3718
3719 for_each_cea_db(cea, i, start, end) {
3720 db = &cea[i];
3721 if ((cea_db_tag(db) == EXTENDED_TAG) &&
3722 (db[1] == blk_id))
3723 return db;
3724 }
3725 }
3726 return NULL;
3727}
3728
3729/*
3730 * add_YCbCr420VDB_modes - add the modes found in Ycbcr420 VDB block
3731 * @connector: connector corresponding to the HDMI sink
3732 * @edid: handle to the EDID structure
3733 * Parses the YCbCr420 VDB block and adds the modes to @connector.
3734 */
3735static int
3736add_YCbCr420VDB_modes(struct drm_connector *connector, struct edid *edid)
3737{
3738
3739 const u8 *db = NULL;
3740 u32 i = 0;
3741 u32 modes = 0;
3742 u32 video_format = 0;
3743 u8 len = 0;
3744
3745 /*Find the YCbCr420 VDB*/
3746 db = drm_edid_find_extended_tag_block(edid, Y420_VIDEO_DATA_BLOCK);
3747 /* Offset to byte 3 */
3748 if (db) {
3749 len = db[0] & 0x1F;
3750 db += 2;
3751 for (i = 0; i < len - 1; i++) {
3752 struct drm_display_mode *mode;
3753
3754 video_format = *(db + i) & 0x7F;
3755 mode = drm_display_mode_from_vic_index(connector,
3756 db, len-1, i);
3757 if (mode) {
3758 DRM_DEBUG_KMS("Adding mode for vic = %d\n",
3759 video_format);
3760 drm_mode_probed_add(connector, mode);
3761 modes++;
3762 }
3763 }
3764 }
3765 return modes;
3766}
3767
Padmanabhan Komandurucb3b9c02017-05-03 13:21:54 -07003768static void
Wu Fengguang76adaa342011-09-05 14:23:20 +08003769monitor_name(struct detailed_timing *t, void *data)
3770{
3771 if (t->data.other_data.type == EDID_DETAIL_MONITOR_NAME)
3772 *(u8 **)data = t->data.other_data.data.str.str;
3773}
3774
Jim Bride59f7c0f2016-04-14 10:18:35 -07003775static int get_monitor_name(struct edid *edid, char name[13])
3776{
3777 char *edid_name = NULL;
3778 int mnl;
3779
3780 if (!edid || !name)
3781 return 0;
3782
3783 drm_for_each_detailed_block((u8 *)edid, monitor_name, &edid_name);
3784 for (mnl = 0; edid_name && mnl < 13; mnl++) {
3785 if (edid_name[mnl] == 0x0a)
3786 break;
3787
3788 name[mnl] = edid_name[mnl];
3789 }
3790
3791 return mnl;
3792}
3793
3794/**
3795 * drm_edid_get_monitor_name - fetch the monitor name from the edid
3796 * @edid: monitor EDID information
3797 * @name: pointer to a character array to hold the name of the monitor
3798 * @bufsize: The size of the name buffer (should be at least 14 chars.)
3799 *
3800 */
3801void drm_edid_get_monitor_name(struct edid *edid, char *name, int bufsize)
3802{
3803 int name_length;
3804 char buf[13];
3805
3806 if (bufsize <= 0)
3807 return;
3808
3809 name_length = min(get_monitor_name(edid, buf), bufsize - 1);
3810 memcpy(name, buf, name_length);
3811 name[name_length] = '\0';
3812}
3813EXPORT_SYMBOL(drm_edid_get_monitor_name);
3814
Wu Fengguang76adaa342011-09-05 14:23:20 +08003815/**
3816 * drm_edid_to_eld - build ELD from EDID
3817 * @connector: connector corresponding to the HDMI/DP sink
3818 * @edid: EDID to parse
3819 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003820 * Fill the ELD (EDID-Like Data) buffer for passing to the audio driver. The
Jani Nikula9bf2ce42017-11-01 16:20:58 +02003821 * HDCP and Port_ID ELD fields are left for the graphics driver to fill in.
Wu Fengguang76adaa342011-09-05 14:23:20 +08003822 */
3823void drm_edid_to_eld(struct drm_connector *connector, struct edid *edid)
3824{
3825 uint8_t *eld = connector->eld;
3826 u8 *cea;
Wu Fengguang76adaa342011-09-05 14:23:20 +08003827 u8 *db;
Ville Syrjälä7c018782016-03-09 22:07:46 +02003828 int total_sad_count = 0;
Wu Fengguang76adaa342011-09-05 14:23:20 +08003829 int mnl;
3830 int dbl;
3831
3832 memset(eld, 0, sizeof(connector->eld));
3833
Ville Syrjälä85c91582016-09-28 16:51:34 +03003834 connector->latency_present[0] = false;
3835 connector->latency_present[1] = false;
3836 connector->video_latency[0] = 0;
3837 connector->audio_latency[0] = 0;
3838 connector->video_latency[1] = 0;
3839 connector->audio_latency[1] = 0;
3840
Wu Fengguang76adaa342011-09-05 14:23:20 +08003841 cea = drm_find_cea_extension(edid);
3842 if (!cea) {
3843 DRM_DEBUG_KMS("ELD: no CEA Extension found\n");
3844 return;
3845 }
3846
Jim Bride59f7c0f2016-04-14 10:18:35 -07003847 mnl = get_monitor_name(edid, eld + 20);
3848
Wu Fengguang76adaa342011-09-05 14:23:20 +08003849 eld[4] = (cea[1] << 5) | mnl;
3850 DRM_DEBUG_KMS("ELD monitor %s\n", eld + 20);
3851
3852 eld[0] = 2 << 3; /* ELD version: 2 */
3853
3854 eld[16] = edid->mfg_id[0];
3855 eld[17] = edid->mfg_id[1];
3856 eld[18] = edid->prod_code[0];
3857 eld[19] = edid->prod_code[1];
3858
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003859 if (cea_revision(cea) >= 3) {
3860 int i, start, end;
3861
3862 if (cea_db_offsets(cea, &start, &end)) {
3863 start = 0;
3864 end = 0;
3865 }
3866
3867 for_each_cea_db(cea, i, start, end) {
3868 db = &cea[i];
3869 dbl = cea_db_payload_len(db);
3870
3871 switch (cea_db_tag(db)) {
Ville Syrjälä7c018782016-03-09 22:07:46 +02003872 int sad_count;
3873
Christian Schmidta0ab7342011-12-19 20:03:38 +01003874 case AUDIO_BLOCK:
3875 /* Audio Data Block, contains SADs */
Ville Syrjälä7c018782016-03-09 22:07:46 +02003876 sad_count = min(dbl / 3, 15 - total_sad_count);
3877 if (sad_count >= 1)
3878 memcpy(eld + 20 + mnl + total_sad_count * 3,
3879 &db[1], sad_count * 3);
3880 total_sad_count += sad_count;
Christian Schmidta0ab7342011-12-19 20:03:38 +01003881 break;
3882 case SPEAKER_BLOCK:
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003883 /* Speaker Allocation Data Block */
3884 if (dbl >= 1)
3885 eld[7] = db[1];
Christian Schmidta0ab7342011-12-19 20:03:38 +01003886 break;
3887 case VENDOR_BLOCK:
3888 /* HDMI Vendor-Specific Data Block */
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003889 if (cea_db_is_hdmi_vsdb(db))
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003890 drm_parse_hdmi_vsdb_audio(connector, db);
Padmanabhan Komandurucb3b9c02017-05-03 13:21:54 -07003891 /* HDMI Forum Vendor-Specific Data Block */
3892 else if (cea_db_is_hdmi_hf_vsdb(db))
3893 parse_hdmi_hf_vsdb(connector, db);
Christian Schmidta0ab7342011-12-19 20:03:38 +01003894 break;
3895 default:
3896 break;
3897 }
Wu Fengguang76adaa342011-09-05 14:23:20 +08003898 }
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003899 }
Ville Syrjälä7c018782016-03-09 22:07:46 +02003900 eld[5] |= total_sad_count << 4;
Wu Fengguang76adaa342011-09-05 14:23:20 +08003901
Jani Nikula9bf2ce42017-11-01 16:20:58 +02003902 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
3903 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
3904 eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= DRM_ELD_CONN_TYPE_DP;
3905 else
3906 eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= DRM_ELD_CONN_TYPE_HDMI;
3907
Jani Nikula938fd8a2014-10-28 16:20:48 +02003908 eld[DRM_ELD_BASELINE_ELD_LEN] =
3909 DIV_ROUND_UP(drm_eld_calc_baseline_block_size(eld), 4);
3910
3911 DRM_DEBUG_KMS("ELD size %d, SAD count %d\n",
Ville Syrjälä7c018782016-03-09 22:07:46 +02003912 drm_eld_size(eld), total_sad_count);
Wu Fengguang76adaa342011-09-05 14:23:20 +08003913}
3914EXPORT_SYMBOL(drm_edid_to_eld);
3915
3916/**
Rafał Miłeckife214162013-04-19 19:01:25 +02003917 * drm_edid_to_sad - extracts SADs from EDID
3918 * @edid: EDID to parse
3919 * @sads: pointer that will be set to the extracted SADs
3920 *
3921 * Looks for CEA EDID block and extracts SADs (Short Audio Descriptors) from it.
Rafał Miłeckife214162013-04-19 19:01:25 +02003922 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003923 * Note: The returned pointer needs to be freed using kfree().
3924 *
3925 * Return: The number of found SADs or negative number on error.
Rafał Miłeckife214162013-04-19 19:01:25 +02003926 */
3927int drm_edid_to_sad(struct edid *edid, struct cea_sad **sads)
3928{
3929 int count = 0;
3930 int i, start, end, dbl;
3931 u8 *cea;
3932
3933 cea = drm_find_cea_extension(edid);
3934 if (!cea) {
3935 DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
3936 return -ENOENT;
3937 }
3938
3939 if (cea_revision(cea) < 3) {
3940 DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
3941 return -ENOTSUPP;
3942 }
3943
3944 if (cea_db_offsets(cea, &start, &end)) {
3945 DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
3946 return -EPROTO;
3947 }
3948
3949 for_each_cea_db(cea, i, start, end) {
3950 u8 *db = &cea[i];
3951
3952 if (cea_db_tag(db) == AUDIO_BLOCK) {
3953 int j;
3954 dbl = cea_db_payload_len(db);
3955
3956 count = dbl / 3; /* SAD is 3B */
3957 *sads = kcalloc(count, sizeof(**sads), GFP_KERNEL);
3958 if (!*sads)
3959 return -ENOMEM;
3960 for (j = 0; j < count; j++) {
3961 u8 *sad = &db[1 + j * 3];
3962
3963 (*sads)[j].format = (sad[0] & 0x78) >> 3;
3964 (*sads)[j].channels = sad[0] & 0x7;
3965 (*sads)[j].freq = sad[1] & 0x7F;
3966 (*sads)[j].byte2 = sad[2];
3967 }
3968 break;
3969 }
3970 }
3971
3972 return count;
3973}
3974EXPORT_SYMBOL(drm_edid_to_sad);
3975
3976/**
Alex Deucherd105f472013-07-25 15:55:32 -04003977 * drm_edid_to_speaker_allocation - extracts Speaker Allocation Data Blocks from EDID
3978 * @edid: EDID to parse
3979 * @sadb: pointer to the speaker block
3980 *
3981 * Looks for CEA EDID block and extracts the Speaker Allocation Data Block from it.
Alex Deucherd105f472013-07-25 15:55:32 -04003982 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003983 * Note: The returned pointer needs to be freed using kfree().
3984 *
3985 * Return: The number of found Speaker Allocation Blocks or negative number on
3986 * error.
Alex Deucherd105f472013-07-25 15:55:32 -04003987 */
3988int drm_edid_to_speaker_allocation(struct edid *edid, u8 **sadb)
3989{
3990 int count = 0;
3991 int i, start, end, dbl;
3992 const u8 *cea;
3993
3994 cea = drm_find_cea_extension(edid);
3995 if (!cea) {
3996 DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
3997 return -ENOENT;
3998 }
3999
4000 if (cea_revision(cea) < 3) {
4001 DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
4002 return -ENOTSUPP;
4003 }
4004
4005 if (cea_db_offsets(cea, &start, &end)) {
4006 DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
4007 return -EPROTO;
4008 }
4009
4010 for_each_cea_db(cea, i, start, end) {
4011 const u8 *db = &cea[i];
4012
4013 if (cea_db_tag(db) == SPEAKER_BLOCK) {
4014 dbl = cea_db_payload_len(db);
4015
4016 /* Speaker Allocation Data Block */
4017 if (dbl == 3) {
Benoit Taine89086bc2014-05-26 17:21:22 +02004018 *sadb = kmemdup(&db[1], dbl, GFP_KERNEL);
Alex Deucher618e3772013-09-27 18:46:09 -04004019 if (!*sadb)
4020 return -ENOMEM;
Alex Deucherd105f472013-07-25 15:55:32 -04004021 count = dbl;
4022 break;
4023 }
4024 }
4025 }
4026
4027 return count;
4028}
4029EXPORT_SYMBOL(drm_edid_to_speaker_allocation);
4030
4031/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004032 * drm_av_sync_delay - compute the HDMI/DP sink audio-video sync delay
Wu Fengguang76adaa342011-09-05 14:23:20 +08004033 * @connector: connector associated with the HDMI/DP sink
4034 * @mode: the display mode
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004035 *
4036 * Return: The HDMI/DP sink's audio-video sync delay in milliseconds or 0 if
4037 * the sink doesn't support audio or video.
Wu Fengguang76adaa342011-09-05 14:23:20 +08004038 */
4039int drm_av_sync_delay(struct drm_connector *connector,
Ville Syrjälä3a818d32015-09-07 18:22:58 +03004040 const struct drm_display_mode *mode)
Wu Fengguang76adaa342011-09-05 14:23:20 +08004041{
4042 int i = !!(mode->flags & DRM_MODE_FLAG_INTERLACE);
4043 int a, v;
4044
4045 if (!connector->latency_present[0])
4046 return 0;
4047 if (!connector->latency_present[1])
4048 i = 0;
4049
4050 a = connector->audio_latency[i];
4051 v = connector->video_latency[i];
4052
4053 /*
4054 * HDMI/DP sink doesn't support audio or video?
4055 */
4056 if (a == 255 || v == 255)
4057 return 0;
4058
4059 /*
4060 * Convert raw EDID values to millisecond.
4061 * Treat unknown latency as 0ms.
4062 */
4063 if (a)
4064 a = min(2 * (a - 1), 500);
4065 if (v)
4066 v = min(2 * (v - 1), 500);
4067
4068 return max(v - a, 0);
4069}
4070EXPORT_SYMBOL(drm_av_sync_delay);
4071
4072/**
4073 * drm_select_eld - select one ELD from multiple HDMI/DP sinks
4074 * @encoder: the encoder just changed display mode
Wu Fengguang76adaa342011-09-05 14:23:20 +08004075 *
4076 * It's possible for one encoder to be associated with multiple HDMI/DP sinks.
4077 * The policy is now hard coded to simply use the first HDMI/DP sink's ELD.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004078 *
4079 * Return: The connector associated with the first HDMI/DP sink that has ELD
4080 * attached to it.
Wu Fengguang76adaa342011-09-05 14:23:20 +08004081 */
Ville Syrjälä9e5a3b52015-09-07 18:22:57 +03004082struct drm_connector *drm_select_eld(struct drm_encoder *encoder)
Wu Fengguang76adaa342011-09-05 14:23:20 +08004083{
4084 struct drm_connector *connector;
4085 struct drm_device *dev = encoder->dev;
4086
Daniel Vetter6e9f7982014-05-29 23:54:47 +02004087 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
Sean Paul008f4042014-07-17 11:25:18 -04004088 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Daniel Vetter6e9f7982014-05-29 23:54:47 +02004089
Daniel Vetter9a9f5ce2015-07-09 23:44:34 +02004090 drm_for_each_connector(connector, dev)
Wu Fengguang76adaa342011-09-05 14:23:20 +08004091 if (connector->encoder == encoder && connector->eld[0])
4092 return connector;
4093
4094 return NULL;
4095}
4096EXPORT_SYMBOL(drm_select_eld);
4097
Ma Lingf23c20c2009-03-26 19:26:23 +08004098/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004099 * drm_detect_hdmi_monitor - detect whether monitor is HDMI
Ma Lingf23c20c2009-03-26 19:26:23 +08004100 * @edid: monitor EDID information
4101 *
4102 * Parse the CEA extension according to CEA-861-B.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004103 *
4104 * Return: True if the monitor is HDMI, false if not or unknown.
Ma Lingf23c20c2009-03-26 19:26:23 +08004105 */
4106bool drm_detect_hdmi_monitor(struct edid *edid)
4107{
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004108 u8 *edid_ext;
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004109 int i;
Ma Lingf23c20c2009-03-26 19:26:23 +08004110 int start_offset, end_offset;
Ma Lingf23c20c2009-03-26 19:26:23 +08004111
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004112 edid_ext = drm_find_cea_extension(edid);
4113 if (!edid_ext)
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004114 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08004115
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004116 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004117 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08004118
4119 /*
4120 * Because HDMI identifier is in Vendor Specific Block,
4121 * search it from all data blocks of CEA extension.
4122 */
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004123 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004124 if (cea_db_is_hdmi_vsdb(&edid_ext[i]))
4125 return true;
Ma Lingf23c20c2009-03-26 19:26:23 +08004126 }
4127
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004128 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08004129}
4130EXPORT_SYMBOL(drm_detect_hdmi_monitor);
4131
Dave Airlief453ba02008-11-07 14:05:41 -08004132/**
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004133 * drm_detect_monitor_audio - check monitor audio capability
Daniel Vetterfc668112014-01-21 12:02:26 +01004134 * @edid: EDID block to scan
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004135 *
4136 * Monitor should have CEA extension block.
4137 * If monitor has 'basic audio', but no CEA audio blocks, it's 'basic
4138 * audio' only. If there is any audio extension block and supported
4139 * audio format, assume at least 'basic audio' support, even if 'basic
4140 * audio' is not defined in EDID.
4141 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004142 * Return: True if the monitor supports audio, false otherwise.
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004143 */
4144bool drm_detect_monitor_audio(struct edid *edid)
4145{
4146 u8 *edid_ext;
4147 int i, j;
4148 bool has_audio = false;
4149 int start_offset, end_offset;
4150
4151 edid_ext = drm_find_cea_extension(edid);
4152 if (!edid_ext)
4153 goto end;
4154
4155 has_audio = ((edid_ext[3] & EDID_BASIC_AUDIO) != 0);
4156
4157 if (has_audio) {
4158 DRM_DEBUG_KMS("Monitor has basic audio support\n");
4159 goto end;
4160 }
4161
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004162 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
4163 goto end;
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004164
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004165 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
4166 if (cea_db_tag(&edid_ext[i]) == AUDIO_BLOCK) {
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004167 has_audio = true;
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004168 for (j = 1; j < cea_db_payload_len(&edid_ext[i]) + 1; j += 3)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004169 DRM_DEBUG_KMS("CEA audio format %d\n",
4170 (edid_ext[i + j] >> 3) & 0xf);
4171 goto end;
4172 }
4173 }
4174end:
4175 return has_audio;
4176}
4177EXPORT_SYMBOL(drm_detect_monitor_audio);
4178
4179/**
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02004180 * drm_rgb_quant_range_selectable - is RGB quantization range selectable?
Daniel Vetterfc668112014-01-21 12:02:26 +01004181 * @edid: EDID block to scan
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02004182 *
4183 * Check whether the monitor reports the RGB quantization range selection
4184 * as supported. The AVI infoframe can then be used to inform the monitor
4185 * which quantization range (full or limited) is used.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004186 *
4187 * Return: True if the RGB quantization range is selectable, false otherwise.
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02004188 */
4189bool drm_rgb_quant_range_selectable(struct edid *edid)
4190{
4191 u8 *edid_ext;
4192 int i, start, end;
4193
4194 edid_ext = drm_find_cea_extension(edid);
4195 if (!edid_ext)
4196 return false;
4197
4198 if (cea_db_offsets(edid_ext, &start, &end))
4199 return false;
4200
4201 for_each_cea_db(edid_ext, i, start, end) {
4202 if (cea_db_tag(&edid_ext[i]) == VIDEO_CAPABILITY_BLOCK &&
4203 cea_db_payload_len(&edid_ext[i]) == 2) {
4204 DRM_DEBUG_KMS("CEA VCDB 0x%02x\n", edid_ext[i + 2]);
4205 return edid_ext[i + 2] & EDID_CEA_VCDB_QS;
4206 }
4207 }
4208
4209 return false;
4210}
4211EXPORT_SYMBOL(drm_rgb_quant_range_selectable);
4212
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004213static void drm_parse_hdmi_deep_color_info(struct drm_connector *connector,
4214 const u8 *hdmi)
Mario Kleinerd0c94692014-03-27 19:59:39 +01004215{
Ville Syrjälä18267502016-09-28 16:51:38 +03004216 struct drm_display_info *info = &connector->display_info;
Mario Kleinerd0c94692014-03-27 19:59:39 +01004217 unsigned int dc_bpc = 0;
4218
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004219 /* HDMI supports at least 8 bpc */
4220 info->bpc = 8;
4221
4222 if (cea_db_payload_len(hdmi) < 6)
4223 return;
4224
4225 if (hdmi[6] & DRM_EDID_HDMI_DC_30) {
4226 dc_bpc = 10;
4227 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_30;
4228 DRM_DEBUG("%s: HDMI sink does deep color 30.\n",
4229 connector->name);
4230 }
4231
4232 if (hdmi[6] & DRM_EDID_HDMI_DC_36) {
4233 dc_bpc = 12;
4234 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_36;
4235 DRM_DEBUG("%s: HDMI sink does deep color 36.\n",
4236 connector->name);
4237 }
4238
4239 if (hdmi[6] & DRM_EDID_HDMI_DC_48) {
4240 dc_bpc = 16;
4241 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_48;
4242 DRM_DEBUG("%s: HDMI sink does deep color 48.\n",
4243 connector->name);
4244 }
4245
4246 if (dc_bpc == 0) {
4247 DRM_DEBUG("%s: No deep color support on this HDMI sink.\n",
4248 connector->name);
4249 return;
4250 }
4251
4252 DRM_DEBUG("%s: Assigning HDMI sink color depth as %d bpc.\n",
4253 connector->name, dc_bpc);
4254 info->bpc = dc_bpc;
4255
4256 /*
4257 * Deep color support mandates RGB444 support for all video
4258 * modes and forbids YCRCB422 support for all video modes per
4259 * HDMI 1.3 spec.
4260 */
4261 info->color_formats = DRM_COLOR_FORMAT_RGB444;
4262
4263 /* YCRCB444 is optional according to spec. */
4264 if (hdmi[6] & DRM_EDID_HDMI_DC_Y444) {
4265 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
4266 DRM_DEBUG("%s: HDMI sink does YCRCB444 in deep color.\n",
4267 connector->name);
4268 }
4269
4270 /*
4271 * Spec says that if any deep color mode is supported at all,
4272 * then deep color 36 bit must be supported.
4273 */
4274 if (!(hdmi[6] & DRM_EDID_HDMI_DC_36)) {
4275 DRM_DEBUG("%s: HDMI sink should do DC_36, but does not!\n",
4276 connector->name);
4277 }
4278}
4279
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03004280static void
4281drm_parse_hdmi_vsdb_video(struct drm_connector *connector, const u8 *db)
4282{
4283 struct drm_display_info *info = &connector->display_info;
4284 u8 len = cea_db_payload_len(db);
4285
4286 if (len >= 6)
4287 info->dvi_dual = db[6] & 1;
4288 if (len >= 7)
4289 info->max_tmds_clock = db[7] * 5000;
4290
4291 DRM_DEBUG_KMS("HDMI: DVI dual %d, "
4292 "max TMDS clock %d kHz\n",
4293 info->dvi_dual,
4294 info->max_tmds_clock);
4295
4296 drm_parse_hdmi_deep_color_info(connector, db);
4297}
4298
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004299static void drm_parse_cea_ext(struct drm_connector *connector,
4300 struct edid *edid)
4301{
4302 struct drm_display_info *info = &connector->display_info;
4303 const u8 *edid_ext;
4304 int i, start, end;
4305
Mario Kleinerd0c94692014-03-27 19:59:39 +01004306 edid_ext = drm_find_cea_extension(edid);
4307 if (!edid_ext)
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004308 return;
Mario Kleinerd0c94692014-03-27 19:59:39 +01004309
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004310 info->cea_rev = edid_ext[1];
Mario Kleinerd0c94692014-03-27 19:59:39 +01004311
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004312 /* The existence of a CEA block should imply RGB support */
4313 info->color_formats = DRM_COLOR_FORMAT_RGB444;
4314 if (edid_ext[3] & EDID_CEA_YCRCB444)
4315 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
4316 if (edid_ext[3] & EDID_CEA_YCRCB422)
4317 info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
Mario Kleinerd0c94692014-03-27 19:59:39 +01004318
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004319 if (cea_db_offsets(edid_ext, &start, &end))
4320 return;
Mario Kleinerd0c94692014-03-27 19:59:39 +01004321
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004322 for_each_cea_db(edid_ext, i, start, end) {
4323 const u8 *db = &edid_ext[i];
Mario Kleinerd0c94692014-03-27 19:59:39 +01004324
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03004325 if (cea_db_is_hdmi_vsdb(db))
4326 drm_parse_hdmi_vsdb_video(connector, db);
Mario Kleinerd0c94692014-03-27 19:59:39 +01004327 }
Mario Kleinerd0c94692014-03-27 19:59:39 +01004328}
4329
Padmanabhan Komandurubb107cf2017-05-03 13:37:39 -07004330static void
4331drm_hdmi_extract_vsdbs_info(struct drm_connector *connector, struct edid *edid)
4332{
4333 const u8 *cea = drm_find_cea_extension(edid);
4334 const u8 *db = NULL;
4335
4336 if (cea && cea_revision(cea) >= 3) {
4337 int i, start, end;
4338
4339 if (cea_db_offsets(cea, &start, &end))
4340 return;
4341
4342 for_each_cea_db(cea, i, start, end) {
4343 db = &cea[i];
4344
4345 if (cea_db_tag(db) == VENDOR_BLOCK) {
4346 /* HDMI Vendor-Specific Data Block */
4347 if (cea_db_is_hdmi_vsdb(db)) {
4348 drm_parse_hdmi_vsdb_video(
4349 connector, db);
4350 drm_parse_hdmi_vsdb_audio(
4351 connector, db);
4352 }
4353 /* HDMI Forum Vendor-Specific Data Block */
4354 else if (cea_db_is_hdmi_hf_vsdb(db))
4355 parse_hdmi_hf_vsdb(connector, db);
4356 }
4357 }
4358 }
4359}
4360
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004361static void drm_add_display_info(struct drm_connector *connector,
4362 struct edid *edid)
Jesse Barnes3b112282011-04-15 12:49:23 -07004363{
Ville Syrjälä18267502016-09-28 16:51:38 +03004364 struct drm_display_info *info = &connector->display_info;
Jesse Barnesebec9a72011-08-03 09:22:54 -07004365
Jesse Barnes3b112282011-04-15 12:49:23 -07004366 info->width_mm = edid->width_cm * 10;
4367 info->height_mm = edid->height_cm * 10;
4368
4369 /* driver figures it out in this case */
4370 info->bpc = 0;
Jesse Barnesda05a5a72011-04-15 13:48:57 -07004371 info->color_formats = 0;
Ville Syrjälä011acce2016-09-28 16:51:40 +03004372 info->cea_rev = 0;
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03004373 info->max_tmds_clock = 0;
4374 info->dvi_dual = false;
Jesse Barnes3b112282011-04-15 12:49:23 -07004375
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02004376 if (edid->revision < 3)
Jesse Barnes3b112282011-04-15 12:49:23 -07004377 return;
4378
4379 if (!(edid->input & DRM_EDID_INPUT_DIGITAL))
4380 return;
4381
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004382 drm_parse_cea_ext(connector, edid);
Mario Kleinerd0c94692014-03-27 19:59:39 +01004383
Mario Kleiner210a0212016-07-06 12:05:48 +02004384 /*
4385 * Digital sink with "DFP 1.x compliant TMDS" according to EDID 1.3?
4386 *
4387 * For such displays, the DFP spec 1.0, section 3.10 "EDID support"
4388 * tells us to assume 8 bpc color depth if the EDID doesn't have
4389 * extensions which tell otherwise.
4390 */
4391 if ((info->bpc == 0) && (edid->revision < 4) &&
4392 (edid->input & DRM_EDID_DIGITAL_TYPE_DVI)) {
4393 info->bpc = 8;
4394 DRM_DEBUG("%s: Assigning DFP sink color depth as %d bpc.\n",
4395 connector->name, info->bpc);
4396 }
4397
Padmanabhan Komandurubb107cf2017-05-03 13:37:39 -07004398 /* Extract audio and video latency fields for the sink */
4399 drm_hdmi_extract_vsdbs_info(connector, edid);
4400 /* Extract info from extended tag blocks */
4401 drm_hdmi_extract_extended_blk_info(connector, edid);
4402
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02004403 /* Only defined for 1.4 with digital displays */
4404 if (edid->revision < 4)
4405 return;
4406
Jesse Barnes3b112282011-04-15 12:49:23 -07004407 switch (edid->input & DRM_EDID_DIGITAL_DEPTH_MASK) {
4408 case DRM_EDID_DIGITAL_DEPTH_6:
4409 info->bpc = 6;
4410 break;
4411 case DRM_EDID_DIGITAL_DEPTH_8:
4412 info->bpc = 8;
4413 break;
4414 case DRM_EDID_DIGITAL_DEPTH_10:
4415 info->bpc = 10;
4416 break;
4417 case DRM_EDID_DIGITAL_DEPTH_12:
4418 info->bpc = 12;
4419 break;
4420 case DRM_EDID_DIGITAL_DEPTH_14:
4421 info->bpc = 14;
4422 break;
4423 case DRM_EDID_DIGITAL_DEPTH_16:
4424 info->bpc = 16;
4425 break;
4426 case DRM_EDID_DIGITAL_DEPTH_UNDEF:
4427 default:
4428 info->bpc = 0;
4429 break;
4430 }
Jesse Barnesda05a5a72011-04-15 13:48:57 -07004431
Mario Kleinerd0c94692014-03-27 19:59:39 +01004432 DRM_DEBUG("%s: Assigning EDID-1.4 digital sink color depth as %d bpc.\n",
Jani Nikula25933822014-06-03 14:56:20 +03004433 connector->name, info->bpc);
Mario Kleinerd0c94692014-03-27 19:59:39 +01004434
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02004435 info->color_formats |= DRM_COLOR_FORMAT_RGB444;
Lars-Peter Clausenee588082012-04-16 15:16:18 +02004436 if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB444)
4437 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
4438 if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB422)
4439 info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
Jesse Barnes3b112282011-04-15 12:49:23 -07004440}
4441
Dave Airliec9729172016-05-03 15:38:37 +10004442static int validate_displayid(u8 *displayid, int length, int idx)
4443{
4444 int i;
4445 u8 csum = 0;
4446 struct displayid_hdr *base;
4447
4448 base = (struct displayid_hdr *)&displayid[idx];
4449
4450 DRM_DEBUG_KMS("base revision 0x%x, length %d, %d %d\n",
4451 base->rev, base->bytes, base->prod_id, base->ext_count);
4452
4453 if (base->bytes + 5 > length - idx)
4454 return -EINVAL;
4455 for (i = idx; i <= base->bytes + 5; i++) {
4456 csum += displayid[i];
4457 }
4458 if (csum) {
4459 DRM_ERROR("DisplayID checksum invalid, remainder is %d\n", csum);
4460 return -EINVAL;
4461 }
4462 return 0;
4463}
4464
Dave Airliea39ed682016-05-02 08:35:05 +10004465static struct drm_display_mode *drm_mode_displayid_detailed(struct drm_device *dev,
4466 struct displayid_detailed_timings_1 *timings)
4467{
4468 struct drm_display_mode *mode;
4469 unsigned pixel_clock = (timings->pixel_clock[0] |
4470 (timings->pixel_clock[1] << 8) |
4471 (timings->pixel_clock[2] << 16));
4472 unsigned hactive = (timings->hactive[0] | timings->hactive[1] << 8) + 1;
4473 unsigned hblank = (timings->hblank[0] | timings->hblank[1] << 8) + 1;
4474 unsigned hsync = (timings->hsync[0] | (timings->hsync[1] & 0x7f) << 8) + 1;
4475 unsigned hsync_width = (timings->hsw[0] | timings->hsw[1] << 8) + 1;
4476 unsigned vactive = (timings->vactive[0] | timings->vactive[1] << 8) + 1;
4477 unsigned vblank = (timings->vblank[0] | timings->vblank[1] << 8) + 1;
4478 unsigned vsync = (timings->vsync[0] | (timings->vsync[1] & 0x7f) << 8) + 1;
4479 unsigned vsync_width = (timings->vsw[0] | timings->vsw[1] << 8) + 1;
4480 bool hsync_positive = (timings->hsync[1] >> 7) & 0x1;
4481 bool vsync_positive = (timings->vsync[1] >> 7) & 0x1;
4482 mode = drm_mode_create(dev);
4483 if (!mode)
4484 return NULL;
4485
4486 mode->clock = pixel_clock * 10;
4487 mode->hdisplay = hactive;
4488 mode->hsync_start = mode->hdisplay + hsync;
4489 mode->hsync_end = mode->hsync_start + hsync_width;
4490 mode->htotal = mode->hdisplay + hblank;
4491
4492 mode->vdisplay = vactive;
4493 mode->vsync_start = mode->vdisplay + vsync;
4494 mode->vsync_end = mode->vsync_start + vsync_width;
4495 mode->vtotal = mode->vdisplay + vblank;
4496
4497 mode->flags = 0;
4498 mode->flags |= hsync_positive ? DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
4499 mode->flags |= vsync_positive ? DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
4500 mode->type = DRM_MODE_TYPE_DRIVER;
4501
4502 if (timings->flags & 0x80)
4503 mode->type |= DRM_MODE_TYPE_PREFERRED;
4504 mode->vrefresh = drm_mode_vrefresh(mode);
4505 drm_mode_set_name(mode);
4506
4507 return mode;
4508}
4509
4510static int add_displayid_detailed_1_modes(struct drm_connector *connector,
4511 struct displayid_block *block)
4512{
4513 struct displayid_detailed_timing_block *det = (struct displayid_detailed_timing_block *)block;
4514 int i;
4515 int num_timings;
4516 struct drm_display_mode *newmode;
4517 int num_modes = 0;
4518 /* blocks must be multiple of 20 bytes length */
4519 if (block->num_bytes % 20)
4520 return 0;
4521
4522 num_timings = block->num_bytes / 20;
4523 for (i = 0; i < num_timings; i++) {
4524 struct displayid_detailed_timings_1 *timings = &det->timings[i];
4525
4526 newmode = drm_mode_displayid_detailed(connector->dev, timings);
4527 if (!newmode)
4528 continue;
4529
4530 drm_mode_probed_add(connector, newmode);
4531 num_modes++;
4532 }
4533 return num_modes;
4534}
4535
4536static int add_displayid_detailed_modes(struct drm_connector *connector,
4537 struct edid *edid)
4538{
4539 u8 *displayid;
4540 int ret;
4541 int idx = 1;
4542 int length = EDID_LENGTH;
4543 struct displayid_block *block;
4544 int num_modes = 0;
4545
4546 displayid = drm_find_displayid_extension(edid);
4547 if (!displayid)
4548 return 0;
4549
4550 ret = validate_displayid(displayid, length, idx);
4551 if (ret)
4552 return 0;
4553
4554 idx += sizeof(struct displayid_hdr);
4555 while (block = (struct displayid_block *)&displayid[idx],
4556 idx + sizeof(struct displayid_block) <= length &&
4557 idx + sizeof(struct displayid_block) + block->num_bytes <= length &&
4558 block->num_bytes > 0) {
4559 idx += block->num_bytes + sizeof(struct displayid_block);
4560 switch (block->tag) {
4561 case DATA_BLOCK_TYPE_1_DETAILED_TIMING:
4562 num_modes += add_displayid_detailed_1_modes(connector, block);
4563 break;
4564 }
4565 }
4566 return num_modes;
4567}
4568
Jesse Barnes3b112282011-04-15 12:49:23 -07004569/**
Dave Airlief453ba02008-11-07 14:05:41 -08004570 * drm_add_edid_modes - add modes from EDID data, if available
4571 * @connector: connector we're probing
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004572 * @edid: EDID data
Dave Airlief453ba02008-11-07 14:05:41 -08004573 *
Daniel Vetterb3c6c8b2016-08-12 22:48:55 +02004574 * Add the specified modes to the connector's mode list. Also fills out the
4575 * &drm_display_info structure in @connector with any information which can be
4576 * derived from the edid.
Dave Airlief453ba02008-11-07 14:05:41 -08004577 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004578 * Return: The number of modes added or 0 if we couldn't find any.
Dave Airlief453ba02008-11-07 14:05:41 -08004579 */
4580int drm_add_edid_modes(struct drm_connector *connector, struct edid *edid)
4581{
4582 int num_modes = 0;
4583 u32 quirks;
4584
4585 if (edid == NULL) {
4586 return 0;
4587 }
Alex Deucher3c537882010-02-05 04:21:19 -05004588 if (!drm_edid_is_valid(edid)) {
Jordan Crousedcdb1672010-05-27 13:40:25 -06004589 dev_warn(connector->dev->dev, "%s: EDID invalid.\n",
Jani Nikula25933822014-06-03 14:56:20 +03004590 connector->name);
Dave Airlief453ba02008-11-07 14:05:41 -08004591 return 0;
4592 }
4593
4594 quirks = edid_get_quirks(edid);
4595
Adam Jacksonc867df72010-03-29 21:43:21 +00004596 /*
4597 * EDID spec says modes should be preferred in this order:
4598 * - preferred detailed mode
4599 * - other detailed modes from base block
4600 * - detailed modes from extension blocks
4601 * - CVT 3-byte code modes
4602 * - standard timing codes
4603 * - established timing codes
4604 * - modes inferred from GTF or CVT range information
4605 *
Adam Jackson13931572010-08-03 14:38:19 -04004606 * We get this pretty much right.
Adam Jacksonc867df72010-03-29 21:43:21 +00004607 *
4608 * XXX order for additional mode types in extension blocks?
4609 */
Adam Jackson13931572010-08-03 14:38:19 -04004610 num_modes += add_detailed_modes(connector, edid, quirks);
4611 num_modes += add_cvt_modes(connector, edid);
Adam Jacksonc867df72010-03-29 21:43:21 +00004612 num_modes += add_standard_modes(connector, edid);
4613 num_modes += add_established_modes(connector, edid);
Christian Schmidt54ac76f2011-12-19 14:53:16 +00004614 num_modes += add_cea_modes(connector, edid);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03004615 num_modes += add_alternate_cea_modes(connector, edid);
Dave Airliea39ed682016-05-02 08:35:05 +10004616 num_modes += add_displayid_detailed_modes(connector, edid);
Padmanabhan Komandurubb107cf2017-05-03 13:37:39 -07004617 num_modes += add_YCbCr420VDB_modes(connector, edid);
Ville Syrjälä4d53dc02015-05-08 17:45:07 +03004618 if (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF)
4619 num_modes += add_inferred_modes(connector, edid);
Dave Airlief453ba02008-11-07 14:05:41 -08004620
4621 if (quirks & (EDID_QUIRK_PREFER_LARGE_60 | EDID_QUIRK_PREFER_LARGE_75))
4622 edid_fixup_preferred(connector, quirks);
4623
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004624 drm_add_display_info(connector, edid);
Dave Airlief453ba02008-11-07 14:05:41 -08004625
Mario Kleinere10aec62016-07-06 12:05:44 +02004626 if (quirks & EDID_QUIRK_FORCE_6BPC)
4627 connector->display_info.bpc = 6;
4628
Rafał Miłecki49d45a312013-12-07 13:22:42 +01004629 if (quirks & EDID_QUIRK_FORCE_8BPC)
4630 connector->display_info.bpc = 8;
4631
Mario Kleiner5438f892017-04-21 17:05:08 +02004632 if (quirks & EDID_QUIRK_FORCE_10BPC)
4633 connector->display_info.bpc = 10;
4634
Mario Kleinerbc5b9642014-05-23 21:40:55 +02004635 if (quirks & EDID_QUIRK_FORCE_12BPC)
4636 connector->display_info.bpc = 12;
4637
Dave Airlief453ba02008-11-07 14:05:41 -08004638 return num_modes;
4639}
4640EXPORT_SYMBOL(drm_add_edid_modes);
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004641
4642/**
4643 * drm_add_modes_noedid - add modes for the connectors without EDID
4644 * @connector: connector we're probing
4645 * @hdisplay: the horizontal display limit
4646 * @vdisplay: the vertical display limit
4647 *
4648 * Add the specified modes to the connector's mode list. Only when the
4649 * hdisplay/vdisplay is not beyond the given limit, it will be added.
4650 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004651 * Return: The number of modes added or 0 if we couldn't find any.
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004652 */
4653int drm_add_modes_noedid(struct drm_connector *connector,
4654 int hdisplay, int vdisplay)
4655{
4656 int i, count, num_modes = 0;
Chris Wilsonb1f559e2011-01-26 09:49:47 +00004657 struct drm_display_mode *mode;
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004658 struct drm_device *dev = connector->dev;
4659
Daniel Vetterfbb40b22015-08-10 11:55:37 +02004660 count = ARRAY_SIZE(drm_dmt_modes);
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004661 if (hdisplay < 0)
4662 hdisplay = 0;
4663 if (vdisplay < 0)
4664 vdisplay = 0;
4665
4666 for (i = 0; i < count; i++) {
Chris Wilsonb1f559e2011-01-26 09:49:47 +00004667 const struct drm_display_mode *ptr = &drm_dmt_modes[i];
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004668 if (hdisplay && vdisplay) {
4669 /*
4670 * Only when two are valid, they will be used to check
4671 * whether the mode should be added to the mode list of
4672 * the connector.
4673 */
4674 if (ptr->hdisplay > hdisplay ||
4675 ptr->vdisplay > vdisplay)
4676 continue;
4677 }
Adam Jacksonf985ded2009-11-23 14:23:04 -05004678 if (drm_mode_vrefresh(ptr) > 61)
4679 continue;
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004680 mode = drm_mode_duplicate(dev, ptr);
4681 if (mode) {
4682 drm_mode_probed_add(connector, mode);
4683 num_modes++;
4684 }
4685 }
4686 return num_modes;
4687}
4688EXPORT_SYMBOL(drm_add_modes_noedid);
Thierry Reding10a85122012-11-21 15:31:35 +01004689
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004690/**
4691 * drm_set_preferred_mode - Sets the preferred mode of a connector
4692 * @connector: connector whose mode list should be processed
4693 * @hpref: horizontal resolution of preferred mode
4694 * @vpref: vertical resolution of preferred mode
4695 *
4696 * Marks a mode as preferred if it matches the resolution specified by @hpref
4697 * and @vpref.
4698 */
Gerd Hoffmann3cf70da2013-10-11 10:01:08 +02004699void drm_set_preferred_mode(struct drm_connector *connector,
4700 int hpref, int vpref)
4701{
4702 struct drm_display_mode *mode;
4703
4704 list_for_each_entry(mode, &connector->probed_modes, head) {
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004705 if (mode->hdisplay == hpref &&
Daniel Vetter9d3de132014-01-23 16:27:56 +01004706 mode->vdisplay == vpref)
Gerd Hoffmann3cf70da2013-10-11 10:01:08 +02004707 mode->type |= DRM_MODE_TYPE_PREFERRED;
4708 }
4709}
4710EXPORT_SYMBOL(drm_set_preferred_mode);
4711
Thierry Reding10a85122012-11-21 15:31:35 +01004712/**
4713 * drm_hdmi_avi_infoframe_from_display_mode() - fill an HDMI AVI infoframe with
4714 * data from a DRM display mode
4715 * @frame: HDMI AVI infoframe
4716 * @mode: DRM display mode
4717 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004718 * Return: 0 on success or a negative error code on failure.
Thierry Reding10a85122012-11-21 15:31:35 +01004719 */
4720int
4721drm_hdmi_avi_infoframe_from_display_mode(struct hdmi_avi_infoframe *frame,
4722 const struct drm_display_mode *mode)
4723{
4724 int err;
4725
4726 if (!frame || !mode)
4727 return -EINVAL;
4728
4729 err = hdmi_avi_infoframe_init(frame);
4730 if (err < 0)
4731 return err;
4732
Damien Lespiaubf02db92013-08-06 20:32:22 +01004733 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
4734 frame->pixel_repeat = 1;
4735
Thierry Reding10a85122012-11-21 15:31:35 +01004736 frame->video_code = drm_match_cea_mode(mode);
Thierry Reding10a85122012-11-21 15:31:35 +01004737
4738 frame->picture_aspect = HDMI_PICTURE_ASPECT_NONE;
Vandana Kannan0967e6a2014-04-01 16:26:59 +05304739
Vandana Kannan69ab6d32014-06-05 14:45:29 +05304740 /*
4741 * Populate picture aspect ratio from either
4742 * user input (if specified) or from the CEA mode list.
4743 */
4744 if (mode->picture_aspect_ratio == HDMI_PICTURE_ASPECT_4_3 ||
4745 mode->picture_aspect_ratio == HDMI_PICTURE_ASPECT_16_9)
4746 frame->picture_aspect = mode->picture_aspect_ratio;
4747 else if (frame->video_code > 0)
Vandana Kannan0967e6a2014-04-01 16:26:59 +05304748 frame->picture_aspect = drm_get_cea_aspect_ratio(
4749 frame->video_code);
4750
Thierry Reding10a85122012-11-21 15:31:35 +01004751 frame->active_aspect = HDMI_ACTIVE_ASPECT_PICTURE;
Daniel Drake24d01802014-02-27 09:19:30 -06004752 frame->scan_mode = HDMI_SCAN_MODE_UNDERSCAN;
Thierry Reding10a85122012-11-21 15:31:35 +01004753
4754 return 0;
4755}
4756EXPORT_SYMBOL(drm_hdmi_avi_infoframe_from_display_mode);
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004757
Damien Lespiau4eed4a02013-09-25 16:45:26 +01004758static enum hdmi_3d_structure
4759s3d_structure_from_display_mode(const struct drm_display_mode *mode)
4760{
4761 u32 layout = mode->flags & DRM_MODE_FLAG_3D_MASK;
4762
4763 switch (layout) {
4764 case DRM_MODE_FLAG_3D_FRAME_PACKING:
4765 return HDMI_3D_STRUCTURE_FRAME_PACKING;
4766 case DRM_MODE_FLAG_3D_FIELD_ALTERNATIVE:
4767 return HDMI_3D_STRUCTURE_FIELD_ALTERNATIVE;
4768 case DRM_MODE_FLAG_3D_LINE_ALTERNATIVE:
4769 return HDMI_3D_STRUCTURE_LINE_ALTERNATIVE;
4770 case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_FULL:
4771 return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_FULL;
4772 case DRM_MODE_FLAG_3D_L_DEPTH:
4773 return HDMI_3D_STRUCTURE_L_DEPTH;
4774 case DRM_MODE_FLAG_3D_L_DEPTH_GFX_GFX_DEPTH:
4775 return HDMI_3D_STRUCTURE_L_DEPTH_GFX_GFX_DEPTH;
4776 case DRM_MODE_FLAG_3D_TOP_AND_BOTTOM:
4777 return HDMI_3D_STRUCTURE_TOP_AND_BOTTOM;
4778 case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF:
4779 return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_HALF;
4780 default:
4781 return HDMI_3D_STRUCTURE_INVALID;
4782 }
4783}
4784
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004785/**
4786 * drm_hdmi_vendor_infoframe_from_display_mode() - fill an HDMI infoframe with
4787 * data from a DRM display mode
4788 * @frame: HDMI vendor infoframe
4789 * @mode: DRM display mode
4790 *
4791 * Note that there's is a need to send HDMI vendor infoframes only when using a
4792 * 4k or stereoscopic 3D mode. So when giving any other mode as input this
4793 * function will return -EINVAL, error that can be safely ignored.
4794 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004795 * Return: 0 on success or a negative error code on failure.
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004796 */
4797int
4798drm_hdmi_vendor_infoframe_from_display_mode(struct hdmi_vendor_infoframe *frame,
4799 const struct drm_display_mode *mode)
4800{
4801 int err;
Damien Lespiau4eed4a02013-09-25 16:45:26 +01004802 u32 s3d_flags;
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004803 u8 vic;
4804
4805 if (!frame || !mode)
4806 return -EINVAL;
4807
4808 vic = drm_match_hdmi_mode(mode);
Damien Lespiau4eed4a02013-09-25 16:45:26 +01004809 s3d_flags = mode->flags & DRM_MODE_FLAG_3D_MASK;
4810
4811 if (!vic && !s3d_flags)
4812 return -EINVAL;
4813
4814 if (vic && s3d_flags)
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004815 return -EINVAL;
4816
4817 err = hdmi_vendor_infoframe_init(frame);
4818 if (err < 0)
4819 return err;
4820
Damien Lespiau4eed4a02013-09-25 16:45:26 +01004821 if (vic)
4822 frame->vic = vic;
4823 else
4824 frame->s3d_struct = s3d_structure_from_display_mode(mode);
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004825
4826 return 0;
4827}
4828EXPORT_SYMBOL(drm_hdmi_vendor_infoframe_from_display_mode);
Dave Airlie40d9b042014-10-20 16:29:33 +10004829
Dave Airlie5e546cd2016-05-03 15:31:12 +10004830static int drm_parse_tiled_block(struct drm_connector *connector,
4831 struct displayid_block *block)
4832{
4833 struct displayid_tiled_block *tile = (struct displayid_tiled_block *)block;
4834 u16 w, h;
4835 u8 tile_v_loc, tile_h_loc;
4836 u8 num_v_tile, num_h_tile;
4837 struct drm_tile_group *tg;
4838
4839 w = tile->tile_size[0] | tile->tile_size[1] << 8;
4840 h = tile->tile_size[2] | tile->tile_size[3] << 8;
4841
4842 num_v_tile = (tile->topo[0] & 0xf) | (tile->topo[2] & 0x30);
4843 num_h_tile = (tile->topo[0] >> 4) | ((tile->topo[2] >> 2) & 0x30);
4844 tile_v_loc = (tile->topo[1] & 0xf) | ((tile->topo[2] & 0x3) << 4);
4845 tile_h_loc = (tile->topo[1] >> 4) | (((tile->topo[2] >> 2) & 0x3) << 4);
4846
4847 connector->has_tile = true;
4848 if (tile->tile_cap & 0x80)
4849 connector->tile_is_single_monitor = true;
4850
4851 connector->num_h_tile = num_h_tile + 1;
4852 connector->num_v_tile = num_v_tile + 1;
4853 connector->tile_h_loc = tile_h_loc;
4854 connector->tile_v_loc = tile_v_loc;
4855 connector->tile_h_size = w + 1;
4856 connector->tile_v_size = h + 1;
4857
4858 DRM_DEBUG_KMS("tile cap 0x%x\n", tile->tile_cap);
4859 DRM_DEBUG_KMS("tile_size %d x %d\n", w + 1, h + 1);
4860 DRM_DEBUG_KMS("topo num tiles %dx%d, location %dx%d\n",
4861 num_h_tile + 1, num_v_tile + 1, tile_h_loc, tile_v_loc);
4862 DRM_DEBUG_KMS("vend %c%c%c\n", tile->topology_id[0], tile->topology_id[1], tile->topology_id[2]);
4863
4864 tg = drm_mode_get_tile_group(connector->dev, tile->topology_id);
4865 if (!tg) {
4866 tg = drm_mode_create_tile_group(connector->dev, tile->topology_id);
4867 }
4868 if (!tg)
4869 return -ENOMEM;
4870
4871 if (connector->tile_group != tg) {
4872 /* if we haven't got a pointer,
4873 take the reference, drop ref to old tile group */
4874 if (connector->tile_group) {
4875 drm_mode_put_tile_group(connector->dev, connector->tile_group);
4876 }
4877 connector->tile_group = tg;
4878 } else
4879 /* if same tile group, then release the ref we just took. */
4880 drm_mode_put_tile_group(connector->dev, tg);
4881 return 0;
4882}
4883
Dave Airlie40d9b042014-10-20 16:29:33 +10004884static int drm_parse_display_id(struct drm_connector *connector,
4885 u8 *displayid, int length,
4886 bool is_edid_extension)
4887{
4888 /* if this is an EDID extension the first byte will be 0x70 */
4889 int idx = 0;
Dave Airlie40d9b042014-10-20 16:29:33 +10004890 struct displayid_block *block;
Dave Airlie5e546cd2016-05-03 15:31:12 +10004891 int ret;
Dave Airlie40d9b042014-10-20 16:29:33 +10004892
4893 if (is_edid_extension)
4894 idx = 1;
4895
Dave Airliec9729172016-05-03 15:38:37 +10004896 ret = validate_displayid(displayid, length, idx);
4897 if (ret)
4898 return ret;
Dave Airlie40d9b042014-10-20 16:29:33 +10004899
Tomas Bzatek3a4a2ea2016-05-01 15:02:45 +02004900 idx += sizeof(struct displayid_hdr);
4901 while (block = (struct displayid_block *)&displayid[idx],
4902 idx + sizeof(struct displayid_block) <= length &&
4903 idx + sizeof(struct displayid_block) + block->num_bytes <= length &&
4904 block->num_bytes > 0) {
4905 idx += block->num_bytes + sizeof(struct displayid_block);
4906 DRM_DEBUG_KMS("block id 0x%x, rev %d, len %d\n",
4907 block->tag, block->rev, block->num_bytes);
Dave Airlie40d9b042014-10-20 16:29:33 +10004908
Tomas Bzatek3a4a2ea2016-05-01 15:02:45 +02004909 switch (block->tag) {
4910 case DATA_BLOCK_TILED_DISPLAY:
4911 ret = drm_parse_tiled_block(connector, block);
4912 if (ret)
4913 return ret;
4914 break;
Dave Airliea39ed682016-05-02 08:35:05 +10004915 case DATA_BLOCK_TYPE_1_DETAILED_TIMING:
4916 /* handled in mode gathering code. */
4917 break;
Tomas Bzatek3a4a2ea2016-05-01 15:02:45 +02004918 default:
4919 DRM_DEBUG_KMS("found DisplayID tag 0x%x, unhandled\n", block->tag);
4920 break;
4921 }
Dave Airlie40d9b042014-10-20 16:29:33 +10004922 }
4923 return 0;
4924}
4925
4926static void drm_get_displayid(struct drm_connector *connector,
4927 struct edid *edid)
4928{
4929 void *displayid = NULL;
4930 int ret;
4931 connector->has_tile = false;
4932 displayid = drm_find_displayid_extension(edid);
4933 if (!displayid) {
4934 /* drop reference to any tile group we had */
4935 goto out_drop_ref;
4936 }
4937
4938 ret = drm_parse_display_id(connector, displayid, EDID_LENGTH, true);
4939 if (ret < 0)
4940 goto out_drop_ref;
4941 if (!connector->has_tile)
4942 goto out_drop_ref;
4943 return;
4944out_drop_ref:
4945 if (connector->tile_group) {
4946 drm_mode_put_tile_group(connector->dev, connector->tile_group);
4947 connector->tile_group = NULL;
4948 }
4949 return;
4950}