blob: 3b95e3126eebb92028c5be1fb5edecff764d39b1 [file] [log] [blame]
Catalin Marinas9cce7a42012-03-05 11:49:28 +00001/*
2 * Based on arch/arm/mm/proc.S
3 *
4 * Copyright (C) 2001 Deep Blue Solutions Ltd.
5 * Copyright (C) 2012 ARM Ltd.
6 * Author: Catalin Marinas <catalin.marinas@arm.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program. If not, see <http://www.gnu.org/licenses/>.
19 */
20
21#include <linux/init.h>
22#include <linux/linkage.h>
23#include <asm/assembler.h>
24#include <asm/asm-offsets.h>
25#include <asm/hwcap.h>
Catalin Marinas9cce7a42012-03-05 11:49:28 +000026#include <asm/pgtable.h>
James Morsecabe1c82016-04-27 17:47:07 +010027#include <asm/pgtable-hwdef.h>
Andrew Pinski104a0c02016-02-24 17:44:57 -080028#include <asm/cpufeature.h>
29#include <asm/alternative.h>
Catalin Marinas9cce7a42012-03-05 11:49:28 +000030
Catalin Marinas35a86972014-04-02 17:55:40 +010031#ifdef CONFIG_ARM64_64K_PAGES
32#define TCR_TG_FLAGS TCR_TG0_64K | TCR_TG1_64K
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +010033#elif defined(CONFIG_ARM64_16K_PAGES)
34#define TCR_TG_FLAGS TCR_TG0_16K | TCR_TG1_16K
35#else /* CONFIG_ARM64_4K_PAGES */
Catalin Marinas35a86972014-04-02 17:55:40 +010036#define TCR_TG_FLAGS TCR_TG0_4K | TCR_TG1_4K
Catalin Marinas9cce7a42012-03-05 11:49:28 +000037#endif
38
Catalin Marinas35a86972014-04-02 17:55:40 +010039#define TCR_SMP_FLAGS TCR_SHARED
Catalin Marinas35a86972014-04-02 17:55:40 +010040
41/* PTWs cacheable, inner/outer WBWA */
42#define TCR_CACHE_FLAGS TCR_IRGN_WBWA | TCR_ORGN_WBWA
43
Catalin Marinas9cce7a42012-03-05 11:49:28 +000044#define MAIR(attr, mt) ((attr) << ((mt) * 8))
45
46/*
Catalin Marinas9cce7a42012-03-05 11:49:28 +000047 * cpu_do_idle()
48 *
49 * Idle the processor (wait for interrupt).
50 */
51ENTRY(cpu_do_idle)
52 dsb sy // WFI may enter a low-power mode
53 wfi
54 ret
55ENDPROC(cpu_do_idle)
56
Lorenzo Pieralisiaf3cfdb2015-01-26 18:33:44 +000057#ifdef CONFIG_CPU_PM
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +010058/**
59 * cpu_do_suspend - save CPU registers context
60 *
61 * x0: virtual address of context pointer
62 */
63ENTRY(cpu_do_suspend)
64 mrs x2, tpidr_el0
65 mrs x3, tpidrro_el0
66 mrs x4, contextidr_el1
Jean-Philippe Brucker235aeaf2019-04-08 18:17:19 +010067 mrs x5, osdlr_el1
68 mrs x6, cpacr_el1
69 mrs x7, tcr_el1
70 mrs x8, vbar_el1
71 mrs x9, mdscr_el1
72 mrs x10, oslsr_el1
73 mrs x11, sctlr_el1
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +010074 stp x2, x3, [x0]
Jean-Philippe Brucker235aeaf2019-04-08 18:17:19 +010075 stp x4, x5, [x0, #16]
76 stp x6, x7, [x0, #32]
77 stp x8, x9, [x0, #48]
78 stp x10, x11, [x0, #64]
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +010079 ret
80ENDPROC(cpu_do_suspend)
81
82/**
83 * cpu_do_resume - restore CPU register context
84 *
James Morsecabe1c82016-04-27 17:47:07 +010085 * x0: Address of context pointer
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +010086 */
Will Deacon574e44d2018-04-03 12:09:23 +010087 .pushsection ".idmap.text", "awx"
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +010088ENTRY(cpu_do_resume)
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +010089 ldp x2, x3, [x0]
90 ldp x4, x5, [x0, #16]
James Morsecabe1c82016-04-27 17:47:07 +010091 ldp x6, x8, [x0, #32]
92 ldp x9, x10, [x0, #48]
93 ldp x11, x12, [x0, #64]
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +010094 msr tpidr_el0, x2
95 msr tpidrro_el0, x3
96 msr contextidr_el1, x4
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +010097 msr cpacr_el1, x6
James Morsecabe1c82016-04-27 17:47:07 +010098
99 /* Don't change t0sz here, mask those bits when restoring */
Jean-Philippe Brucker235aeaf2019-04-08 18:17:19 +0100100 mrs x7, tcr_el1
101 bfi x8, x7, TCR_T0SZ_OFFSET, TCR_TxSZ_WIDTH
James Morsecabe1c82016-04-27 17:47:07 +0100102
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +0100103 msr tcr_el1, x8
104 msr vbar_el1, x9
James Morse744c6c32016-08-26 16:03:42 +0100105
106 /*
107 * __cpu_setup() cleared MDSCR_EL1.MDE and friends, before unmasking
108 * debug exceptions. By restoring MDSCR_EL1 here, we may take a debug
109 * exception. Mask them until local_dbg_restore() in cpu_suspend()
110 * resets them.
111 */
112 disable_dbg
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +0100113 msr mdscr_el1, x10
James Morse744c6c32016-08-26 16:03:42 +0100114
James Morsecabe1c82016-04-27 17:47:07 +0100115 msr sctlr_el1, x12
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +0100116 /*
117 * Restore oslsr_el1 by writing oslar_el1
118 */
Jean-Philippe Brucker235aeaf2019-04-08 18:17:19 +0100119 msr osdlr_el1, x5
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +0100120 ubfx x11, x11, #1, #1
121 msr oslar_el1, x11
Lorenzo Pieralisif436b2a2016-01-13 14:50:03 +0000122 reset_pmuserenr_el0 x0 // Disable PMU access from EL0
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +0100123 isb
124 ret
125ENDPROC(cpu_do_resume)
James Morseb6113032016-08-24 18:27:29 +0100126 .popsection
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +0100127#endif
128
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000129/*
Jingoo Han812944e2014-01-27 07:19:32 +0000130 * cpu_do_switch_mm(pgd_phys, tsk)
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000131 *
132 * Set the translation table base pointer to be pgd_phys.
133 *
134 * - pgd_phys - physical address of new TTB
135 */
136ENTRY(cpu_do_switch_mm)
Will Deacon984e60a2018-04-03 12:08:58 +0100137 mrs x2, ttbr1_el1
Will Deacon5aec7152015-10-06 18:46:24 +0100138 mmid x1, x1 // get mm->context.id
Will Deacon984e60a2018-04-03 12:08:58 +0100139 bfi x2, x1, #48, #16 // set the ASID
140 msr ttbr1_el1, x2 // in TTBR1 (since TCR.A1 is set)
141 isb
142 msr ttbr0_el1, x0 // now update TTBR0
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000143 isb
Mark Rutland20bcfe02018-04-12 12:11:12 +0100144 b post_ttbr_update_workaround // Back to C code...
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000145ENDPROC(cpu_do_switch_mm)
146
Will Deacon574e44d2018-04-03 12:09:23 +0100147 .pushsection ".idmap.text", "awx"
Will Deacon4025fe12018-04-03 12:09:20 +0100148
149.macro __idmap_cpu_set_reserved_ttbr1, tmp1, tmp2
150 adrp \tmp1, empty_zero_page
151 msr ttbr1_el1, \tmp1
152 isb
153 tlbi vmalle1
154 dsb nsh
155 isb
156.endm
157
Mark Rutland50e18812016-01-25 11:45:01 +0000158/*
159 * void idmap_cpu_replace_ttbr1(phys_addr_t new_pgd)
160 *
161 * This is the low-level counterpart to cpu_replace_ttbr1, and should not be
162 * called by anything else. It can only be executed from a TTBR0 mapping.
163 */
164ENTRY(idmap_cpu_replace_ttbr1)
165 mrs x2, daif
166 msr daifset, #0xf
167
Will Deacon4025fe12018-04-03 12:09:20 +0100168 __idmap_cpu_set_reserved_ttbr1 x1, x3
Mark Rutland50e18812016-01-25 11:45:01 +0000169
170 msr ttbr1_el1, x0
171 isb
172
173 msr daif, x2
174
175 ret
176ENDPROC(idmap_cpu_replace_ttbr1)
177 .popsection
178
Will Deacon4025fe12018-04-03 12:09:20 +0100179#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
Will Deacon574e44d2018-04-03 12:09:23 +0100180 .pushsection ".idmap.text", "awx"
Will Deacon4025fe12018-04-03 12:09:20 +0100181
182 .macro __idmap_kpti_get_pgtable_ent, type
183 dc cvac, cur_\()\type\()p // Ensure any existing dirty
184 dmb sy // lines are written back before
185 ldr \type, [cur_\()\type\()p] // loading the entry
Will Deacondf214252018-02-13 13:14:09 +0000186 tbz \type, #0, skip_\()\type // Skip invalid and
187 tbnz \type, #11, skip_\()\type // non-global entries
Will Deacon4025fe12018-04-03 12:09:20 +0100188 .endm
189
190 .macro __idmap_kpti_put_pgtable_ent_ng, type
191 orr \type, \type, #PTE_NG // Same bit for blocks and pages
Will Deaconfb6786c2018-06-22 16:23:45 +0100192 str \type, [cur_\()\type\()p] // Update the entry and ensure
193 dmb sy // that it is visible to all
194 dc civac, cur_\()\type\()p // CPUs.
Will Deacon4025fe12018-04-03 12:09:20 +0100195 .endm
196
197/*
198 * void __kpti_install_ng_mappings(int cpu, int num_cpus, phys_addr_t swapper)
199 *
200 * Called exactly once from stop_machine context by each CPU found during boot.
201 */
202__idmap_kpti_flag:
203 .long 1
204ENTRY(idmap_kpti_install_ng_mappings)
205 cpu .req w0
206 num_cpus .req w1
207 swapper_pa .req x2
208 swapper_ttb .req x3
209 flag_ptr .req x4
210 cur_pgdp .req x5
211 end_pgdp .req x6
212 pgd .req x7
213 cur_pudp .req x8
214 end_pudp .req x9
215 pud .req x10
216 cur_pmdp .req x11
217 end_pmdp .req x12
218 pmd .req x13
219 cur_ptep .req x14
220 end_ptep .req x15
221 pte .req x16
222
223 mrs swapper_ttb, ttbr1_el1
224 adr flag_ptr, __idmap_kpti_flag
225
226 cbnz cpu, __idmap_kpti_secondary
227
228 /* We're the boot CPU. Wait for the others to catch up */
229 sevl
2301: wfe
231 ldaxr w18, [flag_ptr]
232 eor w18, w18, num_cpus
233 cbnz w18, 1b
234
235 /* We need to walk swapper, so turn off the MMU. */
236 mrs x18, sctlr_el1
237 bic x18, x18, #SCTLR_ELx_M
238 msr sctlr_el1, x18
239 isb
240
241 /* Everybody is enjoying the idmap, so we can rewrite swapper. */
242 /* PGD */
243 mov cur_pgdp, swapper_pa
244 add end_pgdp, cur_pgdp, #(PTRS_PER_PGD * 8)
245do_pgd: __idmap_kpti_get_pgtable_ent pgd
246 tbnz pgd, #1, walk_puds
Will Deacon4025fe12018-04-03 12:09:20 +0100247next_pgd:
Will Deacondf214252018-02-13 13:14:09 +0000248 __idmap_kpti_put_pgtable_ent_ng pgd
249skip_pgd:
Will Deacon4025fe12018-04-03 12:09:20 +0100250 add cur_pgdp, cur_pgdp, #8
251 cmp cur_pgdp, end_pgdp
252 b.ne do_pgd
253
254 /* Publish the updated tables and nuke all the TLBs */
255 dsb sy
256 tlbi vmalle1is
257 dsb ish
258 isb
259
260 /* We're done: fire up the MMU again */
261 mrs x18, sctlr_el1
262 orr x18, x18, #SCTLR_ELx_M
263 msr sctlr_el1, x18
264 isb
265
Mark Rutland30869e22019-08-27 18:12:57 +0100266 /*
267 * Invalidate the local I-cache so that any instructions fetched
268 * speculatively from the PoC are discarded, since they may have
269 * been dynamically patched at the PoU.
270 */
271 ic iallu
272 dsb nsh
273 isb
274
Will Deacon4025fe12018-04-03 12:09:20 +0100275 /* Set the flag to zero to indicate that we're all done */
276 str wzr, [flag_ptr]
277 ret
278
279 /* PUD */
280walk_puds:
281 .if CONFIG_PGTABLE_LEVELS > 3
282 pte_to_phys cur_pudp, pgd
283 add end_pudp, cur_pudp, #(PTRS_PER_PUD * 8)
284do_pud: __idmap_kpti_get_pgtable_ent pud
285 tbnz pud, #1, walk_pmds
Will Deacon4025fe12018-04-03 12:09:20 +0100286next_pud:
Will Deacondf214252018-02-13 13:14:09 +0000287 __idmap_kpti_put_pgtable_ent_ng pud
288skip_pud:
Will Deacon4025fe12018-04-03 12:09:20 +0100289 add cur_pudp, cur_pudp, 8
290 cmp cur_pudp, end_pudp
291 b.ne do_pud
292 b next_pgd
293 .else /* CONFIG_PGTABLE_LEVELS <= 3 */
294 mov pud, pgd
295 b walk_pmds
296next_pud:
297 b next_pgd
298 .endif
299
300 /* PMD */
301walk_pmds:
302 .if CONFIG_PGTABLE_LEVELS > 2
303 pte_to_phys cur_pmdp, pud
304 add end_pmdp, cur_pmdp, #(PTRS_PER_PMD * 8)
305do_pmd: __idmap_kpti_get_pgtable_ent pmd
306 tbnz pmd, #1, walk_ptes
Will Deacon4025fe12018-04-03 12:09:20 +0100307next_pmd:
Will Deacondf214252018-02-13 13:14:09 +0000308 __idmap_kpti_put_pgtable_ent_ng pmd
309skip_pmd:
Will Deacon4025fe12018-04-03 12:09:20 +0100310 add cur_pmdp, cur_pmdp, #8
311 cmp cur_pmdp, end_pmdp
312 b.ne do_pmd
313 b next_pud
314 .else /* CONFIG_PGTABLE_LEVELS <= 2 */
315 mov pmd, pud
316 b walk_ptes
317next_pmd:
318 b next_pud
319 .endif
320
321 /* PTE */
322walk_ptes:
323 pte_to_phys cur_ptep, pmd
324 add end_ptep, cur_ptep, #(PTRS_PER_PTE * 8)
325do_pte: __idmap_kpti_get_pgtable_ent pte
326 __idmap_kpti_put_pgtable_ent_ng pte
Will Deacondf214252018-02-13 13:14:09 +0000327skip_pte:
Will Deacon4025fe12018-04-03 12:09:20 +0100328 add cur_ptep, cur_ptep, #8
329 cmp cur_ptep, end_ptep
330 b.ne do_pte
331 b next_pmd
332
333 /* Secondary CPUs end up here */
334__idmap_kpti_secondary:
335 /* Uninstall swapper before surgery begins */
336 __idmap_cpu_set_reserved_ttbr1 x18, x17
337
338 /* Increment the flag to let the boot CPU we're ready */
3391: ldxr w18, [flag_ptr]
340 add w18, w18, #1
341 stxr w17, w18, [flag_ptr]
342 cbnz w17, 1b
343
344 /* Wait for the boot CPU to finish messing around with swapper */
345 sevl
3461: wfe
347 ldxr w18, [flag_ptr]
348 cbnz w18, 1b
349
350 /* All done, act like nothing happened */
351 msr ttbr1_el1, swapper_ttb
352 isb
353 ret
354
355 .unreq cpu
356 .unreq num_cpus
357 .unreq swapper_pa
358 .unreq swapper_ttb
359 .unreq flag_ptr
360 .unreq cur_pgdp
361 .unreq end_pgdp
362 .unreq pgd
363 .unreq cur_pudp
364 .unreq end_pudp
365 .unreq pud
366 .unreq cur_pmdp
367 .unreq end_pmdp
368 .unreq pmd
369 .unreq cur_ptep
370 .unreq end_ptep
371 .unreq pte
372ENDPROC(idmap_kpti_install_ng_mappings)
373 .popsection
374#endif
375
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000376/*
377 * __cpu_setup
378 *
379 * Initialise the processor for turning the MMU on. Return in x0 the
380 * value of the SCTLR_EL1 register.
381 */
Will Deacon574e44d2018-04-03 12:09:23 +0100382 .pushsection ".idmap.text", "awx"
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000383ENTRY(__cpu_setup)
Will Deaconfa7aae82015-10-06 18:46:22 +0100384 tlbi vmalle1 // Invalidate local TLB
385 dsb nsh
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000386
387 mov x0, #3 << 20
388 msr cpacr_el1, x0 // Enable FP/ASIMD
Will Deacond8d23fa2015-08-20 11:47:13 +0100389 mov x0, #1 << 12 // Reset mdscr_el1 and disable
390 msr mdscr_el1, x0 // access to the DCC from EL0
Will Deacon2ce39ad2016-07-19 15:07:37 +0100391 isb // Unmask debug exceptions now,
392 enable_dbg // since this is per-cpu
Lorenzo Pieralisif436b2a2016-01-13 14:50:03 +0000393 reset_pmuserenr_el0 x0 // Disable PMU access from EL0
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000394 /*
395 * Memory region attributes for LPAE:
396 *
397 * n = AttrIndx[2:0]
398 * n MAIR
399 * DEVICE_nGnRnE 000 00000000
400 * DEVICE_nGnRE 001 00000100
401 * DEVICE_GRE 010 00001100
402 * NORMAL_NC 011 01000100
403 * NORMAL 100 11111111
Jonathan (Zhixiong) Zhang8d446c82015-08-07 09:36:59 +0100404 * NORMAL_WT 101 10111011
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000405 */
406 ldr x5, =MAIR(0x00, MT_DEVICE_nGnRnE) | \
407 MAIR(0x04, MT_DEVICE_nGnRE) | \
408 MAIR(0x0c, MT_DEVICE_GRE) | \
409 MAIR(0x44, MT_NORMAL_NC) | \
Jonathan (Zhixiong) Zhang8d446c82015-08-07 09:36:59 +0100410 MAIR(0xff, MT_NORMAL) | \
411 MAIR(0xbb, MT_NORMAL_WT)
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000412 msr mair_el1, x5
413 /*
414 * Prepare SCTLR
415 */
416 adr x5, crval
417 ldp w5, w6, [x5]
418 mrs x0, sctlr_el1
419 bic x0, x0, x5 // clear bits
420 orr x0, x0, x6 // set bits
421 /*
422 * Set/prepare TCR and TTBR. We use 512GB (39-bit) address range for
423 * both user and kernel.
424 */
Catalin Marinas35a86972014-04-02 17:55:40 +0100425 ldr x10, =TCR_TxSZ(VA_BITS) | TCR_CACHE_FLAGS | TCR_SMP_FLAGS | \
Will Deacon984e60a2018-04-03 12:08:58 +0100426 TCR_TG_FLAGS | TCR_ASID16 | TCR_TBI0 | TCR_A1
Ard Biesheuveldd006da2015-03-19 16:42:27 +0000427 tcr_set_idmap_t0sz x10, x9
428
Radha Mohan Chintakuntla87366d82014-03-07 08:49:25 +0000429 /*
430 * Read the PARange bits from ID_AA64MMFR0_EL1 and set the IPS bits in
431 * TCR_EL1.
432 */
433 mrs x9, ID_AA64MMFR0_EL1
434 bfi x10, x9, #32, #3
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100435#ifdef CONFIG_ARM64_HW_AFDBM
436 /*
437 * Hardware update of the Access and Dirty bits.
438 */
439 mrs x9, ID_AA64MMFR1_EL1
440 and x9, x9, #0xf
441 cbz x9, 2f
442 cmp x9, #2
443 b.lt 1f
Suzuki K Pouloseb8c32082018-03-26 15:12:49 +0100444#ifdef CONFIG_ARM64_ERRATUM_1024718
445 /* Disable hardware DBM on Cortex-A55 r0p0, r0p1 & r1p0 */
446 cpu_midr_match MIDR_CORTEX_A55, MIDR_CPU_VAR_REV(0, 0), MIDR_CPU_VAR_REV(1, 0), x1, x2, x3, x4
447 cbnz x1, 1f
448#endif
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100449 orr x10, x10, #TCR_HD // hardware Dirty flag update
4501: orr x10, x10, #TCR_HA // hardware Access flag update
4512:
452#endif /* CONFIG_ARM64_HW_AFDBM */
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000453 msr tcr_el1, x10
454 ret // return to head.S
455ENDPROC(__cpu_setup)
456
457 /*
Suzuki K. Poulose9f71ac92014-12-17 15:50:21 +0000458 * We set the desired value explicitly, including those of the
459 * reserved bits. The values of bits EE & E0E were set early in
460 * el2_setup, which are left untouched below.
461 *
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000462 * n n T
463 * U E WT T UD US IHBS
464 * CE0 XWHW CZ ME TEEA S
465 * .... .IEE .... NEAI TE.I ..AD DEN0 ACAM
Suzuki K. Poulose9f71ac92014-12-17 15:50:21 +0000466 * 0011 0... 1101 ..0. ..0. 10.. .0.. .... < hardware reserved
467 * .... .1.. .... 01.1 11.1 ..01 0.01 1101 < software settings
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000468 */
469 .type crval, #object
470crval:
Suzuki K. Poulose9f71ac92014-12-17 15:50:21 +0000471 .word 0xfcffffff // clear
472 .word 0x34d5d91d // set
James Morseb6113032016-08-24 18:27:29 +0100473 .popsection