blob: 34638b92500d0606e1718a3e6ae43a7d3d2d0b46 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * dwc3-omap.c - OMAP Specific Glue layer
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
9 * Redistribution and use in source and binary forms, with or without
10 * modification, are permitted provided that the following conditions
11 * are met:
12 * 1. Redistributions of source code must retain the above copyright
13 * notice, this list of conditions, and the following disclaimer,
14 * without modification.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. The names of the above-listed copyright holders may not be used
19 * to endorse or promote products derived from this software without
20 * specific prior written permission.
21 *
22 * ALTERNATIVELY, this software may be distributed under the terms of the
23 * GNU General Public License ("GPL") version 2, as published by the Free
24 * Software Foundation.
25 *
26 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
27 * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
28 * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
30 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
31 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
32 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
33 * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
34 * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
35 * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
36 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
37 */
38
Felipe Balbia72e6582011-09-05 13:37:28 +030039#include <linux/module.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030040#include <linux/kernel.h>
41#include <linux/slab.h>
42#include <linux/interrupt.h>
43#include <linux/spinlock.h>
44#include <linux/platform_device.h>
Felipe Balbi99624442011-09-01 22:26:25 +030045#include <linux/platform_data/dwc3-omap.h>
Kishon Vijay Abraham I7e41bba2013-01-25 08:30:49 +053046#include <linux/usb/dwc3-omap.h>
Kishon Vijay Abraham Iaf310e92013-01-25 08:30:47 +053047#include <linux/pm_runtime.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030048#include <linux/dma-mapping.h>
49#include <linux/ioport.h>
50#include <linux/io.h>
Felipe Balbi45b3cd4a2012-01-25 11:07:03 +020051#include <linux/of.h>
Kishon Vijay Abraham Ib4bfe6a2013-01-25 08:30:46 +053052#include <linux/of_platform.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030053
Felipe Balbia418cc42012-07-19 13:56:07 +030054#include <linux/usb/otg.h>
Felipe Balbia418cc42012-07-19 13:56:07 +030055
Felipe Balbi72246da2011-08-19 18:10:58 +030056/*
57 * All these registers belong to OMAP's Wrapper around the
58 * DesignWare USB3 Core.
59 */
60
61#define USBOTGSS_REVISION 0x0000
62#define USBOTGSS_SYSCONFIG 0x0010
63#define USBOTGSS_IRQ_EOI 0x0020
64#define USBOTGSS_IRQSTATUS_RAW_0 0x0024
65#define USBOTGSS_IRQSTATUS_0 0x0028
66#define USBOTGSS_IRQENABLE_SET_0 0x002c
67#define USBOTGSS_IRQENABLE_CLR_0 0x0030
68#define USBOTGSS_IRQSTATUS_RAW_1 0x0034
69#define USBOTGSS_IRQSTATUS_1 0x0038
70#define USBOTGSS_IRQENABLE_SET_1 0x003c
71#define USBOTGSS_IRQENABLE_CLR_1 0x0040
72#define USBOTGSS_UTMI_OTG_CTRL 0x0080
73#define USBOTGSS_UTMI_OTG_STATUS 0x0084
74#define USBOTGSS_MMRAM_OFFSET 0x0100
75#define USBOTGSS_FLADJ 0x0104
76#define USBOTGSS_DEBUG_CFG 0x0108
77#define USBOTGSS_DEBUG_DATA 0x010c
78
79/* SYSCONFIG REGISTER */
80#define USBOTGSS_SYSCONFIG_DMADISABLE (1 << 16)
Felipe Balbi4b5faa7a2011-09-06 10:56:51 +030081
Felipe Balbi72246da2011-08-19 18:10:58 +030082/* IRQ_EOI REGISTER */
83#define USBOTGSS_IRQ_EOI_LINE_NUMBER (1 << 0)
84
85/* IRQS0 BITS */
86#define USBOTGSS_IRQO_COREIRQ_ST (1 << 0)
87
88/* IRQ1 BITS */
89#define USBOTGSS_IRQ1_DMADISABLECLR (1 << 17)
90#define USBOTGSS_IRQ1_OEVT (1 << 16)
91#define USBOTGSS_IRQ1_DRVVBUS_RISE (1 << 13)
92#define USBOTGSS_IRQ1_CHRGVBUS_RISE (1 << 12)
93#define USBOTGSS_IRQ1_DISCHRGVBUS_RISE (1 << 11)
94#define USBOTGSS_IRQ1_IDPULLUP_RISE (1 << 8)
95#define USBOTGSS_IRQ1_DRVVBUS_FALL (1 << 5)
96#define USBOTGSS_IRQ1_CHRGVBUS_FALL (1 << 4)
97#define USBOTGSS_IRQ1_DISCHRGVBUS_FALL (1 << 3)
98#define USBOTGSS_IRQ1_IDPULLUP_FALL (1 << 0)
99
100/* UTMI_OTG_CTRL REGISTER */
101#define USBOTGSS_UTMI_OTG_CTRL_DRVVBUS (1 << 5)
102#define USBOTGSS_UTMI_OTG_CTRL_CHRGVBUS (1 << 4)
103#define USBOTGSS_UTMI_OTG_CTRL_DISCHRGVBUS (1 << 3)
104#define USBOTGSS_UTMI_OTG_CTRL_IDPULLUP (1 << 0)
105
106/* UTMI_OTG_STATUS REGISTER */
107#define USBOTGSS_UTMI_OTG_STATUS_SW_MODE (1 << 31)
108#define USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT (1 << 9)
109#define USBOTGSS_UTMI_OTG_STATUS_TXBITSTUFFENABLE (1 << 8)
110#define USBOTGSS_UTMI_OTG_STATUS_IDDIG (1 << 4)
111#define USBOTGSS_UTMI_OTG_STATUS_SESSEND (1 << 3)
112#define USBOTGSS_UTMI_OTG_STATUS_SESSVALID (1 << 2)
113#define USBOTGSS_UTMI_OTG_STATUS_VBUSVALID (1 << 1)
114
115struct dwc3_omap {
116 /* device lock */
117 spinlock_t lock;
118
Felipe Balbi72246da2011-08-19 18:10:58 +0300119 struct device *dev;
120
121 int irq;
122 void __iomem *base;
123
Felipe Balbif3e117f2013-02-11 11:12:02 +0200124 u32 utmi_otg_status;
125
Felipe Balbi72246da2011-08-19 18:10:58 +0300126 u32 dma_status:1;
127};
128
Felipe Balbia33bb212013-03-14 16:00:58 +0200129static struct dwc3_omap *_omap;
Kishon Vijay Abraham I7e41bba2013-01-25 08:30:49 +0530130
Ido Shayevitzab5e59d2012-04-24 14:18:38 +0300131static inline u32 dwc3_omap_readl(void __iomem *base, u32 offset)
132{
133 return readl(base + offset);
134}
135
136static inline void dwc3_omap_writel(void __iomem *base, u32 offset, u32 value)
137{
138 writel(value, base + offset);
139}
140
Kishon Vijay Abraham I2ba79432013-03-07 18:51:44 +0530141int dwc3_omap_mailbox(enum omap_dwc3_vbus_id_status status)
Kishon Vijay Abraham I7e41bba2013-01-25 08:30:49 +0530142{
143 u32 val;
144 struct dwc3_omap *omap = _omap;
145
Kishon Vijay Abraham I2ba79432013-03-07 18:51:44 +0530146 if (!omap)
147 return -EPROBE_DEFER;
148
Kishon Vijay Abraham I7e41bba2013-01-25 08:30:49 +0530149 switch (status) {
150 case OMAP_DWC3_ID_GROUND:
151 dev_dbg(omap->dev, "ID GND\n");
152
153 val = dwc3_omap_readl(omap->base, USBOTGSS_UTMI_OTG_STATUS);
154 val &= ~(USBOTGSS_UTMI_OTG_STATUS_IDDIG
155 | USBOTGSS_UTMI_OTG_STATUS_VBUSVALID
156 | USBOTGSS_UTMI_OTG_STATUS_SESSEND);
157 val |= USBOTGSS_UTMI_OTG_STATUS_SESSVALID
158 | USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT;
159 dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_STATUS, val);
160 break;
161
162 case OMAP_DWC3_VBUS_VALID:
163 dev_dbg(omap->dev, "VBUS Connect\n");
164
165 val = dwc3_omap_readl(omap->base, USBOTGSS_UTMI_OTG_STATUS);
166 val &= ~USBOTGSS_UTMI_OTG_STATUS_SESSEND;
167 val |= USBOTGSS_UTMI_OTG_STATUS_IDDIG
168 | USBOTGSS_UTMI_OTG_STATUS_VBUSVALID
169 | USBOTGSS_UTMI_OTG_STATUS_SESSVALID
170 | USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT;
171 dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_STATUS, val);
172 break;
173
174 case OMAP_DWC3_ID_FLOAT:
175 case OMAP_DWC3_VBUS_OFF:
176 dev_dbg(omap->dev, "VBUS Disconnect\n");
177
178 val = dwc3_omap_readl(omap->base, USBOTGSS_UTMI_OTG_STATUS);
179 val &= ~(USBOTGSS_UTMI_OTG_STATUS_SESSVALID
180 | USBOTGSS_UTMI_OTG_STATUS_VBUSVALID
181 | USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT);
182 val |= USBOTGSS_UTMI_OTG_STATUS_SESSEND
183 | USBOTGSS_UTMI_OTG_STATUS_IDDIG;
184 dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_STATUS, val);
185 break;
186
187 default:
188 dev_dbg(omap->dev, "ID float\n");
189 }
190
Kishon Vijay Abraham I2ba79432013-03-07 18:51:44 +0530191 return 0;
Kishon Vijay Abraham I7e41bba2013-01-25 08:30:49 +0530192}
193EXPORT_SYMBOL_GPL(dwc3_omap_mailbox);
194
Felipe Balbi72246da2011-08-19 18:10:58 +0300195static irqreturn_t dwc3_omap_interrupt(int irq, void *_omap)
196{
197 struct dwc3_omap *omap = _omap;
198 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +0300199
200 spin_lock(&omap->lock);
201
Ido Shayevitzab5e59d2012-04-24 14:18:38 +0300202 reg = dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300203
204 if (reg & USBOTGSS_IRQ1_DMADISABLECLR) {
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300205 dev_dbg(omap->dev, "DMA Disable was Cleared\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300206 omap->dma_status = false;
207 }
208
209 if (reg & USBOTGSS_IRQ1_OEVT)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300210 dev_dbg(omap->dev, "OTG Event\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300211
Felipe Balbi42077b02011-09-06 12:00:39 +0300212 if (reg & USBOTGSS_IRQ1_DRVVBUS_RISE)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300213 dev_dbg(omap->dev, "DRVVBUS Rise\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300214
Felipe Balbi42077b02011-09-06 12:00:39 +0300215 if (reg & USBOTGSS_IRQ1_CHRGVBUS_RISE)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300216 dev_dbg(omap->dev, "CHRGVBUS Rise\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300217
Felipe Balbi42077b02011-09-06 12:00:39 +0300218 if (reg & USBOTGSS_IRQ1_DISCHRGVBUS_RISE)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300219 dev_dbg(omap->dev, "DISCHRGVBUS Rise\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300220
Felipe Balbi42077b02011-09-06 12:00:39 +0300221 if (reg & USBOTGSS_IRQ1_IDPULLUP_RISE)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300222 dev_dbg(omap->dev, "IDPULLUP Rise\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300223
Felipe Balbi42077b02011-09-06 12:00:39 +0300224 if (reg & USBOTGSS_IRQ1_DRVVBUS_FALL)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300225 dev_dbg(omap->dev, "DRVVBUS Fall\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300226
Felipe Balbi42077b02011-09-06 12:00:39 +0300227 if (reg & USBOTGSS_IRQ1_CHRGVBUS_FALL)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300228 dev_dbg(omap->dev, "CHRGVBUS Fall\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300229
Felipe Balbi42077b02011-09-06 12:00:39 +0300230 if (reg & USBOTGSS_IRQ1_DISCHRGVBUS_FALL)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300231 dev_dbg(omap->dev, "DISCHRGVBUS Fall\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300232
Felipe Balbi42077b02011-09-06 12:00:39 +0300233 if (reg & USBOTGSS_IRQ1_IDPULLUP_FALL)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300234 dev_dbg(omap->dev, "IDPULLUP Fall\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300235
Ido Shayevitzab5e59d2012-04-24 14:18:38 +0300236 dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_1, reg);
Felipe Balbi42077b02011-09-06 12:00:39 +0300237
Ido Shayevitzab5e59d2012-04-24 14:18:38 +0300238 reg = dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_0);
239 dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_0, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300240
241 spin_unlock(&omap->lock);
242
243 return IRQ_HANDLED;
244}
245
Kishon Vijay Abraham I94c6a432013-01-25 08:30:45 +0530246static int dwc3_omap_remove_core(struct device *dev, void *c)
247{
248 struct platform_device *pdev = to_platform_device(dev);
249
250 platform_device_unregister(pdev);
251
252 return 0;
253}
254
Felipe Balbi9a4b5da2013-02-11 11:03:59 +0200255static void dwc3_omap_enable_irqs(struct dwc3_omap *omap)
256{
257 u32 reg;
258
259 /* enable all IRQs */
260 reg = USBOTGSS_IRQO_COREIRQ_ST;
261 dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_0, reg);
262
263 reg = (USBOTGSS_IRQ1_OEVT |
264 USBOTGSS_IRQ1_DRVVBUS_RISE |
265 USBOTGSS_IRQ1_CHRGVBUS_RISE |
266 USBOTGSS_IRQ1_DISCHRGVBUS_RISE |
267 USBOTGSS_IRQ1_IDPULLUP_RISE |
268 USBOTGSS_IRQ1_DRVVBUS_FALL |
269 USBOTGSS_IRQ1_CHRGVBUS_FALL |
270 USBOTGSS_IRQ1_DISCHRGVBUS_FALL |
271 USBOTGSS_IRQ1_IDPULLUP_FALL);
272
273 dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_1, reg);
274}
275
276static void dwc3_omap_disable_irqs(struct dwc3_omap *omap)
277{
278 /* disable all IRQs */
279 dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_1, 0x00);
280 dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_0, 0x00);
281}
282
Kishon Vijay Abraham Iddff14f2013-03-07 18:51:43 +0530283static u64 dwc3_omap_dma_mask = DMA_BIT_MASK(32);
284
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500285static int dwc3_omap_probe(struct platform_device *pdev)
Felipe Balbi72246da2011-08-19 18:10:58 +0300286{
Felipe Balbi45b3cd4a2012-01-25 11:07:03 +0200287 struct device_node *node = pdev->dev.of_node;
288
Felipe Balbi72246da2011-08-19 18:10:58 +0300289 struct dwc3_omap *omap;
290 struct resource *res;
Chanho Park802ca852012-02-15 18:27:55 +0900291 struct device *dev = &pdev->dev;
Felipe Balbi72246da2011-08-19 18:10:58 +0300292
293 int ret = -ENOMEM;
294 int irq;
295
Kishon Vijay Abraham Ie36a0c82013-02-26 20:03:27 +0530296 int utmi_mode = 0;
297
Felipe Balbi72246da2011-08-19 18:10:58 +0300298 u32 reg;
299
300 void __iomem *base;
Felipe Balbi72246da2011-08-19 18:10:58 +0300301
Kishon Vijay Abraham I4495afc2013-02-26 20:03:28 +0530302 if (!node) {
303 dev_err(dev, "device node not found\n");
304 return -EINVAL;
305 }
306
Chanho Park802ca852012-02-15 18:27:55 +0900307 omap = devm_kzalloc(dev, sizeof(*omap), GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +0300308 if (!omap) {
Chanho Park802ca852012-02-15 18:27:55 +0900309 dev_err(dev, "not enough memory\n");
310 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +0300311 }
312
313 platform_set_drvdata(pdev, omap);
314
Kishon Vijay Abraham Ie36a0c82013-02-26 20:03:27 +0530315 irq = platform_get_irq(pdev, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +0300316 if (irq < 0) {
Chanho Park802ca852012-02-15 18:27:55 +0900317 dev_err(dev, "missing IRQ resource\n");
318 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300319 }
320
Kishon Vijay Abraham Ie36a0c82013-02-26 20:03:27 +0530321 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +0300322 if (!res) {
Chanho Park802ca852012-02-15 18:27:55 +0900323 dev_err(dev, "missing memory base resource\n");
324 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300325 }
326
Chanho Park802ca852012-02-15 18:27:55 +0900327 base = devm_ioremap_nocache(dev, res->start, resource_size(res));
Felipe Balbi72246da2011-08-19 18:10:58 +0300328 if (!base) {
Chanho Park802ca852012-02-15 18:27:55 +0900329 dev_err(dev, "ioremap failed\n");
330 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +0300331 }
332
Felipe Balbi72246da2011-08-19 18:10:58 +0300333 spin_lock_init(&omap->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +0300334
Chanho Park802ca852012-02-15 18:27:55 +0900335 omap->dev = dev;
Felipe Balbi72246da2011-08-19 18:10:58 +0300336 omap->irq = irq;
337 omap->base = base;
Kishon Vijay Abraham Iddff14f2013-03-07 18:51:43 +0530338 dev->dma_mask = &dwc3_omap_dma_mask;
Felipe Balbi72246da2011-08-19 18:10:58 +0300339
Kishon Vijay Abraham I7e41bba2013-01-25 08:30:49 +0530340 /*
341 * REVISIT if we ever have two instances of the wrapper, we will be
342 * in big trouble
343 */
344 _omap = omap;
345
Kishon Vijay Abraham Iaf310e92013-01-25 08:30:47 +0530346 pm_runtime_enable(dev);
347 ret = pm_runtime_get_sync(dev);
348 if (ret < 0) {
349 dev_err(dev, "get_sync failed with err %d\n", ret);
350 return ret;
351 }
352
Ido Shayevitzab5e59d2012-04-24 14:18:38 +0300353 reg = dwc3_omap_readl(omap->base, USBOTGSS_UTMI_OTG_STATUS);
Felipe Balbi99624442011-09-01 22:26:25 +0300354
Kishon Vijay Abraham I4495afc2013-02-26 20:03:28 +0530355 of_property_read_u32(node, "utmi-mode", &utmi_mode);
Kishon Vijay Abraham Ie36a0c82013-02-26 20:03:27 +0530356
357 switch (utmi_mode) {
358 case DWC3_OMAP_UTMI_MODE_SW:
359 reg |= USBOTGSS_UTMI_OTG_STATUS_SW_MODE;
360 break;
361 case DWC3_OMAP_UTMI_MODE_HW:
362 reg &= ~USBOTGSS_UTMI_OTG_STATUS_SW_MODE;
363 break;
364 default:
365 dev_dbg(dev, "UNKNOWN utmi mode %d\n", utmi_mode);
Felipe Balbi99624442011-09-01 22:26:25 +0300366 }
367
Ido Shayevitzab5e59d2012-04-24 14:18:38 +0300368 dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_STATUS, reg);
Felipe Balbi99624442011-09-01 22:26:25 +0300369
Felipe Balbi72246da2011-08-19 18:10:58 +0300370 /* check the DMA Status */
Ido Shayevitzab5e59d2012-04-24 14:18:38 +0300371 reg = dwc3_omap_readl(omap->base, USBOTGSS_SYSCONFIG);
Felipe Balbi72246da2011-08-19 18:10:58 +0300372 omap->dma_status = !!(reg & USBOTGSS_SYSCONFIG_DMADISABLE);
373
Chanho Park802ca852012-02-15 18:27:55 +0900374 ret = devm_request_irq(dev, omap->irq, dwc3_omap_interrupt, 0,
Felipe Balbidd17a6b2011-09-06 10:57:41 +0300375 "dwc3-omap", omap);
Felipe Balbi72246da2011-08-19 18:10:58 +0300376 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +0900377 dev_err(dev, "failed to request IRQ #%d --> %d\n",
Felipe Balbi72246da2011-08-19 18:10:58 +0300378 omap->irq, ret);
Kishon Vijay Abraham Ib4bfe6a2013-01-25 08:30:46 +0530379 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300380 }
381
Felipe Balbi9a4b5da2013-02-11 11:03:59 +0200382 dwc3_omap_enable_irqs(omap);
Felipe Balbi72246da2011-08-19 18:10:58 +0300383
Kishon Vijay Abraham I4495afc2013-02-26 20:03:28 +0530384 ret = of_platform_populate(node, NULL, NULL, dev);
385 if (ret) {
386 dev_err(&pdev->dev, "failed to create dwc3 core\n");
387 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300388 }
389
390 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300391}
392
Bill Pembertonfb4e98a2012-11-19 13:26:20 -0500393static int dwc3_omap_remove(struct platform_device *pdev)
Felipe Balbi72246da2011-08-19 18:10:58 +0300394{
Felipe Balbi9a4b5da2013-02-11 11:03:59 +0200395 struct dwc3_omap *omap = platform_get_drvdata(pdev);
396
397 dwc3_omap_disable_irqs(omap);
Kishon Vijay Abraham Iaf310e92013-01-25 08:30:47 +0530398 pm_runtime_put_sync(&pdev->dev);
399 pm_runtime_disable(&pdev->dev);
Kishon Vijay Abraham I94c6a432013-01-25 08:30:45 +0530400 device_for_each_child(&pdev->dev, NULL, dwc3_omap_remove_core);
401
Felipe Balbi72246da2011-08-19 18:10:58 +0300402 return 0;
403}
404
Felipe Balbi2c2dc892013-02-11 10:31:15 +0200405static const struct of_device_id of_dwc3_match[] = {
Felipe Balbi72246da2011-08-19 18:10:58 +0300406 {
Kishon Vijay Abraham Ie36a0c82013-02-26 20:03:27 +0530407 .compatible = "ti,dwc3"
Felipe Balbi72246da2011-08-19 18:10:58 +0300408 },
409 { },
410};
Felipe Balbi2c2dc892013-02-11 10:31:15 +0200411MODULE_DEVICE_TABLE(of, of_dwc3_match);
Felipe Balbi72246da2011-08-19 18:10:58 +0300412
Jingoo Han19fda7c2013-03-26 01:52:48 +0000413#ifdef CONFIG_PM_SLEEP
Felipe Balbif3e117f2013-02-11 11:12:02 +0200414static int dwc3_omap_prepare(struct device *dev)
415{
416 struct dwc3_omap *omap = dev_get_drvdata(dev);
417
418 dwc3_omap_disable_irqs(omap);
419
420 return 0;
421}
422
423static void dwc3_omap_complete(struct device *dev)
424{
425 struct dwc3_omap *omap = dev_get_drvdata(dev);
426
427 dwc3_omap_enable_irqs(omap);
428}
429
430static int dwc3_omap_suspend(struct device *dev)
431{
432 struct dwc3_omap *omap = dev_get_drvdata(dev);
433
434 omap->utmi_otg_status = dwc3_omap_readl(omap->base,
435 USBOTGSS_UTMI_OTG_STATUS);
436
437 return 0;
438}
439
440static int dwc3_omap_resume(struct device *dev)
441{
442 struct dwc3_omap *omap = dev_get_drvdata(dev);
443
444 dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_STATUS,
445 omap->utmi_otg_status);
446
447 pm_runtime_disable(dev);
448 pm_runtime_set_active(dev);
449 pm_runtime_enable(dev);
450
451 return 0;
452}
453
454static const struct dev_pm_ops dwc3_omap_dev_pm_ops = {
455 .prepare = dwc3_omap_prepare,
456 .complete = dwc3_omap_complete,
457
458 SET_SYSTEM_SLEEP_PM_OPS(dwc3_omap_suspend, dwc3_omap_resume)
459};
460
461#define DEV_PM_OPS (&dwc3_omap_dev_pm_ops)
462#else
463#define DEV_PM_OPS NULL
Jingoo Han19fda7c2013-03-26 01:52:48 +0000464#endif /* CONFIG_PM_SLEEP */
Felipe Balbif3e117f2013-02-11 11:12:02 +0200465
Felipe Balbi72246da2011-08-19 18:10:58 +0300466static struct platform_driver dwc3_omap_driver = {
467 .probe = dwc3_omap_probe,
Bill Pemberton76904172012-11-19 13:21:08 -0500468 .remove = dwc3_omap_remove,
Felipe Balbi72246da2011-08-19 18:10:58 +0300469 .driver = {
470 .name = "omap-dwc3",
Felipe Balbi2c2dc892013-02-11 10:31:15 +0200471 .of_match_table = of_dwc3_match,
Felipe Balbif3e117f2013-02-11 11:12:02 +0200472 .pm = DEV_PM_OPS,
Felipe Balbi72246da2011-08-19 18:10:58 +0300473 },
474};
475
Axel Lincc27c962011-11-27 20:16:27 +0800476module_platform_driver(dwc3_omap_driver);
477
Sebastian Andrzej Siewior7ae4fc42011-10-19 19:39:50 +0200478MODULE_ALIAS("platform:omap-dwc3");
Felipe Balbi72246da2011-08-19 18:10:58 +0300479MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
480MODULE_LICENSE("Dual BSD/GPL");
481MODULE_DESCRIPTION("DesignWare USB3 OMAP Glue Layer");