blob: d8319dae8358846cfc4b8121e7786dbd8c6d17fa [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/console.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020030#include <drm/drmP.h>
31#include <drm/drm_crtc_helper.h>
32#include <drm/radeon_drm.h>
Dave Airlie28d52042009-09-21 14:33:58 +100033#include <linux/vgaarb.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100034#include <linux/vga_switcheroo.h>
Matthew Garrettbcc65fd2011-08-08 16:21:16 +000035#include <linux/efi.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020036#include "radeon_reg.h"
37#include "radeon.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020038#include "atom.h"
39
Jerome Glisse1b5331d2010-04-12 20:21:53 +000040static const char radeon_family_name[][16] = {
41 "R100",
42 "RV100",
43 "RS100",
44 "RV200",
45 "RS200",
46 "R200",
47 "RV250",
48 "RS300",
49 "RV280",
50 "R300",
51 "R350",
52 "RV350",
53 "RV380",
54 "R420",
55 "R423",
56 "RV410",
57 "RS400",
58 "RS480",
59 "RS600",
60 "RS690",
61 "RS740",
62 "RV515",
63 "R520",
64 "RV530",
65 "RV560",
66 "RV570",
67 "R580",
68 "R600",
69 "RV610",
70 "RV630",
71 "RV670",
72 "RV620",
73 "RV635",
74 "RS780",
75 "RS880",
76 "RV770",
77 "RV730",
78 "RV710",
79 "RV740",
80 "CEDAR",
81 "REDWOOD",
82 "JUNIPER",
83 "CYPRESS",
84 "HEMLOCK",
Alex Deucherb08ebe72010-12-03 15:34:16 -050085 "PALM",
Alex Deucher4df64e62011-05-31 15:42:46 -040086 "SUMO",
87 "SUMO2",
Alex Deucher1fe18302011-01-06 21:19:12 -050088 "BARTS",
89 "TURKS",
90 "CAICOS",
Alex Deucherb7cfc9f2011-03-02 20:07:27 -050091 "CAYMAN",
Alex Deucher8848f752012-03-20 17:18:28 -040092 "ARUBA",
Alex Deuchercb28bb32012-03-20 17:17:59 -040093 "TAHITI",
94 "PITCAIRN",
95 "VERDE",
Alex Deucher624d3522012-12-18 17:01:35 -050096 "OLAND",
Alex Deucherb5d9d722012-07-26 18:53:55 -040097 "HAINAN",
Alex Deucher6eac752e2013-06-07 11:36:11 -040098 "BONAIRE",
99 "KAVERI",
100 "KABINI",
Alex Deucher3bf599e2013-08-06 15:13:36 -0400101 "HAWAII",
Samuel Lib0a9f222014-04-30 18:40:48 -0400102 "MULLINS",
Jerome Glisse1b5331d2010-04-12 20:21:53 +0000103 "LAST",
104};
105
Alex Deucher4807c5a2014-07-18 11:54:20 -0400106#define RADEON_PX_QUIRK_DISABLE_PX (1 << 0)
107#define RADEON_PX_QUIRK_LONG_WAKEUP (1 << 1)
108
109struct radeon_px_quirk {
110 u32 chip_vendor;
111 u32 chip_device;
112 u32 subsys_vendor;
113 u32 subsys_device;
114 u32 px_quirk_flags;
115};
116
117static struct radeon_px_quirk radeon_px_quirk_list[] = {
118 /* Acer aspire 5560g (CPU: AMD A4-3305M; GPU: AMD Radeon HD 6480g + 7470m)
119 * https://bugzilla.kernel.org/show_bug.cgi?id=74551
120 */
121 { PCI_VENDOR_ID_ATI, 0x6760, 0x1025, 0x0672, RADEON_PX_QUIRK_DISABLE_PX },
122 /* Asus K73TA laptop with AMD A6-3400M APU and Radeon 6550 GPU
123 * https://bugzilla.kernel.org/show_bug.cgi?id=51381
124 */
125 { PCI_VENDOR_ID_ATI, 0x6741, 0x1043, 0x108c, RADEON_PX_QUIRK_DISABLE_PX },
Alex Deucherff1b1292014-09-22 17:28:29 -0400126 /* Asus K53TK laptop with AMD A6-3420M APU and Radeon 7670m GPU
127 * https://bugzilla.kernel.org/show_bug.cgi?id=51381
128 */
129 { PCI_VENDOR_ID_ATI, 0x6840, 0x1043, 0x2122, RADEON_PX_QUIRK_DISABLE_PX },
Alex Deucher4807c5a2014-07-18 11:54:20 -0400130 /* macbook pro 8.2 */
131 { PCI_VENDOR_ID_ATI, 0x6741, PCI_VENDOR_ID_APPLE, 0x00e2, RADEON_PX_QUIRK_LONG_WAKEUP },
132 { 0, 0, 0, 0, 0 },
133};
134
Alex Deucher90c4cde2014-04-10 22:29:01 -0400135bool radeon_is_px(struct drm_device *dev)
136{
137 struct radeon_device *rdev = dev->dev_private;
138
139 if (rdev->flags & RADEON_IS_PX)
140 return true;
141 return false;
142}
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000143
Alex Deucher4807c5a2014-07-18 11:54:20 -0400144static void radeon_device_handle_px_quirks(struct radeon_device *rdev)
145{
146 struct radeon_px_quirk *p = radeon_px_quirk_list;
147
148 /* Apply PX quirks */
149 while (p && p->chip_device != 0) {
150 if (rdev->pdev->vendor == p->chip_vendor &&
151 rdev->pdev->device == p->chip_device &&
152 rdev->pdev->subsystem_vendor == p->subsys_vendor &&
153 rdev->pdev->subsystem_device == p->subsys_device) {
154 rdev->px_quirk_flags = p->px_quirk_flags;
155 break;
156 }
157 ++p;
158 }
159
160 if (rdev->px_quirk_flags & RADEON_PX_QUIRK_DISABLE_PX)
161 rdev->flags &= ~RADEON_IS_PX;
162}
163
Alex Deucher0c195112012-07-17 14:02:33 -0400164/**
Alex Deucher2e1b65f2013-02-26 11:26:51 -0500165 * radeon_program_register_sequence - program an array of registers.
166 *
167 * @rdev: radeon_device pointer
168 * @registers: pointer to the register array
169 * @array_size: size of the register array
170 *
171 * Programs an array or registers with and and or masks.
172 * This is a helper for setting golden registers.
173 */
174void radeon_program_register_sequence(struct radeon_device *rdev,
175 const u32 *registers,
176 const u32 array_size)
177{
178 u32 tmp, reg, and_mask, or_mask;
179 int i;
180
181 if (array_size % 3)
182 return;
183
184 for (i = 0; i < array_size; i +=3) {
185 reg = registers[i + 0];
186 and_mask = registers[i + 1];
187 or_mask = registers[i + 2];
188
189 if (and_mask == 0xffffffff) {
190 tmp = or_mask;
191 } else {
192 tmp = RREG32(reg);
193 tmp &= ~and_mask;
194 tmp |= or_mask;
195 }
196 WREG32(reg, tmp);
197 }
198}
199
Alex Deucher1a0041b2013-10-02 13:01:36 -0400200void radeon_pci_config_reset(struct radeon_device *rdev)
201{
202 pci_write_config_dword(rdev->pdev, 0x7c, RADEON_ASIC_RESET_DATA);
203}
204
Alex Deucher2e1b65f2013-02-26 11:26:51 -0500205/**
Alex Deucher0c195112012-07-17 14:02:33 -0400206 * radeon_surface_init - Clear GPU surface registers.
207 *
208 * @rdev: radeon_device pointer
209 *
210 * Clear GPU surface registers (r1xx-r5xx).
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200211 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000212void radeon_surface_init(struct radeon_device *rdev)
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200213{
214 /* FIXME: check this out */
215 if (rdev->family < CHIP_R600) {
216 int i;
217
Dave Airlie550e2d92009-12-09 14:15:38 +1000218 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
219 if (rdev->surface_regs[i].bo)
220 radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
221 else
222 radeon_clear_surface_reg(rdev, i);
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200223 }
Dave Airliee024e112009-06-24 09:48:08 +1000224 /* enable surfaces */
225 WREG32(RADEON_SURFACE_CNTL, 0);
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200226 }
227}
228
229/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200230 * GPU scratch registers helpers function.
231 */
Alex Deucher0c195112012-07-17 14:02:33 -0400232/**
233 * radeon_scratch_init - Init scratch register driver information.
234 *
235 * @rdev: radeon_device pointer
236 *
237 * Init CP scratch register driver information (r1xx-r5xx)
238 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000239void radeon_scratch_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200240{
241 int i;
242
243 /* FIXME: check this out */
244 if (rdev->family < CHIP_R300) {
245 rdev->scratch.num_reg = 5;
246 } else {
247 rdev->scratch.num_reg = 7;
248 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400249 rdev->scratch.reg_base = RADEON_SCRATCH_REG0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200250 for (i = 0; i < rdev->scratch.num_reg; i++) {
251 rdev->scratch.free[i] = true;
Alex Deucher724c80e2010-08-27 18:25:25 -0400252 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200253 }
254}
255
Alex Deucher0c195112012-07-17 14:02:33 -0400256/**
257 * radeon_scratch_get - Allocate a scratch register
258 *
259 * @rdev: radeon_device pointer
260 * @reg: scratch register mmio offset
261 *
262 * Allocate a CP scratch register for use by the driver (all asics).
263 * Returns 0 on success or -EINVAL on failure.
264 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200265int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
266{
267 int i;
268
269 for (i = 0; i < rdev->scratch.num_reg; i++) {
270 if (rdev->scratch.free[i]) {
271 rdev->scratch.free[i] = false;
272 *reg = rdev->scratch.reg[i];
273 return 0;
274 }
275 }
276 return -EINVAL;
277}
278
Alex Deucher0c195112012-07-17 14:02:33 -0400279/**
280 * radeon_scratch_free - Free a scratch register
281 *
282 * @rdev: radeon_device pointer
283 * @reg: scratch register mmio offset
284 *
285 * Free a CP scratch register allocated for use by the driver (all asics)
286 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200287void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
288{
289 int i;
290
291 for (i = 0; i < rdev->scratch.num_reg; i++) {
292 if (rdev->scratch.reg[i] == reg) {
293 rdev->scratch.free[i] = true;
294 return;
295 }
296 }
297}
298
Alex Deucher0c195112012-07-17 14:02:33 -0400299/*
Alex Deucher75efdee2013-03-04 12:47:46 -0500300 * GPU doorbell aperture helpers function.
301 */
302/**
303 * radeon_doorbell_init - Init doorbell driver information.
304 *
305 * @rdev: radeon_device pointer
306 *
307 * Init doorbell driver information (CIK)
308 * Returns 0 on success, error on failure.
309 */
Rashika Kheria28f5a6c2014-01-06 20:51:40 +0530310static int radeon_doorbell_init(struct radeon_device *rdev)
Alex Deucher75efdee2013-03-04 12:47:46 -0500311{
Alex Deucher75efdee2013-03-04 12:47:46 -0500312 /* doorbell bar mapping */
313 rdev->doorbell.base = pci_resource_start(rdev->pdev, 2);
314 rdev->doorbell.size = pci_resource_len(rdev->pdev, 2);
315
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500316 rdev->doorbell.num_doorbells = min_t(u32, rdev->doorbell.size / sizeof(u32), RADEON_MAX_DOORBELLS);
317 if (rdev->doorbell.num_doorbells == 0)
318 return -EINVAL;
Alex Deucher75efdee2013-03-04 12:47:46 -0500319
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500320 rdev->doorbell.ptr = ioremap(rdev->doorbell.base, rdev->doorbell.num_doorbells * sizeof(u32));
Alex Deucher75efdee2013-03-04 12:47:46 -0500321 if (rdev->doorbell.ptr == NULL) {
322 return -ENOMEM;
323 }
324 DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)rdev->doorbell.base);
325 DRM_INFO("doorbell mmio size: %u\n", (unsigned)rdev->doorbell.size);
326
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500327 memset(&rdev->doorbell.used, 0, sizeof(rdev->doorbell.used));
Alex Deucher75efdee2013-03-04 12:47:46 -0500328
Alex Deucher75efdee2013-03-04 12:47:46 -0500329 return 0;
330}
331
332/**
333 * radeon_doorbell_fini - Tear down doorbell driver information.
334 *
335 * @rdev: radeon_device pointer
336 *
337 * Tear down doorbell driver information (CIK)
338 */
Rashika Kheria28f5a6c2014-01-06 20:51:40 +0530339static void radeon_doorbell_fini(struct radeon_device *rdev)
Alex Deucher75efdee2013-03-04 12:47:46 -0500340{
341 iounmap(rdev->doorbell.ptr);
342 rdev->doorbell.ptr = NULL;
343}
344
345/**
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500346 * radeon_doorbell_get - Allocate a doorbell entry
Alex Deucher75efdee2013-03-04 12:47:46 -0500347 *
348 * @rdev: radeon_device pointer
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500349 * @doorbell: doorbell index
Alex Deucher75efdee2013-03-04 12:47:46 -0500350 *
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500351 * Allocate a doorbell for use by the driver (all asics).
Alex Deucher75efdee2013-03-04 12:47:46 -0500352 * Returns 0 on success or -EINVAL on failure.
353 */
354int radeon_doorbell_get(struct radeon_device *rdev, u32 *doorbell)
355{
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500356 unsigned long offset = find_first_zero_bit(rdev->doorbell.used, rdev->doorbell.num_doorbells);
357 if (offset < rdev->doorbell.num_doorbells) {
358 __set_bit(offset, rdev->doorbell.used);
359 *doorbell = offset;
360 return 0;
361 } else {
362 return -EINVAL;
Alex Deucher75efdee2013-03-04 12:47:46 -0500363 }
Alex Deucher75efdee2013-03-04 12:47:46 -0500364}
365
366/**
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500367 * radeon_doorbell_free - Free a doorbell entry
Alex Deucher75efdee2013-03-04 12:47:46 -0500368 *
369 * @rdev: radeon_device pointer
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500370 * @doorbell: doorbell index
Alex Deucher75efdee2013-03-04 12:47:46 -0500371 *
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500372 * Free a doorbell allocated for use by the driver (all asics)
Alex Deucher75efdee2013-03-04 12:47:46 -0500373 */
374void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell)
375{
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500376 if (doorbell < rdev->doorbell.num_doorbells)
377 __clear_bit(doorbell, rdev->doorbell.used);
Alex Deucher75efdee2013-03-04 12:47:46 -0500378}
379
Oded Gabbayebff8452014-01-28 14:43:19 +0200380/**
381 * radeon_doorbell_get_kfd_info - Report doorbell configuration required to
382 * setup KFD
383 *
384 * @rdev: radeon_device pointer
385 * @aperture_base: output returning doorbell aperture base physical address
386 * @aperture_size: output returning doorbell aperture size in bytes
387 * @start_offset: output returning # of doorbell bytes reserved for radeon.
388 *
389 * Radeon and the KFD share the doorbell aperture. Radeon sets it up,
390 * takes doorbells required for its own rings and reports the setup to KFD.
391 * Radeon reserved doorbells are at the start of the doorbell aperture.
392 */
393void radeon_doorbell_get_kfd_info(struct radeon_device *rdev,
394 phys_addr_t *aperture_base,
395 size_t *aperture_size,
396 size_t *start_offset)
397{
398 /* The first num_doorbells are used by radeon.
399 * KFD takes whatever's left in the aperture. */
400 if (rdev->doorbell.size > rdev->doorbell.num_doorbells * sizeof(u32)) {
401 *aperture_base = rdev->doorbell.base;
402 *aperture_size = rdev->doorbell.size;
403 *start_offset = rdev->doorbell.num_doorbells * sizeof(u32);
404 } else {
405 *aperture_base = 0;
406 *aperture_size = 0;
407 *start_offset = 0;
408 }
409}
410
Alex Deucher75efdee2013-03-04 12:47:46 -0500411/*
Alex Deucher0c195112012-07-17 14:02:33 -0400412 * radeon_wb_*()
413 * Writeback is the the method by which the the GPU updates special pages
414 * in memory with the status of certain GPU events (fences, ring pointers,
415 * etc.).
416 */
417
418/**
419 * radeon_wb_disable - Disable Writeback
420 *
421 * @rdev: radeon_device pointer
422 *
423 * Disables Writeback (all asics). Used for suspend.
424 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400425void radeon_wb_disable(struct radeon_device *rdev)
426{
Alex Deucher724c80e2010-08-27 18:25:25 -0400427 rdev->wb.enabled = false;
428}
429
Alex Deucher0c195112012-07-17 14:02:33 -0400430/**
431 * radeon_wb_fini - Disable Writeback and free memory
432 *
433 * @rdev: radeon_device pointer
434 *
435 * Disables Writeback and frees the Writeback memory (all asics).
436 * Used at driver shutdown.
437 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400438void radeon_wb_fini(struct radeon_device *rdev)
439{
440 radeon_wb_disable(rdev);
441 if (rdev->wb.wb_obj) {
Jerome Glisse089920f2013-06-06 17:51:21 -0400442 if (!radeon_bo_reserve(rdev->wb.wb_obj, false)) {
443 radeon_bo_kunmap(rdev->wb.wb_obj);
444 radeon_bo_unpin(rdev->wb.wb_obj);
445 radeon_bo_unreserve(rdev->wb.wb_obj);
446 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400447 radeon_bo_unref(&rdev->wb.wb_obj);
448 rdev->wb.wb = NULL;
449 rdev->wb.wb_obj = NULL;
450 }
451}
452
Alex Deucher0c195112012-07-17 14:02:33 -0400453/**
454 * radeon_wb_init- Init Writeback driver info and allocate memory
455 *
456 * @rdev: radeon_device pointer
457 *
458 * Disables Writeback and frees the Writeback memory (all asics).
459 * Used at driver startup.
460 * Returns 0 on success or an -error on failure.
461 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400462int radeon_wb_init(struct radeon_device *rdev)
463{
464 int r;
465
466 if (rdev->wb.wb_obj == NULL) {
Daniel Vetter441921d2011-02-18 17:59:16 +0100467 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
Maarten Lankhorst831b6962014-09-18 14:11:56 +0200468 RADEON_GEM_DOMAIN_GTT, 0, NULL, NULL,
Michel Dänzer02376d82014-07-17 19:01:08 +0900469 &rdev->wb.wb_obj);
Alex Deucher724c80e2010-08-27 18:25:25 -0400470 if (r) {
471 dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
472 return r;
473 }
Jerome Glisse089920f2013-06-06 17:51:21 -0400474 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
475 if (unlikely(r != 0)) {
476 radeon_wb_fini(rdev);
477 return r;
478 }
479 r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
480 &rdev->wb.gpu_addr);
481 if (r) {
482 radeon_bo_unreserve(rdev->wb.wb_obj);
483 dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
484 radeon_wb_fini(rdev);
485 return r;
486 }
487 r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
Alex Deucher724c80e2010-08-27 18:25:25 -0400488 radeon_bo_unreserve(rdev->wb.wb_obj);
Jerome Glisse089920f2013-06-06 17:51:21 -0400489 if (r) {
490 dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
491 radeon_wb_fini(rdev);
492 return r;
493 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400494 }
495
Alex Deuchere6ba7592011-06-13 22:02:51 +0000496 /* clear wb memory */
497 memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE);
Alex Deucherd0f8a852010-09-04 05:04:34 -0400498 /* disable event_write fences */
499 rdev->wb.use_event = false;
Alex Deucher724c80e2010-08-27 18:25:25 -0400500 /* disabled via module param */
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200501 if (radeon_no_wb == 1) {
Alex Deucher724c80e2010-08-27 18:25:25 -0400502 rdev->wb.enabled = false;
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200503 } else {
Alex Deucher724c80e2010-08-27 18:25:25 -0400504 if (rdev->flags & RADEON_IS_AGP) {
Alex Deucher28eebb72012-01-03 09:48:38 -0500505 /* often unreliable on AGP */
506 rdev->wb.enabled = false;
507 } else if (rdev->family < CHIP_R300) {
508 /* often unreliable on pre-r300 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400509 rdev->wb.enabled = false;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400510 } else {
Alex Deucher724c80e2010-08-27 18:25:25 -0400511 rdev->wb.enabled = true;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400512 /* event_write fences are only available on r600+ */
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200513 if (rdev->family >= CHIP_R600) {
Alex Deucherd0f8a852010-09-04 05:04:34 -0400514 rdev->wb.use_event = true;
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200515 }
Alex Deucherd0f8a852010-09-04 05:04:34 -0400516 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400517 }
Alex Deucherc994ead2012-05-03 17:06:28 -0400518 /* always use writeback/events on NI, APUs */
519 if (rdev->family >= CHIP_PALM) {
Alex Deucher7d527852011-01-06 21:19:27 -0500520 rdev->wb.enabled = true;
521 rdev->wb.use_event = true;
522 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400523
524 dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis");
525
526 return 0;
527}
528
Jerome Glissed594e462010-02-17 21:54:29 +0000529/**
530 * radeon_vram_location - try to find VRAM location
531 * @rdev: radeon device structure holding all necessary informations
532 * @mc: memory controller structure holding memory informations
533 * @base: base address at which to put VRAM
534 *
535 * Function will place try to place VRAM at base address provided
536 * as parameter (which is so far either PCI aperture address or
537 * for IGP TOM base address).
538 *
539 * If there is not enough space to fit the unvisible VRAM in the 32bits
540 * address space then we limit the VRAM size to the aperture.
541 *
542 * If we are using AGP and if the AGP aperture doesn't allow us to have
543 * room for all the VRAM than we restrict the VRAM to the PCI aperture
544 * size and print a warning.
545 *
546 * This function will never fails, worst case are limiting VRAM.
547 *
548 * Note: GTT start, end, size should be initialized before calling this
549 * function on AGP platform.
550 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300551 * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
Jerome Glissed594e462010-02-17 21:54:29 +0000552 * this shouldn't be a problem as we are using the PCI aperture as a reference.
553 * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
554 * not IGP.
555 *
556 * Note: we use mc_vram_size as on some board we need to program the mc to
557 * cover the whole aperture even if VRAM size is inferior to aperture size
558 * Novell bug 204882 + along with lots of ubuntu ones
559 *
560 * Note: when limiting vram it's safe to overwritte real_vram_size because
561 * we are not in case where real_vram_size is inferior to mc_vram_size (ie
562 * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
563 * ones)
564 *
565 * Note: IGP TOM addr should be the same as the aperture addr, we don't
566 * explicitly check for that thought.
567 *
568 * FIXME: when reducing VRAM size align new size on power of 2.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200569 */
Jerome Glissed594e462010-02-17 21:54:29 +0000570void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200571{
Christian König1bcb04f2012-10-23 15:53:16 +0200572 uint64_t limit = (uint64_t)radeon_vram_limit << 20;
573
Jerome Glissed594e462010-02-17 21:54:29 +0000574 mc->vram_start = base;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400575 if (mc->mc_vram_size > (rdev->mc.mc_mask - base + 1)) {
Jerome Glissed594e462010-02-17 21:54:29 +0000576 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
577 mc->real_vram_size = mc->aper_size;
578 mc->mc_vram_size = mc->aper_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200579 }
Jerome Glissed594e462010-02-17 21:54:29 +0000580 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
Jerome Glisse2cbeb4e2010-08-16 11:54:36 -0400581 if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) {
Jerome Glissed594e462010-02-17 21:54:29 +0000582 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
583 mc->real_vram_size = mc->aper_size;
584 mc->mc_vram_size = mc->aper_size;
585 }
586 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
Christian König1bcb04f2012-10-23 15:53:16 +0200587 if (limit && limit < mc->real_vram_size)
588 mc->real_vram_size = limit;
Alex Deucherdd7cc552010-12-03 14:37:21 -0500589 dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
Jerome Glissed594e462010-02-17 21:54:29 +0000590 mc->mc_vram_size >> 20, mc->vram_start,
591 mc->vram_end, mc->real_vram_size >> 20);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200592}
593
Jerome Glissed594e462010-02-17 21:54:29 +0000594/**
595 * radeon_gtt_location - try to find GTT location
596 * @rdev: radeon device structure holding all necessary informations
597 * @mc: memory controller structure holding memory informations
598 *
599 * Function will place try to place GTT before or after VRAM.
600 *
601 * If GTT size is bigger than space left then we ajust GTT size.
602 * Thus function will never fails.
603 *
604 * FIXME: when reducing GTT size align new size on power of 2.
605 */
606void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
607{
608 u64 size_af, size_bf;
609
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400610 size_af = ((rdev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400611 size_bf = mc->vram_start & ~mc->gtt_base_align;
Jerome Glissed594e462010-02-17 21:54:29 +0000612 if (size_bf > size_af) {
613 if (mc->gtt_size > size_bf) {
614 dev_warn(rdev->dev, "limiting GTT\n");
615 mc->gtt_size = size_bf;
616 }
Alex Deucher8d369bb2010-07-15 10:51:10 -0400617 mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000618 } else {
619 if (mc->gtt_size > size_af) {
620 dev_warn(rdev->dev, "limiting GTT\n");
621 mc->gtt_size = size_af;
622 }
Alex Deucher8d369bb2010-07-15 10:51:10 -0400623 mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
Jerome Glissed594e462010-02-17 21:54:29 +0000624 }
625 mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
Alex Deucherdd7cc552010-12-03 14:37:21 -0500626 dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
Jerome Glissed594e462010-02-17 21:54:29 +0000627 mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
628}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200629
630/*
631 * GPU helpers function.
632 */
Alex Deucher0c195112012-07-17 14:02:33 -0400633/**
634 * radeon_card_posted - check if the hw has already been initialized
635 *
636 * @rdev: radeon_device pointer
637 *
638 * Check if the asic has been initialized (all asics).
639 * Used at driver startup.
640 * Returns true if initialized or false if not.
641 */
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200642bool radeon_card_posted(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200643{
644 uint32_t reg;
645
Alex Deucher50a583f2013-05-22 13:29:33 -0400646 /* required for EFI mode on macbook2,1 which uses an r5xx asic */
Matt Fleming83e68182012-11-14 09:42:35 +0000647 if (efi_enabled(EFI_BOOT) &&
Alex Deucher50a583f2013-05-22 13:29:33 -0400648 (rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) &&
649 (rdev->family < CHIP_R600))
Matthew Garrettbcc65fd2011-08-08 16:21:16 +0000650 return false;
651
Alex Deucher2cf3a4f2013-05-22 11:30:34 -0400652 if (ASIC_IS_NODCE(rdev))
653 goto check_memsize;
654
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200655 /* first check CRTCs */
Alex Deucher09fb8bd2013-05-22 11:22:51 -0400656 if (ASIC_IS_DCE4(rdev)) {
Alex Deucher18007402010-11-22 17:56:28 -0500657 reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
658 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
Alex Deucher09fb8bd2013-05-22 11:22:51 -0400659 if (rdev->num_crtc >= 4) {
660 reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
661 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
662 }
663 if (rdev->num_crtc >= 6) {
664 reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
665 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
666 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500667 if (reg & EVERGREEN_CRTC_MASTER_EN)
668 return true;
669 } else if (ASIC_IS_AVIVO(rdev)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200670 reg = RREG32(AVIVO_D1CRTC_CONTROL) |
671 RREG32(AVIVO_D2CRTC_CONTROL);
672 if (reg & AVIVO_CRTC_EN) {
673 return true;
674 }
675 } else {
676 reg = RREG32(RADEON_CRTC_GEN_CNTL) |
677 RREG32(RADEON_CRTC2_GEN_CNTL);
678 if (reg & RADEON_CRTC_EN) {
679 return true;
680 }
681 }
682
Alex Deucher2cf3a4f2013-05-22 11:30:34 -0400683check_memsize:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200684 /* then check MEM_SIZE, in case the crtcs are off */
685 if (rdev->family >= CHIP_R600)
686 reg = RREG32(R600_CONFIG_MEMSIZE);
687 else
688 reg = RREG32(RADEON_CONFIG_MEMSIZE);
689
690 if (reg)
691 return true;
692
693 return false;
694
695}
696
Alex Deucher0c195112012-07-17 14:02:33 -0400697/**
698 * radeon_update_bandwidth_info - update display bandwidth params
699 *
700 * @rdev: radeon_device pointer
701 *
702 * Used when sclk/mclk are switched or display modes are set.
703 * params are used to calculate display watermarks (all asics)
704 */
Alex Deucherf47299c2010-03-16 20:54:38 -0400705void radeon_update_bandwidth_info(struct radeon_device *rdev)
706{
707 fixed20_12 a;
Alex Deucher88072862010-08-10 12:33:20 -0400708 u32 sclk = rdev->pm.current_sclk;
709 u32 mclk = rdev->pm.current_mclk;
710
711 /* sclk/mclk in Mhz */
712 a.full = dfixed_const(100);
713 rdev->pm.sclk.full = dfixed_const(sclk);
714 rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
715 rdev->pm.mclk.full = dfixed_const(mclk);
716 rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a);
Alex Deucherf47299c2010-03-16 20:54:38 -0400717
718 if (rdev->flags & RADEON_IS_IGP) {
Ben Skeggs68adac52010-04-28 11:46:42 +1000719 a.full = dfixed_const(16);
Alex Deucherf47299c2010-03-16 20:54:38 -0400720 /* core_bandwidth = sclk(Mhz) * 16 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000721 rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
Alex Deucherf47299c2010-03-16 20:54:38 -0400722 }
723}
724
Alex Deucher0c195112012-07-17 14:02:33 -0400725/**
726 * radeon_boot_test_post_card - check and possibly initialize the hw
727 *
728 * @rdev: radeon_device pointer
729 *
730 * Check if the asic is initialized and if not, attempt to initialize
731 * it (all asics).
732 * Returns true if initialized or false if not.
733 */
Dave Airlie72542d72009-12-01 14:06:31 +1000734bool radeon_boot_test_post_card(struct radeon_device *rdev)
735{
736 if (radeon_card_posted(rdev))
737 return true;
738
739 if (rdev->bios) {
740 DRM_INFO("GPU not posted. posting now...\n");
741 if (rdev->is_atom_bios)
742 atom_asic_init(rdev->mode_info.atom_context);
743 else
744 radeon_combios_asic_init(rdev->ddev);
745 return true;
746 } else {
747 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
748 return false;
749 }
750}
751
Alex Deucher0c195112012-07-17 14:02:33 -0400752/**
753 * radeon_dummy_page_init - init dummy page used by the driver
754 *
755 * @rdev: radeon_device pointer
756 *
757 * Allocate the dummy page used by the driver (all asics).
758 * This dummy page is used by the driver as a filler for gart entries
759 * when pages are taken out of the GART
760 * Returns 0 on sucess, -ENOMEM on failure.
761 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000762int radeon_dummy_page_init(struct radeon_device *rdev)
763{
Dave Airlie82568562010-02-05 16:00:07 +1000764 if (rdev->dummy_page.page)
765 return 0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000766 rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
767 if (rdev->dummy_page.page == NULL)
768 return -ENOMEM;
769 rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
770 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Benjamin Herrenschmidta30f6fb72010-08-10 14:48:58 +1000771 if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) {
772 dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000773 __free_page(rdev->dummy_page.page);
774 rdev->dummy_page.page = NULL;
775 return -ENOMEM;
776 }
Michel Dänzercb658902015-01-21 17:36:35 +0900777 rdev->dummy_page.entry = radeon_gart_get_page_entry(rdev->dummy_page.addr,
778 RADEON_GART_PAGE_DUMMY);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000779 return 0;
780}
781
Alex Deucher0c195112012-07-17 14:02:33 -0400782/**
783 * radeon_dummy_page_fini - free dummy page used by the driver
784 *
785 * @rdev: radeon_device pointer
786 *
787 * Frees the dummy page used by the driver (all asics).
788 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000789void radeon_dummy_page_fini(struct radeon_device *rdev)
790{
791 if (rdev->dummy_page.page == NULL)
792 return;
793 pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
794 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
795 __free_page(rdev->dummy_page.page);
796 rdev->dummy_page.page = NULL;
797}
798
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200799
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200800/* ATOM accessor methods */
Alex Deucher0c195112012-07-17 14:02:33 -0400801/*
802 * ATOM is an interpreted byte code stored in tables in the vbios. The
803 * driver registers callbacks to access registers and the interpreter
804 * in the driver parses the tables and executes then to program specific
805 * actions (set display modes, asic init, etc.). See radeon_atombios.c,
806 * atombios.h, and atom.c
807 */
808
809/**
810 * cail_pll_read - read PLL register
811 *
812 * @info: atom card_info pointer
813 * @reg: PLL register offset
814 *
815 * Provides a PLL register accessor for the atom interpreter (r4xx+).
816 * Returns the value of the PLL register.
817 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200818static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
819{
820 struct radeon_device *rdev = info->dev->dev_private;
821 uint32_t r;
822
823 r = rdev->pll_rreg(rdev, reg);
824 return r;
825}
826
Alex Deucher0c195112012-07-17 14:02:33 -0400827/**
828 * cail_pll_write - write PLL register
829 *
830 * @info: atom card_info pointer
831 * @reg: PLL register offset
832 * @val: value to write to the pll register
833 *
834 * Provides a PLL register accessor for the atom interpreter (r4xx+).
835 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200836static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
837{
838 struct radeon_device *rdev = info->dev->dev_private;
839
840 rdev->pll_wreg(rdev, reg, val);
841}
842
Alex Deucher0c195112012-07-17 14:02:33 -0400843/**
844 * cail_mc_read - read MC (Memory Controller) register
845 *
846 * @info: atom card_info pointer
847 * @reg: MC register offset
848 *
849 * Provides an MC register accessor for the atom interpreter (r4xx+).
850 * Returns the value of the MC register.
851 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200852static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
853{
854 struct radeon_device *rdev = info->dev->dev_private;
855 uint32_t r;
856
857 r = rdev->mc_rreg(rdev, reg);
858 return r;
859}
860
Alex Deucher0c195112012-07-17 14:02:33 -0400861/**
862 * cail_mc_write - write MC (Memory Controller) register
863 *
864 * @info: atom card_info pointer
865 * @reg: MC register offset
866 * @val: value to write to the pll register
867 *
868 * Provides a MC register accessor for the atom interpreter (r4xx+).
869 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200870static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
871{
872 struct radeon_device *rdev = info->dev->dev_private;
873
874 rdev->mc_wreg(rdev, reg, val);
875}
876
Alex Deucher0c195112012-07-17 14:02:33 -0400877/**
878 * cail_reg_write - write MMIO register
879 *
880 * @info: atom card_info pointer
881 * @reg: MMIO register offset
882 * @val: value to write to the pll register
883 *
884 * Provides a MMIO register accessor for the atom interpreter (r4xx+).
885 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200886static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
887{
888 struct radeon_device *rdev = info->dev->dev_private;
889
890 WREG32(reg*4, val);
891}
892
Alex Deucher0c195112012-07-17 14:02:33 -0400893/**
894 * cail_reg_read - read MMIO register
895 *
896 * @info: atom card_info pointer
897 * @reg: MMIO register offset
898 *
899 * Provides an MMIO register accessor for the atom interpreter (r4xx+).
900 * Returns the value of the MMIO register.
901 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200902static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
903{
904 struct radeon_device *rdev = info->dev->dev_private;
905 uint32_t r;
906
907 r = RREG32(reg*4);
908 return r;
909}
910
Alex Deucher0c195112012-07-17 14:02:33 -0400911/**
912 * cail_ioreg_write - write IO register
913 *
914 * @info: atom card_info pointer
915 * @reg: IO register offset
916 * @val: value to write to the pll register
917 *
918 * Provides a IO register accessor for the atom interpreter (r4xx+).
919 */
Alex Deucher351a52a2010-06-30 11:52:50 -0400920static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
921{
922 struct radeon_device *rdev = info->dev->dev_private;
923
924 WREG32_IO(reg*4, val);
925}
926
Alex Deucher0c195112012-07-17 14:02:33 -0400927/**
928 * cail_ioreg_read - read IO register
929 *
930 * @info: atom card_info pointer
931 * @reg: IO register offset
932 *
933 * Provides an IO register accessor for the atom interpreter (r4xx+).
934 * Returns the value of the IO register.
935 */
Alex Deucher351a52a2010-06-30 11:52:50 -0400936static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
937{
938 struct radeon_device *rdev = info->dev->dev_private;
939 uint32_t r;
940
941 r = RREG32_IO(reg*4);
942 return r;
943}
944
Alex Deucher0c195112012-07-17 14:02:33 -0400945/**
946 * radeon_atombios_init - init the driver info and callbacks for atombios
947 *
948 * @rdev: radeon_device pointer
949 *
950 * Initializes the driver info and register access callbacks for the
951 * ATOM interpreter (r4xx+).
952 * Returns 0 on sucess, -ENOMEM on failure.
953 * Called at driver startup.
954 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200955int radeon_atombios_init(struct radeon_device *rdev)
956{
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400957 struct card_info *atom_card_info =
958 kzalloc(sizeof(struct card_info), GFP_KERNEL);
959
960 if (!atom_card_info)
961 return -ENOMEM;
962
963 rdev->mode_info.atom_card_info = atom_card_info;
964 atom_card_info->dev = rdev->ddev;
965 atom_card_info->reg_read = cail_reg_read;
966 atom_card_info->reg_write = cail_reg_write;
Alex Deucher351a52a2010-06-30 11:52:50 -0400967 /* needed for iio ops */
968 if (rdev->rio_mem) {
969 atom_card_info->ioreg_read = cail_ioreg_read;
970 atom_card_info->ioreg_write = cail_ioreg_write;
971 } else {
972 DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
973 atom_card_info->ioreg_read = cail_reg_read;
974 atom_card_info->ioreg_write = cail_reg_write;
975 }
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400976 atom_card_info->mc_read = cail_mc_read;
977 atom_card_info->mc_write = cail_mc_write;
978 atom_card_info->pll_read = cail_pll_read;
979 atom_card_info->pll_write = cail_pll_write;
980
981 rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
Tim Gardner0e34d092013-02-11 14:34:32 -0700982 if (!rdev->mode_info.atom_context) {
983 radeon_atombios_fini(rdev);
984 return -ENOMEM;
985 }
986
Rafał Miłeckic31ad972009-12-17 00:00:46 +0100987 mutex_init(&rdev->mode_info.atom_context->mutex);
Dave Airlie1c949842014-11-11 09:16:15 +1000988 mutex_init(&rdev->mode_info.atom_context->scratch_mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200989 radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
Dave Airlied904ef92009-11-17 06:29:46 +1000990 atom_allocate_fb_scratch(rdev->mode_info.atom_context);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200991 return 0;
992}
993
Alex Deucher0c195112012-07-17 14:02:33 -0400994/**
995 * radeon_atombios_fini - free the driver info and callbacks for atombios
996 *
997 * @rdev: radeon_device pointer
998 *
999 * Frees the driver info and register access callbacks for the ATOM
1000 * interpreter (r4xx+).
1001 * Called at driver shutdown.
1002 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001003void radeon_atombios_fini(struct radeon_device *rdev)
1004{
Jerome Glisse4a04a842009-12-09 17:39:16 +01001005 if (rdev->mode_info.atom_context) {
1006 kfree(rdev->mode_info.atom_context->scratch);
Jerome Glisse4a04a842009-12-09 17:39:16 +01001007 }
Tim Gardner0e34d092013-02-11 14:34:32 -07001008 kfree(rdev->mode_info.atom_context);
1009 rdev->mode_info.atom_context = NULL;
Mathias Fröhlich61c4b242009-10-27 15:08:01 -04001010 kfree(rdev->mode_info.atom_card_info);
Tim Gardner0e34d092013-02-11 14:34:32 -07001011 rdev->mode_info.atom_card_info = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001012}
1013
Alex Deucher0c195112012-07-17 14:02:33 -04001014/* COMBIOS */
1015/*
1016 * COMBIOS is the bios format prior to ATOM. It provides
1017 * command tables similar to ATOM, but doesn't have a unified
1018 * parser. See radeon_combios.c
1019 */
1020
1021/**
1022 * radeon_combios_init - init the driver info for combios
1023 *
1024 * @rdev: radeon_device pointer
1025 *
1026 * Initializes the driver info for combios (r1xx-r3xx).
1027 * Returns 0 on sucess.
1028 * Called at driver startup.
1029 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001030int radeon_combios_init(struct radeon_device *rdev)
1031{
1032 radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
1033 return 0;
1034}
1035
Alex Deucher0c195112012-07-17 14:02:33 -04001036/**
1037 * radeon_combios_fini - free the driver info for combios
1038 *
1039 * @rdev: radeon_device pointer
1040 *
1041 * Frees the driver info for combios (r1xx-r3xx).
1042 * Called at driver shutdown.
1043 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001044void radeon_combios_fini(struct radeon_device *rdev)
1045{
1046}
1047
Alex Deucher0c195112012-07-17 14:02:33 -04001048/* if we get transitioned to only one device, take VGA back */
1049/**
1050 * radeon_vga_set_decode - enable/disable vga decode
1051 *
1052 * @cookie: radeon_device pointer
1053 * @state: enable/disable vga decode
1054 *
1055 * Enable/disable vga decode (all asics).
1056 * Returns VGA resource flags.
1057 */
Dave Airlie28d52042009-09-21 14:33:58 +10001058static unsigned int radeon_vga_set_decode(void *cookie, bool state)
1059{
1060 struct radeon_device *rdev = cookie;
Dave Airlie28d52042009-09-21 14:33:58 +10001061 radeon_vga_set_state(rdev, state);
1062 if (state)
1063 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
1064 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1065 else
1066 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1067}
Dave Airliec1176d62009-10-08 14:03:05 +10001068
Alex Deucher0c195112012-07-17 14:02:33 -04001069/**
Christian König1bcb04f2012-10-23 15:53:16 +02001070 * radeon_check_pot_argument - check that argument is a power of two
1071 *
1072 * @arg: value to check
1073 *
1074 * Validates that a certain argument is a power of two (all asics).
1075 * Returns true if argument is valid.
1076 */
1077static bool radeon_check_pot_argument(int arg)
1078{
1079 return (arg & (arg - 1)) == 0;
1080}
1081
1082/**
Grigori Goronzy5e3c4f92015-07-03 01:54:12 +02001083 * Determine a sensible default GART size according to ASIC family.
1084 *
1085 * @family ASIC family name
1086 */
1087static int radeon_gart_size_auto(enum radeon_family family)
1088{
1089 /* default to a larger gart size on newer asics */
1090 if (family >= CHIP_TAHITI)
1091 return 2048;
1092 else if (family >= CHIP_RV770)
1093 return 1024;
1094 else
1095 return 512;
1096}
1097
1098/**
Alex Deucher0c195112012-07-17 14:02:33 -04001099 * radeon_check_arguments - validate module params
1100 *
1101 * @rdev: radeon_device pointer
1102 *
1103 * Validates certain module parameters and updates
1104 * the associated values used by the driver (all asics).
1105 */
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001106static void radeon_check_arguments(struct radeon_device *rdev)
Jerome Glisse36421332009-12-11 21:18:34 +01001107{
1108 /* vramlimit must be a power of two */
Christian König1bcb04f2012-10-23 15:53:16 +02001109 if (!radeon_check_pot_argument(radeon_vram_limit)) {
Jerome Glisse36421332009-12-11 21:18:34 +01001110 dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
1111 radeon_vram_limit);
1112 radeon_vram_limit = 0;
Jerome Glisse36421332009-12-11 21:18:34 +01001113 }
Christian König1bcb04f2012-10-23 15:53:16 +02001114
Alex Deucheredcd26e2013-07-05 17:16:51 -04001115 if (radeon_gart_size == -1) {
Grigori Goronzy5e3c4f92015-07-03 01:54:12 +02001116 radeon_gart_size = radeon_gart_size_auto(rdev->family);
Alex Deucheredcd26e2013-07-05 17:16:51 -04001117 }
Jerome Glisse36421332009-12-11 21:18:34 +01001118 /* gtt size must be power of two and greater or equal to 32M */
Christian König1bcb04f2012-10-23 15:53:16 +02001119 if (radeon_gart_size < 32) {
Alex Deucheredcd26e2013-07-05 17:16:51 -04001120 dev_warn(rdev->dev, "gart size (%d) too small\n",
Jerome Glisse36421332009-12-11 21:18:34 +01001121 radeon_gart_size);
Grigori Goronzy5e3c4f92015-07-03 01:54:12 +02001122 radeon_gart_size = radeon_gart_size_auto(rdev->family);
Christian König1bcb04f2012-10-23 15:53:16 +02001123 } else if (!radeon_check_pot_argument(radeon_gart_size)) {
Jerome Glisse36421332009-12-11 21:18:34 +01001124 dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
1125 radeon_gart_size);
Grigori Goronzy5e3c4f92015-07-03 01:54:12 +02001126 radeon_gart_size = radeon_gart_size_auto(rdev->family);
Jerome Glisse36421332009-12-11 21:18:34 +01001127 }
Christian König1bcb04f2012-10-23 15:53:16 +02001128 rdev->mc.gtt_size = (uint64_t)radeon_gart_size << 20;
1129
Jerome Glisse36421332009-12-11 21:18:34 +01001130 /* AGP mode can only be -1, 1, 2, 4, 8 */
1131 switch (radeon_agpmode) {
1132 case -1:
1133 case 0:
1134 case 1:
1135 case 2:
1136 case 4:
1137 case 8:
1138 break;
1139 default:
1140 dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
1141 "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
1142 radeon_agpmode = 0;
1143 break;
1144 }
Christian Königc1c44132014-06-05 23:47:32 -04001145
1146 if (!radeon_check_pot_argument(radeon_vm_size)) {
1147 dev_warn(rdev->dev, "VM size (%d) must be a power of 2\n",
1148 radeon_vm_size);
Christian König20b26562014-07-18 13:56:56 +02001149 radeon_vm_size = 4;
Christian Königc1c44132014-06-05 23:47:32 -04001150 }
1151
Christian König20b26562014-07-18 13:56:56 +02001152 if (radeon_vm_size < 1) {
1153 dev_warn(rdev->dev, "VM size (%d) to small, min is 1GB\n",
Christian Königc1c44132014-06-05 23:47:32 -04001154 radeon_vm_size);
Christian König20b26562014-07-18 13:56:56 +02001155 radeon_vm_size = 4;
Christian Königc1c44132014-06-05 23:47:32 -04001156 }
1157
1158 /*
1159 * Max GPUVM size for Cayman, SI and CI are 40 bits.
1160 */
Christian König20b26562014-07-18 13:56:56 +02001161 if (radeon_vm_size > 1024) {
1162 dev_warn(rdev->dev, "VM size (%d) too large, max is 1TB\n",
Christian Königc1c44132014-06-05 23:47:32 -04001163 radeon_vm_size);
Christian König20b26562014-07-18 13:56:56 +02001164 radeon_vm_size = 4;
Christian Königc1c44132014-06-05 23:47:32 -04001165 }
Christian König4510fb92014-06-05 23:56:50 -04001166
1167 /* defines number of bits in page table versus page directory,
1168 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1169 * page table and the remaining bits are in the page directory */
Christian Königdfc230f2014-07-19 13:55:58 +02001170 if (radeon_vm_block_size == -1) {
1171
1172 /* Total bits covered by PD + PTs */
Alex Deucher8e66e132014-10-15 17:20:55 -04001173 unsigned bits = ilog2(radeon_vm_size) + 18;
Christian Königdfc230f2014-07-19 13:55:58 +02001174
1175 /* Make sure the PD is 4K in size up to 8GB address space.
1176 Above that split equal between PD and PTs */
1177 if (radeon_vm_size <= 8)
1178 radeon_vm_block_size = bits - 9;
1179 else
1180 radeon_vm_block_size = (bits + 3) / 2;
1181
1182 } else if (radeon_vm_block_size < 9) {
Christian König20b26562014-07-18 13:56:56 +02001183 dev_warn(rdev->dev, "VM page table size (%d) too small\n",
Christian König4510fb92014-06-05 23:56:50 -04001184 radeon_vm_block_size);
1185 radeon_vm_block_size = 9;
1186 }
1187
1188 if (radeon_vm_block_size > 24 ||
Christian König20b26562014-07-18 13:56:56 +02001189 (radeon_vm_size * 1024) < (1ull << radeon_vm_block_size)) {
1190 dev_warn(rdev->dev, "VM page table size (%d) too large\n",
Christian König4510fb92014-06-05 23:56:50 -04001191 radeon_vm_block_size);
1192 radeon_vm_block_size = 9;
1193 }
Jerome Glisse36421332009-12-11 21:18:34 +01001194}
1195
Alex Deucher0c195112012-07-17 14:02:33 -04001196/**
1197 * radeon_switcheroo_set_state - set switcheroo state
1198 *
1199 * @pdev: pci dev pointer
1200 * @state: vga switcheroo state
1201 *
1202 * Callback for the switcheroo driver. Suspends or resumes the
1203 * the asics before or after it is powered up using ACPI methods.
1204 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001205static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
1206{
1207 struct drm_device *dev = pci_get_drvdata(pdev);
Alex Deucher4807c5a2014-07-18 11:54:20 -04001208 struct radeon_device *rdev = dev->dev_private;
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001209
Alex Deucher90c4cde2014-04-10 22:29:01 -04001210 if (radeon_is_px(dev) && state == VGA_SWITCHEROO_OFF)
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001211 return;
1212
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001213 if (state == VGA_SWITCHEROO_ON) {
Maarten Lankhorstd1f98092013-01-07 15:18:47 +01001214 unsigned d3_delay = dev->pdev->d3_delay;
1215
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001216 printk(KERN_INFO "radeon: switched on\n");
1217 /* don't suspend or resume card normally */
Dave Airlie5bcf7192010-12-07 09:20:40 +10001218 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Maarten Lankhorstd1f98092013-01-07 15:18:47 +01001219
Alex Deucher4807c5a2014-07-18 11:54:20 -04001220 if (d3_delay < 20 && (rdev->px_quirk_flags & RADEON_PX_QUIRK_LONG_WAKEUP))
Maarten Lankhorstd1f98092013-01-07 15:18:47 +01001221 dev->pdev->d3_delay = 20;
1222
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001223 radeon_resume_kms(dev, true, true);
Maarten Lankhorstd1f98092013-01-07 15:18:47 +01001224
1225 dev->pdev->d3_delay = d3_delay;
1226
Dave Airlie5bcf7192010-12-07 09:20:40 +10001227 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airliefbf81762010-06-01 09:09:06 +10001228 drm_kms_helper_poll_enable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001229 } else {
1230 printk(KERN_INFO "radeon: switched off\n");
Dave Airliefbf81762010-06-01 09:09:06 +10001231 drm_kms_helper_poll_disable(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +10001232 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001233 radeon_suspend_kms(dev, true, true);
Dave Airlie5bcf7192010-12-07 09:20:40 +10001234 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001235 }
1236}
1237
Alex Deucher0c195112012-07-17 14:02:33 -04001238/**
1239 * radeon_switcheroo_can_switch - see if switcheroo state can change
1240 *
1241 * @pdev: pci dev pointer
1242 *
1243 * Callback for the switcheroo driver. Check of the switcheroo
1244 * state can be changed.
1245 * Returns true if the state can be changed, false if not.
1246 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001247static bool radeon_switcheroo_can_switch(struct pci_dev *pdev)
1248{
1249 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001250
Daniel Vetterfc8fd402013-11-03 20:46:34 +01001251 /*
1252 * FIXME: open_count is protected by drm_global_mutex but that would lead to
1253 * locking inversion with the driver load path. And the access here is
1254 * completely racy anyway. So don't bother with locking for now.
1255 */
1256 return dev->open_count == 0;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001257}
1258
Takashi Iwai26ec6852012-05-11 07:51:17 +02001259static const struct vga_switcheroo_client_ops radeon_switcheroo_ops = {
1260 .set_gpu_state = radeon_switcheroo_set_state,
1261 .reprobe = NULL,
1262 .can_switch = radeon_switcheroo_can_switch,
1263};
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001264
Alex Deucher0c195112012-07-17 14:02:33 -04001265/**
1266 * radeon_device_init - initialize the driver
1267 *
1268 * @rdev: radeon_device pointer
1269 * @pdev: drm dev pointer
1270 * @pdev: pci dev pointer
1271 * @flags: driver flags
1272 *
1273 * Initializes the driver info and hw (all asics).
1274 * Returns 0 for success or an error on failure.
1275 * Called at driver startup.
1276 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001277int radeon_device_init(struct radeon_device *rdev,
1278 struct drm_device *ddev,
1279 struct pci_dev *pdev,
1280 uint32_t flags)
1281{
Alex Deucher351a52a2010-06-30 11:52:50 -04001282 int r, i;
Dave Airliead49f502009-07-10 22:36:26 +10001283 int dma_bits;
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001284 bool runtime = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001285
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001286 rdev->shutdown = false;
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001287 rdev->dev = &pdev->dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001288 rdev->ddev = ddev;
1289 rdev->pdev = pdev;
1290 rdev->flags = flags;
1291 rdev->family = flags & RADEON_FAMILY_MASK;
1292 rdev->is_atom_bios = false;
1293 rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
Alex Deucheredcd26e2013-07-05 17:16:51 -04001294 rdev->mc.gtt_size = 512 * 1024 * 1024;
Jerome Glisse733289c2009-09-16 15:24:21 +02001295 rdev->accel_working = false;
Alex Deucher8b25ed32012-07-17 14:02:30 -04001296 /* set up ring ids */
1297 for (i = 0; i < RADEON_NUM_RINGS; i++) {
1298 rdev->ring[i].idx = i;
1299 }
Maarten Lankhorst954605c2014-01-09 11:03:12 +01001300 rdev->fence_context = fence_context_alloc(RADEON_NUM_RINGS);
Jerome Glisse1b5331d2010-04-12 20:21:53 +00001301
Thomas Reimd522d9c2011-07-29 14:28:59 +00001302 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X).\n",
1303 radeon_family_name[rdev->family], pdev->vendor, pdev->device,
1304 pdev->subsystem_vendor, pdev->subsystem_device);
Jerome Glisse1b5331d2010-04-12 20:21:53 +00001305
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001306 /* mutex initialization are all done here so we
1307 * can recall function without having locking issues */
Christian Königd6999bc2012-05-09 15:34:45 +02001308 mutex_init(&rdev->ring_lock);
Alex Deucher40bacf12009-12-23 03:23:21 -05001309 mutex_init(&rdev->dc_hw_i2c_mutex);
Christian Koenigc20dc362012-05-16 21:45:24 +02001310 atomic_set(&rdev->ih.lock, 0);
Jerome Glisse4c788672009-11-20 14:29:23 +01001311 mutex_init(&rdev->gem.mutex);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001312 mutex_init(&rdev->pm.mutex);
Marek Olšák6759a0a2012-08-09 16:34:17 +02001313 mutex_init(&rdev->gpu_clock_mutex);
Alex Deucherf61d5b462013-08-06 12:40:16 -04001314 mutex_init(&rdev->srbm_mutex);
Oded Gabbay1c0a4622014-07-14 15:36:08 +03001315 mutex_init(&rdev->grbm_idx_mutex);
Christian Königdb7fce32012-05-11 14:57:18 +02001316 init_rwsem(&rdev->pm.mclk_lock);
Jerome Glissedee53e72012-07-02 12:45:19 -04001317 init_rwsem(&rdev->exclusive_lock);
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +01001318 init_waitqueue_head(&rdev->irq.vblank_queue);
Christian König341cb9e2014-08-07 09:36:03 +02001319 mutex_init(&rdev->mn_lock);
1320 hash_init(rdev->mn_hash);
Alex Deucher1b9c3dd2012-05-10 13:00:06 -04001321 r = radeon_gem_init(rdev);
1322 if (r)
1323 return r;
Christian König529364e2014-02-20 19:33:15 +01001324
Christian Königc1c44132014-06-05 23:47:32 -04001325 radeon_check_arguments(rdev);
Alex Deucher23d4f1f2012-10-08 09:45:46 -04001326 /* Adjust VM size here.
Christian Königc1c44132014-06-05 23:47:32 -04001327 * Max GPUVM size for cayman+ is 40 bits.
Alex Deucher23d4f1f2012-10-08 09:45:46 -04001328 */
Christian König20b26562014-07-18 13:56:56 +02001329 rdev->vm_manager.max_pfn = radeon_vm_size << 18;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001330
Jerome Glisse4aac0472009-09-14 18:29:49 +02001331 /* Set asic functions */
1332 r = radeon_asic_init(rdev);
Jerome Glisse36421332009-12-11 21:18:34 +01001333 if (r)
Jerome Glisse4aac0472009-09-14 18:29:49 +02001334 return r;
Jerome Glisse4aac0472009-09-14 18:29:49 +02001335
Alex Deucherf95df9c2010-03-21 14:02:25 -04001336 /* all of the newer IGP chips have an internal gart
1337 * However some rs4xx report as AGP, so remove that here.
1338 */
1339 if ((rdev->family >= CHIP_RS400) &&
1340 (rdev->flags & RADEON_IS_IGP)) {
1341 rdev->flags &= ~RADEON_IS_AGP;
1342 }
1343
Jerome Glisse30256a32009-11-30 17:47:59 +01001344 if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
Jerome Glisseb574f252009-10-06 19:04:29 +02001345 radeon_agp_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001346 }
1347
Alex Deucher9ed8b1f2013-04-08 11:13:01 -04001348 /* Set the internal MC address mask
1349 * This is the max address of the GPU's
1350 * internal address space.
1351 */
1352 if (rdev->family >= CHIP_CAYMAN)
1353 rdev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
1354 else if (rdev->family >= CHIP_CEDAR)
1355 rdev->mc.mc_mask = 0xfffffffffULL; /* 36 bit MC */
1356 else
1357 rdev->mc.mc_mask = 0xffffffffULL; /* 32 bit MC */
1358
Dave Airliead49f502009-07-10 22:36:26 +10001359 /* set DMA mask + need_dma32 flags.
1360 * PCIE - can handle 40-bits.
Alex Deucher005a83f2011-10-05 10:02:57 -04001361 * IGP - can handle 40-bits
Dave Airliead49f502009-07-10 22:36:26 +10001362 * AGP - generally dma32 is safest
Alex Deucher005a83f2011-10-05 10:02:57 -04001363 * PCI - dma32 for legacy pci gart, 40 bits on newer asics
Dave Airliead49f502009-07-10 22:36:26 +10001364 */
1365 rdev->need_dma32 = false;
1366 if (rdev->flags & RADEON_IS_AGP)
1367 rdev->need_dma32 = true;
Alex Deucher005a83f2011-10-05 10:02:57 -04001368 if ((rdev->flags & RADEON_IS_PCI) &&
Jerome Glisse4a2b6662012-08-28 16:50:22 -04001369 (rdev->family <= CHIP_RS740))
Dave Airliead49f502009-07-10 22:36:26 +10001370 rdev->need_dma32 = true;
1371
1372 dma_bits = rdev->need_dma32 ? 32 : 40;
1373 r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001374 if (r) {
Daniel Haid62fff812011-06-08 20:04:45 +10001375 rdev->need_dma32 = true;
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -04001376 dma_bits = 32;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001377 printk(KERN_WARNING "radeon: No suitable DMA available.\n");
1378 }
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -04001379 r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
1380 if (r) {
1381 pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32));
1382 printk(KERN_WARNING "radeon: No coherent DMA available.\n");
1383 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001384
1385 /* Registers mapping */
1386 /* TODO: block userspace mapping of io register */
Daniel Vetter2c385152012-12-02 14:06:15 +01001387 spin_lock_init(&rdev->mmio_idx_lock);
Alex Deucherfe781182013-09-03 18:19:42 -04001388 spin_lock_init(&rdev->smc_idx_lock);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04001389 spin_lock_init(&rdev->pll_idx_lock);
1390 spin_lock_init(&rdev->mc_idx_lock);
1391 spin_lock_init(&rdev->pcie_idx_lock);
1392 spin_lock_init(&rdev->pciep_idx_lock);
1393 spin_lock_init(&rdev->pif_idx_lock);
1394 spin_lock_init(&rdev->cg_idx_lock);
1395 spin_lock_init(&rdev->uvd_idx_lock);
1396 spin_lock_init(&rdev->rcu_idx_lock);
1397 spin_lock_init(&rdev->didt_idx_lock);
1398 spin_lock_init(&rdev->end_idx_lock);
Alex Deucherefad86db2012-12-18 21:24:37 -05001399 if (rdev->family >= CHIP_BONAIRE) {
1400 rdev->rmmio_base = pci_resource_start(rdev->pdev, 5);
1401 rdev->rmmio_size = pci_resource_len(rdev->pdev, 5);
1402 } else {
1403 rdev->rmmio_base = pci_resource_start(rdev->pdev, 2);
1404 rdev->rmmio_size = pci_resource_len(rdev->pdev, 2);
1405 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001406 rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
1407 if (rdev->rmmio == NULL) {
1408 return -ENOMEM;
1409 }
1410 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
1411 DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
1412
Alex Deucher75efdee2013-03-04 12:47:46 -05001413 /* doorbell bar mapping */
1414 if (rdev->family >= CHIP_BONAIRE)
1415 radeon_doorbell_init(rdev);
1416
Alex Deucher351a52a2010-06-30 11:52:50 -04001417 /* io port mapping */
1418 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1419 if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) {
1420 rdev->rio_mem_size = pci_resource_len(rdev->pdev, i);
1421 rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size);
1422 break;
1423 }
1424 }
1425 if (rdev->rio_mem == NULL)
1426 DRM_ERROR("Unable to find PCI I/O BAR\n");
1427
Alex Deucher4807c5a2014-07-18 11:54:20 -04001428 if (rdev->flags & RADEON_IS_PX)
1429 radeon_device_handle_px_quirks(rdev);
1430
Dave Airlie28d52042009-09-21 14:33:58 +10001431 /* if we have > 1 VGA cards, then disable the radeon VGA resources */
Dave Airlie93239ea2009-10-28 11:09:58 +10001432 /* this will fail for cards that aren't VGA class devices, just
1433 * ignore it */
1434 vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001435
Alex Deucher90c4cde2014-04-10 22:29:01 -04001436 if (rdev->flags & RADEON_IS_PX)
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001437 runtime = true;
1438 vga_switcheroo_register_client(rdev->pdev, &radeon_switcheroo_ops, runtime);
1439 if (runtime)
1440 vga_switcheroo_init_domain_pm_ops(rdev->dev, &rdev->vga_pm_domain);
Dave Airlie28d52042009-09-21 14:33:58 +10001441
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001442 r = radeon_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02001443 if (r)
Alex Deucher2e971402014-09-12 18:00:53 -04001444 goto failed;
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +02001445
Jerome Glisse409851f2013-04-25 22:29:27 -04001446 r = radeon_gem_debugfs_init(rdev);
1447 if (r) {
1448 DRM_ERROR("registering gem debugfs failed (%d).\n", r);
1449 }
1450
Dave Airlie9843ead2015-02-24 09:24:04 +10001451 r = radeon_mst_debugfs_init(rdev);
1452 if (r) {
1453 DRM_ERROR("registering mst debugfs failed (%d).\n", r);
1454 }
1455
Jerome Glisseb574f252009-10-06 19:04:29 +02001456 if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
1457 /* Acceleration not working on AGP card try again
1458 * with fallback to PCI or PCIE GART
1459 */
Jerome Glissea2d07b72010-03-09 14:45:11 +00001460 radeon_asic_reset(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02001461 radeon_fini(rdev);
1462 radeon_agp_disable(rdev);
1463 r = radeon_init(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001464 if (r)
Alex Deucher2e971402014-09-12 18:00:53 -04001465 goto failed;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001466 }
Alex Deucher6c7bcce2013-12-18 14:07:14 -05001467
Christian König13a7d292014-08-24 14:52:46 +02001468 r = radeon_ib_ring_tests(rdev);
1469 if (r)
1470 DRM_ERROR("ib ring test failed (%d).\n", r);
1471
Jérôme Glisse6dfd1972015-06-05 13:33:57 -04001472 /*
1473 * Turks/Thames GPU will freeze whole laptop if DPM is not restarted
1474 * after the CP ring have chew one packet at least. Hence here we stop
1475 * and restart DPM after the radeon_ib_ring_tests().
1476 */
1477 if (rdev->pm.dpm_enabled &&
1478 (rdev->pm.pm_method == PM_METHOD_DPM) &&
1479 (rdev->family == CHIP_TURKS) &&
1480 (rdev->flags & RADEON_IS_MOBILITY)) {
1481 mutex_lock(&rdev->pm.mutex);
1482 radeon_dpm_disable(rdev);
1483 radeon_dpm_enable(rdev);
1484 mutex_unlock(&rdev->pm.mutex);
1485 }
1486
Christian König60a7e392011-09-27 12:31:00 +02001487 if ((radeon_testing & 1)) {
Alex Deucher4a1132a2013-09-23 10:38:26 -04001488 if (rdev->accel_working)
1489 radeon_test_moves(rdev);
1490 else
1491 DRM_INFO("radeon: acceleration disabled, skipping move tests\n");
Michel Dänzerecc0b322009-07-21 11:23:57 +02001492 }
Christian König60a7e392011-09-27 12:31:00 +02001493 if ((radeon_testing & 2)) {
Alex Deucher4a1132a2013-09-23 10:38:26 -04001494 if (rdev->accel_working)
1495 radeon_test_syncing(rdev);
1496 else
1497 DRM_INFO("radeon: acceleration disabled, skipping sync tests\n");
Christian König60a7e392011-09-27 12:31:00 +02001498 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001499 if (radeon_benchmarking) {
Alex Deucher4a1132a2013-09-23 10:38:26 -04001500 if (rdev->accel_working)
1501 radeon_benchmark(rdev, radeon_benchmarking);
1502 else
1503 DRM_INFO("radeon: acceleration disabled, skipping benchmarks\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001504 }
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001505 return 0;
Alex Deucher2e971402014-09-12 18:00:53 -04001506
1507failed:
1508 if (runtime)
1509 vga_switcheroo_fini_domain_pm_ops(rdev->dev);
1510 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001511}
1512
Christian König4d8bf9a2011-10-24 14:54:54 +02001513static void radeon_debugfs_remove_files(struct radeon_device *rdev);
1514
Alex Deucher0c195112012-07-17 14:02:33 -04001515/**
1516 * radeon_device_fini - tear down the driver
1517 *
1518 * @rdev: radeon_device pointer
1519 *
1520 * Tear down the driver info (all asics).
1521 * Called at driver shutdown.
1522 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001523void radeon_device_fini(struct radeon_device *rdev)
1524{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001525 DRM_INFO("radeon: finishing device.\n");
1526 rdev->shutdown = true;
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001527 /* evict vram memory */
1528 radeon_bo_evict_vram(rdev);
Jerome Glisse62a8ea32009-10-01 18:02:11 +02001529 radeon_fini(rdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001530 vga_switcheroo_unregister_client(rdev->pdev);
Alex Deucher2e971402014-09-12 18:00:53 -04001531 if (rdev->flags & RADEON_IS_PX)
1532 vga_switcheroo_fini_domain_pm_ops(rdev->dev);
Dave Airliec1176d62009-10-08 14:03:05 +10001533 vga_client_register(rdev->pdev, NULL, NULL, NULL);
Alex Deuchere0a2ca72010-07-08 12:24:52 -04001534 if (rdev->rio_mem)
1535 pci_iounmap(rdev->pdev, rdev->rio_mem);
Alex Deucher351a52a2010-06-30 11:52:50 -04001536 rdev->rio_mem = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001537 iounmap(rdev->rmmio);
1538 rdev->rmmio = NULL;
Alex Deucher75efdee2013-03-04 12:47:46 -05001539 if (rdev->family >= CHIP_BONAIRE)
1540 radeon_doorbell_fini(rdev);
Christian König4d8bf9a2011-10-24 14:54:54 +02001541 radeon_debugfs_remove_files(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001542}
1543
1544
1545/*
1546 * Suspend & resume.
1547 */
Alex Deucher0c195112012-07-17 14:02:33 -04001548/**
1549 * radeon_suspend_kms - initiate device suspend
1550 *
1551 * @pdev: drm dev pointer
1552 * @state: suspend state
1553 *
1554 * Puts the hw in the suspend state (all asics).
1555 * Returns 0 for success or an error on failure.
1556 * Called at driver suspend.
1557 */
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001558int radeon_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001559{
Darren Jenkins875c1862009-12-30 12:18:30 +11001560 struct radeon_device *rdev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001561 struct drm_crtc *crtc;
Alex Deucherd8dcaa12010-06-02 12:08:41 -04001562 struct drm_connector *connector;
Alex Deucher74652802011-08-25 13:39:48 -04001563 int i, r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001564
Darren Jenkins875c1862009-12-30 12:18:30 +11001565 if (dev == NULL || dev->dev_private == NULL) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001566 return -ENODEV;
1567 }
Dave Airlie7473e832012-09-13 12:02:30 +10001568
Darren Jenkins875c1862009-12-30 12:18:30 +11001569 rdev = dev->dev_private;
1570
Dave Airlie5bcf7192010-12-07 09:20:40 +10001571 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001572 return 0;
Alex Deucherd8dcaa12010-06-02 12:08:41 -04001573
Seth Forshee86698c22012-01-31 19:06:25 -06001574 drm_kms_helper_poll_disable(dev);
1575
Alex Deucherd8dcaa12010-06-02 12:08:41 -04001576 /* turn off display hw */
1577 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1578 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
1579 }
1580
Grigori Goronzyf3cbb172015-07-07 16:27:29 +09001581 /* unpin the front buffers and cursors */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001582 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Grigori Goronzyf3cbb172015-07-07 16:27:29 +09001583 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Matt Roperf4510a22014-04-01 15:22:40 -07001584 struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->primary->fb);
Jerome Glisse4c788672009-11-20 14:29:23 +01001585 struct radeon_bo *robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001586
Grigori Goronzyf3cbb172015-07-07 16:27:29 +09001587 if (radeon_crtc->cursor_bo) {
1588 struct radeon_bo *robj = gem_to_radeon_bo(radeon_crtc->cursor_bo);
1589 r = radeon_bo_reserve(robj, false);
1590 if (r == 0) {
1591 radeon_bo_unpin(robj);
1592 radeon_bo_unreserve(robj);
1593 }
1594 }
1595
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001596 if (rfb == NULL || rfb->obj == NULL) {
1597 continue;
1598 }
Daniel Vetter7e4d15d2011-02-18 17:59:17 +01001599 robj = gem_to_radeon_bo(rfb->obj);
Dave Airlie38651672010-03-30 05:34:13 +00001600 /* don't unpin kernel fb objects */
1601 if (!radeon_fbdev_robj_is_fb(rdev, robj)) {
Jerome Glisse4c788672009-11-20 14:29:23 +01001602 r = radeon_bo_reserve(robj, false);
Dave Airlie38651672010-03-30 05:34:13 +00001603 if (r == 0) {
Jerome Glisse4c788672009-11-20 14:29:23 +01001604 radeon_bo_unpin(robj);
1605 radeon_bo_unreserve(robj);
1606 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001607 }
1608 }
1609 /* evict vram memory */
Jerome Glisse4c788672009-11-20 14:29:23 +01001610 radeon_bo_evict_vram(rdev);
Christian König8a47cc92012-05-09 15:34:48 +02001611
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001612 /* wait for gpu to finish processing current batch */
Jerome Glisse5f8f6352012-12-17 11:04:32 -05001613 for (i = 0; i < RADEON_NUM_RINGS; i++) {
Christian König37615522014-02-18 15:58:31 +01001614 r = radeon_fence_wait_empty(rdev, i);
Jerome Glisse5f8f6352012-12-17 11:04:32 -05001615 if (r) {
1616 /* delay GPU reset to resume */
Christian Königeb98c702014-08-27 15:21:56 +02001617 radeon_fence_driver_force_completion(rdev, i);
Jerome Glisse5f8f6352012-12-17 11:04:32 -05001618 }
1619 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001620
Yang Zhaof657c2a2009-09-15 12:21:01 +10001621 radeon_save_bios_scratch_regs(rdev);
1622
Jerome Glisse62a8ea32009-10-01 18:02:11 +02001623 radeon_suspend(rdev);
Alex Deucherd4877cf2009-12-04 16:56:37 -05001624 radeon_hpd_fini(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001625 /* evict remaining vram memory */
Jerome Glisse4c788672009-11-20 14:29:23 +01001626 radeon_bo_evict_vram(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001627
Jerome Glisse10b06122010-05-21 18:48:54 +02001628 radeon_agp_suspend(rdev);
1629
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001630 pci_save_state(dev->pdev);
Dave Airlie7473e832012-09-13 12:02:30 +10001631 if (suspend) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001632 /* Shut down the device */
1633 pci_disable_device(dev->pdev);
1634 pci_set_power_state(dev->pdev, PCI_D3hot);
1635 }
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001636
1637 if (fbcon) {
1638 console_lock();
1639 radeon_fbdev_set_suspend(rdev, 1);
1640 console_unlock();
1641 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001642 return 0;
1643}
1644
Alex Deucher0c195112012-07-17 14:02:33 -04001645/**
1646 * radeon_resume_kms - initiate device resume
1647 *
1648 * @pdev: drm dev pointer
1649 *
1650 * Bring the hw back to operating state (all asics).
1651 * Returns 0 for success or an error on failure.
1652 * Called at driver resume.
1653 */
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001654int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001655{
Cedric Godin09bdf592010-06-11 14:40:56 -04001656 struct drm_connector *connector;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001657 struct radeon_device *rdev = dev->dev_private;
Grigori Goronzyf3cbb172015-07-07 16:27:29 +09001658 struct drm_crtc *crtc;
Christian König04eb2202012-07-07 12:47:58 +02001659 int r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001660
Dave Airlie5bcf7192010-12-07 09:20:40 +10001661 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001662 return 0;
1663
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001664 if (fbcon) {
1665 console_lock();
1666 }
Dave Airlie7473e832012-09-13 12:02:30 +10001667 if (resume) {
1668 pci_set_power_state(dev->pdev, PCI_D0);
1669 pci_restore_state(dev->pdev);
1670 if (pci_enable_device(dev->pdev)) {
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001671 if (fbcon)
1672 console_unlock();
Dave Airlie7473e832012-09-13 12:02:30 +10001673 return -1;
1674 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001675 }
Dave Airlie0ebf1712009-11-05 15:39:10 +10001676 /* resume AGP if in use */
1677 radeon_agp_resume(rdev);
Jerome Glisse62a8ea32009-10-01 18:02:11 +02001678 radeon_resume(rdev);
Christian König04eb2202012-07-07 12:47:58 +02001679
1680 r = radeon_ib_ring_tests(rdev);
1681 if (r)
1682 DRM_ERROR("ib ring test failed (%d).\n", r);
1683
Alex Deucherbc6a6292014-02-25 12:01:28 -05001684 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
Alex Deucher6c7bcce2013-12-18 14:07:14 -05001685 /* do dpm late init */
1686 r = radeon_pm_late_init(rdev);
1687 if (r) {
1688 rdev->pm.dpm_enabled = false;
1689 DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n");
1690 }
Alex Deucherbc6a6292014-02-25 12:01:28 -05001691 } else {
1692 /* resume old pm late */
1693 radeon_pm_resume(rdev);
Alex Deucher6c7bcce2013-12-18 14:07:14 -05001694 }
1695
Yang Zhaof657c2a2009-09-15 12:21:01 +10001696 radeon_restore_bios_scratch_regs(rdev);
Cedric Godin09bdf592010-06-11 14:40:56 -04001697
Grigori Goronzyf3cbb172015-07-07 16:27:29 +09001698 /* pin cursors */
1699 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
1700 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1701
1702 if (radeon_crtc->cursor_bo) {
1703 struct radeon_bo *robj = gem_to_radeon_bo(radeon_crtc->cursor_bo);
1704 r = radeon_bo_reserve(robj, false);
1705 if (r == 0) {
1706 /* Only 27 bit offset for legacy cursor */
1707 r = radeon_bo_pin_restricted(robj,
1708 RADEON_GEM_DOMAIN_VRAM,
1709 ASIC_IS_AVIVO(rdev) ?
1710 0 : 1 << 27,
1711 &radeon_crtc->cursor_addr);
1712 if (r != 0)
1713 DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
1714 radeon_bo_unreserve(robj);
1715 }
1716 }
1717 }
1718
Alex Deucher3fa47d92012-01-20 14:56:39 -05001719 /* init dig PHYs, disp eng pll */
1720 if (rdev->is_atom_bios) {
Alex Deucherac89af12011-05-22 13:20:36 -04001721 radeon_atom_encoder_init(rdev);
Alex Deucherf3f1f032012-03-20 17:18:04 -04001722 radeon_atom_disp_eng_pll_init(rdev);
Alex Deucherbced76f2012-09-14 09:45:50 -04001723 /* turn on the BL */
1724 if (rdev->mode_info.bl_encoder) {
1725 u8 bl_level = radeon_get_backlight_level(rdev,
1726 rdev->mode_info.bl_encoder);
1727 radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder,
1728 bl_level);
1729 }
Alex Deucher3fa47d92012-01-20 14:56:39 -05001730 }
Alex Deucherd4877cf2009-12-04 16:56:37 -05001731 /* reset hpd state */
1732 radeon_hpd_init(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001733 /* blat the mode back in */
Dave Airlieec9954f2014-03-27 14:09:19 +10001734 if (fbcon) {
1735 drm_helper_resume_force_mode(dev);
1736 /* turn on display hw */
1737 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1738 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
1739 }
Alex Deuchera93f3442010-12-20 11:22:29 -05001740 }
Seth Forshee86698c22012-01-31 19:06:25 -06001741
1742 drm_kms_helper_poll_enable(dev);
Daniel Vetter18ee37a2014-05-30 16:41:23 +02001743
Alex Deucher3640da22014-05-30 12:40:15 -04001744 /* set the power state here in case we are a PX system or headless */
1745 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled)
1746 radeon_pm_compute_clocks(rdev);
1747
Daniel Vetter18ee37a2014-05-30 16:41:23 +02001748 if (fbcon) {
1749 radeon_fbdev_set_suspend(rdev, 0);
1750 console_unlock();
1751 }
1752
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001753 return 0;
1754}
1755
Alex Deucher0c195112012-07-17 14:02:33 -04001756/**
1757 * radeon_gpu_reset - reset the asic
1758 *
1759 * @rdev: radeon device pointer
1760 *
1761 * Attempt the reset the GPU if it has hung (all asics).
1762 * Returns 0 for success or an error on failure.
1763 */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001764int radeon_gpu_reset(struct radeon_device *rdev)
1765{
Christian König55d7c222012-07-09 11:52:44 +02001766 unsigned ring_sizes[RADEON_NUM_RINGS];
1767 uint32_t *ring_data[RADEON_NUM_RINGS];
1768
1769 bool saved = false;
1770
1771 int i, r;
Dave Airlie8fd1b842011-02-10 14:46:06 +10001772 int resched;
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001773
Jerome Glissedee53e72012-07-02 12:45:19 -04001774 down_write(&rdev->exclusive_lock);
Christian Königf9eaf9a2013-10-29 20:14:47 +01001775
1776 if (!rdev->needs_reset) {
1777 up_write(&rdev->exclusive_lock);
1778 return 0;
1779 }
1780
Marek Olšák72b90762015-04-29 19:40:33 +02001781 atomic_inc(&rdev->gpu_reset_counter);
1782
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001783 radeon_save_bios_scratch_regs(rdev);
Dave Airlie8fd1b842011-02-10 14:46:06 +10001784 /* block TTM */
1785 resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001786 radeon_suspend(rdev);
Alex Deucher73ef0e02014-08-18 16:51:46 -04001787 radeon_hpd_fini(rdev);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001788
Christian König55d7c222012-07-09 11:52:44 +02001789 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1790 ring_sizes[i] = radeon_ring_backup(rdev, &rdev->ring[i],
1791 &ring_data[i]);
1792 if (ring_sizes[i]) {
1793 saved = true;
1794 dev_info(rdev->dev, "Saved %d dwords of commands "
1795 "on ring %d.\n", ring_sizes[i], i);
1796 }
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001797 }
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001798
Christian König55d7c222012-07-09 11:52:44 +02001799 r = radeon_asic_reset(rdev);
1800 if (!r) {
1801 dev_info(rdev->dev, "GPU reset succeeded, trying to resume\n");
1802 radeon_resume(rdev);
1803 }
1804
1805 radeon_restore_bios_scratch_regs(rdev);
Christian König55d7c222012-07-09 11:52:44 +02001806
Maarten Lankhorst9bb39ff2014-08-27 16:45:18 -04001807 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1808 if (!r && ring_data[i]) {
Christian König55d7c222012-07-09 11:52:44 +02001809 radeon_ring_restore(rdev, &rdev->ring[i],
1810 ring_sizes[i], ring_data[i]);
Maarten Lankhorst9bb39ff2014-08-27 16:45:18 -04001811 } else {
Christian Königeb98c702014-08-27 15:21:56 +02001812 radeon_fence_driver_force_completion(rdev, i);
Christian König55d7c222012-07-09 11:52:44 +02001813 kfree(ring_data[i]);
1814 }
1815 }
1816
Alex Deucherc940b442014-08-18 11:57:28 -04001817 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
1818 /* do dpm late init */
1819 r = radeon_pm_late_init(rdev);
1820 if (r) {
1821 rdev->pm.dpm_enabled = false;
1822 DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n");
1823 }
1824 } else {
1825 /* resume old pm late */
1826 radeon_pm_resume(rdev);
1827 }
1828
Alex Deucher73ef0e02014-08-18 16:51:46 -04001829 /* init dig PHYs, disp eng pll */
1830 if (rdev->is_atom_bios) {
1831 radeon_atom_encoder_init(rdev);
1832 radeon_atom_disp_eng_pll_init(rdev);
1833 /* turn on the BL */
1834 if (rdev->mode_info.bl_encoder) {
1835 u8 bl_level = radeon_get_backlight_level(rdev,
1836 rdev->mode_info.bl_encoder);
1837 radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder,
1838 bl_level);
1839 }
1840 }
1841 /* reset hpd state */
1842 radeon_hpd_init(rdev);
1843
Maarten Lankhorst9bb39ff2014-08-27 16:45:18 -04001844 ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
Christian König3c036382014-08-27 15:22:01 +02001845
1846 rdev->in_reset = true;
1847 rdev->needs_reset = false;
1848
Maarten Lankhorst9bb39ff2014-08-27 16:45:18 -04001849 downgrade_write(&rdev->exclusive_lock);
1850
Jerome Glissed3493572012-12-14 16:20:46 -05001851 drm_helper_resume_force_mode(rdev->ddev);
1852
Alex Deucherc940b442014-08-18 11:57:28 -04001853 /* set the power state here in case we are a PX system or headless */
1854 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled)
1855 radeon_pm_compute_clocks(rdev);
1856
Maarten Lankhorst9bb39ff2014-08-27 16:45:18 -04001857 if (!r) {
1858 r = radeon_ib_ring_tests(rdev);
1859 if (r && saved)
1860 r = -EAGAIN;
1861 } else {
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001862 /* bad news, how to tell it to userspace ? */
1863 dev_info(rdev->dev, "GPU reset failed\n");
1864 }
1865
Maarten Lankhorst9bb39ff2014-08-27 16:45:18 -04001866 rdev->needs_reset = r == -EAGAIN;
1867 rdev->in_reset = false;
1868
1869 up_read(&rdev->exclusive_lock);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001870 return r;
1871}
1872
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001873
1874/*
1875 * Debugfs
1876 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001877int radeon_debugfs_add_files(struct radeon_device *rdev,
1878 struct drm_info_list *files,
1879 unsigned nfiles)
1880{
1881 unsigned i;
1882
Christian König4d8bf9a2011-10-24 14:54:54 +02001883 for (i = 0; i < rdev->debugfs_count; i++) {
1884 if (rdev->debugfs[i].files == files) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001885 /* Already registered */
1886 return 0;
1887 }
1888 }
Michael Wittenc245cb92011-09-16 20:45:30 +00001889
Christian König4d8bf9a2011-10-24 14:54:54 +02001890 i = rdev->debugfs_count + 1;
Michael Wittenc245cb92011-09-16 20:45:30 +00001891 if (i > RADEON_DEBUGFS_MAX_COMPONENTS) {
1892 DRM_ERROR("Reached maximum number of debugfs components.\n");
1893 DRM_ERROR("Report so we increase "
1894 "RADEON_DEBUGFS_MAX_COMPONENTS.\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001895 return -EINVAL;
1896 }
Christian König4d8bf9a2011-10-24 14:54:54 +02001897 rdev->debugfs[rdev->debugfs_count].files = files;
1898 rdev->debugfs[rdev->debugfs_count].num_files = nfiles;
1899 rdev->debugfs_count = i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001900#if defined(CONFIG_DEBUG_FS)
1901 drm_debugfs_create_files(files, nfiles,
1902 rdev->ddev->control->debugfs_root,
1903 rdev->ddev->control);
1904 drm_debugfs_create_files(files, nfiles,
1905 rdev->ddev->primary->debugfs_root,
1906 rdev->ddev->primary);
1907#endif
1908 return 0;
1909}
1910
Christian König4d8bf9a2011-10-24 14:54:54 +02001911static void radeon_debugfs_remove_files(struct radeon_device *rdev)
1912{
1913#if defined(CONFIG_DEBUG_FS)
1914 unsigned i;
1915
1916 for (i = 0; i < rdev->debugfs_count; i++) {
1917 drm_debugfs_remove_files(rdev->debugfs[i].files,
1918 rdev->debugfs[i].num_files,
1919 rdev->ddev->control);
1920 drm_debugfs_remove_files(rdev->debugfs[i].files,
1921 rdev->debugfs[i].num_files,
1922 rdev->ddev->primary);
1923 }
1924#endif
1925}
1926
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001927#if defined(CONFIG_DEBUG_FS)
1928int radeon_debugfs_init(struct drm_minor *minor)
1929{
1930 return 0;
1931}
1932
1933void radeon_debugfs_cleanup(struct drm_minor *minor)
1934{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001935}
1936#endif