blob: 42609654b5e3a4c3ae49c45dc098d579b897374a [file] [log] [blame]
Vladimir Barinov310355c2008-02-18 11:40:22 +01001/*
2 * ALSA SoC I2S (McBSP) Audio Layer for TI DAVINCI processor
3 *
Vladimir Barinovd6b52032008-09-29 23:14:11 +04004 * Author: Vladimir Barinov, <vbarinov@embeddedalley.com>
Vladimir Barinov310355c2008-02-18 11:40:22 +01005 * Copyright: (C) 2007 MontaVista Software, Inc., <source@mvista.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11
12#include <linux/init.h>
13#include <linux/module.h>
14#include <linux/device.h>
15#include <linux/delay.h>
16#include <linux/io.h>
17#include <linux/clk.h>
18
19#include <sound/core.h>
20#include <sound/pcm.h>
21#include <sound/pcm_params.h>
22#include <sound/initval.h>
23#include <sound/soc.h>
24
25#include "davinci-pcm.h"
26
David Brownella62114c2009-05-14 12:47:42 -070027
28/*
29 * NOTE: terminology here is confusing.
30 *
31 * - This driver supports the "Audio Serial Port" (ASP),
32 * found on dm6446, dm355, and other DaVinci chips.
33 *
34 * - But it labels it a "Multi-channel Buffered Serial Port"
35 * (McBSP) as on older chips like the dm642 ... which was
36 * backward-compatible, possibly explaining that confusion.
37 *
38 * - OMAP chips have a controller called McBSP, which is
39 * incompatible with the DaVinci flavor of McBSP.
40 *
41 * - Newer DaVinci chips have a controller called McASP,
42 * incompatible with ASP and with either McBSP.
43 *
44 * In short: this uses ASP to implement I2S, not McBSP.
45 * And it won't be the only DaVinci implemention of I2S.
46 */
Vladimir Barinov310355c2008-02-18 11:40:22 +010047#define DAVINCI_MCBSP_DRR_REG 0x00
48#define DAVINCI_MCBSP_DXR_REG 0x04
49#define DAVINCI_MCBSP_SPCR_REG 0x08
50#define DAVINCI_MCBSP_RCR_REG 0x0c
51#define DAVINCI_MCBSP_XCR_REG 0x10
52#define DAVINCI_MCBSP_SRGR_REG 0x14
53#define DAVINCI_MCBSP_PCR_REG 0x24
54
55#define DAVINCI_MCBSP_SPCR_RRST (1 << 0)
56#define DAVINCI_MCBSP_SPCR_RINTM(v) ((v) << 4)
57#define DAVINCI_MCBSP_SPCR_XRST (1 << 16)
58#define DAVINCI_MCBSP_SPCR_XINTM(v) ((v) << 20)
59#define DAVINCI_MCBSP_SPCR_GRST (1 << 22)
60#define DAVINCI_MCBSP_SPCR_FRST (1 << 23)
61#define DAVINCI_MCBSP_SPCR_FREE (1 << 25)
62
63#define DAVINCI_MCBSP_RCR_RWDLEN1(v) ((v) << 5)
64#define DAVINCI_MCBSP_RCR_RFRLEN1(v) ((v) << 8)
65#define DAVINCI_MCBSP_RCR_RDATDLY(v) ((v) << 16)
66#define DAVINCI_MCBSP_RCR_RWDLEN2(v) ((v) << 21)
67
68#define DAVINCI_MCBSP_XCR_XWDLEN1(v) ((v) << 5)
69#define DAVINCI_MCBSP_XCR_XFRLEN1(v) ((v) << 8)
70#define DAVINCI_MCBSP_XCR_XDATDLY(v) ((v) << 16)
71#define DAVINCI_MCBSP_XCR_XFIG (1 << 18)
72#define DAVINCI_MCBSP_XCR_XWDLEN2(v) ((v) << 21)
73
74#define DAVINCI_MCBSP_SRGR_FWID(v) ((v) << 8)
75#define DAVINCI_MCBSP_SRGR_FPER(v) ((v) << 16)
76#define DAVINCI_MCBSP_SRGR_FSGM (1 << 28)
77
78#define DAVINCI_MCBSP_PCR_CLKRP (1 << 0)
79#define DAVINCI_MCBSP_PCR_CLKXP (1 << 1)
80#define DAVINCI_MCBSP_PCR_FSRP (1 << 2)
81#define DAVINCI_MCBSP_PCR_FSXP (1 << 3)
Hugo Villeneuveb402dff2008-11-08 13:26:09 -050082#define DAVINCI_MCBSP_PCR_SCLKME (1 << 7)
Vladimir Barinov310355c2008-02-18 11:40:22 +010083#define DAVINCI_MCBSP_PCR_CLKRM (1 << 8)
84#define DAVINCI_MCBSP_PCR_CLKXM (1 << 9)
85#define DAVINCI_MCBSP_PCR_FSRM (1 << 10)
86#define DAVINCI_MCBSP_PCR_FSXM (1 << 11)
87
Vladimir Barinov310355c2008-02-18 11:40:22 +010088enum {
89 DAVINCI_MCBSP_WORD_8 = 0,
90 DAVINCI_MCBSP_WORD_12,
91 DAVINCI_MCBSP_WORD_16,
92 DAVINCI_MCBSP_WORD_20,
93 DAVINCI_MCBSP_WORD_24,
94 DAVINCI_MCBSP_WORD_32,
95};
96
97static struct davinci_pcm_dma_params davinci_i2s_pcm_out = {
98 .name = "I2S PCM Stereo out",
99};
100
101static struct davinci_pcm_dma_params davinci_i2s_pcm_in = {
102 .name = "I2S PCM Stereo in",
103};
104
105struct davinci_mcbsp_dev {
106 void __iomem *base;
Troy Kiskyc392bec2009-07-04 19:29:52 -0700107 u32 pcr;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100108 struct clk *clk;
109 struct davinci_pcm_dma_params *dma_params[2];
110};
111
112static inline void davinci_mcbsp_write_reg(struct davinci_mcbsp_dev *dev,
113 int reg, u32 val)
114{
115 __raw_writel(val, dev->base + reg);
116}
117
118static inline u32 davinci_mcbsp_read_reg(struct davinci_mcbsp_dev *dev, int reg)
119{
120 return __raw_readl(dev->base + reg);
121}
122
Troy Kiskyc392bec2009-07-04 19:29:52 -0700123static void toggle_clock(struct davinci_mcbsp_dev *dev, int playback)
124{
125 u32 m = playback ? DAVINCI_MCBSP_PCR_CLKXP : DAVINCI_MCBSP_PCR_CLKRP;
126 /* The clock needs to toggle to complete reset.
127 * So, fake it by toggling the clk polarity.
128 */
129 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, dev->pcr ^ m);
130 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, dev->pcr);
131}
132
Troy Kiskyf9af37c2009-07-04 19:29:53 -0700133static void davinci_mcbsp_start(struct davinci_mcbsp_dev *dev,
134 struct snd_pcm_substream *substream)
Vladimir Barinov310355c2008-02-18 11:40:22 +0100135{
136 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Naresh Medisettyfb0ef642008-11-12 10:26:31 +0530137 struct snd_soc_device *socdev = rtd->socdev;
Mark Brown87689d52008-12-02 16:01:14 +0000138 struct snd_soc_platform *platform = socdev->card->platform;
Troy Kiskyc392bec2009-07-04 19:29:52 -0700139 int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
Troy Kisky35cf6352009-07-04 19:29:51 -0700140 u32 spcr;
Troy Kiskyc392bec2009-07-04 19:29:52 -0700141 u32 mask = playback ? DAVINCI_MCBSP_SPCR_XRST : DAVINCI_MCBSP_SPCR_RRST;
Troy Kisky35cf6352009-07-04 19:29:51 -0700142 spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
Troy Kiskyc392bec2009-07-04 19:29:52 -0700143 if (spcr & mask) {
144 /* start off disabled */
145 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG,
146 spcr & ~mask);
147 toggle_clock(dev, playback);
148 }
Troy Kisky1bef4492009-07-04 19:29:55 -0700149 if (dev->pcr & (DAVINCI_MCBSP_PCR_FSXM | DAVINCI_MCBSP_PCR_FSRM |
150 DAVINCI_MCBSP_PCR_CLKXM | DAVINCI_MCBSP_PCR_CLKRM)) {
151 /* Start the sample generator */
152 spcr |= DAVINCI_MCBSP_SPCR_GRST;
153 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
154 }
Vladimir Barinov310355c2008-02-18 11:40:22 +0100155
Troy Kisky1bef4492009-07-04 19:29:55 -0700156 if (playback) {
Naresh Medisettyfb0ef642008-11-12 10:26:31 +0530157 /* Stop the DMA to avoid data loss */
158 /* while the transmitter is out of reset to handle XSYNCERR */
159 if (platform->pcm_ops->trigger) {
Troy Kiskyeba575c2009-07-04 19:29:54 -0700160 int ret = platform->pcm_ops->trigger(substream,
Naresh Medisettyfb0ef642008-11-12 10:26:31 +0530161 SNDRV_PCM_TRIGGER_STOP);
162 if (ret < 0)
163 printk(KERN_DEBUG "Playback DMA stop failed\n");
164 }
165
166 /* Enable the transmitter */
Troy Kisky35cf6352009-07-04 19:29:51 -0700167 spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
168 spcr |= DAVINCI_MCBSP_SPCR_XRST;
169 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
Naresh Medisettyfb0ef642008-11-12 10:26:31 +0530170
171 /* wait for any unexpected frame sync error to occur */
172 udelay(100);
173
174 /* Disable the transmitter to clear any outstanding XSYNCERR */
Troy Kisky35cf6352009-07-04 19:29:51 -0700175 spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
176 spcr &= ~DAVINCI_MCBSP_SPCR_XRST;
177 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
Troy Kiskyc392bec2009-07-04 19:29:52 -0700178 toggle_clock(dev, playback);
Naresh Medisettyfb0ef642008-11-12 10:26:31 +0530179
180 /* Restart the DMA */
181 if (platform->pcm_ops->trigger) {
Troy Kiskyeba575c2009-07-04 19:29:54 -0700182 int ret = platform->pcm_ops->trigger(substream,
Naresh Medisettyfb0ef642008-11-12 10:26:31 +0530183 SNDRV_PCM_TRIGGER_START);
184 if (ret < 0)
185 printk(KERN_DEBUG "Playback DMA start failed\n");
186 }
Naresh Medisettyfb0ef642008-11-12 10:26:31 +0530187 }
188
Troy Kisky1bef4492009-07-04 19:29:55 -0700189 /* Enable transmitter or receiver */
Troy Kisky35cf6352009-07-04 19:29:51 -0700190 spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
Troy Kisky1bef4492009-07-04 19:29:55 -0700191 spcr |= mask;
192
193 if (dev->pcr & (DAVINCI_MCBSP_PCR_FSXM | DAVINCI_MCBSP_PCR_FSRM)) {
194 /* Start frame sync */
195 spcr |= DAVINCI_MCBSP_SPCR_FRST;
196 }
Troy Kisky35cf6352009-07-04 19:29:51 -0700197 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100198}
199
Troy Kiskyf9af37c2009-07-04 19:29:53 -0700200static void davinci_mcbsp_stop(struct davinci_mcbsp_dev *dev, int playback)
Vladimir Barinov310355c2008-02-18 11:40:22 +0100201{
Troy Kisky35cf6352009-07-04 19:29:51 -0700202 u32 spcr;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100203
204 /* Reset transmitter/receiver and sample rate/frame sync generators */
Troy Kisky35cf6352009-07-04 19:29:51 -0700205 spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
206 spcr &= ~(DAVINCI_MCBSP_SPCR_GRST | DAVINCI_MCBSP_SPCR_FRST);
Troy Kiskyc392bec2009-07-04 19:29:52 -0700207 spcr &= playback ? ~DAVINCI_MCBSP_SPCR_XRST : ~DAVINCI_MCBSP_SPCR_RRST;
Troy Kisky35cf6352009-07-04 19:29:51 -0700208 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
Troy Kiskyc392bec2009-07-04 19:29:52 -0700209 toggle_clock(dev, playback);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100210}
211
Mark Browndee89c42008-11-18 22:11:38 +0000212static int davinci_i2s_startup(struct snd_pcm_substream *substream,
213 struct snd_soc_dai *dai)
Vladimir Barinov310355c2008-02-18 11:40:22 +0100214{
215 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwood9cb132d2008-07-07 16:07:42 +0100216 struct snd_soc_dai *cpu_dai = rtd->dai->cpu_dai;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100217 struct davinci_mcbsp_dev *dev = rtd->dai->cpu_dai->private_data;
218
219 cpu_dai->dma_data = dev->dma_params[substream->stream];
220
221 return 0;
222}
223
Troy Kisky21903c12008-12-18 12:36:43 -0700224#define DEFAULT_BITPERSAMPLE 16
225
Liam Girdwood9cb132d2008-07-07 16:07:42 +0100226static int davinci_i2s_set_dai_fmt(struct snd_soc_dai *cpu_dai,
Vladimir Barinov310355c2008-02-18 11:40:22 +0100227 unsigned int fmt)
228{
229 struct davinci_mcbsp_dev *dev = cpu_dai->private_data;
Troy Kisky21903c12008-12-18 12:36:43 -0700230 unsigned int pcr;
231 unsigned int srgr;
232 unsigned int rcr;
233 unsigned int xcr;
234 srgr = DAVINCI_MCBSP_SRGR_FSGM |
235 DAVINCI_MCBSP_SRGR_FPER(DEFAULT_BITPERSAMPLE * 2 - 1) |
236 DAVINCI_MCBSP_SRGR_FWID(DEFAULT_BITPERSAMPLE - 1);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100237
238 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
239 case SND_SOC_DAIFMT_CBS_CFS:
Troy Kisky21903c12008-12-18 12:36:43 -0700240 /* cpu is master */
241 pcr = DAVINCI_MCBSP_PCR_FSXM |
242 DAVINCI_MCBSP_PCR_FSRM |
243 DAVINCI_MCBSP_PCR_CLKXM |
244 DAVINCI_MCBSP_PCR_CLKRM;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100245 break;
Hugo Villeneuveb402dff2008-11-08 13:26:09 -0500246 case SND_SOC_DAIFMT_CBM_CFS:
247 /* McBSP CLKR pin is the input for the Sample Rate Generator.
248 * McBSP FSR and FSX are driven by the Sample Rate Generator. */
Troy Kisky21903c12008-12-18 12:36:43 -0700249 pcr = DAVINCI_MCBSP_PCR_SCLKME |
250 DAVINCI_MCBSP_PCR_FSXM |
251 DAVINCI_MCBSP_PCR_FSRM;
Hugo Villeneuveb402dff2008-11-08 13:26:09 -0500252 break;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100253 case SND_SOC_DAIFMT_CBM_CFM:
Troy Kisky21903c12008-12-18 12:36:43 -0700254 /* codec is master */
255 pcr = 0;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100256 break;
257 default:
Troy Kisky21903c12008-12-18 12:36:43 -0700258 printk(KERN_ERR "%s:bad master\n", __func__);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100259 return -EINVAL;
260 }
261
Troy Kisky69ab8202008-12-18 12:36:44 -0700262 rcr = DAVINCI_MCBSP_RCR_RFRLEN1(1);
263 xcr = DAVINCI_MCBSP_XCR_XFIG | DAVINCI_MCBSP_XCR_XFRLEN1(1);
264 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
Troy Kisky07d8d9d2008-12-19 13:05:24 -0700265 case SND_SOC_DAIFMT_DSP_B:
Troy Kisky69ab8202008-12-18 12:36:44 -0700266 break;
267 case SND_SOC_DAIFMT_I2S:
Troy Kisky07d8d9d2008-12-19 13:05:24 -0700268 /* Davinci doesn't support TRUE I2S, but some codecs will have
269 * the left and right channels contiguous. This allows
270 * dsp_a mode to be used with an inverted normal frame clk.
271 * If your codec is master and does not have contiguous
272 * channels, then you will have sound on only one channel.
273 * Try using a different mode, or codec as slave.
274 *
275 * The TLV320AIC33 is an example of a codec where this works.
276 * It has a variable bit clock frequency allowing it to have
277 * valid data on every bit clock.
278 *
279 * The TLV320AIC23 is an example of a codec where this does not
280 * work. It has a fixed bit clock frequency with progressively
281 * more empty bit clock slots between channels as the sample
282 * rate is lowered.
283 */
284 fmt ^= SND_SOC_DAIFMT_NB_IF;
285 case SND_SOC_DAIFMT_DSP_A:
Troy Kisky69ab8202008-12-18 12:36:44 -0700286 rcr |= DAVINCI_MCBSP_RCR_RDATDLY(1);
287 xcr |= DAVINCI_MCBSP_XCR_XDATDLY(1);
288 break;
289 default:
290 printk(KERN_ERR "%s:bad format\n", __func__);
291 return -EINVAL;
292 }
293
Vladimir Barinov310355c2008-02-18 11:40:22 +0100294 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
Troy Kisky9e031622008-12-19 13:05:23 -0700295 case SND_SOC_DAIFMT_NB_NF:
Troy Kisky664b4af2008-12-18 12:36:41 -0700296 /* CLKRP Receive clock polarity,
297 * 1 - sampled on rising edge of CLKR
298 * valid on rising edge
299 * CLKXP Transmit clock polarity,
300 * 1 - clocked on falling edge of CLKX
301 * valid on rising edge
302 * FSRP Receive frame sync pol, 0 - active high
303 * FSXP Transmit frame sync pol, 0 - active high
304 */
Troy Kisky21903c12008-12-18 12:36:43 -0700305 pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100306 break;
Troy Kisky9e031622008-12-19 13:05:23 -0700307 case SND_SOC_DAIFMT_IB_IF:
Troy Kisky664b4af2008-12-18 12:36:41 -0700308 /* CLKRP Receive clock polarity,
309 * 0 - sampled on falling edge of CLKR
310 * valid on falling edge
311 * CLKXP Transmit clock polarity,
312 * 0 - clocked on rising edge of CLKX
313 * valid on falling edge
314 * FSRP Receive frame sync pol, 1 - active low
315 * FSXP Transmit frame sync pol, 1 - active low
316 */
Troy Kisky21903c12008-12-18 12:36:43 -0700317 pcr |= (DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100318 break;
Troy Kisky9e031622008-12-19 13:05:23 -0700319 case SND_SOC_DAIFMT_NB_IF:
Troy Kisky664b4af2008-12-18 12:36:41 -0700320 /* CLKRP Receive clock polarity,
321 * 1 - sampled on rising edge of CLKR
322 * valid on rising edge
323 * CLKXP Transmit clock polarity,
324 * 1 - clocked on falling edge of CLKX
325 * valid on rising edge
326 * FSRP Receive frame sync pol, 1 - active low
327 * FSXP Transmit frame sync pol, 1 - active low
328 */
Troy Kisky21903c12008-12-18 12:36:43 -0700329 pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP |
330 DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100331 break;
Troy Kisky9e031622008-12-19 13:05:23 -0700332 case SND_SOC_DAIFMT_IB_NF:
Troy Kisky664b4af2008-12-18 12:36:41 -0700333 /* CLKRP Receive clock polarity,
334 * 0 - sampled on falling edge of CLKR
335 * valid on falling edge
336 * CLKXP Transmit clock polarity,
337 * 0 - clocked on rising edge of CLKX
338 * valid on falling edge
339 * FSRP Receive frame sync pol, 0 - active high
340 * FSXP Transmit frame sync pol, 0 - active high
341 */
Vladimir Barinov310355c2008-02-18 11:40:22 +0100342 break;
343 default:
344 return -EINVAL;
345 }
Troy Kisky21903c12008-12-18 12:36:43 -0700346 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, srgr);
Troy Kiskyc392bec2009-07-04 19:29:52 -0700347 dev->pcr = pcr;
Troy Kisky21903c12008-12-18 12:36:43 -0700348 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, pcr);
349 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_RCR_REG, rcr);
350 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_XCR_REG, xcr);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100351 return 0;
352}
353
354static int davinci_i2s_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +0000355 struct snd_pcm_hw_params *params,
356 struct snd_soc_dai *dai)
Vladimir Barinov310355c2008-02-18 11:40:22 +0100357{
358 struct snd_soc_pcm_runtime *rtd = substream->private_data;
359 struct davinci_pcm_dma_params *dma_params = rtd->dai->cpu_dai->dma_data;
360 struct davinci_mcbsp_dev *dev = rtd->dai->cpu_dai->private_data;
361 struct snd_interval *i = NULL;
362 int mcbsp_word_length;
Troy Kisky35cf6352009-07-04 19:29:51 -0700363 unsigned int rcr, xcr, srgr;
364 u32 spcr;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100365
366 /* general line settings */
Troy Kisky35cf6352009-07-04 19:29:51 -0700367 spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
Naresh Medisettycb6e2062008-11-18 11:01:03 +0530368 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
Troy Kisky35cf6352009-07-04 19:29:51 -0700369 spcr |= DAVINCI_MCBSP_SPCR_RINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
370 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
Naresh Medisettycb6e2062008-11-18 11:01:03 +0530371 } else {
Troy Kisky35cf6352009-07-04 19:29:51 -0700372 spcr |= DAVINCI_MCBSP_SPCR_XINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
373 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
Naresh Medisettycb6e2062008-11-18 11:01:03 +0530374 }
Vladimir Barinov310355c2008-02-18 11:40:22 +0100375
376 i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_SAMPLE_BITS);
Troy Kisky35cf6352009-07-04 19:29:51 -0700377 srgr = DAVINCI_MCBSP_SRGR_FSGM;
378 srgr |= DAVINCI_MCBSP_SRGR_FWID(snd_interval_value(i) - 1);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100379
380 i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_FRAME_BITS);
Troy Kisky35cf6352009-07-04 19:29:51 -0700381 srgr |= DAVINCI_MCBSP_SRGR_FPER(snd_interval_value(i) - 1);
382 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, srgr);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100383
384 /* Determine xfer data type */
385 switch (params_format(params)) {
386 case SNDRV_PCM_FORMAT_S8:
387 dma_params->data_type = 1;
388 mcbsp_word_length = DAVINCI_MCBSP_WORD_8;
389 break;
390 case SNDRV_PCM_FORMAT_S16_LE:
391 dma_params->data_type = 2;
392 mcbsp_word_length = DAVINCI_MCBSP_WORD_16;
393 break;
394 case SNDRV_PCM_FORMAT_S32_LE:
395 dma_params->data_type = 4;
396 mcbsp_word_length = DAVINCI_MCBSP_WORD_32;
397 break;
398 default:
Jean Delvare9b6e12e2008-08-26 15:47:55 +0200399 printk(KERN_WARNING "davinci-i2s: unsupported PCM format\n");
Vladimir Barinov310355c2008-02-18 11:40:22 +0100400 return -EINVAL;
401 }
402
Naresh Medisettycb6e2062008-11-18 11:01:03 +0530403 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
Troy Kisky35cf6352009-07-04 19:29:51 -0700404 rcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_RCR_REG);
405 rcr |= DAVINCI_MCBSP_RCR_RWDLEN1(mcbsp_word_length) |
406 DAVINCI_MCBSP_RCR_RWDLEN2(mcbsp_word_length);
407 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_RCR_REG, rcr);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100408
Naresh Medisettycb6e2062008-11-18 11:01:03 +0530409 } else {
Troy Kisky35cf6352009-07-04 19:29:51 -0700410 xcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_XCR_REG);
411 xcr |= DAVINCI_MCBSP_XCR_XWDLEN1(mcbsp_word_length) |
412 DAVINCI_MCBSP_XCR_XWDLEN2(mcbsp_word_length);
413 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_XCR_REG, xcr);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100414
Naresh Medisettycb6e2062008-11-18 11:01:03 +0530415 }
Vladimir Barinov310355c2008-02-18 11:40:22 +0100416 return 0;
417}
418
Mark Browndee89c42008-11-18 22:11:38 +0000419static int davinci_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
420 struct snd_soc_dai *dai)
Vladimir Barinov310355c2008-02-18 11:40:22 +0100421{
Troy Kiskyf9af37c2009-07-04 19:29:53 -0700422 struct snd_soc_pcm_runtime *rtd = substream->private_data;
423 struct davinci_mcbsp_dev *dev = rtd->dai->cpu_dai->private_data;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100424 int ret = 0;
Troy Kiskyf9af37c2009-07-04 19:29:53 -0700425 int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100426
427 switch (cmd) {
428 case SNDRV_PCM_TRIGGER_START:
429 case SNDRV_PCM_TRIGGER_RESUME:
430 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Troy Kiskyf9af37c2009-07-04 19:29:53 -0700431 davinci_mcbsp_start(dev, substream);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100432 break;
433 case SNDRV_PCM_TRIGGER_STOP:
434 case SNDRV_PCM_TRIGGER_SUSPEND:
435 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Troy Kiskyf9af37c2009-07-04 19:29:53 -0700436 davinci_mcbsp_stop(dev, playback);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100437 break;
438 default:
439 ret = -EINVAL;
440 }
441
442 return ret;
443}
444
Mark Brownbdb92872008-06-11 13:47:10 +0100445static int davinci_i2s_probe(struct platform_device *pdev,
Liam Girdwood9cb132d2008-07-07 16:07:42 +0100446 struct snd_soc_dai *dai)
Vladimir Barinov310355c2008-02-18 11:40:22 +0100447{
448 struct snd_soc_device *socdev = platform_get_drvdata(pdev);
Mark Brown87506542008-11-18 20:50:34 +0000449 struct snd_soc_card *card = socdev->card;
David Brownella62114c2009-05-14 12:47:42 -0700450 struct snd_soc_dai *cpu_dai = card->dai_link->cpu_dai;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100451 struct davinci_mcbsp_dev *dev;
452 struct resource *mem, *ioarea;
453 struct evm_snd_platform_data *pdata;
454 int ret;
455
456 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
457 if (!mem) {
458 dev_err(&pdev->dev, "no mem resource?\n");
459 return -ENODEV;
460 }
461
462 ioarea = request_mem_region(mem->start, (mem->end - mem->start) + 1,
463 pdev->name);
464 if (!ioarea) {
465 dev_err(&pdev->dev, "McBSP region already claimed\n");
466 return -EBUSY;
467 }
468
469 dev = kzalloc(sizeof(struct davinci_mcbsp_dev), GFP_KERNEL);
470 if (!dev) {
471 ret = -ENOMEM;
472 goto err_release_region;
473 }
474
475 cpu_dai->private_data = dev;
476
David Brownella62114c2009-05-14 12:47:42 -0700477 dev->clk = clk_get(&pdev->dev, NULL);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100478 if (IS_ERR(dev->clk)) {
479 ret = -ENODEV;
480 goto err_free_mem;
481 }
482 clk_enable(dev->clk);
483
484 dev->base = (void __iomem *)IO_ADDRESS(mem->start);
485 pdata = pdev->dev.platform_data;
486
487 dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK] = &davinci_i2s_pcm_out;
488 dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK]->channel = pdata->tx_dma_ch;
489 dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK]->dma_addr =
490 (dma_addr_t)(io_v2p(dev->base) + DAVINCI_MCBSP_DXR_REG);
491
492 dev->dma_params[SNDRV_PCM_STREAM_CAPTURE] = &davinci_i2s_pcm_in;
493 dev->dma_params[SNDRV_PCM_STREAM_CAPTURE]->channel = pdata->rx_dma_ch;
494 dev->dma_params[SNDRV_PCM_STREAM_CAPTURE]->dma_addr =
495 (dma_addr_t)(io_v2p(dev->base) + DAVINCI_MCBSP_DRR_REG);
496
497 return 0;
498
499err_free_mem:
500 kfree(dev);
501err_release_region:
502 release_mem_region(mem->start, (mem->end - mem->start) + 1);
503
504 return ret;
505}
506
Mark Brownbdb92872008-06-11 13:47:10 +0100507static void davinci_i2s_remove(struct platform_device *pdev,
Liam Girdwood9cb132d2008-07-07 16:07:42 +0100508 struct snd_soc_dai *dai)
Vladimir Barinov310355c2008-02-18 11:40:22 +0100509{
510 struct snd_soc_device *socdev = platform_get_drvdata(pdev);
Mark Brown87506542008-11-18 20:50:34 +0000511 struct snd_soc_card *card = socdev->card;
David Brownella62114c2009-05-14 12:47:42 -0700512 struct snd_soc_dai *cpu_dai = card->dai_link->cpu_dai;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100513 struct davinci_mcbsp_dev *dev = cpu_dai->private_data;
514 struct resource *mem;
515
516 clk_disable(dev->clk);
517 clk_put(dev->clk);
518 dev->clk = NULL;
519
520 kfree(dev);
521
522 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
523 release_mem_region(mem->start, (mem->end - mem->start) + 1);
524}
525
526#define DAVINCI_I2S_RATES SNDRV_PCM_RATE_8000_96000
527
Eric Miao6335d052009-03-03 09:41:00 +0800528static struct snd_soc_dai_ops davinci_i2s_dai_ops = {
529 .startup = davinci_i2s_startup,
530 .trigger = davinci_i2s_trigger,
531 .hw_params = davinci_i2s_hw_params,
532 .set_fmt = davinci_i2s_set_dai_fmt,
533};
534
Liam Girdwood9cb132d2008-07-07 16:07:42 +0100535struct snd_soc_dai davinci_i2s_dai = {
Vladimir Barinov310355c2008-02-18 11:40:22 +0100536 .name = "davinci-i2s",
537 .id = 0,
Vladimir Barinov310355c2008-02-18 11:40:22 +0100538 .probe = davinci_i2s_probe,
539 .remove = davinci_i2s_remove,
540 .playback = {
541 .channels_min = 2,
542 .channels_max = 2,
543 .rates = DAVINCI_I2S_RATES,
544 .formats = SNDRV_PCM_FMTBIT_S16_LE,},
545 .capture = {
546 .channels_min = 2,
547 .channels_max = 2,
548 .rates = DAVINCI_I2S_RATES,
549 .formats = SNDRV_PCM_FMTBIT_S16_LE,},
Eric Miao6335d052009-03-03 09:41:00 +0800550 .ops = &davinci_i2s_dai_ops,
Vladimir Barinov310355c2008-02-18 11:40:22 +0100551};
552EXPORT_SYMBOL_GPL(davinci_i2s_dai);
553
Takashi Iwaic9b3a402008-12-10 07:47:22 +0100554static int __init davinci_i2s_init(void)
Mark Brown3f4b7832008-12-03 19:26:35 +0000555{
556 return snd_soc_register_dai(&davinci_i2s_dai);
557}
558module_init(davinci_i2s_init);
559
560static void __exit davinci_i2s_exit(void)
561{
562 snd_soc_unregister_dai(&davinci_i2s_dai);
563}
564module_exit(davinci_i2s_exit);
565
Vladimir Barinov310355c2008-02-18 11:40:22 +0100566MODULE_AUTHOR("Vladimir Barinov");
567MODULE_DESCRIPTION("TI DAVINCI I2S (McBSP) SoC Interface");
568MODULE_LICENSE("GPL");