blob: a8400dd6b4d112ecb99a231240fcf46acaa8edb8 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * core.h - DesignWare USB3 DRD Core Header
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#ifndef __DRIVERS_USB_DWC3_CORE_H
20#define __DRIVERS_USB_DWC3_CORE_H
21
22#include <linux/device.h>
23#include <linux/spinlock.h>
Felipe Balbid07e8812011-10-12 14:08:26 +030024#include <linux/ioport.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030025#include <linux/list.h>
26#include <linux/dma-mapping.h>
27#include <linux/mm.h>
28#include <linux/debugfs.h>
Mayank Ranaa99689a2016-08-10 17:39:47 -070029#include <linux/workqueue.h>
30#include <linux/wait.h>
31
Felipe Balbi72246da2011-08-19 18:10:58 +030032
33#include <linux/usb/ch9.h>
34#include <linux/usb/gadget.h>
Ruchika Kharwara45c82b82013-07-06 07:52:49 -050035#include <linux/usb/otg.h>
Heikki Krogerus88bc9d12015-05-13 15:26:51 +030036#include <linux/ulpi/interface.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030037
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +053038#include <linux/phy/phy.h>
39
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -050040#define DWC3_MSG_MAX 500
41
Felipe Balbi72246da2011-08-19 18:10:58 +030042/* Global constants */
Felipe Balbi04c03d12015-12-02 10:06:45 -060043#define DWC3_ZLP_BUF_SIZE 1024 /* size of a superspeed bulk */
Felipe Balbi3ef35fa2012-05-04 12:58:14 +030044#define DWC3_EP0_BOUNCE_SIZE 512
Felipe Balbi72246da2011-08-19 18:10:58 +030045#define DWC3_ENDPOINTS_NUM 32
Ido Shayevitz51249dc2012-04-24 14:18:39 +030046#define DWC3_XHCI_RESOURCES_NUM 2
Felipe Balbi72246da2011-08-19 18:10:58 +030047
Felipe Balbi0ffcaf32013-12-19 13:04:28 -060048#define DWC3_SCRATCHBUF_SIZE 4096 /* each buffer is assumed to be 4KiB */
Felipe Balbi9bdd47c2016-12-23 14:40:40 +020049#define DWC3_EVENT_BUFFERS_SIZE 4096
Felipe Balbi72246da2011-08-19 18:10:58 +030050#define DWC3_EVENT_TYPE_MASK 0xfe
51
52#define DWC3_EVENT_TYPE_DEV 0
53#define DWC3_EVENT_TYPE_CARKIT 3
54#define DWC3_EVENT_TYPE_I2C 4
55
56#define DWC3_DEVICE_EVENT_DISCONNECT 0
57#define DWC3_DEVICE_EVENT_RESET 1
58#define DWC3_DEVICE_EVENT_CONNECT_DONE 2
59#define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3
60#define DWC3_DEVICE_EVENT_WAKEUP 4
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -080061#define DWC3_DEVICE_EVENT_HIBER_REQ 5
Felipe Balbi72246da2011-08-19 18:10:58 +030062#define DWC3_DEVICE_EVENT_EOPF 6
Mayank Ranaa99689a2016-08-10 17:39:47 -070063/* For version 2.30a and above */
64#define DWC3_DEVICE_EVENT_SUSPEND 6
Felipe Balbi72246da2011-08-19 18:10:58 +030065#define DWC3_DEVICE_EVENT_SOF 7
66#define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9
67#define DWC3_DEVICE_EVENT_CMD_CMPL 10
68#define DWC3_DEVICE_EVENT_OVERFLOW 11
69
70#define DWC3_GEVNTCOUNT_MASK 0xfffc
John Youn26cac202016-11-14 12:32:43 -080071#define DWC3_GEVNTCOUNT_EHB (1 << 31)
Felipe Balbi72246da2011-08-19 18:10:58 +030072#define DWC3_GSNPSID_MASK 0xffff0000
73#define DWC3_GSNPSREV_MASK 0xffff
74
Ido Shayevitz51249dc2012-04-24 14:18:39 +030075/* DWC3 registers memory space boundries */
76#define DWC3_XHCI_REGS_START 0x0
77#define DWC3_XHCI_REGS_END 0x7fff
78#define DWC3_GLOBALS_REGS_START 0xc100
79#define DWC3_GLOBALS_REGS_END 0xc6ff
80#define DWC3_DEVICE_REGS_START 0xc700
81#define DWC3_DEVICE_REGS_END 0xcbff
82#define DWC3_OTG_REGS_START 0xcc00
83#define DWC3_OTG_REGS_END 0xccff
84
Felipe Balbi72246da2011-08-19 18:10:58 +030085/* Global Registers */
86#define DWC3_GSBUSCFG0 0xc100
87#define DWC3_GSBUSCFG1 0xc104
88#define DWC3_GTXTHRCFG 0xc108
89#define DWC3_GRXTHRCFG 0xc10c
90#define DWC3_GCTL 0xc110
91#define DWC3_GEVTEN 0xc114
92#define DWC3_GSTS 0xc118
William Wu475c8be2016-05-13 18:13:46 +080093#define DWC3_GUCTL1 0xc11c
Felipe Balbi72246da2011-08-19 18:10:58 +030094#define DWC3_GSNPSID 0xc120
95#define DWC3_GGPIO 0xc124
96#define DWC3_GUID 0xc128
97#define DWC3_GUCTL 0xc12c
98#define DWC3_GBUSERRADDR0 0xc130
99#define DWC3_GBUSERRADDR1 0xc134
100#define DWC3_GPRTBIMAP0 0xc138
101#define DWC3_GPRTBIMAP1 0xc13c
102#define DWC3_GHWPARAMS0 0xc140
103#define DWC3_GHWPARAMS1 0xc144
104#define DWC3_GHWPARAMS2 0xc148
105#define DWC3_GHWPARAMS3 0xc14c
106#define DWC3_GHWPARAMS4 0xc150
107#define DWC3_GHWPARAMS5 0xc154
108#define DWC3_GHWPARAMS6 0xc158
109#define DWC3_GHWPARAMS7 0xc15c
110#define DWC3_GDBGFIFOSPACE 0xc160
111#define DWC3_GDBGLTSSM 0xc164
112#define DWC3_GPRTBIMAP_HS0 0xc180
113#define DWC3_GPRTBIMAP_HS1 0xc184
114#define DWC3_GPRTBIMAP_FS0 0xc188
115#define DWC3_GPRTBIMAP_FS1 0xc18c
John Youn06281d42016-08-22 15:39:13 -0700116#define DWC3_GUCTL2 0xc19c
Felipe Balbi72246da2011-08-19 18:10:58 +0300117
John Youn690fb372015-09-04 19:15:10 -0700118#define DWC3_VER_NUMBER 0xc1a0
119#define DWC3_VER_TYPE 0xc1a4
120
Felipe Balbi72246da2011-08-19 18:10:58 +0300121#define DWC3_GUSB2PHYCFG(n) (0xc200 + (n * 0x04))
122#define DWC3_GUSB2I2CCTL(n) (0xc240 + (n * 0x04))
123
124#define DWC3_GUSB2PHYACC(n) (0xc280 + (n * 0x04))
125
126#define DWC3_GUSB3PIPECTL(n) (0xc2c0 + (n * 0x04))
127
128#define DWC3_GTXFIFOSIZ(n) (0xc300 + (n * 0x04))
129#define DWC3_GRXFIFOSIZ(n) (0xc380 + (n * 0x04))
130
131#define DWC3_GEVNTADRLO(n) (0xc400 + (n * 0x10))
132#define DWC3_GEVNTADRHI(n) (0xc404 + (n * 0x10))
133#define DWC3_GEVNTSIZ(n) (0xc408 + (n * 0x10))
134#define DWC3_GEVNTCOUNT(n) (0xc40c + (n * 0x10))
135
136#define DWC3_GHWPARAMS8 0xc600
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530137#define DWC3_GFLADJ 0xc630
Felipe Balbi72246da2011-08-19 18:10:58 +0300138
139/* Device Registers */
140#define DWC3_DCFG 0xc700
141#define DWC3_DCTL 0xc704
142#define DWC3_DEVTEN 0xc708
143#define DWC3_DSTS 0xc70c
144#define DWC3_DGCMDPAR 0xc710
145#define DWC3_DGCMD 0xc714
146#define DWC3_DALEPENA 0xc720
Felipe Balbi2eb88012016-04-12 16:53:39 +0300147
148#define DWC3_DEP_BASE(n) (0xc800 + (n * 0x10))
149#define DWC3_DEPCMDPAR2 0x00
150#define DWC3_DEPCMDPAR1 0x04
151#define DWC3_DEPCMDPAR0 0x08
152#define DWC3_DEPCMD 0x0c
Felipe Balbi72246da2011-08-19 18:10:58 +0300153
John Youn26cac202016-11-14 12:32:43 -0800154#define DWC3_DEV_IMOD(n) (0xca00 + (n * 0x4))
155
Felipe Balbi72246da2011-08-19 18:10:58 +0300156/* OTG Registers */
157#define DWC3_OCFG 0xcc00
158#define DWC3_OCTL 0xcc04
George Cheriand4436c32013-03-14 16:05:24 +0530159#define DWC3_OEVT 0xcc08
160#define DWC3_OEVTEN 0xcc0C
161#define DWC3_OSTS 0xcc10
Felipe Balbi72246da2011-08-19 18:10:58 +0300162
163/* Bit fields */
164
Mayank Ranaa99689a2016-08-10 17:39:47 -0700165/* Global SoC Bus Configuration Register 1 */
166#define DWC3_GSBUSCFG1_PIPETRANSLIMIT_MASK (0x0f << 8)
167#define DWC3_GSBUSCFG1_PIPETRANSLIMIT(n) ((n) << 8)
168
Felipe Balbicf6d8672016-04-14 15:03:39 +0300169/* Global Debug Queue/FIFO Space Available Register */
170#define DWC3_GDBGFIFOSPACE_NUM(n) ((n) & 0x1f)
171#define DWC3_GDBGFIFOSPACE_TYPE(n) (((n) << 5) & 0x1e0)
172#define DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(n) (((n) >> 16) & 0xffff)
173
174#define DWC3_TXFIFOQ 1
175#define DWC3_RXFIFOQ 3
176#define DWC3_TXREQQ 5
177#define DWC3_RXREQQ 7
178#define DWC3_RXINFOQ 9
179#define DWC3_DESCFETCHQ 13
180#define DWC3_EVENTQ 15
181
Felipe Balbi2a58f9c2016-04-28 10:56:28 +0300182/* Global RX Threshold Configuration Register */
183#define DWC3_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 19)
184#define DWC3_GRXTHRCFG_RXPKTCNT(n) (((n) & 0xf) << 24)
185#define DWC3_GRXTHRCFG_PKTCNTSEL (1 << 29)
186
Felipe Balbi72246da2011-08-19 18:10:58 +0300187/* Global Configuration Register */
Paul Zimmerman1d046792012-02-15 18:56:56 -0800188#define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19)
Mayank Ranaa99689a2016-08-10 17:39:47 -0700189#define DWC3_GCTL_PWRDNSCALEMASK (0xFFF80000)
Felipe Balbif4aadbe2011-09-08 17:39:59 +0300190#define DWC3_GCTL_U2RSTECN (1 << 16)
Mayank Ranaa99689a2016-08-10 17:39:47 -0700191#define DWC3_GCTL_SOFITPSYNC (1 << 10)
192#define DWC3_GCTL_U2EXIT_LFPS (1 << 2)
Paul Zimmerman1d046792012-02-15 18:56:56 -0800193#define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6)
Felipe Balbi72246da2011-08-19 18:10:58 +0300194#define DWC3_GCTL_CLK_BUS (0)
195#define DWC3_GCTL_CLK_PIPE (1)
196#define DWC3_GCTL_CLK_PIPEHALF (2)
197#define DWC3_GCTL_CLK_MASK (3)
198
Felipe Balbi0b9fe322011-10-17 08:50:39 +0300199#define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12)
Paul Zimmerman1d046792012-02-15 18:56:56 -0800200#define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12)
Felipe Balbi72246da2011-08-19 18:10:58 +0300201#define DWC3_GCTL_PRTCAP_HOST 1
202#define DWC3_GCTL_PRTCAP_DEVICE 2
203#define DWC3_GCTL_PRTCAP_OTG 3
204
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800205#define DWC3_GCTL_CORESOFTRESET (1 << 11)
Felipe Balbi183ca112014-02-25 14:08:51 -0600206#define DWC3_GCTL_SOFITPSYNC (1 << 10)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800207#define DWC3_GCTL_SCALEDOWN(n) ((n) << 4)
208#define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3)
209#define DWC3_GCTL_DISSCRAMBLE (1 << 3)
Huang Rui9a5b2f32014-10-28 19:54:27 +0800210#define DWC3_GCTL_U2EXIT_LFPS (1 << 2)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800211#define DWC3_GCTL_GBLHIBERNATIONEN (1 << 1)
212#define DWC3_GCTL_DSBLCLKGTNG (1 << 0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300213
Mayank Ranaa99689a2016-08-10 17:39:47 -0700214/* Global User Control Register */
215#define DWC3_GUCTL_REFCLKPER (0x3FF << 22)
216
217/* Global Debug LTSSM Register */
218#define DWC3_GDBGLTSSM_LINKSTATE_MASK (0xF << 22)
219
Felipe Balbi72246da2011-08-19 18:10:58 +0300220/* Global USB2 PHY Configuration Register */
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800221#define DWC3_GUSB2PHYCFG_PHYSOFTRST (1 << 31)
Mayank Ranaa99689a2016-08-10 17:39:47 -0700222#define DWC3_GUSB2PHYCFG_ENBLSLPM (1 << 8)
William Wu16199f32016-08-16 22:44:37 +0800223#define DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS (1 << 30)
Kyle Yan65be4a52016-10-31 15:05:00 -0700224
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800225#define DWC3_GUSB2PHYCFG_SUSPHY (1 << 6)
Heikki Krogerusf699b942015-05-13 15:26:44 +0300226#define DWC3_GUSB2PHYCFG_ULPI_UTMI (1 << 4)
John Younec791d12015-10-02 20:30:57 -0700227#define DWC3_GUSB2PHYCFG_ENBLSLPM (1 << 8)
William Wu32f2ed82016-08-16 22:44:38 +0800228#define DWC3_GUSB2PHYCFG_PHYIF(n) (n << 3)
229#define DWC3_GUSB2PHYCFG_PHYIF_MASK DWC3_GUSB2PHYCFG_PHYIF(1)
230#define DWC3_GUSB2PHYCFG_USBTRDTIM(n) (n << 10)
231#define DWC3_GUSB2PHYCFG_USBTRDTIM_MASK DWC3_GUSB2PHYCFG_USBTRDTIM(0xf)
232#define USBTRDTIM_UTMI_8_BIT 9
233#define USBTRDTIM_UTMI_16_BIT 5
234#define UTMI_PHYIF_16_BIT 1
235#define UTMI_PHYIF_8_BIT 0
Felipe Balbi72246da2011-08-19 18:10:58 +0300236
Heikki Krogerusb5699ee2015-05-13 15:26:43 +0300237/* Global USB2 PHY Vendor Control Register */
238#define DWC3_GUSB2PHYACC_NEWREGREQ (1 << 25)
239#define DWC3_GUSB2PHYACC_BUSY (1 << 23)
240#define DWC3_GUSB2PHYACC_WRITE (1 << 22)
241#define DWC3_GUSB2PHYACC_ADDR(n) (n << 16)
242#define DWC3_GUSB2PHYACC_EXTEND_ADDR(n) (n << 8)
243#define DWC3_GUSB2PHYACC_DATA(n) (n & 0xff)
244
Felipe Balbi72246da2011-08-19 18:10:58 +0300245/* Global USB3 PIPE Control Register */
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800246#define DWC3_GUSB3PIPECTL_PHYSOFTRST (1 << 31)
Huang Ruib5a65c42014-10-28 19:54:28 +0800247#define DWC3_GUSB3PIPECTL_U2SSINP3OK (1 << 29)
Rajesh Bhagate58dd352016-03-14 14:40:50 +0530248#define DWC3_GUSB3PIPECTL_DISRXDETINP3 (1 << 28)
Hemant Kumar58eb1df2017-01-27 14:51:07 -0800249#define DWC3_GUSB3PIPECTL_UX_EXIT_IN_PX (1 << 27)
Huang Ruidf31f5b2014-10-28 19:54:29 +0800250#define DWC3_GUSB3PIPECTL_REQP1P2P3 (1 << 24)
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800251#define DWC3_GUSB3PIPECTL_DEP1P2P3(n) ((n) << 19)
252#define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK DWC3_GUSB3PIPECTL_DEP1P2P3(7)
253#define DWC3_GUSB3PIPECTL_DEP1P2P3_EN DWC3_GUSB3PIPECTL_DEP1P2P3(1)
Huang Rui41c06ff2014-10-28 19:54:31 +0800254#define DWC3_GUSB3PIPECTL_DEPOCHANGE (1 << 18)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800255#define DWC3_GUSB3PIPECTL_SUSPHY (1 << 17)
Huang Ruifb67afc2014-10-28 19:54:32 +0800256#define DWC3_GUSB3PIPECTL_LFPSFILT (1 << 9)
Huang Rui14f4ac52014-10-28 19:54:33 +0800257#define DWC3_GUSB3PIPECTL_RX_DETOPOLL (1 << 8)
Huang Rui6b6a0c92014-10-31 11:11:12 +0800258#define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK DWC3_GUSB3PIPECTL_TX_DEEPH(3)
259#define DWC3_GUSB3PIPECTL_TX_DEEPH(n) ((n) << 1)
Mayank Ranaa99689a2016-08-10 17:39:47 -0700260#define DWC3_GUSB3PIPECTL_DELAYP1TRANS (1 << 18)
261#define DWC3_GUSB3PIPECTL_ELASTIC_BUF_MODE (1 << 0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300262
Felipe Balbi457e84b2012-01-18 18:04:09 +0200263/* Global TX Fifo Size Register */
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800264#define DWC3_GTXFIFOSIZ_TXFDEF(n) ((n) & 0xffff)
265#define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200266
Felipe Balbi68d6a012013-06-12 21:09:26 +0300267/* Global Event Size Registers */
268#define DWC3_GEVNTSIZ_INTMASK (1 << 31)
269#define DWC3_GEVNTSIZ_SIZE(n) ((n) & 0xffff)
270
Felipe Balbi4e994722016-05-13 14:09:59 +0300271/* Global HWPARAMS0 Register */
Thinh Nguyen9d6173e2016-09-06 19:22:03 -0700272#define DWC3_GHWPARAMS0_MODE(n) ((n) & 0x3)
273#define DWC3_GHWPARAMS0_MODE_GADGET 0
274#define DWC3_GHWPARAMS0_MODE_HOST 1
275#define DWC3_GHWPARAMS0_MODE_DRD 2
Felipe Balbi4e994722016-05-13 14:09:59 +0300276#define DWC3_GHWPARAMS0_MBUS_TYPE(n) (((n) >> 3) & 0x7)
277#define DWC3_GHWPARAMS0_SBUS_TYPE(n) (((n) >> 6) & 0x3)
278#define DWC3_GHWPARAMS0_MDWIDTH(n) (((n) >> 8) & 0xff)
279#define DWC3_GHWPARAMS0_SDWIDTH(n) (((n) >> 16) & 0xff)
280#define DWC3_GHWPARAMS0_AWIDTH(n) (((n) >> 24) & 0xff)
281
Felipe Balbiaabb7072011-09-30 10:58:50 +0300282/* Global HWPARAMS1 Register */
Paul Zimmerman1d046792012-02-15 18:56:56 -0800283#define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24)
Felipe Balbiaabb7072011-09-30 10:58:50 +0300284#define DWC3_GHWPARAMS1_EN_PWROPT_NO 0
285#define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800286#define DWC3_GHWPARAMS1_EN_PWROPT_HIB 2
287#define DWC3_GHWPARAMS1_PWROPT(n) ((n) << 24)
288#define DWC3_GHWPARAMS1_PWROPT_MASK DWC3_GHWPARAMS1_PWROPT(3)
289
Paul Zimmerman0e1e5c42014-05-23 11:39:24 -0700290/* Global HWPARAMS3 Register */
291#define DWC3_GHWPARAMS3_SSPHY_IFC(n) ((n) & 3)
292#define DWC3_GHWPARAMS3_SSPHY_IFC_DIS 0
John Youn1f38f882016-02-05 17:08:31 -0800293#define DWC3_GHWPARAMS3_SSPHY_IFC_GEN1 1
294#define DWC3_GHWPARAMS3_SSPHY_IFC_GEN2 2 /* DWC_usb31 only */
Paul Zimmerman0e1e5c42014-05-23 11:39:24 -0700295#define DWC3_GHWPARAMS3_HSPHY_IFC(n) (((n) & (3 << 2)) >> 2)
296#define DWC3_GHWPARAMS3_HSPHY_IFC_DIS 0
297#define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI 1
298#define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI 2
299#define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI 3
300#define DWC3_GHWPARAMS3_FSPHY_IFC(n) (((n) & (3 << 4)) >> 4)
301#define DWC3_GHWPARAMS3_FSPHY_IFC_DIS 0
302#define DWC3_GHWPARAMS3_FSPHY_IFC_ENA 1
303
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800304/* Global HWPARAMS4 Register */
305#define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n) (((n) & (0x0f << 13)) >> 13)
306#define DWC3_MAX_HIBER_SCRATCHBUFS 15
Felipe Balbiaabb7072011-09-30 10:58:50 +0300307
Huang Rui946bd572014-10-28 19:54:23 +0800308/* Global HWPARAMS6 Register */
309#define DWC3_GHWPARAMS6_EN_FPGA (1 << 7)
310
Felipe Balbi4e994722016-05-13 14:09:59 +0300311/* Global HWPARAMS7 Register */
312#define DWC3_GHWPARAMS7_RAM1_DEPTH(n) ((n) & 0xffff)
313#define DWC3_GHWPARAMS7_RAM2_DEPTH(n) (((n) >> 16) & 0xffff)
314
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530315/* Global Frame Length Adjustment Register */
316#define DWC3_GFLADJ_30MHZ_SDBND_SEL (1 << 7)
317#define DWC3_GFLADJ_30MHZ_MASK 0x3f
318
Mayank Ranaa99689a2016-08-10 17:39:47 -0700319#define DWC3_GFLADJ_REFCLK_240MHZDECR_PLS1 (1 << 31)
320#define DWC3_GFLADJ_REFCLK_240MHZ_DECR (0x7F << 24)
321#define DWC3_GFLADJ_REFCLK_LPM_SEL (1 << 23)
322#define DWC3_GFLADJ_REFCLK_FLADJ (0x3FFF << 8)
323
John Youn06281d42016-08-22 15:39:13 -0700324/* Global User Control Register 2 */
325#define DWC3_GUCTL2_RST_ACTBITLATER (1 << 14)
326
Felipe Balbi72246da2011-08-19 18:10:58 +0300327/* Device Configuration Register */
328#define DWC3_DCFG_DEVADDR(addr) ((addr) << 3)
329#define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f)
330
331#define DWC3_DCFG_SPEED_MASK (7 << 0)
John Youn1f38f882016-02-05 17:08:31 -0800332#define DWC3_DCFG_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
Felipe Balbi72246da2011-08-19 18:10:58 +0300333#define DWC3_DCFG_SUPERSPEED (4 << 0)
334#define DWC3_DCFG_HIGHSPEED (0 << 0)
Roger Quadros5e3c2922017-01-03 14:32:09 +0200335#define DWC3_DCFG_FULLSPEED (1 << 0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300336#define DWC3_DCFG_LOWSPEED (2 << 0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300337
Felipe Balbi676e3492016-04-26 10:49:07 +0300338#define DWC3_DCFG_NUMP_SHIFT 17
Dan Carpenter97398612016-05-03 10:49:00 +0300339#define DWC3_DCFG_NUMP(n) (((n) >> DWC3_DCFG_NUMP_SHIFT) & 0x1f)
Felipe Balbi676e3492016-04-26 10:49:07 +0300340#define DWC3_DCFG_NUMP_MASK (0x1f << DWC3_DCFG_NUMP_SHIFT)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800341#define DWC3_DCFG_LPM_CAP (1 << 22)
342
Felipe Balbi72246da2011-08-19 18:10:58 +0300343/* Device Control Register */
344#define DWC3_DCTL_RUN_STOP (1 << 31)
345#define DWC3_DCTL_CSFTRST (1 << 30)
346#define DWC3_DCTL_LSFTRST (1 << 29)
347
348#define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24)
Pratyush Anand7e39b812012-06-06 19:18:29 +0530349#define DWC3_DCTL_HIRD_THRES(n) ((n) << 24)
Felipe Balbi72246da2011-08-19 18:10:58 +0300350
351#define DWC3_DCTL_APPL1RES (1 << 23)
352
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800353/* These apply for core versions 1.87a and earlier */
354#define DWC3_DCTL_TRGTULST_MASK (0x0f << 17)
355#define DWC3_DCTL_TRGTULST(n) ((n) << 17)
356#define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2))
357#define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3))
358#define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4))
359#define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5))
360#define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6))
Felipe Balbi8db7ed12012-01-18 18:32:29 +0200361
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800362/* These apply for core versions 1.94a and later */
Huang Rui80caf7d2014-10-28 19:54:26 +0800363#define DWC3_DCTL_LPM_ERRATA_MASK DWC3_DCTL_LPM_ERRATA(0xf)
364#define DWC3_DCTL_LPM_ERRATA(n) ((n) << 20)
Felipe Balbi8db7ed12012-01-18 18:32:29 +0200365
Huang Rui80caf7d2014-10-28 19:54:26 +0800366#define DWC3_DCTL_KEEP_CONNECT (1 << 19)
367#define DWC3_DCTL_L1_HIBER_EN (1 << 18)
368#define DWC3_DCTL_CRS (1 << 17)
369#define DWC3_DCTL_CSS (1 << 16)
370
371#define DWC3_DCTL_INITU2ENA (1 << 12)
372#define DWC3_DCTL_ACCEPTU2ENA (1 << 11)
373#define DWC3_DCTL_INITU1ENA (1 << 10)
374#define DWC3_DCTL_ACCEPTU1ENA (1 << 9)
375#define DWC3_DCTL_TSTCTRL_MASK (0xf << 1)
Felipe Balbi72246da2011-08-19 18:10:58 +0300376
377#define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5)
378#define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
379
380#define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0))
381#define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4))
382#define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5))
383#define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6))
384#define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8))
385#define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10))
386#define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11))
387
388/* Device Event Enable Register */
389#define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN (1 << 12)
390#define DWC3_DEVTEN_EVNTOVERFLOWEN (1 << 11)
391#define DWC3_DEVTEN_CMDCMPLTEN (1 << 10)
392#define DWC3_DEVTEN_ERRTICERREN (1 << 9)
393#define DWC3_DEVTEN_SOFEN (1 << 7)
394#define DWC3_DEVTEN_EOPFEN (1 << 6)
Mayank Ranaa99689a2016-08-10 17:39:47 -0700395/* For version 2.30a and above*/
396#define DWC3_DEVTEN_SUSPEND (1 << 6)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800397#define DWC3_DEVTEN_HIBERNATIONREQEVTEN (1 << 5)
Felipe Balbi72246da2011-08-19 18:10:58 +0300398#define DWC3_DEVTEN_WKUPEVTEN (1 << 4)
399#define DWC3_DEVTEN_ULSTCNGEN (1 << 3)
400#define DWC3_DEVTEN_CONNECTDONEEN (1 << 2)
401#define DWC3_DEVTEN_USBRSTEN (1 << 1)
402#define DWC3_DEVTEN_DISCONNEVTEN (1 << 0)
403
404/* Device Status Register */
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800405#define DWC3_DSTS_DCNRD (1 << 29)
406
407/* This applies for core versions 1.87a and earlier */
Felipe Balbi72246da2011-08-19 18:10:58 +0300408#define DWC3_DSTS_PWRUPREQ (1 << 24)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800409
410/* These apply for core versions 1.94a and later */
411#define DWC3_DSTS_RSS (1 << 25)
412#define DWC3_DSTS_SSS (1 << 24)
413
Felipe Balbi72246da2011-08-19 18:10:58 +0300414#define DWC3_DSTS_COREIDLE (1 << 23)
415#define DWC3_DSTS_DEVCTRLHLT (1 << 22)
416
417#define DWC3_DSTS_USBLNKST_MASK (0x0f << 18)
418#define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
419
420#define DWC3_DSTS_RXFIFOEMPTY (1 << 17)
421
Pratyush Anandd05b8182012-05-21 14:51:30 +0530422#define DWC3_DSTS_SOFFN_MASK (0x3fff << 3)
Felipe Balbi72246da2011-08-19 18:10:58 +0300423#define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
424
425#define DWC3_DSTS_CONNECTSPD (7 << 0)
426
John Youn1f38f882016-02-05 17:08:31 -0800427#define DWC3_DSTS_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
Felipe Balbi72246da2011-08-19 18:10:58 +0300428#define DWC3_DSTS_SUPERSPEED (4 << 0)
429#define DWC3_DSTS_HIGHSPEED (0 << 0)
Roger Quadros5e3c2922017-01-03 14:32:09 +0200430#define DWC3_DSTS_FULLSPEED (1 << 0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300431#define DWC3_DSTS_LOWSPEED (2 << 0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300432
433/* Device Generic Command Register */
434#define DWC3_DGCMD_SET_LMP 0x01
435#define DWC3_DGCMD_SET_PERIODIC_PAR 0x02
436#define DWC3_DGCMD_XMIT_FUNCTION 0x03
Mayank Ranaa99689a2016-08-10 17:39:47 -0700437#define DWC3_DGCMD_XMIT_DEV 0x07
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800438
439/* These apply for core versions 1.94a and later */
440#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO 0x04
441#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI 0x05
442
Felipe Balbi72246da2011-08-19 18:10:58 +0300443#define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09
444#define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a
445#define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c
446#define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10
447
Subbaraya Sundeep Bhatta459e2102015-05-21 15:46:46 +0530448#define DWC3_DGCMD_STATUS(n) (((n) >> 12) & 0x0F)
Felipe Balbib09bb642012-04-24 16:19:11 +0300449#define DWC3_DGCMD_CMDACT (1 << 10)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800450#define DWC3_DGCMD_CMDIOC (1 << 8)
451
452/* Device Generic Command Parameter Register */
453#define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT (1 << 0)
454#define DWC3_DGCMDPAR_FIFO_NUM(n) ((n) << 0)
455#define DWC3_DGCMDPAR_RX_FIFO (0 << 5)
456#define DWC3_DGCMDPAR_TX_FIFO (1 << 5)
457#define DWC3_DGCMDPAR_LOOPBACK_DIS (0 << 0)
458#define DWC3_DGCMDPAR_LOOPBACK_ENA (1 << 0)
Felipe Balbib09bb642012-04-24 16:19:11 +0300459
Felipe Balbi72246da2011-08-19 18:10:58 +0300460/* Device Endpoint Command Register */
461#define DWC3_DEPCMD_PARAM_SHIFT 16
Paul Zimmerman1d046792012-02-15 18:56:56 -0800462#define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT)
Felipe Balbi835fadb2013-12-19 14:02:53 -0600463#define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
Subbaraya Sundeep Bhatta459e2102015-05-21 15:46:46 +0530464#define DWC3_DEPCMD_STATUS(x) (((x) >> 12) & 0x0F)
Felipe Balbi72246da2011-08-19 18:10:58 +0300465#define DWC3_DEPCMD_HIPRI_FORCERM (1 << 11)
John Youn50c763f2016-05-31 17:49:56 -0700466#define DWC3_DEPCMD_CLEARPENDIN (1 << 11)
Felipe Balbi72246da2011-08-19 18:10:58 +0300467#define DWC3_DEPCMD_CMDACT (1 << 10)
468#define DWC3_DEPCMD_CMDIOC (1 << 8)
469
470#define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0)
471#define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0)
472#define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0)
473#define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0)
474#define DWC3_DEPCMD_CLEARSTALL (0x05 << 0)
475#define DWC3_DEPCMD_SETSTALL (0x04 << 0)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800476/* This applies for core versions 1.90a and earlier */
Felipe Balbi72246da2011-08-19 18:10:58 +0300477#define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0)
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800478/* This applies for core versions 1.94a and later */
479#define DWC3_DEPCMD_GETEPSTATE (0x03 << 0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300480#define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0)
481#define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0)
482
Felipe Balbia81d6b72016-09-22 12:25:28 +0300483#define DWC3_DEPCMD_CMD(x) ((x) & 0xf)
484
Felipe Balbi72246da2011-08-19 18:10:58 +0300485/* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
486#define DWC3_DALEPENA_EP(n) (1 << n)
487
488#define DWC3_DEPCMD_TYPE_CONTROL 0
489#define DWC3_DEPCMD_TYPE_ISOC 1
490#define DWC3_DEPCMD_TYPE_BULK 2
491#define DWC3_DEPCMD_TYPE_INTR 3
492
John Youn26cac202016-11-14 12:32:43 -0800493#define DWC3_DEV_IMOD_COUNT_SHIFT 16
494#define DWC3_DEV_IMOD_COUNT_MASK (0xffff << 16)
495#define DWC3_DEV_IMOD_INTERVAL_SHIFT 0
496#define DWC3_DEV_IMOD_INTERVAL_MASK (0xffff << 0)
497
Mayank Rana861da2b2016-07-13 13:47:57 -0700498#define DWC_CTRL_COUNT 10
499#define NUM_LOG_PAGES 12
500
Felipe Balbi72246da2011-08-19 18:10:58 +0300501/* Structures */
502
Felipe Balbif6bafc62012-02-06 11:04:53 +0200503struct dwc3_trb;
Felipe Balbi72246da2011-08-19 18:10:58 +0300504
505/**
506 * struct dwc3_event_buffer - Software event buffer representation
Felipe Balbi72246da2011-08-19 18:10:58 +0300507 * @buf: _THE_ buffer
508 * @length: size of this buffer
Felipe Balbiabed4112011-07-04 20:20:04 +0300509 * @lpos: event offset
Felipe Balbi60d04bb2011-07-04 20:23:14 +0300510 * @count: cache of last read event count register
Felipe Balbiabed4112011-07-04 20:20:04 +0300511 * @flags: flags related to this event buffer
Felipe Balbi72246da2011-08-19 18:10:58 +0300512 * @dma: dma_addr_t
513 * @dwc: pointer to DWC controller
514 */
515struct dwc3_event_buffer {
516 void *buf;
517 unsigned length;
518 unsigned int lpos;
Felipe Balbi60d04bb2011-07-04 20:23:14 +0300519 unsigned int count;
Felipe Balbiabed4112011-07-04 20:20:04 +0300520 unsigned int flags;
521
522#define DWC3_EVENT_PENDING BIT(0)
Felipe Balbi72246da2011-08-19 18:10:58 +0300523
524 dma_addr_t dma;
525
526 struct dwc3 *dwc;
527};
528
Mayank Rana0c667b42017-02-09 11:56:51 -0800529struct dwc3_gadget_events {
530 unsigned int disconnect;
531 unsigned int reset;
532 unsigned int connect;
533 unsigned int wakeup;
534 unsigned int link_status_change;
535 unsigned int eopf;
536 unsigned int suspend;
537 unsigned int sof;
538 unsigned int erratic_error;
539 unsigned int overflow;
540 unsigned int vendor_dev_test_lmp;
541 unsigned int cmdcmplt;
542 unsigned int unknown_event;
543};
544
545struct dwc3_ep_events {
546 unsigned int xfercomplete;
547 unsigned int xfernotready;
548 unsigned int control_data;
549 unsigned int control_status;
550 unsigned int xferinprogress;
551 unsigned int rxtxfifoevent;
552 unsigned int streamevent;
553 unsigned int epcmdcomplete;
554 unsigned int unknown_event;
555 unsigned int total;
556};
557
Felipe Balbi72246da2011-08-19 18:10:58 +0300558#define DWC3_EP_FLAG_STALLED (1 << 0)
559#define DWC3_EP_FLAG_WEDGED (1 << 1)
560
561#define DWC3_EP_DIRECTION_TX true
562#define DWC3_EP_DIRECTION_RX false
563
Felipe Balbi84950362016-03-10 14:40:31 +0200564#define DWC3_TRB_NUM 256
Felipe Balbi72246da2011-08-19 18:10:58 +0300565
566/**
567 * struct dwc3_ep - device side endpoint representation
568 * @endpoint: usb endpoint
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200569 * @pending_list: list of pending requests for this endpoint
570 * @started_list: list of started requests on this endpoint
Felipe Balbi74674cb2016-04-13 16:44:39 +0300571 * @lock: spinlock for endpoint request queue traversal
Felipe Balbi2eb88012016-04-12 16:53:39 +0300572 * @regs: pointer to first endpoint register
Felipe Balbi72246da2011-08-19 18:10:58 +0300573 * @trb_pool: array of transaction buffers
574 * @trb_pool_dma: dma address of @trb_pool
Mayank Ranaa99689a2016-08-10 17:39:47 -0700575 * @num_trbs: num of trbs in the trb dma pool
Felipe Balbi53fd8812016-04-04 15:33:41 +0300576 * @trb_enqueue: enqueue 'pointer' into TRB array
577 * @trb_dequeue: dequeue 'pointer' into TRB array
Felipe Balbi72246da2011-08-19 18:10:58 +0300578 * @desc: usb_endpoint_descriptor pointer
579 * @dwc: pointer to DWC controller
Paul Zimmerman4cfcf872012-04-27 13:56:23 +0300580 * @saved_state: ep state saved during hibernation
Felipe Balbi72246da2011-08-19 18:10:58 +0300581 * @flags: endpoint flags (wedged, stalled, ...)
Felipe Balbi72246da2011-08-19 18:10:58 +0300582 * @number: endpoint number (1 - 15)
583 * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
Felipe Balbib4996a82012-06-06 12:04:13 +0300584 * @resource_index: Resource transfer index
Huang Ruic75f52f2013-06-12 23:43:11 +0800585 * @interval: the interval on which the ISOC transfer is started
Felipe Balbi68d34c82016-05-30 13:34:58 +0300586 * @allocated_requests: number of requests allocated
587 * @queued_requests: number of requests queued for transfer
Felipe Balbi72246da2011-08-19 18:10:58 +0300588 * @name: a human readable name e.g. ep1out-bulk
589 * @direction: true for TX, false for RX
Felipe Balbi879631a2011-09-30 10:58:47 +0300590 * @stream_capable: true when streams are enabled
Mayank Rana0c667b42017-02-09 11:56:51 -0800591 * @dbg_ep_events: different events counter for endpoint
592 * @dbg_ep_events_diff: differential events counter for endpoint
593 * @dbg_ep_events_ts: timestamp for previous event counters
Mayank Ranaac1200c2017-04-25 13:48:46 -0700594 * @fifo_depth: allocated TXFIFO depth
Felipe Balbi72246da2011-08-19 18:10:58 +0300595 */
596struct dwc3_ep {
597 struct usb_ep endpoint;
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200598 struct list_head pending_list;
599 struct list_head started_list;
Felipe Balbi72246da2011-08-19 18:10:58 +0300600
Felipe Balbi74674cb2016-04-13 16:44:39 +0300601 spinlock_t lock;
Felipe Balbi2eb88012016-04-12 16:53:39 +0300602 void __iomem *regs;
603
Felipe Balbif6bafc62012-02-06 11:04:53 +0200604 struct dwc3_trb *trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300605 dma_addr_t trb_pool_dma;
Mayank Ranaa99689a2016-08-10 17:39:47 -0700606 u32 num_trbs;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200607 const struct usb_ss_ep_comp_descriptor *comp_desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300608 struct dwc3 *dwc;
609
Paul Zimmerman4cfcf872012-04-27 13:56:23 +0300610 u32 saved_state;
Felipe Balbi72246da2011-08-19 18:10:58 +0300611 unsigned flags;
612#define DWC3_EP_ENABLED (1 << 0)
613#define DWC3_EP_STALL (1 << 1)
614#define DWC3_EP_WEDGE (1 << 2)
615#define DWC3_EP_BUSY (1 << 4)
616#define DWC3_EP_PENDING_REQUEST (1 << 5)
Pratyush Anandd6d6ec72012-05-25 18:54:56 +0530617#define DWC3_EP_MISSED_ISOC (1 << 6)
Felipe Balbicf23b5b2016-10-21 13:07:09 +0300618#define DWC3_EP_TRANSFER_STARTED (1 << 8)
Felipe Balbi72246da2011-08-19 18:10:58 +0300619
Felipe Balbi984f66a2011-08-27 22:26:00 +0300620 /* This last one is specific to EP0 */
621#define DWC3_EP0_DIR_IN (1 << 31)
622
Felipe Balbic28f8252016-04-05 12:42:15 +0300623 /*
624 * IMPORTANT: we *know* we have 256 TRBs in our @trb_pool, so we will
625 * use a u8 type here. If anybody decides to increase number of TRBs to
626 * anything larger than 256 - I can't see why people would want to do
627 * this though - then this type needs to be changed.
628 *
629 * By using u8 types we ensure that our % operator when incrementing
630 * enqueue and dequeue get optimized away by the compiler.
631 */
632 u8 trb_enqueue;
633 u8 trb_dequeue;
634
Felipe Balbi72246da2011-08-19 18:10:58 +0300635 u8 number;
636 u8 type;
Felipe Balbib4996a82012-06-06 12:04:13 +0300637 u8 resource_index;
Felipe Balbi68d34c82016-05-30 13:34:58 +0300638 u32 allocated_requests;
639 u32 queued_requests;
Felipe Balbi72246da2011-08-19 18:10:58 +0300640 u32 interval;
641
642 char name[20];
643
644 unsigned direction:1;
Felipe Balbi879631a2011-09-30 10:58:47 +0300645 unsigned stream_capable:1;
Mayank Rana0c667b42017-02-09 11:56:51 -0800646 struct dwc3_ep_events dbg_ep_events;
647 struct dwc3_ep_events dbg_ep_events_diff;
648 struct timespec dbg_ep_events_ts;
Mayank Ranaac1200c2017-04-25 13:48:46 -0700649 int fifo_depth;
Felipe Balbi72246da2011-08-19 18:10:58 +0300650};
651
652enum dwc3_phy {
653 DWC3_PHY_UNKNOWN = 0,
654 DWC3_PHY_USB3,
655 DWC3_PHY_USB2,
656};
657
Felipe Balbib53c7722011-08-30 15:50:40 +0300658enum dwc3_ep0_next {
659 DWC3_EP0_UNKNOWN = 0,
660 DWC3_EP0_COMPLETE,
Felipe Balbib53c7722011-08-30 15:50:40 +0300661 DWC3_EP0_NRDY_DATA,
662 DWC3_EP0_NRDY_STATUS,
663};
664
Felipe Balbi72246da2011-08-19 18:10:58 +0300665enum dwc3_ep0_state {
666 EP0_UNCONNECTED = 0,
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300667 EP0_SETUP_PHASE,
668 EP0_DATA_PHASE,
669 EP0_STATUS_PHASE,
Felipe Balbi72246da2011-08-19 18:10:58 +0300670};
671
672enum dwc3_link_state {
673 /* In SuperSpeed */
674 DWC3_LINK_STATE_U0 = 0x00, /* in HS, means ON */
675 DWC3_LINK_STATE_U1 = 0x01,
676 DWC3_LINK_STATE_U2 = 0x02, /* in HS, means SLEEP */
677 DWC3_LINK_STATE_U3 = 0x03, /* in HS, means SUSPEND */
678 DWC3_LINK_STATE_SS_DIS = 0x04,
679 DWC3_LINK_STATE_RX_DET = 0x05, /* in HS, means Early Suspend */
680 DWC3_LINK_STATE_SS_INACT = 0x06,
681 DWC3_LINK_STATE_POLL = 0x07,
682 DWC3_LINK_STATE_RECOV = 0x08,
683 DWC3_LINK_STATE_HRESET = 0x09,
684 DWC3_LINK_STATE_CMPLY = 0x0a,
685 DWC3_LINK_STATE_LPBK = 0x0b,
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800686 DWC3_LINK_STATE_RESET = 0x0e,
687 DWC3_LINK_STATE_RESUME = 0x0f,
Felipe Balbi72246da2011-08-19 18:10:58 +0300688 DWC3_LINK_STATE_MASK = 0x0f,
689};
690
Felipe Balbif6bafc62012-02-06 11:04:53 +0200691/* TRB Length, PCM and Status */
692#define DWC3_TRB_SIZE_MASK (0x00ffffff)
693#define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK)
694#define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24)
Pratyush Anand389f2822012-05-21 12:46:26 +0530695#define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28)) >> 28)
Felipe Balbi72246da2011-08-19 18:10:58 +0300696
Felipe Balbif6bafc62012-02-06 11:04:53 +0200697#define DWC3_TRBSTS_OK 0
698#define DWC3_TRBSTS_MISSED_ISOC 1
699#define DWC3_TRBSTS_SETUP_PENDING 2
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800700#define DWC3_TRB_STS_XFER_IN_PROG 4
Felipe Balbi72246da2011-08-19 18:10:58 +0300701
Felipe Balbif6bafc62012-02-06 11:04:53 +0200702/* TRB Control */
703#define DWC3_TRB_CTRL_HWO (1 << 0)
704#define DWC3_TRB_CTRL_LST (1 << 1)
705#define DWC3_TRB_CTRL_CHN (1 << 2)
706#define DWC3_TRB_CTRL_CSP (1 << 3)
707#define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4)
708#define DWC3_TRB_CTRL_ISP_IMI (1 << 10)
709#define DWC3_TRB_CTRL_IOC (1 << 11)
710#define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14)
711
Felipe Balbib058f3e2016-04-14 16:05:54 +0300712#define DWC3_TRBCTL_TYPE(n) ((n) & (0x3f << 4))
Felipe Balbif6bafc62012-02-06 11:04:53 +0200713#define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1)
714#define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2)
715#define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3)
716#define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4)
717#define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5)
718#define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6)
719#define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7)
720#define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8)
Felipe Balbi72246da2011-08-19 18:10:58 +0300721
722/**
Felipe Balbif6bafc62012-02-06 11:04:53 +0200723 * struct dwc3_trb - transfer request block (hw format)
Felipe Balbi72246da2011-08-19 18:10:58 +0300724 * @bpl: DW0-3
725 * @bph: DW4-7
726 * @size: DW8-B
727 * @trl: DWC-F
728 */
Felipe Balbif6bafc62012-02-06 11:04:53 +0200729struct dwc3_trb {
730 u32 bpl;
731 u32 bph;
732 u32 size;
733 u32 ctrl;
Felipe Balbi72246da2011-08-19 18:10:58 +0300734} __packed;
735
Felipe Balbi72246da2011-08-19 18:10:58 +0300736/**
Felipe Balbia3299492011-09-30 10:58:48 +0300737 * dwc3_hwparams - copy of HWPARAMS registers
738 * @hwparams0 - GHWPARAMS0
739 * @hwparams1 - GHWPARAMS1
740 * @hwparams2 - GHWPARAMS2
741 * @hwparams3 - GHWPARAMS3
742 * @hwparams4 - GHWPARAMS4
743 * @hwparams5 - GHWPARAMS5
744 * @hwparams6 - GHWPARAMS6
745 * @hwparams7 - GHWPARAMS7
746 * @hwparams8 - GHWPARAMS8
747 */
748struct dwc3_hwparams {
749 u32 hwparams0;
750 u32 hwparams1;
751 u32 hwparams2;
752 u32 hwparams3;
753 u32 hwparams4;
754 u32 hwparams5;
755 u32 hwparams6;
756 u32 hwparams7;
757 u32 hwparams8;
758};
759
Felipe Balbi0949e992011-10-12 10:44:56 +0300760/* HWPARAMS0 */
761#define DWC3_MODE(n) ((n) & 0x7)
762
Felipe Balbi457e84b2012-01-18 18:04:09 +0200763#define DWC3_MDWIDTH(n) (((n) & 0xff00) >> 8)
764
Felipe Balbi0949e992011-10-12 10:44:56 +0300765/* HWPARAMS1 */
Felipe Balbi457e84b2012-01-18 18:04:09 +0200766#define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15)
767
Felipe Balbi789451f62011-05-05 15:53:10 +0300768/* HWPARAMS3 */
769#define DWC3_NUM_IN_EPS_MASK (0x1f << 18)
770#define DWC3_NUM_EPS_MASK (0x3f << 12)
771#define DWC3_NUM_EPS(p) (((p)->hwparams3 & \
772 (DWC3_NUM_EPS_MASK)) >> 12)
773#define DWC3_NUM_IN_EPS(p) (((p)->hwparams3 & \
774 (DWC3_NUM_IN_EPS_MASK)) >> 18)
775
Felipe Balbi457e84b2012-01-18 18:04:09 +0200776/* HWPARAMS7 */
777#define DWC3_RAM1_DEPTH(n) ((n) & 0xffff)
Felipe Balbi9f622b22011-10-12 10:31:04 +0300778
Felipe Balbi5ef68c52016-04-05 11:33:30 +0300779/**
780 * struct dwc3_request - representation of a transfer request
781 * @request: struct usb_request to be transferred
782 * @list: a list_head used for request queueing
783 * @dep: struct dwc3_ep owning this request
Felipe Balbi0b3e4af2016-08-12 13:10:10 +0300784 * @sg: pointer to first incomplete sg
785 * @num_pending_sgs: counter to pending sgs
Felipe Balbi5ef68c52016-04-05 11:33:30 +0300786 * @first_trb_index: index to first trb used by this request
787 * @epnum: endpoint number to which this request refers
788 * @trb: pointer to struct dwc3_trb
789 * @trb_dma: DMA address of @trb
790 * @direction: IN or OUT direction flag
791 * @mapped: true when request has been dma-mapped
792 * @queued: true when request has been queued to HW
793 */
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100794struct dwc3_request {
795 struct usb_request request;
796 struct list_head list;
797 struct dwc3_ep *dep;
Felipe Balbi0b3e4af2016-08-12 13:10:10 +0300798 struct scatterlist *sg;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100799
Felipe Balbi0b3e4af2016-08-12 13:10:10 +0300800 unsigned num_pending_sgs;
Felipe Balbic28f8252016-04-05 12:42:15 +0300801 u8 first_trb_index;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100802 u8 epnum;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200803 struct dwc3_trb *trb;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100804 dma_addr_t trb_dma;
805
806 unsigned direction:1;
807 unsigned mapped:1;
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200808 unsigned started:1;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100809};
810
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -0800811/*
812 * struct dwc3_scratchpad_array - hibernation scratchpad array
813 * (format defined by hw)
814 */
815struct dwc3_scratchpad_array {
816 __le64 dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
817};
818
Mayank Ranaa99689a2016-08-10 17:39:47 -0700819#define DWC3_CONTROLLER_ERROR_EVENT 0
820#define DWC3_CONTROLLER_RESET_EVENT 1
821#define DWC3_CONTROLLER_POST_RESET_EVENT 2
822#define DWC3_CORE_PM_SUSPEND_EVENT 3
823#define DWC3_CORE_PM_RESUME_EVENT 4
824#define DWC3_CONTROLLER_CONNDONE_EVENT 5
825#define DWC3_CONTROLLER_NOTIFY_OTG_EVENT 6
826#define DWC3_CONTROLLER_SET_CURRENT_DRAW_EVENT 7
827#define DWC3_CONTROLLER_RESTART_USB_SESSION 8
828
Mayank Ranaf4918d32016-12-15 13:35:55 -0800829/* USB GSI event buffer related notification */
830#define DWC3_GSI_EVT_BUF_ALLOC 9
831#define DWC3_GSI_EVT_BUF_SETUP 10
832#define DWC3_GSI_EVT_BUF_CLEANUP 11
833#define DWC3_GSI_EVT_BUF_FREE 12
834
Mayank Ranaa99689a2016-08-10 17:39:47 -0700835#define MAX_INTR_STATS 10
836
Felipe Balbia3299492011-09-30 10:58:48 +0300837/**
Felipe Balbi72246da2011-08-19 18:10:58 +0300838 * struct dwc3 - representation of our controller
Felipe Balbi91db07d2011-08-27 01:40:52 +0300839 * @ctrl_req: usb control request which is used for ep0
840 * @ep0_trb: trb which is used for the ctrl_req
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300841 * @ep0_bounce: bounce buffer for ep0
Felipe Balbi04c03d12015-12-02 10:06:45 -0600842 * @zlp_buf: used when request->zero is set
Felipe Balbi91db07d2011-08-27 01:40:52 +0300843 * @setup_buf: used while precessing STD USB requests
844 * @ctrl_req_addr: dma address of ctrl_req
845 * @ep0_trb: dma address of ep0_trb
846 * @ep0_usb_req: dummy req used while handling STD USB requests
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300847 * @ep0_bounce_addr: dma address of ep0_bounce
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600848 * @scratch_addr: dma address of scratchbuf
Felipe Balbi72246da2011-08-19 18:10:58 +0300849 * @lock: for synchronizing
850 * @dev: pointer to our struct device
Felipe Balbid07e8812011-10-12 14:08:26 +0300851 * @xhci: pointer to our xHCI child
Felipe Balbi72246da2011-08-19 18:10:58 +0300852 * @event_buffer_list: a list of event buffers
853 * @gadget: device side representation of the peripheral controller
854 * @gadget_driver: pointer to the gadget driver
855 * @regs: base address for our registers
856 * @regs_size: address space size
Felipe Balbibcdb3272016-05-16 10:42:23 +0300857 * @fladj: frame length adjustment
Felipe Balbi3f308d12016-05-16 14:17:06 +0300858 * @irq_gadget: peripheral controller's IRQ number
Mayank Ranaa99689a2016-08-10 17:39:47 -0700859 * @reg_phys: physical base address of dwc3 core register address space
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600860 * @nr_scratch: number of scratch buffers
Felipe Balbifae2b902011-10-14 13:00:30 +0300861 * @u1u2: only used on revisions <1.83a for workaround
Vamsi Krishna Samavedam86ed20b2017-01-31 13:55:38 -0800862 * @maximum_speed: maximum speed to operate as requested by sw
863 * @max_hw_supp_speed: maximum speed supported by hw design
Felipe Balbi72246da2011-08-19 18:10:58 +0300864 * @revision: revision register contents
Ruchika Kharwara45c82b82013-07-06 07:52:49 -0500865 * @dr_mode: requested mode of operation
William Wu32f2ed82016-08-16 22:44:38 +0800866 * @hsphy_mode: UTMI phy mode, one of following:
867 * - USBPHY_INTERFACE_MODE_UTMI
868 * - USBPHY_INTERFACE_MODE_UTMIW
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300869 * @usb2_phy: pointer to USB2 PHY
870 * @usb3_phy: pointer to USB3 PHY
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530871 * @usb2_generic_phy: pointer to USB2 PHY
872 * @usb3_generic_phy: pointer to USB3 PHY
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300873 * @ulpi: pointer to ulpi interface
Felipe Balbi7415f172012-04-30 14:56:33 +0300874 * @dcfg: saved contents of DCFG register
875 * @gctl: saved contents of GCTL register
Felipe Balbic12a0d82012-04-25 10:45:05 +0300876 * @isoch_delay: wValue from Set Isochronous Delay request;
Felipe Balbi865e09e2012-04-24 16:19:49 +0300877 * @u2sel: parameter from Set SEL request.
878 * @u2pel: parameter from Set SEL request.
879 * @u1sel: parameter from Set SEL request.
880 * @u1pel: parameter from Set SEL request.
Felipe Balbi789451f62011-05-05 15:53:10 +0300881 * @num_out_eps: number of out endpoints
882 * @num_in_eps: number of in endpoints
Felipe Balbib53c7722011-08-30 15:50:40 +0300883 * @ep0_next_event: hold the next expected event
Felipe Balbi72246da2011-08-19 18:10:58 +0300884 * @ep0state: state of endpoint zero
885 * @link_state: link state
886 * @speed: device speed (super, high, full, low)
887 * @mem: points to start of memory which is used for this struct.
Felipe Balbia3299492011-09-30 10:58:48 +0300888 * @hwparams: copy of hwparams registers
Felipe Balbi72246da2011-08-19 18:10:58 +0300889 * @root: debugfs root folder pointer
Felipe Balbif2b685d2013-12-19 12:12:37 -0600890 * @regset: debugfs pointer to regdump file
891 * @test_mode: true when we're entering a USB test mode
892 * @test_mode_nr: test feature selector
Huang Rui80caf7d2014-10-28 19:54:26 +0800893 * @lpm_nyet_threshold: LPM NYET response threshold
Huang Rui460d0982014-10-31 11:11:18 +0800894 * @hird_threshold: HIRD threshold
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300895 * @hsphy_interface: "utmi" or "ulpi"
Felipe Balbifc8bb912016-05-16 13:14:48 +0300896 * @connected: true when we're connected to a host, false otherwise
Felipe Balbif2b685d2013-12-19 12:12:37 -0600897 * @delayed_status: true when gadget driver asks for delayed status
898 * @ep0_bounced: true when we used bounce buffer
899 * @ep0_expect_in: true when we expect a DATA IN transfer
Felipe Balbi81bc5592013-12-19 12:14:29 -0600900 * @has_hibernation: true when dwc3 was configured with Hibernation
Arnd Bergmann42695fc2016-11-17 17:13:47 +0530901 * @sysdev_is_parent: true when dwc3 device has a parent driver
Huang Rui80caf7d2014-10-28 19:54:26 +0800902 * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
903 * there's now way for software to detect this in runtime.
Huang Rui460d0982014-10-31 11:11:18 +0800904 * @is_utmi_l1_suspend: the core asserts output signal
905 * 0 - utmi_sleep_n
906 * 1 - utmi_l1_suspend_n
Huang Rui946bd572014-10-28 19:54:23 +0800907 * @is_fpga: true when we are using the FPGA board
Felipe Balbifc8bb912016-05-16 13:14:48 +0300908 * @pending_events: true when we have pending IRQs to be handled
Mayank Ranaa8e4de62016-12-13 17:11:15 -0800909 * @needs_fifo_resize: not all users might want fifo resizing, flag it
Felipe Balbif2b685d2013-12-19 12:12:37 -0600910 * @pullups_connected: true when Run/Stop bit is set
Felipe Balbif2b685d2013-12-19 12:12:37 -0600911 * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
912 * @start_config_issued: true when StartConfig command has been issued
913 * @three_stage_setup: set if we perform a three phase setup
Robert Baldygaeac68e82015-03-09 15:06:12 +0100914 * @usb3_lpm_capable: set if hadrware supports Link Power Management
Huang Rui3b812212014-10-28 19:54:25 +0800915 * @disable_scramble_quirk: set if we enable the disable scramble quirk
Huang Rui9a5b2f32014-10-28 19:54:27 +0800916 * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
Huang Ruib5a65c42014-10-28 19:54:28 +0800917 * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
Huang Ruidf31f5b2014-10-28 19:54:29 +0800918 * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800919 * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
Huang Rui41c06ff2014-10-28 19:54:31 +0800920 * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
Huang Ruifb67afc2014-10-28 19:54:32 +0800921 * @lfps_filter_quirk: set if we enable LFPS filter quirk
Huang Rui14f4ac52014-10-28 19:54:33 +0800922 * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
Huang Rui59acfa22014-10-31 11:11:13 +0800923 * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
Huang Rui0effe0a2014-10-31 11:11:14 +0800924 * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
John Younec791d12015-10-02 20:30:57 -0700925 * @dis_enblslpm_quirk: set if we clear enblslpm in GUSB2PHYCFG,
926 * disabling the suspend signal to the PHY.
William Wu16199f32016-08-16 22:44:37 +0800927 * @dis_u2_freeclk_exists_quirk : set if we clear u2_freeclk_exists
928 * in GUSB2PHYCFG, specify that USB2 PHY doesn't
929 * provide a free-running PHY clock.
William Wu00fe0812016-08-16 22:44:39 +0800930 * @dis_del_phy_power_chg_quirk: set if we disable delay phy power
931 * change quirk.
Huang Rui6b6a0c92014-10-31 11:11:12 +0800932 * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
933 * @tx_de_emphasis: Tx de-emphasis value
934 * 0 - -6dB de-emphasis
935 * 1 - -3.5dB de-emphasis
936 * 2 - No de-emphasis
937 * 3 - Reserved
Mayank Ranaa99689a2016-08-10 17:39:47 -0700938 * @is_drd: device supports dual-role or not
939 * @err_evt_seen: previous event in queue was erratic error
Mayank Ranaa99689a2016-08-10 17:39:47 -0700940 * @in_lpm: indicates if controller is in low power mode (no clocks)
941 * @tx_fifo_size: Available RAM size for TX fifo allocation
942 * @irq: irq number
943 * @bh: tasklet which handles the interrupt
944 * @irq_cnt: total irq count
945 * @bh_completion_time: time taken for taklet completion
946 * @bh_handled_evt_cnt: no. of events handled by tasklet per interrupt
947 * @bh_dbg_index: index for capturing bh_completion_time and bh_handled_evt_cnt
948 * @wait_linkstate: waitqueue for waiting LINK to move into required state
949 * @vbus_draw: current to be drawn from USB
Mayank Rana861da2b2016-07-13 13:47:57 -0700950 * @index: dwc3 instance's number
951 * @dwc_ipc_log_ctxt: dwc3 ipc log context
Mayank Ranaac1200c2017-04-25 13:48:46 -0700952 * @last_fifo_depth: total TXFIFO depth of all enabled USB IN/INT endpoints
John Youn26cac202016-11-14 12:32:43 -0800953 * @imod_interval: set the interrupt moderation interval in 250ns
954 * increments or 0 to disable.
Mayank Rana51519df2017-09-25 16:48:39 -0700955 * @create_reg_debugfs: create debugfs entry to allow dwc3 register dump
Mayank Ranae27420f2017-10-10 15:44:19 -0700956 * @xhci_imod_value: imod value to use with xhci
Mayank Rana78dc7632017-12-01 11:52:27 -0800957 * @core_id: usb core id to differentiate different controller
Felipe Balbi72246da2011-08-19 18:10:58 +0300958 */
959struct dwc3 {
960 struct usb_ctrlrequest *ctrl_req;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200961 struct dwc3_trb *ep0_trb;
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300962 void *ep0_bounce;
Felipe Balbi04c03d12015-12-02 10:06:45 -0600963 void *zlp_buf;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600964 void *scratchbuf;
Felipe Balbi72246da2011-08-19 18:10:58 +0300965 u8 *setup_buf;
966 dma_addr_t ctrl_req_addr;
967 dma_addr_t ep0_trb_addr;
Felipe Balbi5812b1c2011-08-27 22:07:53 +0300968 dma_addr_t ep0_bounce_addr;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600969 dma_addr_t scratch_addr;
Sebastian Andrzej Siewiore0ce0b02011-11-25 12:03:46 +0100970 struct dwc3_request ep0_usb_req;
Felipe Balbi789451f62011-05-05 15:53:10 +0300971
Felipe Balbi72246da2011-08-19 18:10:58 +0300972 /* device lock */
973 spinlock_t lock;
Felipe Balbi789451f62011-05-05 15:53:10 +0300974
Felipe Balbi72246da2011-08-19 18:10:58 +0300975 struct device *dev;
Arnd Bergmann42695fc2016-11-17 17:13:47 +0530976 struct device *sysdev;
Felipe Balbi72246da2011-08-19 18:10:58 +0300977
Felipe Balbid07e8812011-10-12 14:08:26 +0300978 struct platform_device *xhci;
Ido Shayevitz51249dc2012-04-24 14:18:39 +0300979 struct resource xhci_resources[DWC3_XHCI_RESOURCES_NUM];
Felipe Balbid07e8812011-10-12 14:08:26 +0300980
Felipe Balbi696c8b12016-03-30 09:37:03 +0300981 struct dwc3_event_buffer *ev_buf;
Felipe Balbi72246da2011-08-19 18:10:58 +0300982 struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM];
983
984 struct usb_gadget gadget;
985 struct usb_gadget_driver *gadget_driver;
986
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300987 struct usb_phy *usb2_phy;
988 struct usb_phy *usb3_phy;
989
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530990 struct phy *usb2_generic_phy;
991 struct phy *usb3_generic_phy;
992
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300993 struct ulpi *ulpi;
994
Felipe Balbi72246da2011-08-19 18:10:58 +0300995 void __iomem *regs;
996 size_t regs_size;
Mayank Ranaa99689a2016-08-10 17:39:47 -0700997 phys_addr_t reg_phys;
Felipe Balbi72246da2011-08-19 18:10:58 +0300998
Ruchika Kharwara45c82b82013-07-06 07:52:49 -0500999 enum usb_dr_mode dr_mode;
William Wu32f2ed82016-08-16 22:44:38 +08001000 enum usb_phy_interface hsphy_mode;
Ruchika Kharwara45c82b82013-07-06 07:52:49 -05001001
Felipe Balbibcdb3272016-05-16 10:42:23 +03001002 u32 fladj;
Felipe Balbi3f308d12016-05-16 14:17:06 +03001003 u32 irq_gadget;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -06001004 u32 nr_scratch;
Felipe Balbifae2b902011-10-14 13:00:30 +03001005 u32 u1u2;
Felipe Balbi6c167fc2011-10-07 22:55:04 +03001006 u32 maximum_speed;
Vamsi Krishna Samavedam86ed20b2017-01-31 13:55:38 -08001007 u32 max_hw_supp_speed;
John Youn690fb372015-09-04 19:15:10 -07001008
1009 /*
1010 * All 3.1 IP version constants are greater than the 3.0 IP
1011 * version constants. This works for most version checks in
1012 * dwc3. However, in the future, this may not apply as
1013 * features may be developed on newer versions of the 3.0 IP
1014 * that are not in the 3.1 IP.
1015 */
Felipe Balbi72246da2011-08-19 18:10:58 +03001016 u32 revision;
1017
1018#define DWC3_REVISION_173A 0x5533173a
1019#define DWC3_REVISION_175A 0x5533175a
1020#define DWC3_REVISION_180A 0x5533180a
1021#define DWC3_REVISION_183A 0x5533183a
1022#define DWC3_REVISION_185A 0x5533185a
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -08001023#define DWC3_REVISION_187A 0x5533187a
Felipe Balbi72246da2011-08-19 18:10:58 +03001024#define DWC3_REVISION_188A 0x5533188a
1025#define DWC3_REVISION_190A 0x5533190a
Paul Zimmerman2c61a8e2012-02-15 18:56:58 -08001026#define DWC3_REVISION_194A 0x5533194a
Felipe Balbi1522d702012-03-23 12:10:48 +02001027#define DWC3_REVISION_200A 0x5533200a
1028#define DWC3_REVISION_202A 0x5533202a
1029#define DWC3_REVISION_210A 0x5533210a
1030#define DWC3_REVISION_220A 0x5533220a
Felipe Balbi7ac6a592012-09-18 21:22:32 +03001031#define DWC3_REVISION_230A 0x5533230a
1032#define DWC3_REVISION_240A 0x5533240a
1033#define DWC3_REVISION_250A 0x5533250a
Felipe Balbidbf5aaf2014-03-04 09:35:02 -06001034#define DWC3_REVISION_260A 0x5533260a
1035#define DWC3_REVISION_270A 0x5533270a
1036#define DWC3_REVISION_280A 0x5533280a
John Youn512e4752016-08-19 11:57:52 -07001037#define DWC3_REVISION_300A 0x5533300a
1038#define DWC3_REVISION_310A 0x5533310a
Felipe Balbi72246da2011-08-19 18:10:58 +03001039
John Youn690fb372015-09-04 19:15:10 -07001040/*
1041 * NOTICE: we're using bit 31 as a "is usb 3.1" flag. This is really
1042 * just so dwc31 revisions are always larger than dwc3.
1043 */
1044#define DWC3_REVISION_IS_DWC31 0x80000000
John Youne77c5612016-05-20 16:34:23 -07001045#define DWC3_USB31_REVISION_110A (0x3131302a | DWC3_REVISION_IS_DWC31)
John Youn26cac202016-11-14 12:32:43 -08001046#define DWC3_USB31_REVISION_120A (0x3132302a | DWC3_REVISION_IS_DWC31)
John Youn690fb372015-09-04 19:15:10 -07001047
Felipe Balbib53c7722011-08-30 15:50:40 +03001048 enum dwc3_ep0_next ep0_next_event;
Felipe Balbi72246da2011-08-19 18:10:58 +03001049 enum dwc3_ep0_state ep0state;
1050 enum dwc3_link_state link_state;
Felipe Balbi72246da2011-08-19 18:10:58 +03001051
Felipe Balbic12a0d82012-04-25 10:45:05 +03001052 u16 isoch_delay;
Felipe Balbi865e09e2012-04-24 16:19:49 +03001053 u16 u2sel;
1054 u16 u2pel;
1055 u8 u1sel;
1056 u8 u1pel;
1057
Felipe Balbi72246da2011-08-19 18:10:58 +03001058 u8 speed;
Felipe Balbi865e09e2012-04-24 16:19:49 +03001059
Felipe Balbi789451f62011-05-05 15:53:10 +03001060 u8 num_out_eps;
1061 u8 num_in_eps;
1062
Felipe Balbi72246da2011-08-19 18:10:58 +03001063 void *mem;
1064
Felipe Balbia3299492011-09-30 10:58:48 +03001065 struct dwc3_hwparams hwparams;
Felipe Balbi72246da2011-08-19 18:10:58 +03001066 struct dentry *root;
Felipe Balbid7668022013-01-18 10:21:34 +02001067 struct debugfs_regset32 *regset;
Gerard Cauvy3b637362012-02-10 12:21:18 +02001068
1069 u8 test_mode;
1070 u8 test_mode_nr;
Huang Rui80caf7d2014-10-28 19:54:26 +08001071 u8 lpm_nyet_threshold;
Huang Rui460d0982014-10-31 11:11:18 +08001072 u8 hird_threshold;
Felipe Balbif2b685d2013-12-19 12:12:37 -06001073
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +03001074 const char *hsphy_interface;
1075
Felipe Balbifc8bb912016-05-16 13:14:48 +03001076 unsigned connected:1;
Mayank Ranaa99689a2016-08-10 17:39:47 -07001077 void (*notify_event)(struct dwc3 *, unsigned int);
1078 struct work_struct wakeup_work;
1079
Felipe Balbif2b685d2013-12-19 12:12:37 -06001080 unsigned delayed_status:1;
1081 unsigned ep0_bounced:1;
1082 unsigned ep0_expect_in:1;
Felipe Balbi81bc5592013-12-19 12:14:29 -06001083 unsigned has_hibernation:1;
Arnd Bergmann42695fc2016-11-17 17:13:47 +05301084 unsigned sysdev_is_parent:1;
Huang Rui80caf7d2014-10-28 19:54:26 +08001085 unsigned has_lpm_erratum:1;
Huang Rui460d0982014-10-31 11:11:18 +08001086 unsigned is_utmi_l1_suspend:1;
Huang Rui946bd572014-10-28 19:54:23 +08001087 unsigned is_fpga:1;
Felipe Balbifc8bb912016-05-16 13:14:48 +03001088 unsigned pending_events:1;
Mayank Ranaa8e4de62016-12-13 17:11:15 -08001089 unsigned needs_fifo_resize:1;
Felipe Balbif2b685d2013-12-19 12:12:37 -06001090 unsigned pullups_connected:1;
Felipe Balbif2b685d2013-12-19 12:12:37 -06001091 unsigned setup_packet_pending:1;
Felipe Balbif2b685d2013-12-19 12:12:37 -06001092 unsigned three_stage_setup:1;
Robert Baldygaeac68e82015-03-09 15:06:12 +01001093 unsigned usb3_lpm_capable:1;
Huang Rui3b812212014-10-28 19:54:25 +08001094
1095 unsigned disable_scramble_quirk:1;
Huang Rui9a5b2f32014-10-28 19:54:27 +08001096 unsigned u2exit_lfps_quirk:1;
Huang Ruib5a65c42014-10-28 19:54:28 +08001097 unsigned u2ss_inp3_quirk:1;
Huang Ruidf31f5b2014-10-28 19:54:29 +08001098 unsigned req_p1p2p3_quirk:1;
Huang Ruia2a1d0f2014-10-28 19:54:30 +08001099 unsigned del_p1p2p3_quirk:1;
Huang Rui41c06ff2014-10-28 19:54:31 +08001100 unsigned del_phy_power_chg_quirk:1;
Huang Ruifb67afc2014-10-28 19:54:32 +08001101 unsigned lfps_filter_quirk:1;
Huang Rui14f4ac52014-10-28 19:54:33 +08001102 unsigned rx_detect_poll_quirk:1;
Huang Rui59acfa22014-10-31 11:11:13 +08001103 unsigned dis_u3_susphy_quirk:1;
Huang Rui0effe0a2014-10-31 11:11:14 +08001104 unsigned dis_u2_susphy_quirk:1;
John Younec791d12015-10-02 20:30:57 -07001105 unsigned dis_enblslpm_quirk:1;
Rajesh Bhagate58dd352016-03-14 14:40:50 +05301106 unsigned dis_rxdet_inp3_quirk:1;
William Wu16199f32016-08-16 22:44:37 +08001107 unsigned dis_u2_freeclk_exists_quirk:1;
William Wu00fe0812016-08-16 22:44:39 +08001108 unsigned dis_del_phy_power_chg_quirk:1;
Huang Rui6b6a0c92014-10-31 11:11:12 +08001109
1110 unsigned tx_de_emphasis_quirk:1;
1111 unsigned tx_de_emphasis:2;
Mayank Ranaa99689a2016-08-10 17:39:47 -07001112 unsigned is_drd:1;
1113 /* Indicate if the gadget was powered by the otg driver */
1114 unsigned vbus_active:1;
1115 /* Indicate if software connect was issued by the usb_gadget_driver */
1116 unsigned softconnect:1;
Mayank Ranaa99689a2016-08-10 17:39:47 -07001117 unsigned err_evt_seen:1;
Mayank Ranaa99689a2016-08-10 17:39:47 -07001118 /* Indicate if need to disable controller internal clkgating */
1119 unsigned disable_clk_gating:1;
1120 unsigned enable_bus_suspend:1;
1121
1122 atomic_t in_lpm;
1123 int tx_fifo_size;
1124 bool b_suspend;
1125 unsigned int vbus_draw;
1126
John Youn26cac202016-11-14 12:32:43 -08001127 u16 imod_interval;
1128
Mayank Ranaf616a7f2017-03-20 16:10:39 -07001129 struct workqueue_struct *dwc_wq;
1130 struct work_struct bh_work;
1131
Mayank Ranaa99689a2016-08-10 17:39:47 -07001132 /* IRQ timing statistics */
1133 int irq;
Hemant Kumar43874172016-08-25 16:17:48 -07001134 unsigned long ep_cmd_timeout_cnt;
Mayank Ranaa99689a2016-08-10 17:39:47 -07001135 unsigned long irq_cnt;
1136 unsigned int bh_completion_time[MAX_INTR_STATS];
1137 unsigned int bh_handled_evt_cnt[MAX_INTR_STATS];
1138 unsigned int bh_dbg_index;
1139 ktime_t irq_start_time[MAX_INTR_STATS];
1140 ktime_t t_pwr_evt_irq;
1141 unsigned int irq_completion_time[MAX_INTR_STATS];
1142 unsigned int irq_event_count[MAX_INTR_STATS];
1143 unsigned int irq_dbg_index;
1144
Hemant Kumare4f27812017-01-27 18:31:22 -08001145 unsigned long l1_remote_wakeup_cnt;
1146
Mayank Ranaa99689a2016-08-10 17:39:47 -07001147 wait_queue_head_t wait_linkstate;
Mayank Rana861da2b2016-07-13 13:47:57 -07001148 unsigned int index;
1149 void *dwc_ipc_log_ctxt;
Mayank Ranaac1200c2017-04-25 13:48:46 -07001150 int last_fifo_depth;
Mayank Rana0c667b42017-02-09 11:56:51 -08001151 struct dwc3_gadget_events dbg_gadget_events;
Mayank Rana51519df2017-09-25 16:48:39 -07001152 bool create_reg_debugfs;
Mayank Ranae27420f2017-10-10 15:44:19 -07001153 u32 xhci_imod_value;
Mayank Rana78dc7632017-12-01 11:52:27 -08001154 int core_id;
Felipe Balbi72246da2011-08-19 18:10:58 +03001155};
1156
1157/* -------------------------------------------------------------------------- */
1158
Felipe Balbi72246da2011-08-19 18:10:58 +03001159/* -------------------------------------------------------------------------- */
1160
1161struct dwc3_event_type {
1162 u32 is_devspec:1;
Huang Rui1974d492013-06-27 01:08:11 +08001163 u32 type:7;
1164 u32 reserved8_31:24;
Felipe Balbi72246da2011-08-19 18:10:58 +03001165} __packed;
1166
1167#define DWC3_DEPEVT_XFERCOMPLETE 0x01
1168#define DWC3_DEPEVT_XFERINPROGRESS 0x02
1169#define DWC3_DEPEVT_XFERNOTREADY 0x03
1170#define DWC3_DEPEVT_RXTXFIFOEVT 0x04
1171#define DWC3_DEPEVT_STREAMEVT 0x06
1172#define DWC3_DEPEVT_EPCMDCMPLT 0x07
1173
1174/**
1175 * struct dwc3_event_depvt - Device Endpoint Events
1176 * @one_bit: indicates this is an endpoint event (not used)
1177 * @endpoint_number: number of the endpoint
1178 * @endpoint_event: The event we have:
1179 * 0x00 - Reserved
1180 * 0x01 - XferComplete
1181 * 0x02 - XferInProgress
1182 * 0x03 - XferNotReady
1183 * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun)
1184 * 0x05 - Reserved
1185 * 0x06 - StreamEvt
1186 * 0x07 - EPCmdCmplt
1187 * @reserved11_10: Reserved, don't use.
1188 * @status: Indicates the status of the event. Refer to databook for
1189 * more information.
1190 * @parameters: Parameters of the current event. Refer to databook for
1191 * more information.
1192 */
1193struct dwc3_event_depevt {
1194 u32 one_bit:1;
1195 u32 endpoint_number:5;
1196 u32 endpoint_event:4;
1197 u32 reserved11_10:2;
1198 u32 status:4;
Felipe Balbi40aa41fb2012-01-18 17:06:03 +02001199
1200/* Within XferNotReady */
1201#define DEPEVT_STATUS_TRANSFER_ACTIVE (1 << 3)
1202
1203/* Within XferComplete */
Paul Zimmerman1d046792012-02-15 18:56:56 -08001204#define DEPEVT_STATUS_BUSERR (1 << 0)
1205#define DEPEVT_STATUS_SHORT (1 << 1)
1206#define DEPEVT_STATUS_IOC (1 << 2)
Felipe Balbi72246da2011-08-19 18:10:58 +03001207#define DEPEVT_STATUS_LST (1 << 3)
Felipe Balbidc137f02011-08-27 22:04:32 +03001208
Felipe Balbi879631a2011-09-30 10:58:47 +03001209/* Stream event only */
1210#define DEPEVT_STREAMEVT_FOUND 1
1211#define DEPEVT_STREAMEVT_NOTFOUND 2
1212
Felipe Balbidc137f02011-08-27 22:04:32 +03001213/* Control-only Status */
Felipe Balbidc137f02011-08-27 22:04:32 +03001214#define DEPEVT_STATUS_CONTROL_DATA 1
1215#define DEPEVT_STATUS_CONTROL_STATUS 2
1216
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +00001217/* In response to Start Transfer */
1218#define DEPEVT_TRANSFER_NO_RESOURCE 1
1219#define DEPEVT_TRANSFER_BUS_EXPIRY 2
1220
Felipe Balbi72246da2011-08-19 18:10:58 +03001221 u32 parameters:16;
1222} __packed;
1223
1224/**
1225 * struct dwc3_event_devt - Device Events
1226 * @one_bit: indicates this is a non-endpoint event (not used)
1227 * @device_event: indicates it's a device event. Should read as 0x00
1228 * @type: indicates the type of device event.
1229 * 0 - DisconnEvt
1230 * 1 - USBRst
1231 * 2 - ConnectDone
1232 * 3 - ULStChng
1233 * 4 - WkUpEvt
1234 * 5 - Reserved
1235 * 6 - EOPF
1236 * 7 - SOF
1237 * 8 - Reserved
1238 * 9 - ErrticErr
1239 * 10 - CmdCmplt
1240 * 11 - EvntOverflow
1241 * 12 - VndrDevTstRcved
1242 * @reserved15_12: Reserved, not used
1243 * @event_info: Information about this event
Huang Rui06f9b6e2014-01-07 17:45:50 +08001244 * @reserved31_25: Reserved, not used
Felipe Balbi72246da2011-08-19 18:10:58 +03001245 */
1246struct dwc3_event_devt {
1247 u32 one_bit:1;
1248 u32 device_event:7;
1249 u32 type:4;
1250 u32 reserved15_12:4;
Huang Rui06f9b6e2014-01-07 17:45:50 +08001251 u32 event_info:9;
1252 u32 reserved31_25:7;
Felipe Balbi72246da2011-08-19 18:10:58 +03001253} __packed;
1254
1255/**
1256 * struct dwc3_event_gevt - Other Core Events
1257 * @one_bit: indicates this is a non-endpoint event (not used)
1258 * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
1259 * @phy_port_number: self-explanatory
1260 * @reserved31_12: Reserved, not used.
1261 */
1262struct dwc3_event_gevt {
1263 u32 one_bit:1;
1264 u32 device_event:7;
1265 u32 phy_port_number:4;
1266 u32 reserved31_12:20;
1267} __packed;
1268
1269/**
1270 * union dwc3_event - representation of Event Buffer contents
1271 * @raw: raw 32-bit event
1272 * @type: the type of the event
1273 * @depevt: Device Endpoint Event
1274 * @devt: Device Event
1275 * @gevt: Global Event
1276 */
1277union dwc3_event {
1278 u32 raw;
1279 struct dwc3_event_type type;
1280 struct dwc3_event_depevt depevt;
1281 struct dwc3_event_devt devt;
1282 struct dwc3_event_gevt gevt;
1283};
1284
Felipe Balbi61018302014-03-04 09:23:50 -06001285/**
1286 * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
1287 * parameters
1288 * @param2: third parameter
1289 * @param1: second parameter
1290 * @param0: first parameter
1291 */
1292struct dwc3_gadget_ep_cmd_params {
1293 u32 param2;
1294 u32 param1;
1295 u32 param0;
1296};
1297
Felipe Balbi72246da2011-08-19 18:10:58 +03001298/*
1299 * DWC3 Features to be used as Driver Data
1300 */
1301
1302#define DWC3_HAS_PERIPHERAL BIT(0)
1303#define DWC3_HAS_XHCI BIT(1)
1304#define DWC3_HAS_OTG BIT(3)
1305
Felipe Balbid07e8812011-10-12 14:08:26 +03001306/* prototypes */
Sebastian Andrzej Siewior3140e8c2011-10-31 22:25:40 +01001307void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
Felipe Balbicf6d8672016-04-14 15:03:39 +03001308u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type);
Mayank Ranaac1200c2017-04-25 13:48:46 -07001309int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc, struct dwc3_ep *dep);
Sebastian Andrzej Siewior3140e8c2011-10-31 22:25:40 +01001310
John Youn15c64512016-11-10 17:08:48 -08001311/* check whether we are on the DWC_usb3 core */
1312static inline bool dwc3_is_usb3(struct dwc3 *dwc)
1313{
1314 return !(dwc->revision & DWC3_REVISION_IS_DWC31);
1315}
1316
John Younc4137a92016-02-05 17:08:18 -08001317/* check whether we are on the DWC_usb31 core */
1318static inline bool dwc3_is_usb31(struct dwc3 *dwc)
1319{
1320 return !!(dwc->revision & DWC3_REVISION_IS_DWC31);
1321}
1322
John Youn26cac202016-11-14 12:32:43 -08001323bool dwc3_has_imod(struct dwc3 *dwc);
1324
Vivek Gautam388e5c52013-01-15 16:09:21 +05301325#if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
Felipe Balbid07e8812011-10-12 14:08:26 +03001326int dwc3_host_init(struct dwc3 *dwc);
1327void dwc3_host_exit(struct dwc3 *dwc);
Vivek Gautam388e5c52013-01-15 16:09:21 +05301328#else
1329static inline int dwc3_host_init(struct dwc3 *dwc)
1330{ return 0; }
1331static inline void dwc3_host_exit(struct dwc3 *dwc)
1332{ }
1333#endif
Felipe Balbid07e8812011-10-12 14:08:26 +03001334
Vivek Gautam388e5c52013-01-15 16:09:21 +05301335#if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
Felipe Balbif80b45e2011-10-12 14:15:49 +03001336int dwc3_gadget_init(struct dwc3 *dwc);
1337void dwc3_gadget_exit(struct dwc3 *dwc);
Mayank Ranaa99689a2016-08-10 17:39:47 -07001338void dwc3_gadget_restart(struct dwc3 *dwc);
Felipe Balbi61018302014-03-04 09:23:50 -06001339int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
1340int dwc3_gadget_get_link_state(struct dwc3 *dwc);
1341int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
Felipe Balbi2cd47182016-04-12 16:42:43 +03001342int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
1343 struct dwc3_gadget_ep_cmd_params *params);
Felipe Balbi3ece0ec2014-09-05 09:47:44 -05001344int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param);
Mayank Ranaa99689a2016-08-10 17:39:47 -07001345void dwc3_gadget_enable_irq(struct dwc3 *dwc);
1346void dwc3_gadget_disable_irq(struct dwc3 *dwc);
Vivek Gautam388e5c52013-01-15 16:09:21 +05301347#else
1348static inline int dwc3_gadget_init(struct dwc3 *dwc)
1349{ return 0; }
1350static inline void dwc3_gadget_exit(struct dwc3 *dwc)
1351{ }
Mayank Ranaa99689a2016-08-10 17:39:47 -07001352static inline void dwc3_gadget_restart(struct dwc3 *dwc)
1353{ }
Felipe Balbi61018302014-03-04 09:23:50 -06001354static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
1355{ return 0; }
1356static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
1357{ return 0; }
1358static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
1359 enum dwc3_link_state state)
1360{ return 0; }
1361
Felipe Balbi2cd47182016-04-12 16:42:43 +03001362static inline int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
1363 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi61018302014-03-04 09:23:50 -06001364{ return 0; }
1365static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
1366 int cmd, u32 param)
1367{ return 0; }
Mayank Ranaa99689a2016-08-10 17:39:47 -07001368static inline void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1369{ }
1370static inline void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1371{ }
Vivek Gautam388e5c52013-01-15 16:09:21 +05301372#endif
Felipe Balbif80b45e2011-10-12 14:15:49 +03001373
Felipe Balbi7415f172012-04-30 14:56:33 +03001374/* power management interface */
1375#if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
Felipe Balbi7415f172012-04-30 14:56:33 +03001376int dwc3_gadget_suspend(struct dwc3 *dwc);
1377int dwc3_gadget_resume(struct dwc3 *dwc);
Felipe Balbifc8bb912016-05-16 13:14:48 +03001378void dwc3_gadget_process_pending_events(struct dwc3 *dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03001379#else
Felipe Balbi7415f172012-04-30 14:56:33 +03001380static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
1381{
1382 return 0;
1383}
1384
1385static inline int dwc3_gadget_resume(struct dwc3 *dwc)
1386{
1387 return 0;
1388}
Felipe Balbifc8bb912016-05-16 13:14:48 +03001389
1390static inline void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
1391{
1392}
Felipe Balbi7415f172012-04-30 14:56:33 +03001393#endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */
1394
Heikki Krogerus88bc9d12015-05-13 15:26:51 +03001395#if IS_ENABLED(CONFIG_USB_DWC3_ULPI)
1396int dwc3_ulpi_init(struct dwc3 *dwc);
1397void dwc3_ulpi_exit(struct dwc3 *dwc);
1398#else
1399static inline int dwc3_ulpi_init(struct dwc3 *dwc)
1400{ return 0; }
1401static inline void dwc3_ulpi_exit(struct dwc3 *dwc)
1402{ }
1403#endif
1404
Mayank Ranaa99689a2016-08-10 17:39:47 -07001405int dwc3_core_init(struct dwc3 *dwc);
1406int dwc3_core_pre_init(struct dwc3 *dwc);
1407void dwc3_post_host_reset_core_init(struct dwc3 *dwc);
1408int dwc3_event_buffers_setup(struct dwc3 *dwc);
1409void dwc3_usb3_phy_suspend(struct dwc3 *dwc, int suspend);
1410
1411extern void dwc3_set_notifier(
1412 void (*notify)(struct dwc3 *dwc3, unsigned int event));
1413extern int dwc3_notify_event(struct dwc3 *dwc3, unsigned int event);
Felipe Balbi72246da2011-08-19 18:10:58 +03001414#endif /* __DRIVERS_USB_DWC3_CORE_H */