Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 1 | /* |
Anson Huang | e95dddb | 2013-03-20 19:39:42 -0400 | [diff] [blame] | 2 | * Copyright 2011-2013 Freescale Semiconductor, Inc. |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 3 | * Copyright 2011 Linaro Ltd. |
| 4 | * |
| 5 | * The code contained herein is licensed under the GNU General Public |
| 6 | * License. You may obtain a copy of the GNU General Public License |
| 7 | * Version 2 or later at the following locations: |
| 8 | * |
| 9 | * http://www.opensource.org/licenses/gpl-license.html |
| 10 | * http://www.gnu.org/copyleft/gpl.html |
| 11 | */ |
| 12 | |
Richard Zhao | a258561 | 2012-04-24 14:19:13 +0800 | [diff] [blame] | 13 | #include <linux/clk.h> |
Shawn Guo | 53bb71d | 2013-05-21 09:58:51 +0800 | [diff] [blame] | 14 | #include <linux/clk-provider.h> |
Richard Zhao | a258561 | 2012-04-24 14:19:13 +0800 | [diff] [blame] | 15 | #include <linux/clkdev.h> |
Rob Herring | da4a686 | 2013-02-06 21:17:47 -0600 | [diff] [blame] | 16 | #include <linux/clocksource.h> |
Shawn Guo | 96574a6 | 2013-01-08 14:25:14 +0800 | [diff] [blame] | 17 | #include <linux/cpu.h> |
Shawn Guo | 0575fb7 | 2011-12-09 00:51:26 +0100 | [diff] [blame] | 18 | #include <linux/delay.h> |
Robert Lee | b9d18dc | 2012-05-21 17:50:30 -0500 | [diff] [blame] | 19 | #include <linux/export.h> |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 20 | #include <linux/init.h> |
Shawn Guo | 0575fb7 | 2011-12-09 00:51:26 +0100 | [diff] [blame] | 21 | #include <linux/io.h> |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 22 | #include <linux/irq.h> |
Rob Herring | 0529e315 | 2012-11-05 16:18:28 -0600 | [diff] [blame] | 23 | #include <linux/irqchip.h> |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 24 | #include <linux/of.h> |
Shawn Guo | 0575fb7 | 2011-12-09 00:51:26 +0100 | [diff] [blame] | 25 | #include <linux/of_address.h> |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 26 | #include <linux/of_irq.h> |
| 27 | #include <linux/of_platform.h> |
Shawn Guo | 96574a6 | 2013-01-08 14:25:14 +0800 | [diff] [blame] | 28 | #include <linux/opp.h> |
Richard Zhao | 477fce4 | 2011-12-14 09:26:47 +0800 | [diff] [blame] | 29 | #include <linux/phy.h> |
Robin Holt | 7b6d864 | 2013-07-08 16:01:40 -0700 | [diff] [blame] | 30 | #include <linux/reboot.h> |
Dong Aisheng | baa6415 | 2012-09-05 10:57:15 +0800 | [diff] [blame] | 31 | #include <linux/regmap.h> |
Richard Zhao | 477fce4 | 2011-12-14 09:26:47 +0800 | [diff] [blame] | 32 | #include <linux/micrel_phy.h> |
Dong Aisheng | baa6415 | 2012-09-05 10:57:15 +0800 | [diff] [blame] | 33 | #include <linux/mfd/syscon.h> |
Philipp Zabel | 6d6fc50 | 2013-06-26 15:08:49 +0200 | [diff] [blame] | 34 | #include <linux/mfd/syscon/imx6q-iomuxc-gpr.h> |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 35 | #include <asm/mach/arch.h> |
Shawn Guo | 3e549a6 | 2013-01-17 16:37:42 +0800 | [diff] [blame] | 36 | #include <asm/mach/map.h> |
David Howells | 9f97da7 | 2012-03-28 18:30:01 +0100 | [diff] [blame] | 37 | #include <asm/system_misc.h> |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 38 | |
Shawn Guo | e337247 | 2012-09-13 21:01:00 +0800 | [diff] [blame] | 39 | #include "common.h" |
Shawn Guo | e29248c | 2012-09-13 21:12:50 +0800 | [diff] [blame] | 40 | #include "cpuidle.h" |
Shawn Guo | 50f2de6 | 2012-09-14 14:14:45 +0800 | [diff] [blame] | 41 | #include "hardware.h" |
Robert Lee | b9d18dc | 2012-05-21 17:50:30 -0500 | [diff] [blame] | 42 | |
Shawn Guo | 3c03a2f | 2013-04-01 22:13:32 +0800 | [diff] [blame] | 43 | static u32 chip_revision; |
Shawn Guo | b29b3e6 | 2012-10-23 19:00:39 +0800 | [diff] [blame] | 44 | |
Philipp Zabel | b1a3582 | 2013-03-27 18:30:37 +0100 | [diff] [blame] | 45 | int imx6q_revision(void) |
Shawn Guo | b29b3e6 | 2012-10-23 19:00:39 +0800 | [diff] [blame] | 46 | { |
Shawn Guo | 3c03a2f | 2013-04-01 22:13:32 +0800 | [diff] [blame] | 47 | return chip_revision; |
| 48 | } |
Shawn Guo | b29b3e6 | 2012-10-23 19:00:39 +0800 | [diff] [blame] | 49 | |
Shawn Guo | 3c03a2f | 2013-04-01 22:13:32 +0800 | [diff] [blame] | 50 | static void __init imx6q_init_revision(void) |
| 51 | { |
| 52 | u32 rev = imx_anatop_get_digprog(); |
Shawn Guo | b29b3e6 | 2012-10-23 19:00:39 +0800 | [diff] [blame] | 53 | |
| 54 | switch (rev & 0xff) { |
| 55 | case 0: |
Shawn Guo | 3c03a2f | 2013-04-01 22:13:32 +0800 | [diff] [blame] | 56 | chip_revision = IMX_CHIP_REVISION_1_0; |
| 57 | break; |
Shawn Guo | b29b3e6 | 2012-10-23 19:00:39 +0800 | [diff] [blame] | 58 | case 1: |
Shawn Guo | 3c03a2f | 2013-04-01 22:13:32 +0800 | [diff] [blame] | 59 | chip_revision = IMX_CHIP_REVISION_1_1; |
| 60 | break; |
Shawn Guo | b29b3e6 | 2012-10-23 19:00:39 +0800 | [diff] [blame] | 61 | case 2: |
Shawn Guo | 3c03a2f | 2013-04-01 22:13:32 +0800 | [diff] [blame] | 62 | chip_revision = IMX_CHIP_REVISION_1_2; |
| 63 | break; |
Shawn Guo | b29b3e6 | 2012-10-23 19:00:39 +0800 | [diff] [blame] | 64 | default: |
Shawn Guo | 3c03a2f | 2013-04-01 22:13:32 +0800 | [diff] [blame] | 65 | chip_revision = IMX_CHIP_REVISION_UNKNOWN; |
Shawn Guo | b29b3e6 | 2012-10-23 19:00:39 +0800 | [diff] [blame] | 66 | } |
Shawn Guo | 3c03a2f | 2013-04-01 22:13:32 +0800 | [diff] [blame] | 67 | |
| 68 | mxc_set_cpu_type(rev >> 16 & 0xff); |
Shawn Guo | b29b3e6 | 2012-10-23 19:00:39 +0800 | [diff] [blame] | 69 | } |
| 70 | |
Robin Holt | 7b6d864 | 2013-07-08 16:01:40 -0700 | [diff] [blame] | 71 | static void imx6q_restart(enum reboot_mode mode, const char *cmd) |
Shawn Guo | 0575fb7 | 2011-12-09 00:51:26 +0100 | [diff] [blame] | 72 | { |
| 73 | struct device_node *np; |
| 74 | void __iomem *wdog_base; |
| 75 | |
| 76 | np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-wdt"); |
| 77 | wdog_base = of_iomap(np, 0); |
| 78 | if (!wdog_base) |
| 79 | goto soft; |
| 80 | |
| 81 | imx_src_prepare_restart(); |
| 82 | |
| 83 | /* enable wdog */ |
| 84 | writew_relaxed(1 << 2, wdog_base); |
| 85 | /* write twice to ensure the request will not get ignored */ |
| 86 | writew_relaxed(1 << 2, wdog_base); |
| 87 | |
| 88 | /* wait for reset to assert ... */ |
| 89 | mdelay(500); |
| 90 | |
| 91 | pr_err("Watchdog reset failed to assert reset\n"); |
| 92 | |
| 93 | /* delay to allow the serial port to show the message */ |
| 94 | mdelay(50); |
| 95 | |
| 96 | soft: |
| 97 | /* we'll take a jump through zero as a poor second */ |
| 98 | soft_restart(0); |
| 99 | } |
| 100 | |
Richard Zhao | 477fce4 | 2011-12-14 09:26:47 +0800 | [diff] [blame] | 101 | /* For imx6q sabrelite board: set KSZ9021RN RGMII pad skew */ |
| 102 | static int ksz9021rn_phy_fixup(struct phy_device *phydev) |
| 103 | { |
Arnd Bergmann | 9f9ba0f | 2012-08-16 07:42:50 +0000 | [diff] [blame] | 104 | if (IS_BUILTIN(CONFIG_PHYLIB)) { |
Shawn Guo | ef44180 | 2012-05-08 21:39:33 +0800 | [diff] [blame] | 105 | /* min rx data delay */ |
Dinh Nguyen | dc76a1a | 2013-08-13 09:59:00 -0500 | [diff] [blame] | 106 | phy_write(phydev, MICREL_KSZ9021_EXTREG_CTRL, |
| 107 | 0x8000 | MICREL_KSZ9021_RGMII_RX_DATA_PAD_SCEW); |
| 108 | phy_write(phydev, MICREL_KSZ9021_EXTREG_DATA_WRITE, 0x0000); |
Richard Zhao | 477fce4 | 2011-12-14 09:26:47 +0800 | [diff] [blame] | 109 | |
Shawn Guo | ef44180 | 2012-05-08 21:39:33 +0800 | [diff] [blame] | 110 | /* max rx/tx clock delay, min rx/tx control delay */ |
Dinh Nguyen | dc76a1a | 2013-08-13 09:59:00 -0500 | [diff] [blame] | 111 | phy_write(phydev, MICREL_KSZ9021_EXTREG_CTRL, |
| 112 | 0x8000 | MICREL_KSZ9021_RGMII_CLK_CTRL_PAD_SCEW); |
| 113 | phy_write(phydev, MICREL_KSZ9021_EXTREG_DATA_WRITE, 0xf0f0); |
| 114 | phy_write(phydev, MICREL_KSZ9021_EXTREG_CTRL, |
| 115 | MICREL_KSZ9021_RGMII_CLK_CTRL_PAD_SCEW); |
Shawn Guo | ef44180 | 2012-05-08 21:39:33 +0800 | [diff] [blame] | 116 | } |
Richard Zhao | 477fce4 | 2011-12-14 09:26:47 +0800 | [diff] [blame] | 117 | |
| 118 | return 0; |
| 119 | } |
| 120 | |
Sascha Hauer | dbf6719 | 2013-06-20 17:34:33 +0200 | [diff] [blame] | 121 | static void mmd_write_reg(struct phy_device *dev, int device, int reg, int val) |
Richard Zhao | a258561 | 2012-04-24 14:19:13 +0800 | [diff] [blame] | 122 | { |
Sascha Hauer | dbf6719 | 2013-06-20 17:34:33 +0200 | [diff] [blame] | 123 | phy_write(dev, 0x0d, device); |
| 124 | phy_write(dev, 0x0e, reg); |
| 125 | phy_write(dev, 0x0d, (1 << 14) | device); |
| 126 | phy_write(dev, 0x0e, val); |
Richard Zhao | a258561 | 2012-04-24 14:19:13 +0800 | [diff] [blame] | 127 | } |
| 128 | |
Sascha Hauer | dbf6719 | 2013-06-20 17:34:33 +0200 | [diff] [blame] | 129 | static int ksz9031rn_phy_fixup(struct phy_device *dev) |
Richard Zhao | 071dea5 | 2012-04-27 15:02:59 +0800 | [diff] [blame] | 130 | { |
Sascha Hauer | dbf6719 | 2013-06-20 17:34:33 +0200 | [diff] [blame] | 131 | /* |
| 132 | * min rx data delay, max rx/tx clock delay, |
| 133 | * min rx/tx control delay |
| 134 | */ |
| 135 | mmd_write_reg(dev, 2, 4, 0); |
| 136 | mmd_write_reg(dev, 2, 5, 0); |
| 137 | mmd_write_reg(dev, 2, 8, 0x003ff); |
| 138 | |
| 139 | return 0; |
| 140 | } |
| 141 | |
Sascha Hauer | 12da484 | 2013-06-20 17:34:32 +0200 | [diff] [blame] | 142 | static int ar8031_phy_fixup(struct phy_device *dev) |
| 143 | { |
| 144 | u16 val; |
| 145 | |
| 146 | /* To enable AR8031 output a 125MHz clk from CLK_25M */ |
| 147 | phy_write(dev, 0xd, 0x7); |
| 148 | phy_write(dev, 0xe, 0x8016); |
| 149 | phy_write(dev, 0xd, 0x4007); |
| 150 | |
| 151 | val = phy_read(dev, 0xe); |
| 152 | val &= 0xffe3; |
| 153 | val |= 0x18; |
| 154 | phy_write(dev, 0xe, val); |
| 155 | |
| 156 | /* introduce tx clock delay */ |
| 157 | phy_write(dev, 0x1d, 0x5); |
| 158 | val = phy_read(dev, 0x1e); |
| 159 | val |= 0x0100; |
| 160 | phy_write(dev, 0x1e, val); |
| 161 | |
| 162 | return 0; |
| 163 | } |
| 164 | |
Sascha Hauer | 12da484 | 2013-06-20 17:34:32 +0200 | [diff] [blame] | 165 | #define PHY_ID_AR8031 0x004dd074 |
| 166 | |
Sascha Hauer | 1407829 | 2013-06-20 17:34:31 +0200 | [diff] [blame] | 167 | static void __init imx6q_enet_phy_init(void) |
Richard Zhao | 071dea5 | 2012-04-27 15:02:59 +0800 | [diff] [blame] | 168 | { |
Sascha Hauer | 1407829 | 2013-06-20 17:34:31 +0200 | [diff] [blame] | 169 | if (IS_BUILTIN(CONFIG_PHYLIB)) { |
Shawn Guo | ef44180 | 2012-05-08 21:39:33 +0800 | [diff] [blame] | 170 | phy_register_fixup_for_uid(PHY_ID_KSZ9021, MICREL_PHY_ID_MASK, |
Richard Zhao | 071dea5 | 2012-04-27 15:02:59 +0800 | [diff] [blame] | 171 | ksz9021rn_phy_fixup); |
Sascha Hauer | dbf6719 | 2013-06-20 17:34:33 +0200 | [diff] [blame] | 172 | phy_register_fixup_for_uid(PHY_ID_KSZ9031, MICREL_PHY_ID_MASK, |
| 173 | ksz9031rn_phy_fixup); |
Sascha Hauer | 12da484 | 2013-06-20 17:34:32 +0200 | [diff] [blame] | 174 | phy_register_fixup_for_uid(PHY_ID_AR8031, 0xffffffff, |
| 175 | ar8031_phy_fixup); |
Nicolin Chen | e7eccc7 | 2013-06-13 19:50:56 +0800 | [diff] [blame] | 176 | } |
Nicolin Chen | e7eccc7 | 2013-06-13 19:50:56 +0800 | [diff] [blame] | 177 | } |
| 178 | |
Frank Li | d6e0d9f | 2012-10-30 18:25:22 +0000 | [diff] [blame] | 179 | static void __init imx6q_1588_init(void) |
| 180 | { |
| 181 | struct regmap *gpr; |
| 182 | |
| 183 | gpr = syscon_regmap_lookup_by_compatible("fsl,imx6q-iomuxc-gpr"); |
| 184 | if (!IS_ERR(gpr)) |
Philipp Zabel | 6d6fc50 | 2013-06-26 15:08:49 +0200 | [diff] [blame] | 185 | regmap_update_bits(gpr, IOMUXC_GPR1, |
| 186 | IMX6Q_GPR1_ENET_CLK_SEL_MASK, |
| 187 | IMX6Q_GPR1_ENET_CLK_SEL_ANATOP); |
Frank Li | d6e0d9f | 2012-10-30 18:25:22 +0000 | [diff] [blame] | 188 | else |
| 189 | pr_err("failed to find fsl,imx6q-iomux-gpr regmap\n"); |
| 190 | |
| 191 | } |
Richard Zhao | 396bf1c | 2012-07-12 10:25:24 +0800 | [diff] [blame] | 192 | |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 193 | static void __init imx6q_init_machine(void) |
| 194 | { |
Sascha Hauer | 1407829 | 2013-06-20 17:34:31 +0200 | [diff] [blame] | 195 | imx6q_enet_phy_init(); |
Richard Zhao | 477fce4 | 2011-12-14 09:26:47 +0800 | [diff] [blame] | 196 | |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 197 | of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL); |
| 198 | |
Anson Huang | e95dddb | 2013-03-20 19:39:42 -0400 | [diff] [blame] | 199 | imx_anatop_init(); |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 200 | imx6q_pm_init(); |
Frank Li | d6e0d9f | 2012-10-30 18:25:22 +0000 | [diff] [blame] | 201 | imx6q_1588_init(); |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 202 | } |
| 203 | |
Shawn Guo | 96574a6 | 2013-01-08 14:25:14 +0800 | [diff] [blame] | 204 | #define OCOTP_CFG3 0x440 |
| 205 | #define OCOTP_CFG3_SPEED_SHIFT 16 |
| 206 | #define OCOTP_CFG3_SPEED_1P2GHZ 0x3 |
| 207 | |
| 208 | static void __init imx6q_opp_check_1p2ghz(struct device *cpu_dev) |
| 209 | { |
| 210 | struct device_node *np; |
| 211 | void __iomem *base; |
| 212 | u32 val; |
| 213 | |
| 214 | np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-ocotp"); |
| 215 | if (!np) { |
| 216 | pr_warn("failed to find ocotp node\n"); |
| 217 | return; |
| 218 | } |
| 219 | |
| 220 | base = of_iomap(np, 0); |
| 221 | if (!base) { |
| 222 | pr_warn("failed to map ocotp\n"); |
| 223 | goto put_node; |
| 224 | } |
| 225 | |
| 226 | val = readl_relaxed(base + OCOTP_CFG3); |
| 227 | val >>= OCOTP_CFG3_SPEED_SHIFT; |
| 228 | if ((val & 0x3) != OCOTP_CFG3_SPEED_1P2GHZ) |
| 229 | if (opp_disable(cpu_dev, 1200000000)) |
| 230 | pr_warn("failed to disable 1.2 GHz OPP\n"); |
| 231 | |
| 232 | put_node: |
| 233 | of_node_put(np); |
| 234 | } |
| 235 | |
Sudeep KarkadaNagesha | b494b48 | 2013-09-10 18:59:47 +0100 | [diff] [blame] | 236 | static void __init imx6q_opp_init(void) |
Shawn Guo | 96574a6 | 2013-01-08 14:25:14 +0800 | [diff] [blame] | 237 | { |
| 238 | struct device_node *np; |
Sudeep KarkadaNagesha | b494b48 | 2013-09-10 18:59:47 +0100 | [diff] [blame] | 239 | struct device *cpu_dev = get_cpu_device(0); |
Shawn Guo | 96574a6 | 2013-01-08 14:25:14 +0800 | [diff] [blame] | 240 | |
Sudeep KarkadaNagesha | b494b48 | 2013-09-10 18:59:47 +0100 | [diff] [blame] | 241 | if (!cpu_dev) { |
| 242 | pr_warn("failed to get cpu0 device\n"); |
| 243 | return; |
| 244 | } |
Sudeep KarkadaNagesha | cdc58d6 | 2013-06-17 14:58:48 +0100 | [diff] [blame] | 245 | np = of_node_get(cpu_dev->of_node); |
Shawn Guo | 96574a6 | 2013-01-08 14:25:14 +0800 | [diff] [blame] | 246 | if (!np) { |
| 247 | pr_warn("failed to find cpu0 node\n"); |
| 248 | return; |
| 249 | } |
| 250 | |
Shawn Guo | 96574a6 | 2013-01-08 14:25:14 +0800 | [diff] [blame] | 251 | if (of_init_opp_table(cpu_dev)) { |
| 252 | pr_warn("failed to init OPP table\n"); |
| 253 | goto put_node; |
| 254 | } |
| 255 | |
| 256 | imx6q_opp_check_1p2ghz(cpu_dev); |
| 257 | |
| 258 | put_node: |
| 259 | of_node_put(np); |
| 260 | } |
| 261 | |
Fabio Estevam | f8c11b2 | 2013-03-25 09:20:44 -0300 | [diff] [blame] | 262 | static struct platform_device imx6q_cpufreq_pdev = { |
Shawn Guo | 96574a6 | 2013-01-08 14:25:14 +0800 | [diff] [blame] | 263 | .name = "imx6q-cpufreq", |
| 264 | }; |
| 265 | |
Robert Lee | b9d18dc | 2012-05-21 17:50:30 -0500 | [diff] [blame] | 266 | static void __init imx6q_init_late(void) |
| 267 | { |
Shawn Guo | e5f9dec | 2012-12-04 22:55:15 +0800 | [diff] [blame] | 268 | /* |
| 269 | * WAIT mode is broken on TO 1.0 and 1.1, so there is no point |
| 270 | * to run cpuidle on them. |
| 271 | */ |
| 272 | if (imx6q_revision() > IMX_CHIP_REVISION_1_1) |
| 273 | imx6q_cpuidle_init(); |
Shawn Guo | 96574a6 | 2013-01-08 14:25:14 +0800 | [diff] [blame] | 274 | |
| 275 | if (IS_ENABLED(CONFIG_ARM_IMX6Q_CPUFREQ)) { |
Sudeep KarkadaNagesha | b494b48 | 2013-09-10 18:59:47 +0100 | [diff] [blame] | 276 | imx6q_opp_init(); |
Shawn Guo | 96574a6 | 2013-01-08 14:25:14 +0800 | [diff] [blame] | 277 | platform_device_register(&imx6q_cpufreq_pdev); |
| 278 | } |
Robert Lee | b9d18dc | 2012-05-21 17:50:30 -0500 | [diff] [blame] | 279 | } |
| 280 | |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 281 | static void __init imx6q_map_io(void) |
| 282 | { |
Shawn Guo | 3e549a6 | 2013-01-17 16:37:42 +0800 | [diff] [blame] | 283 | debug_ll_io_init(); |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 284 | imx_scu_map_io(); |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 285 | } |
| 286 | |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 287 | static void __init imx6q_init_irq(void) |
| 288 | { |
Shawn Guo | 3c03a2f | 2013-04-01 22:13:32 +0800 | [diff] [blame] | 289 | imx6q_init_revision(); |
Shawn Guo | e6a0756 | 2013-07-08 21:45:20 +0800 | [diff] [blame] | 290 | imx_init_l2cache(); |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 291 | imx_src_init(); |
| 292 | imx_gpc_init(); |
Rob Herring | 0529e315 | 2012-11-05 16:18:28 -0600 | [diff] [blame] | 293 | irqchip_init(); |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 294 | } |
| 295 | |
| 296 | static void __init imx6q_timer_init(void) |
| 297 | { |
Shawn Guo | 53bb71d | 2013-05-21 09:58:51 +0800 | [diff] [blame] | 298 | of_clk_init(NULL); |
Rob Herring | da4a686 | 2013-02-06 21:17:47 -0600 | [diff] [blame] | 299 | clocksource_of_init(); |
Shawn Guo | 3c03a2f | 2013-04-01 22:13:32 +0800 | [diff] [blame] | 300 | imx_print_silicon_rev(cpu_is_imx6dl() ? "i.MX6DL" : "i.MX6Q", |
| 301 | imx6q_revision()); |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 302 | } |
| 303 | |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 304 | static const char *imx6q_dt_compat[] __initdata = { |
Shawn Guo | 3c03a2f | 2013-04-01 22:13:32 +0800 | [diff] [blame] | 305 | "fsl,imx6dl", |
Sascha Hauer | 3f8976d | 2012-02-17 12:07:00 +0100 | [diff] [blame] | 306 | "fsl,imx6q", |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 307 | NULL, |
| 308 | }; |
| 309 | |
Shawn Guo | 3c03a2f | 2013-04-01 22:13:32 +0800 | [diff] [blame] | 310 | DT_MACHINE_START(IMX6Q, "Freescale i.MX6 Quad/DualLite (Device Tree)") |
Marc Zyngier | e4f2d97 | 2011-09-08 13:15:22 +0100 | [diff] [blame] | 311 | .smp = smp_ops(imx_smp_ops), |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 312 | .map_io = imx6q_map_io, |
| 313 | .init_irq = imx6q_init_irq, |
Stephen Warren | 6bb27d7 | 2012-11-08 12:40:59 -0700 | [diff] [blame] | 314 | .init_time = imx6q_timer_init, |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 315 | .init_machine = imx6q_init_machine, |
Robert Lee | b9d18dc | 2012-05-21 17:50:30 -0500 | [diff] [blame] | 316 | .init_late = imx6q_init_late, |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 317 | .dt_compat = imx6q_dt_compat, |
Shawn Guo | 0575fb7 | 2011-12-09 00:51:26 +0100 | [diff] [blame] | 318 | .restart = imx6q_restart, |
Shawn Guo | 13eed98 | 2011-09-06 15:05:25 +0800 | [diff] [blame] | 319 | MACHINE_END |