blob: db5ecc5ed83a0d4fc9d71c1e234a872607bc675c [file] [log] [blame]
Caesar Wangcbac8f632014-11-24 12:58:59 +08001/*
Caesar Wang678065d2016-04-18 11:35:58 +08002 * Copyright (c) 2014-2016, Fuzhou Rockchip Electronics Co., Ltd
Caesar Wang20f0af72015-11-09 12:48:59 +08003 * Caesar Wang <wxt@rock-chips.com>
4 *
Caesar Wangcbac8f632014-11-24 12:58:59 +08005 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 */
14
15#include <linux/clk.h>
16#include <linux/delay.h>
17#include <linux/interrupt.h>
18#include <linux/io.h>
19#include <linux/module.h>
20#include <linux/of.h>
21#include <linux/of_address.h>
22#include <linux/of_irq.h>
23#include <linux/platform_device.h>
Caesar Wangb9484762016-04-18 11:35:56 +080024#include <linux/regmap.h>
Caesar Wangcbac8f632014-11-24 12:58:59 +080025#include <linux/reset.h>
26#include <linux/thermal.h>
Caesar Wangb9484762016-04-18 11:35:56 +080027#include <linux/mfd/syscon.h>
Caesar Wangc9708722015-11-11 19:43:11 -080028#include <linux/pinctrl/consumer.h>
Caesar Wangcbac8f632014-11-24 12:58:59 +080029
30/**
31 * If the temperature over a period of time High,
32 * the resulting TSHUT gave CRU module,let it reset the entire chip,
33 * or via GPIO give PMIC.
34 */
35enum tshut_mode {
36 TSHUT_MODE_CRU = 0,
37 TSHUT_MODE_GPIO,
38};
39
40/**
Caesar Wang13c1cfd2015-12-03 16:48:39 +080041 * The system Temperature Sensors tshut(tshut) polarity
Caesar Wangcbac8f632014-11-24 12:58:59 +080042 * the bit 8 is tshut polarity.
43 * 0: low active, 1: high active
44 */
45enum tshut_polarity {
46 TSHUT_LOW_ACTIVE = 0,
47 TSHUT_HIGH_ACTIVE,
48};
49
50/**
Caesar Wang1d98b612015-11-05 13:17:58 +080051 * The system has two Temperature Sensors.
52 * sensor0 is for CPU, and sensor1 is for GPU.
Caesar Wangcbac8f632014-11-24 12:58:59 +080053 */
54enum sensor_id {
Caesar Wang1d98b612015-11-05 13:17:58 +080055 SENSOR_CPU = 0,
Caesar Wangcbac8f632014-11-24 12:58:59 +080056 SENSOR_GPU,
57};
58
Caesar Wang1d98b612015-11-05 13:17:58 +080059/**
Caesar Wang13c1cfd2015-12-03 16:48:39 +080060 * The conversion table has the adc value and temperature.
Caesar Wang952418a2016-02-15 15:33:30 +080061 * ADC_DECREMENT: the adc value is of diminishing.(e.g. rk3288_code_table)
62 * ADC_INCREMENT: the adc value is incremental.(e.g. rk3368_code_table)
Caesar Wang13c1cfd2015-12-03 16:48:39 +080063 */
Caesar Wang020ba952015-11-09 12:48:57 +080064enum adc_sort_mode {
65 ADC_DECREMENT = 0,
66 ADC_INCREMENT,
67};
68
69/**
Caesar Wang1d98b612015-11-05 13:17:58 +080070 * The max sensors is two in rockchip SoCs.
71 * Two sensors: CPU and GPU sensor.
72 */
73#define SOC_MAX_SENSORS 2
74
Caesar Wang13c1cfd2015-12-03 16:48:39 +080075/**
Caesar Wang678065d2016-04-18 11:35:58 +080076 * struct chip_tsadc_table - hold information about chip-specific differences
Caesar Wang13c1cfd2015-12-03 16:48:39 +080077 * @id: conversion table
78 * @length: size of conversion table
79 * @data_mask: mask to apply on data inputs
80 * @mode: sort mode of this adc variant (incrementing or decrementing)
81 */
Caesar Wangce741102015-11-09 12:48:56 +080082struct chip_tsadc_table {
83 const struct tsadc_table *id;
Caesar Wangce741102015-11-09 12:48:56 +080084 unsigned int length;
Caesar Wangce741102015-11-09 12:48:56 +080085 u32 data_mask;
Caesar Wang020ba952015-11-09 12:48:57 +080086 enum adc_sort_mode mode;
Caesar Wangce741102015-11-09 12:48:56 +080087};
88
Caesar Wang678065d2016-04-18 11:35:58 +080089/**
90 * struct rockchip_tsadc_chip - hold the private data of tsadc chip
91 * @chn_id[SOC_MAX_SENSORS]: the sensor id of chip correspond to the channel
92 * @chn_num: the channel number of tsadc chip
93 * @tshut_temp: the hardware-controlled shutdown temperature value
94 * @tshut_mode: the hardware-controlled shutdown mode (0:CRU 1:GPIO)
95 * @tshut_polarity: the hardware-controlled active polarity (0:LOW 1:HIGH)
96 * @initialize: SoC special initialize tsadc controller method
97 * @irq_ack: clear the interrupt
98 * @get_temp: get the temperature
Caesar Wang14848502016-06-22 16:42:05 +080099 * @set_alarm_temp: set the high temperature interrupt
Caesar Wang678065d2016-04-18 11:35:58 +0800100 * @set_tshut_temp: set the hardware-controlled shutdown temperature
101 * @set_tshut_mode: set the hardware-controlled shutdown mode
102 * @table: the chip-specific conversion table
103 */
Caesar Wangcbac8f632014-11-24 12:58:59 +0800104struct rockchip_tsadc_chip {
Caesar Wang1d98b612015-11-05 13:17:58 +0800105 /* The sensor id of chip correspond to the ADC channel */
106 int chn_id[SOC_MAX_SENSORS];
107 int chn_num;
108
Caesar Wangcbac8f632014-11-24 12:58:59 +0800109 /* The hardware-controlled tshut property */
Caesar Wang437df212015-11-09 12:48:58 +0800110 int tshut_temp;
Caesar Wangcbac8f632014-11-24 12:58:59 +0800111 enum tshut_mode tshut_mode;
112 enum tshut_polarity tshut_polarity;
113
114 /* Chip-wide methods */
Caesar Wangb9484762016-04-18 11:35:56 +0800115 void (*initialize)(struct regmap *grf,
116 void __iomem *reg, enum tshut_polarity p);
Caesar Wangcbac8f632014-11-24 12:58:59 +0800117 void (*irq_ack)(void __iomem *reg);
118 void (*control)(void __iomem *reg, bool on);
119
120 /* Per-sensor methods */
Caesar Wangce741102015-11-09 12:48:56 +0800121 int (*get_temp)(struct chip_tsadc_table table,
122 int chn, void __iomem *reg, int *temp);
Caesar Wang14848502016-06-22 16:42:05 +0800123 void (*set_alarm_temp)(struct chip_tsadc_table table,
124 int chn, void __iomem *reg, int temp);
Caesar Wangce741102015-11-09 12:48:56 +0800125 void (*set_tshut_temp)(struct chip_tsadc_table table,
Caesar Wang437df212015-11-09 12:48:58 +0800126 int chn, void __iomem *reg, int temp);
Caesar Wangcbac8f632014-11-24 12:58:59 +0800127 void (*set_tshut_mode)(int chn, void __iomem *reg, enum tshut_mode m);
Caesar Wangce741102015-11-09 12:48:56 +0800128
129 /* Per-table methods */
130 struct chip_tsadc_table table;
Caesar Wangcbac8f632014-11-24 12:58:59 +0800131};
132
Caesar Wang678065d2016-04-18 11:35:58 +0800133/**
134 * struct rockchip_thermal_sensor - hold the information of thermal sensor
135 * @thermal: pointer to the platform/configuration data
136 * @tzd: pointer to a thermal zone
137 * @id: identifier of the thermal sensor
138 */
Caesar Wangcbac8f632014-11-24 12:58:59 +0800139struct rockchip_thermal_sensor {
140 struct rockchip_thermal_data *thermal;
141 struct thermal_zone_device *tzd;
Caesar Wang1d98b612015-11-05 13:17:58 +0800142 int id;
Caesar Wangcbac8f632014-11-24 12:58:59 +0800143};
144
Caesar Wang678065d2016-04-18 11:35:58 +0800145/**
146 * struct rockchip_thermal_data - hold the private data of thermal driver
147 * @chip: pointer to the platform/configuration data
148 * @pdev: platform device of thermal
149 * @reset: the reset controller of tsadc
150 * @sensors[SOC_MAX_SENSORS]: the thermal sensor
151 * @clk: the controller clock is divided by the exteral 24MHz
152 * @pclk: the advanced peripherals bus clock
153 * @grf: the general register file will be used to do static set by software
154 * @regs: the base address of tsadc controller
155 * @tshut_temp: the hardware-controlled shutdown temperature value
156 * @tshut_mode: the hardware-controlled shutdown mode (0:CRU 1:GPIO)
157 * @tshut_polarity: the hardware-controlled active polarity (0:LOW 1:HIGH)
158 */
Caesar Wangcbac8f632014-11-24 12:58:59 +0800159struct rockchip_thermal_data {
160 const struct rockchip_tsadc_chip *chip;
161 struct platform_device *pdev;
162 struct reset_control *reset;
163
Caesar Wang1d98b612015-11-05 13:17:58 +0800164 struct rockchip_thermal_sensor sensors[SOC_MAX_SENSORS];
Caesar Wangcbac8f632014-11-24 12:58:59 +0800165
166 struct clk *clk;
167 struct clk *pclk;
168
Caesar Wangb9484762016-04-18 11:35:56 +0800169 struct regmap *grf;
Caesar Wangcbac8f632014-11-24 12:58:59 +0800170 void __iomem *regs;
171
Caesar Wang437df212015-11-09 12:48:58 +0800172 int tshut_temp;
Caesar Wangcbac8f632014-11-24 12:58:59 +0800173 enum tshut_mode tshut_mode;
174 enum tshut_polarity tshut_polarity;
175};
176
Caesar Wang952418a2016-02-15 15:33:30 +0800177/**
178 * TSADC Sensor Register description:
179 *
180 * TSADCV2_* are used for RK3288 SoCs, the other chips can reuse it.
181 * TSADCV3_* are used for newer SoCs than RK3288. (e.g: RK3228, RK3399)
182 *
183 */
Caesar Wangb9484762016-04-18 11:35:56 +0800184#define TSADCV2_USER_CON 0x00
Caesar Wangcbac8f632014-11-24 12:58:59 +0800185#define TSADCV2_AUTO_CON 0x04
186#define TSADCV2_INT_EN 0x08
187#define TSADCV2_INT_PD 0x0c
188#define TSADCV2_DATA(chn) (0x20 + (chn) * 0x04)
Caesar Wang14848502016-06-22 16:42:05 +0800189#define TSADCV2_COMP_INT(chn) (0x30 + (chn) * 0x04)
Caesar Wangcbac8f632014-11-24 12:58:59 +0800190#define TSADCV2_COMP_SHUT(chn) (0x40 + (chn) * 0x04)
191#define TSADCV2_HIGHT_INT_DEBOUNCE 0x60
192#define TSADCV2_HIGHT_TSHUT_DEBOUNCE 0x64
193#define TSADCV2_AUTO_PERIOD 0x68
194#define TSADCV2_AUTO_PERIOD_HT 0x6c
195
196#define TSADCV2_AUTO_EN BIT(0)
Caesar Wangcbac8f632014-11-24 12:58:59 +0800197#define TSADCV2_AUTO_SRC_EN(chn) BIT(4 + (chn))
198#define TSADCV2_AUTO_TSHUT_POLARITY_HIGH BIT(8)
Caesar Wang678065d2016-04-18 11:35:58 +0800199
Caesar Wang7ea38c62016-02-15 15:33:31 +0800200#define TSADCV3_AUTO_Q_SEL_EN BIT(1)
Caesar Wangcbac8f632014-11-24 12:58:59 +0800201
202#define TSADCV2_INT_SRC_EN(chn) BIT(chn)
203#define TSADCV2_SHUT_2GPIO_SRC_EN(chn) BIT(4 + (chn))
204#define TSADCV2_SHUT_2CRU_SRC_EN(chn) BIT(8 + (chn))
205
Dmitry Torokhov452e01b2015-08-07 14:00:52 -0700206#define TSADCV2_INT_PD_CLEAR_MASK ~BIT(8)
Caesar Wang952418a2016-02-15 15:33:30 +0800207#define TSADCV3_INT_PD_CLEAR_MASK ~BIT(16)
Caesar Wangcbac8f632014-11-24 12:58:59 +0800208
209#define TSADCV2_DATA_MASK 0xfff
Caesar Wang20f0af72015-11-09 12:48:59 +0800210#define TSADCV3_DATA_MASK 0x3ff
211
Caesar Wangcbac8f632014-11-24 12:58:59 +0800212#define TSADCV2_HIGHT_INT_DEBOUNCE_COUNT 4
213#define TSADCV2_HIGHT_TSHUT_DEBOUNCE_COUNT 4
Caesar Wang46667872016-06-22 18:13:56 +0800214#define TSADCV2_AUTO_PERIOD_TIME 250 /* 250ms */
215#define TSADCV2_AUTO_PERIOD_HT_TIME 50 /* 50ms */
216#define TSADCV3_AUTO_PERIOD_TIME 187500 /* 250ms */
217#define TSADCV3_AUTO_PERIOD_HT_TIME 37500 /* 50ms */
218
Caesar Wangb9484762016-04-18 11:35:56 +0800219#define TSADCV2_USER_INTER_PD_SOC 0x340 /* 13 clocks */
220
221#define GRF_SARADC_TESTBIT 0x0e644
222#define GRF_TSADC_TESTBIT_L 0x0e648
223#define GRF_TSADC_TESTBIT_H 0x0e64c
224
225#define GRF_TSADC_TSEN_PD_ON (0x30003 << 0)
226#define GRF_TSADC_TSEN_PD_OFF (0x30000 << 0)
227#define GRF_SARADC_TESTBIT_ON (0x10001 << 2)
228#define GRF_TSADC_TESTBIT_H_ON (0x10001 << 2)
Caesar Wangcbac8f632014-11-24 12:58:59 +0800229
Caesar Wang678065d2016-04-18 11:35:58 +0800230/**
231 * struct tsadc_table - code to temperature conversion table
232 * @code: the value of adc channel
233 * @temp: the temperature
234 * Note:
235 * code to temperature mapping of the temperature sensor is a piece wise linear
236 * curve.Any temperature, code faling between to 2 give temperatures can be
237 * linearly interpolated.
238 * Code to Temperature mapping should be updated based on manufacturer results.
239 */
Caesar Wangcbac8f632014-11-24 12:58:59 +0800240struct tsadc_table {
Dmitry Torokhovd9a241c2015-08-07 13:59:23 -0700241 u32 code;
Caesar Wang437df212015-11-09 12:48:58 +0800242 int temp;
Caesar Wangcbac8f632014-11-24 12:58:59 +0800243};
244
Caesar Wang952418a2016-02-15 15:33:30 +0800245static const struct tsadc_table rk3228_code_table[] = {
Caesar Wang7ea38c62016-02-15 15:33:31 +0800246 {0, -40000},
247 {588, -40000},
248 {593, -35000},
249 {598, -30000},
250 {603, -25000},
251 {608, -20000},
252 {613, -15000},
253 {618, -10000},
254 {623, -5000},
255 {629, 0},
256 {634, 5000},
257 {639, 10000},
258 {644, 15000},
259 {649, 20000},
260 {654, 25000},
261 {660, 30000},
262 {665, 35000},
263 {670, 40000},
264 {675, 45000},
265 {681, 50000},
266 {686, 55000},
267 {691, 60000},
268 {696, 65000},
269 {702, 70000},
270 {707, 75000},
271 {712, 80000},
272 {717, 85000},
273 {723, 90000},
274 {728, 95000},
275 {733, 100000},
276 {738, 105000},
277 {744, 110000},
278 {749, 115000},
279 {754, 120000},
280 {760, 125000},
281 {TSADCV2_DATA_MASK, 125000},
Caesar Wang7b02a5e2015-12-03 16:48:42 +0800282};
283
Caesar Wang952418a2016-02-15 15:33:30 +0800284static const struct tsadc_table rk3288_code_table[] = {
Caesar Wangcbac8f632014-11-24 12:58:59 +0800285 {TSADCV2_DATA_MASK, -40000},
286 {3800, -40000},
287 {3792, -35000},
288 {3783, -30000},
289 {3774, -25000},
290 {3765, -20000},
291 {3756, -15000},
292 {3747, -10000},
293 {3737, -5000},
294 {3728, 0},
295 {3718, 5000},
296 {3708, 10000},
297 {3698, 15000},
298 {3688, 20000},
299 {3678, 25000},
300 {3667, 30000},
301 {3656, 35000},
302 {3645, 40000},
303 {3634, 45000},
304 {3623, 50000},
305 {3611, 55000},
306 {3600, 60000},
307 {3588, 65000},
308 {3575, 70000},
309 {3563, 75000},
310 {3550, 80000},
311 {3537, 85000},
312 {3524, 90000},
313 {3510, 95000},
314 {3496, 100000},
315 {3482, 105000},
316 {3467, 110000},
317 {3452, 115000},
318 {3437, 120000},
319 {3421, 125000},
Caesar Wangcbac8f632014-11-24 12:58:59 +0800320};
321
Caesar Wang952418a2016-02-15 15:33:30 +0800322static const struct tsadc_table rk3368_code_table[] = {
Caesar Wang20f0af72015-11-09 12:48:59 +0800323 {0, -40000},
324 {106, -40000},
325 {108, -35000},
326 {110, -30000},
327 {112, -25000},
328 {114, -20000},
329 {116, -15000},
330 {118, -10000},
331 {120, -5000},
332 {122, 0},
333 {124, 5000},
334 {126, 10000},
335 {128, 15000},
336 {130, 20000},
337 {132, 25000},
338 {134, 30000},
339 {136, 35000},
340 {138, 40000},
341 {140, 45000},
342 {142, 50000},
343 {144, 55000},
344 {146, 60000},
345 {148, 65000},
346 {150, 70000},
347 {152, 75000},
348 {154, 80000},
349 {156, 85000},
350 {158, 90000},
351 {160, 95000},
352 {162, 100000},
353 {163, 105000},
354 {165, 110000},
355 {167, 115000},
356 {169, 120000},
357 {171, 125000},
358 {TSADCV3_DATA_MASK, 125000},
359};
360
Caesar Wang952418a2016-02-15 15:33:30 +0800361static const struct tsadc_table rk3399_code_table[] = {
Caesar Wang7ea38c62016-02-15 15:33:31 +0800362 {0, -40000},
Caesar Wangf762a352016-04-18 11:35:55 +0800363 {402, -40000},
364 {410, -35000},
365 {419, -30000},
366 {427, -25000},
367 {436, -20000},
368 {444, -15000},
369 {453, -10000},
370 {461, -5000},
371 {470, 0},
372 {478, 5000},
373 {487, 10000},
374 {496, 15000},
375 {504, 20000},
376 {513, 25000},
377 {521, 30000},
378 {530, 35000},
379 {538, 40000},
380 {547, 45000},
381 {555, 50000},
382 {564, 55000},
383 {573, 60000},
384 {581, 65000},
385 {590, 70000},
386 {599, 75000},
387 {607, 80000},
388 {616, 85000},
389 {624, 90000},
390 {633, 95000},
391 {642, 100000},
392 {650, 105000},
393 {659, 110000},
394 {668, 115000},
395 {677, 120000},
396 {685, 125000},
Caesar Wang7ea38c62016-02-15 15:33:31 +0800397 {TSADCV3_DATA_MASK, 125000},
Caesar Wangb0d70332015-12-03 16:48:43 +0800398};
399
Caesar Wangce741102015-11-09 12:48:56 +0800400static u32 rk_tsadcv2_temp_to_code(struct chip_tsadc_table table,
Caesar Wang437df212015-11-09 12:48:58 +0800401 int temp)
Caesar Wangcbac8f632014-11-24 12:58:59 +0800402{
403 int high, low, mid;
Caesar Wang1f09ba82016-06-22 18:13:57 +0800404 u32 error = 0;
Caesar Wangcbac8f632014-11-24 12:58:59 +0800405
406 low = 0;
Caesar Wangce741102015-11-09 12:48:56 +0800407 high = table.length - 1;
Caesar Wangcbac8f632014-11-24 12:58:59 +0800408 mid = (high + low) / 2;
409
Caesar Wang1f09ba82016-06-22 18:13:57 +0800410 /* Return mask code data when the temp is over table range */
411 if (temp < table.id[low].temp || temp > table.id[high].temp) {
412 error = table.data_mask;
413 goto exit;
414 }
Caesar Wangcbac8f632014-11-24 12:58:59 +0800415
416 while (low <= high) {
Caesar Wangce741102015-11-09 12:48:56 +0800417 if (temp == table.id[mid].temp)
418 return table.id[mid].code;
419 else if (temp < table.id[mid].temp)
Caesar Wangcbac8f632014-11-24 12:58:59 +0800420 high = mid - 1;
421 else
422 low = mid + 1;
423 mid = (low + high) / 2;
424 }
425
Caesar Wang1f09ba82016-06-22 18:13:57 +0800426exit:
427 pr_err("Invalid the conversion, error=%d\n", error);
428 return error;
Caesar Wangcbac8f632014-11-24 12:58:59 +0800429}
430
Caesar Wangce741102015-11-09 12:48:56 +0800431static int rk_tsadcv2_code_to_temp(struct chip_tsadc_table table, u32 code,
432 int *temp)
Caesar Wangcbac8f632014-11-24 12:58:59 +0800433{
Dmitry Torokhovd9a241c2015-08-07 13:59:23 -0700434 unsigned int low = 1;
Caesar Wangce741102015-11-09 12:48:56 +0800435 unsigned int high = table.length - 1;
Caesar Wang1e9a1ae2015-01-25 10:11:11 +0800436 unsigned int mid = (low + high) / 2;
437 unsigned int num;
438 unsigned long denom;
Caesar Wangcbac8f632014-11-24 12:58:59 +0800439
Caesar Wangce741102015-11-09 12:48:56 +0800440 WARN_ON(table.length < 2);
Caesar Wangcbac8f632014-11-24 12:58:59 +0800441
Caesar Wang020ba952015-11-09 12:48:57 +0800442 switch (table.mode) {
443 case ADC_DECREMENT:
444 code &= table.data_mask;
445 if (code < table.id[high].code)
446 return -EAGAIN; /* Incorrect reading */
Dmitry Torokhovd9a241c2015-08-07 13:59:23 -0700447
Caesar Wang020ba952015-11-09 12:48:57 +0800448 while (low <= high) {
449 if (code >= table.id[mid].code &&
450 code < table.id[mid - 1].code)
451 break;
452 else if (code < table.id[mid].code)
453 low = mid + 1;
454 else
455 high = mid - 1;
456
457 mid = (low + high) / 2;
458 }
459 break;
460 case ADC_INCREMENT:
461 code &= table.data_mask;
462 if (code < table.id[low].code)
463 return -EAGAIN; /* Incorrect reading */
464
465 while (low <= high) {
Caesar Wanga87dd792016-04-18 11:35:54 +0800466 if (code <= table.id[mid].code &&
467 code > table.id[mid - 1].code)
Caesar Wang020ba952015-11-09 12:48:57 +0800468 break;
469 else if (code > table.id[mid].code)
470 low = mid + 1;
471 else
472 high = mid - 1;
473
474 mid = (low + high) / 2;
475 }
476 break;
477 default:
478 pr_err("Invalid the conversion table\n");
Caesar Wangcbac8f632014-11-24 12:58:59 +0800479 }
480
Caesar Wang1e9a1ae2015-01-25 10:11:11 +0800481 /*
482 * The 5C granularity provided by the table is too much. Let's
483 * assume that the relationship between sensor readings and
484 * temperature between 2 table entries is linear and interpolate
485 * to produce less granular result.
486 */
Elaine Zhang1d37a032016-02-15 15:33:29 +0800487 num = table.id[mid].temp - table.id[mid - 1].temp;
Caesar Wang020ba952015-11-09 12:48:57 +0800488 num *= abs(table.id[mid - 1].code - code);
489 denom = abs(table.id[mid - 1].code - table.id[mid].code);
Caesar Wangce741102015-11-09 12:48:56 +0800490 *temp = table.id[mid - 1].temp + (num / denom);
Dmitry Torokhovd9a241c2015-08-07 13:59:23 -0700491
492 return 0;
Caesar Wangcbac8f632014-11-24 12:58:59 +0800493}
494
495/**
Caesar Wang144c5562015-11-05 13:17:59 +0800496 * rk_tsadcv2_initialize - initialize TASDC Controller.
497 *
498 * (1) Set TSADC_V2_AUTO_PERIOD:
499 * Configure the interleave between every two accessing of
500 * TSADC in normal operation.
501 *
502 * (2) Set TSADCV2_AUTO_PERIOD_HT:
503 * Configure the interleave between every two accessing of
504 * TSADC after the temperature is higher than COM_SHUT or COM_INT.
505 *
506 * (3) Set TSADCV2_HIGH_INT_DEBOUNCE and TSADC_HIGHT_TSHUT_DEBOUNCE:
507 * If the temperature is higher than COMP_INT or COMP_SHUT for
508 * "debounce" times, TSADC controller will generate interrupt or TSHUT.
Caesar Wangcbac8f632014-11-24 12:58:59 +0800509 */
Caesar Wangb9484762016-04-18 11:35:56 +0800510static void rk_tsadcv2_initialize(struct regmap *grf, void __iomem *regs,
Caesar Wangcbac8f632014-11-24 12:58:59 +0800511 enum tshut_polarity tshut_polarity)
512{
513 if (tshut_polarity == TSHUT_HIGH_ACTIVE)
Dmitry Torokhov452e01b2015-08-07 14:00:52 -0700514 writel_relaxed(0U | TSADCV2_AUTO_TSHUT_POLARITY_HIGH,
Caesar Wangcbac8f632014-11-24 12:58:59 +0800515 regs + TSADCV2_AUTO_CON);
516 else
Dmitry Torokhov452e01b2015-08-07 14:00:52 -0700517 writel_relaxed(0U & ~TSADCV2_AUTO_TSHUT_POLARITY_HIGH,
Caesar Wangcbac8f632014-11-24 12:58:59 +0800518 regs + TSADCV2_AUTO_CON);
519
520 writel_relaxed(TSADCV2_AUTO_PERIOD_TIME, regs + TSADCV2_AUTO_PERIOD);
521 writel_relaxed(TSADCV2_HIGHT_INT_DEBOUNCE_COUNT,
522 regs + TSADCV2_HIGHT_INT_DEBOUNCE);
523 writel_relaxed(TSADCV2_AUTO_PERIOD_HT_TIME,
524 regs + TSADCV2_AUTO_PERIOD_HT);
525 writel_relaxed(TSADCV2_HIGHT_TSHUT_DEBOUNCE_COUNT,
526 regs + TSADCV2_HIGHT_TSHUT_DEBOUNCE);
Caesar Wangb9484762016-04-18 11:35:56 +0800527
528 if (IS_ERR(grf)) {
529 pr_warn("%s: Missing rockchip,grf property\n", __func__);
530 return;
531 }
532}
533
534/**
535 * rk_tsadcv3_initialize - initialize TASDC Controller.
Caesar Wang678065d2016-04-18 11:35:58 +0800536 *
Caesar Wangb9484762016-04-18 11:35:56 +0800537 * (1) The tsadc control power sequence.
538 *
539 * (2) Set TSADC_V2_AUTO_PERIOD:
540 * Configure the interleave between every two accessing of
541 * TSADC in normal operation.
542 *
543 * (2) Set TSADCV2_AUTO_PERIOD_HT:
544 * Configure the interleave between every two accessing of
545 * TSADC after the temperature is higher than COM_SHUT or COM_INT.
546 *
547 * (3) Set TSADCV2_HIGH_INT_DEBOUNCE and TSADC_HIGHT_TSHUT_DEBOUNCE:
548 * If the temperature is higher than COMP_INT or COMP_SHUT for
549 * "debounce" times, TSADC controller will generate interrupt or TSHUT.
550 */
551static void rk_tsadcv3_initialize(struct regmap *grf, void __iomem *regs,
552 enum tshut_polarity tshut_polarity)
553{
554 /* The tsadc control power sequence */
555 if (IS_ERR(grf)) {
556 /* Set interleave value to workround ic time sync issue */
557 writel_relaxed(TSADCV2_USER_INTER_PD_SOC, regs +
558 TSADCV2_USER_CON);
Caesar Wang46667872016-06-22 18:13:56 +0800559
560 writel_relaxed(TSADCV2_AUTO_PERIOD_TIME,
561 regs + TSADCV2_AUTO_PERIOD);
562 writel_relaxed(TSADCV2_HIGHT_INT_DEBOUNCE_COUNT,
563 regs + TSADCV2_HIGHT_INT_DEBOUNCE);
564 writel_relaxed(TSADCV2_AUTO_PERIOD_HT_TIME,
565 regs + TSADCV2_AUTO_PERIOD_HT);
566 writel_relaxed(TSADCV2_HIGHT_TSHUT_DEBOUNCE_COUNT,
567 regs + TSADCV2_HIGHT_TSHUT_DEBOUNCE);
568
Caesar Wangb9484762016-04-18 11:35:56 +0800569 } else {
570 regmap_write(grf, GRF_TSADC_TESTBIT_L, GRF_TSADC_TSEN_PD_ON);
571 mdelay(10);
572 regmap_write(grf, GRF_TSADC_TESTBIT_L, GRF_TSADC_TSEN_PD_OFF);
Caesar Wang2fe5c1b2016-05-03 10:23:50 +0800573 usleep_range(15, 100); /* The spec note says at least 15 us */
Caesar Wangb9484762016-04-18 11:35:56 +0800574 regmap_write(grf, GRF_SARADC_TESTBIT, GRF_SARADC_TESTBIT_ON);
575 regmap_write(grf, GRF_TSADC_TESTBIT_H, GRF_TSADC_TESTBIT_H_ON);
Caesar Wang2fe5c1b2016-05-03 10:23:50 +0800576 usleep_range(90, 200); /* The spec note says at least 90 us */
Caesar Wang46667872016-06-22 18:13:56 +0800577
578 writel_relaxed(TSADCV3_AUTO_PERIOD_TIME,
579 regs + TSADCV2_AUTO_PERIOD);
580 writel_relaxed(TSADCV2_HIGHT_INT_DEBOUNCE_COUNT,
581 regs + TSADCV2_HIGHT_INT_DEBOUNCE);
582 writel_relaxed(TSADCV3_AUTO_PERIOD_HT_TIME,
583 regs + TSADCV2_AUTO_PERIOD_HT);
584 writel_relaxed(TSADCV2_HIGHT_TSHUT_DEBOUNCE_COUNT,
585 regs + TSADCV2_HIGHT_TSHUT_DEBOUNCE);
Caesar Wangb9484762016-04-18 11:35:56 +0800586 }
587
588 if (tshut_polarity == TSHUT_HIGH_ACTIVE)
589 writel_relaxed(0U | TSADCV2_AUTO_TSHUT_POLARITY_HIGH,
590 regs + TSADCV2_AUTO_CON);
591 else
592 writel_relaxed(0U & ~TSADCV2_AUTO_TSHUT_POLARITY_HIGH,
593 regs + TSADCV2_AUTO_CON);
Caesar Wangcbac8f632014-11-24 12:58:59 +0800594}
595
596static void rk_tsadcv2_irq_ack(void __iomem *regs)
597{
598 u32 val;
599
600 val = readl_relaxed(regs + TSADCV2_INT_PD);
Dmitry Torokhov452e01b2015-08-07 14:00:52 -0700601 writel_relaxed(val & TSADCV2_INT_PD_CLEAR_MASK, regs + TSADCV2_INT_PD);
Caesar Wangcbac8f632014-11-24 12:58:59 +0800602}
603
Caesar Wang952418a2016-02-15 15:33:30 +0800604static void rk_tsadcv3_irq_ack(void __iomem *regs)
605{
606 u32 val;
607
608 val = readl_relaxed(regs + TSADCV2_INT_PD);
609 writel_relaxed(val & TSADCV3_INT_PD_CLEAR_MASK, regs + TSADCV2_INT_PD);
610}
611
Caesar Wangcbac8f632014-11-24 12:58:59 +0800612static void rk_tsadcv2_control(void __iomem *regs, bool enable)
613{
614 u32 val;
615
616 val = readl_relaxed(regs + TSADCV2_AUTO_CON);
617 if (enable)
618 val |= TSADCV2_AUTO_EN;
619 else
620 val &= ~TSADCV2_AUTO_EN;
621
622 writel_relaxed(val, regs + TSADCV2_AUTO_CON);
623}
624
Caesar Wang7ea38c62016-02-15 15:33:31 +0800625/**
Caesar Wang678065d2016-04-18 11:35:58 +0800626 * rk_tsadcv3_control - the tsadc controller is enabled or disabled.
627 *
628 * NOTE: TSADC controller works at auto mode, and some SoCs need set the
629 * tsadc_q_sel bit on TSADCV2_AUTO_CON[1]. The (1024 - tsadc_q) as output
630 * adc value if setting this bit to enable.
Caesar Wang7ea38c62016-02-15 15:33:31 +0800631 */
632static void rk_tsadcv3_control(void __iomem *regs, bool enable)
633{
634 u32 val;
635
636 val = readl_relaxed(regs + TSADCV2_AUTO_CON);
637 if (enable)
638 val |= TSADCV2_AUTO_EN | TSADCV3_AUTO_Q_SEL_EN;
639 else
640 val &= ~TSADCV2_AUTO_EN;
641
642 writel_relaxed(val, regs + TSADCV2_AUTO_CON);
643}
644
Caesar Wangce741102015-11-09 12:48:56 +0800645static int rk_tsadcv2_get_temp(struct chip_tsadc_table table,
646 int chn, void __iomem *regs, int *temp)
Caesar Wangcbac8f632014-11-24 12:58:59 +0800647{
648 u32 val;
649
Caesar Wangcbac8f632014-11-24 12:58:59 +0800650 val = readl_relaxed(regs + TSADCV2_DATA(chn));
Caesar Wangcbac8f632014-11-24 12:58:59 +0800651
Caesar Wangce741102015-11-09 12:48:56 +0800652 return rk_tsadcv2_code_to_temp(table, val, temp);
Caesar Wangcbac8f632014-11-24 12:58:59 +0800653}
654
Caesar Wang14848502016-06-22 16:42:05 +0800655static void rk_tsadcv2_alarm_temp(struct chip_tsadc_table table,
656 int chn, void __iomem *regs, int temp)
657{
658 u32 alarm_value, int_en;
659
Caesar Wang1f09ba82016-06-22 18:13:57 +0800660 /* Make sure the value is valid */
Caesar Wang14848502016-06-22 16:42:05 +0800661 alarm_value = rk_tsadcv2_temp_to_code(table, temp);
Caesar Wang1f09ba82016-06-22 18:13:57 +0800662 if (alarm_value == table.data_mask)
663 return;
664
Caesar Wang14848502016-06-22 16:42:05 +0800665 writel_relaxed(alarm_value & table.data_mask,
666 regs + TSADCV2_COMP_INT(chn));
667
668 int_en = readl_relaxed(regs + TSADCV2_INT_EN);
669 int_en |= TSADCV2_INT_SRC_EN(chn);
670 writel_relaxed(int_en, regs + TSADCV2_INT_EN);
671}
672
Caesar Wangce741102015-11-09 12:48:56 +0800673static void rk_tsadcv2_tshut_temp(struct chip_tsadc_table table,
Caesar Wang437df212015-11-09 12:48:58 +0800674 int chn, void __iomem *regs, int temp)
Caesar Wangcbac8f632014-11-24 12:58:59 +0800675{
676 u32 tshut_value, val;
677
Caesar Wang1f09ba82016-06-22 18:13:57 +0800678 /* Make sure the value is valid */
Caesar Wangce741102015-11-09 12:48:56 +0800679 tshut_value = rk_tsadcv2_temp_to_code(table, temp);
Caesar Wang1f09ba82016-06-22 18:13:57 +0800680 if (tshut_value == table.data_mask)
681 return;
682
Caesar Wangcbac8f632014-11-24 12:58:59 +0800683 writel_relaxed(tshut_value, regs + TSADCV2_COMP_SHUT(chn));
684
685 /* TSHUT will be valid */
686 val = readl_relaxed(regs + TSADCV2_AUTO_CON);
687 writel_relaxed(val | TSADCV2_AUTO_SRC_EN(chn), regs + TSADCV2_AUTO_CON);
688}
689
690static void rk_tsadcv2_tshut_mode(int chn, void __iomem *regs,
691 enum tshut_mode mode)
692{
693 u32 val;
694
695 val = readl_relaxed(regs + TSADCV2_INT_EN);
696 if (mode == TSHUT_MODE_GPIO) {
697 val &= ~TSADCV2_SHUT_2CRU_SRC_EN(chn);
698 val |= TSADCV2_SHUT_2GPIO_SRC_EN(chn);
699 } else {
700 val &= ~TSADCV2_SHUT_2GPIO_SRC_EN(chn);
701 val |= TSADCV2_SHUT_2CRU_SRC_EN(chn);
702 }
703
704 writel_relaxed(val, regs + TSADCV2_INT_EN);
705}
706
Caesar Wang7b02a5e2015-12-03 16:48:42 +0800707static const struct rockchip_tsadc_chip rk3228_tsadc_data = {
708 .chn_id[SENSOR_CPU] = 0, /* cpu sensor is channel 0 */
709 .chn_num = 1, /* one channel for tsadc */
710
711 .tshut_mode = TSHUT_MODE_GPIO, /* default TSHUT via GPIO give PMIC */
712 .tshut_polarity = TSHUT_LOW_ACTIVE, /* default TSHUT LOW ACTIVE */
713 .tshut_temp = 95000,
714
715 .initialize = rk_tsadcv2_initialize,
Caesar Wang952418a2016-02-15 15:33:30 +0800716 .irq_ack = rk_tsadcv3_irq_ack,
Caesar Wang7ea38c62016-02-15 15:33:31 +0800717 .control = rk_tsadcv3_control,
Caesar Wang7b02a5e2015-12-03 16:48:42 +0800718 .get_temp = rk_tsadcv2_get_temp,
Caesar Wang14848502016-06-22 16:42:05 +0800719 .set_alarm_temp = rk_tsadcv2_alarm_temp,
Caesar Wang7b02a5e2015-12-03 16:48:42 +0800720 .set_tshut_temp = rk_tsadcv2_tshut_temp,
721 .set_tshut_mode = rk_tsadcv2_tshut_mode,
722
723 .table = {
Caesar Wang952418a2016-02-15 15:33:30 +0800724 .id = rk3228_code_table,
725 .length = ARRAY_SIZE(rk3228_code_table),
Caesar Wang7b02a5e2015-12-03 16:48:42 +0800726 .data_mask = TSADCV3_DATA_MASK,
Caesar Wang7ea38c62016-02-15 15:33:31 +0800727 .mode = ADC_INCREMENT,
Caesar Wang7b02a5e2015-12-03 16:48:42 +0800728 },
729};
730
Caesar Wangcbac8f632014-11-24 12:58:59 +0800731static const struct rockchip_tsadc_chip rk3288_tsadc_data = {
Caesar Wang1d98b612015-11-05 13:17:58 +0800732 .chn_id[SENSOR_CPU] = 1, /* cpu sensor is channel 1 */
733 .chn_id[SENSOR_GPU] = 2, /* gpu sensor is channel 2 */
734 .chn_num = 2, /* two channels for tsadc */
735
Caesar Wangcbac8f632014-11-24 12:58:59 +0800736 .tshut_mode = TSHUT_MODE_GPIO, /* default TSHUT via GPIO give PMIC */
737 .tshut_polarity = TSHUT_LOW_ACTIVE, /* default TSHUT LOW ACTIVE */
738 .tshut_temp = 95000,
739
740 .initialize = rk_tsadcv2_initialize,
741 .irq_ack = rk_tsadcv2_irq_ack,
742 .control = rk_tsadcv2_control,
743 .get_temp = rk_tsadcv2_get_temp,
Caesar Wang14848502016-06-22 16:42:05 +0800744 .set_alarm_temp = rk_tsadcv2_alarm_temp,
Caesar Wangcbac8f632014-11-24 12:58:59 +0800745 .set_tshut_temp = rk_tsadcv2_tshut_temp,
746 .set_tshut_mode = rk_tsadcv2_tshut_mode,
Caesar Wangce741102015-11-09 12:48:56 +0800747
748 .table = {
Caesar Wang952418a2016-02-15 15:33:30 +0800749 .id = rk3288_code_table,
750 .length = ARRAY_SIZE(rk3288_code_table),
Caesar Wangce741102015-11-09 12:48:56 +0800751 .data_mask = TSADCV2_DATA_MASK,
Caesar Wang020ba952015-11-09 12:48:57 +0800752 .mode = ADC_DECREMENT,
Caesar Wangce741102015-11-09 12:48:56 +0800753 },
Caesar Wangcbac8f632014-11-24 12:58:59 +0800754};
755
Elaine Zhang1cd602692016-04-18 11:35:57 +0800756static const struct rockchip_tsadc_chip rk3366_tsadc_data = {
757 .chn_id[SENSOR_CPU] = 0, /* cpu sensor is channel 0 */
758 .chn_id[SENSOR_GPU] = 1, /* gpu sensor is channel 1 */
759 .chn_num = 2, /* two channels for tsadc */
760
761 .tshut_mode = TSHUT_MODE_GPIO, /* default TSHUT via GPIO give PMIC */
762 .tshut_polarity = TSHUT_LOW_ACTIVE, /* default TSHUT LOW ACTIVE */
763 .tshut_temp = 95000,
764
765 .initialize = rk_tsadcv3_initialize,
766 .irq_ack = rk_tsadcv3_irq_ack,
767 .control = rk_tsadcv3_control,
768 .get_temp = rk_tsadcv2_get_temp,
Caesar Wang14848502016-06-22 16:42:05 +0800769 .set_alarm_temp = rk_tsadcv2_alarm_temp,
Elaine Zhang1cd602692016-04-18 11:35:57 +0800770 .set_tshut_temp = rk_tsadcv2_tshut_temp,
771 .set_tshut_mode = rk_tsadcv2_tshut_mode,
772
773 .table = {
774 .id = rk3228_code_table,
775 .length = ARRAY_SIZE(rk3228_code_table),
776 .data_mask = TSADCV3_DATA_MASK,
777 .mode = ADC_INCREMENT,
778 },
779};
780
Caesar Wang20f0af72015-11-09 12:48:59 +0800781static const struct rockchip_tsadc_chip rk3368_tsadc_data = {
782 .chn_id[SENSOR_CPU] = 0, /* cpu sensor is channel 0 */
783 .chn_id[SENSOR_GPU] = 1, /* gpu sensor is channel 1 */
784 .chn_num = 2, /* two channels for tsadc */
785
786 .tshut_mode = TSHUT_MODE_GPIO, /* default TSHUT via GPIO give PMIC */
787 .tshut_polarity = TSHUT_LOW_ACTIVE, /* default TSHUT LOW ACTIVE */
788 .tshut_temp = 95000,
789
790 .initialize = rk_tsadcv2_initialize,
791 .irq_ack = rk_tsadcv2_irq_ack,
792 .control = rk_tsadcv2_control,
793 .get_temp = rk_tsadcv2_get_temp,
Caesar Wang14848502016-06-22 16:42:05 +0800794 .set_alarm_temp = rk_tsadcv2_alarm_temp,
Caesar Wang20f0af72015-11-09 12:48:59 +0800795 .set_tshut_temp = rk_tsadcv2_tshut_temp,
796 .set_tshut_mode = rk_tsadcv2_tshut_mode,
797
798 .table = {
Caesar Wang952418a2016-02-15 15:33:30 +0800799 .id = rk3368_code_table,
800 .length = ARRAY_SIZE(rk3368_code_table),
Caesar Wang20f0af72015-11-09 12:48:59 +0800801 .data_mask = TSADCV3_DATA_MASK,
802 .mode = ADC_INCREMENT,
803 },
804};
805
Caesar Wangb0d70332015-12-03 16:48:43 +0800806static const struct rockchip_tsadc_chip rk3399_tsadc_data = {
807 .chn_id[SENSOR_CPU] = 0, /* cpu sensor is channel 0 */
808 .chn_id[SENSOR_GPU] = 1, /* gpu sensor is channel 1 */
809 .chn_num = 2, /* two channels for tsadc */
810
811 .tshut_mode = TSHUT_MODE_GPIO, /* default TSHUT via GPIO give PMIC */
812 .tshut_polarity = TSHUT_LOW_ACTIVE, /* default TSHUT LOW ACTIVE */
813 .tshut_temp = 95000,
814
Caesar Wangb9484762016-04-18 11:35:56 +0800815 .initialize = rk_tsadcv3_initialize,
Caesar Wang952418a2016-02-15 15:33:30 +0800816 .irq_ack = rk_tsadcv3_irq_ack,
Caesar Wang7ea38c62016-02-15 15:33:31 +0800817 .control = rk_tsadcv3_control,
Caesar Wangb0d70332015-12-03 16:48:43 +0800818 .get_temp = rk_tsadcv2_get_temp,
Caesar Wang14848502016-06-22 16:42:05 +0800819 .set_alarm_temp = rk_tsadcv2_alarm_temp,
Caesar Wangb0d70332015-12-03 16:48:43 +0800820 .set_tshut_temp = rk_tsadcv2_tshut_temp,
821 .set_tshut_mode = rk_tsadcv2_tshut_mode,
822
823 .table = {
Caesar Wang952418a2016-02-15 15:33:30 +0800824 .id = rk3399_code_table,
825 .length = ARRAY_SIZE(rk3399_code_table),
Caesar Wangb0d70332015-12-03 16:48:43 +0800826 .data_mask = TSADCV3_DATA_MASK,
Caesar Wang7ea38c62016-02-15 15:33:31 +0800827 .mode = ADC_INCREMENT,
Caesar Wangb0d70332015-12-03 16:48:43 +0800828 },
829};
830
Caesar Wangcbac8f632014-11-24 12:58:59 +0800831static const struct of_device_id of_rockchip_thermal_match[] = {
832 {
Caesar Wang7b02a5e2015-12-03 16:48:42 +0800833 .compatible = "rockchip,rk3228-tsadc",
834 .data = (void *)&rk3228_tsadc_data,
835 },
836 {
Caesar Wangcbac8f632014-11-24 12:58:59 +0800837 .compatible = "rockchip,rk3288-tsadc",
838 .data = (void *)&rk3288_tsadc_data,
839 },
Caesar Wang20f0af72015-11-09 12:48:59 +0800840 {
Elaine Zhang1cd602692016-04-18 11:35:57 +0800841 .compatible = "rockchip,rk3366-tsadc",
842 .data = (void *)&rk3366_tsadc_data,
843 },
844 {
Caesar Wang20f0af72015-11-09 12:48:59 +0800845 .compatible = "rockchip,rk3368-tsadc",
846 .data = (void *)&rk3368_tsadc_data,
847 },
Caesar Wangb0d70332015-12-03 16:48:43 +0800848 {
849 .compatible = "rockchip,rk3399-tsadc",
850 .data = (void *)&rk3399_tsadc_data,
851 },
Caesar Wangcbac8f632014-11-24 12:58:59 +0800852 { /* end */ },
853};
854MODULE_DEVICE_TABLE(of, of_rockchip_thermal_match);
855
856static void
857rockchip_thermal_toggle_sensor(struct rockchip_thermal_sensor *sensor, bool on)
858{
859 struct thermal_zone_device *tzd = sensor->tzd;
860
861 tzd->ops->set_mode(tzd,
862 on ? THERMAL_DEVICE_ENABLED : THERMAL_DEVICE_DISABLED);
863}
864
865static irqreturn_t rockchip_thermal_alarm_irq_thread(int irq, void *dev)
866{
867 struct rockchip_thermal_data *thermal = dev;
868 int i;
869
870 dev_dbg(&thermal->pdev->dev, "thermal alarm\n");
871
872 thermal->chip->irq_ack(thermal->regs);
873
Caesar Wang1d98b612015-11-05 13:17:58 +0800874 for (i = 0; i < thermal->chip->chn_num; i++)
Caesar Wangcbac8f632014-11-24 12:58:59 +0800875 thermal_zone_device_update(thermal->sensors[i].tzd);
876
877 return IRQ_HANDLED;
878}
879
Caesar Wang14848502016-06-22 16:42:05 +0800880static int rockchip_thermal_set_trips(void *_sensor, int low, int high)
881{
882 struct rockchip_thermal_sensor *sensor = _sensor;
883 struct rockchip_thermal_data *thermal = sensor->thermal;
884 const struct rockchip_tsadc_chip *tsadc = thermal->chip;
885
886 dev_dbg(&thermal->pdev->dev, "%s: sensor %d: low: %d, high %d\n",
887 __func__, sensor->id, low, high);
888
889 tsadc->set_alarm_temp(tsadc->table,
890 sensor->id, thermal->regs, high);
891
892 return 0;
893}
894
Sascha Hauer17e83512015-07-24 08:12:54 +0200895static int rockchip_thermal_get_temp(void *_sensor, int *out_temp)
Caesar Wangcbac8f632014-11-24 12:58:59 +0800896{
897 struct rockchip_thermal_sensor *sensor = _sensor;
898 struct rockchip_thermal_data *thermal = sensor->thermal;
899 const struct rockchip_tsadc_chip *tsadc = sensor->thermal->chip;
900 int retval;
901
Caesar Wangce741102015-11-09 12:48:56 +0800902 retval = tsadc->get_temp(tsadc->table,
903 sensor->id, thermal->regs, out_temp);
Sascha Hauer17e83512015-07-24 08:12:54 +0200904 dev_dbg(&thermal->pdev->dev, "sensor %d - temp: %d, retval: %d\n",
Caesar Wangcbac8f632014-11-24 12:58:59 +0800905 sensor->id, *out_temp, retval);
906
907 return retval;
908}
909
910static const struct thermal_zone_of_device_ops rockchip_of_thermal_ops = {
911 .get_temp = rockchip_thermal_get_temp,
Caesar Wang14848502016-06-22 16:42:05 +0800912 .set_trips = rockchip_thermal_set_trips,
Caesar Wangcbac8f632014-11-24 12:58:59 +0800913};
914
915static int rockchip_configure_from_dt(struct device *dev,
916 struct device_node *np,
917 struct rockchip_thermal_data *thermal)
918{
919 u32 shut_temp, tshut_mode, tshut_polarity;
920
921 if (of_property_read_u32(np, "rockchip,hw-tshut-temp", &shut_temp)) {
922 dev_warn(dev,
Caesar Wang437df212015-11-09 12:48:58 +0800923 "Missing tshut temp property, using default %d\n",
Caesar Wangcbac8f632014-11-24 12:58:59 +0800924 thermal->chip->tshut_temp);
925 thermal->tshut_temp = thermal->chip->tshut_temp;
926 } else {
Caesar Wang43b4eb92016-02-15 15:33:28 +0800927 if (shut_temp > INT_MAX) {
928 dev_err(dev, "Invalid tshut temperature specified: %d\n",
929 shut_temp);
930 return -ERANGE;
931 }
Caesar Wangcbac8f632014-11-24 12:58:59 +0800932 thermal->tshut_temp = shut_temp;
933 }
934
Caesar Wangcbac8f632014-11-24 12:58:59 +0800935 if (of_property_read_u32(np, "rockchip,hw-tshut-mode", &tshut_mode)) {
936 dev_warn(dev,
937 "Missing tshut mode property, using default (%s)\n",
938 thermal->chip->tshut_mode == TSHUT_MODE_GPIO ?
939 "gpio" : "cru");
940 thermal->tshut_mode = thermal->chip->tshut_mode;
941 } else {
942 thermal->tshut_mode = tshut_mode;
943 }
944
945 if (thermal->tshut_mode > 1) {
946 dev_err(dev, "Invalid tshut mode specified: %d\n",
947 thermal->tshut_mode);
948 return -EINVAL;
949 }
950
951 if (of_property_read_u32(np, "rockchip,hw-tshut-polarity",
952 &tshut_polarity)) {
953 dev_warn(dev,
954 "Missing tshut-polarity property, using default (%s)\n",
955 thermal->chip->tshut_polarity == TSHUT_LOW_ACTIVE ?
956 "low" : "high");
957 thermal->tshut_polarity = thermal->chip->tshut_polarity;
958 } else {
959 thermal->tshut_polarity = tshut_polarity;
960 }
961
962 if (thermal->tshut_polarity > 1) {
963 dev_err(dev, "Invalid tshut-polarity specified: %d\n",
964 thermal->tshut_polarity);
965 return -EINVAL;
966 }
967
Caesar Wangb9484762016-04-18 11:35:56 +0800968 /* The tsadc wont to handle the error in here since some SoCs didn't
969 * need this property.
970 */
971 thermal->grf = syscon_regmap_lookup_by_phandle(np, "rockchip,grf");
972
Caesar Wangcbac8f632014-11-24 12:58:59 +0800973 return 0;
974}
975
976static int
977rockchip_thermal_register_sensor(struct platform_device *pdev,
978 struct rockchip_thermal_data *thermal,
979 struct rockchip_thermal_sensor *sensor,
Caesar Wang1d98b612015-11-05 13:17:58 +0800980 int id)
Caesar Wangcbac8f632014-11-24 12:58:59 +0800981{
982 const struct rockchip_tsadc_chip *tsadc = thermal->chip;
983 int error;
984
985 tsadc->set_tshut_mode(id, thermal->regs, thermal->tshut_mode);
Caesar Wangce741102015-11-09 12:48:56 +0800986 tsadc->set_tshut_temp(tsadc->table, id, thermal->regs,
987 thermal->tshut_temp);
Caesar Wangcbac8f632014-11-24 12:58:59 +0800988
989 sensor->thermal = thermal;
990 sensor->id = id;
Eduardo Valentin2633ad12016-03-09 13:10:28 -0800991 sensor->tzd = devm_thermal_zone_of_sensor_register(&pdev->dev, id,
992 sensor, &rockchip_of_thermal_ops);
Caesar Wangcbac8f632014-11-24 12:58:59 +0800993 if (IS_ERR(sensor->tzd)) {
994 error = PTR_ERR(sensor->tzd);
995 dev_err(&pdev->dev, "failed to register sensor %d: %d\n",
996 id, error);
997 return error;
998 }
999
1000 return 0;
1001}
1002
Caesar Wang13c1cfd2015-12-03 16:48:39 +08001003/**
Caesar Wangcbac8f632014-11-24 12:58:59 +08001004 * Reset TSADC Controller, reset all tsadc registers.
1005 */
1006static void rockchip_thermal_reset_controller(struct reset_control *reset)
1007{
1008 reset_control_assert(reset);
1009 usleep_range(10, 20);
1010 reset_control_deassert(reset);
1011}
1012
1013static int rockchip_thermal_probe(struct platform_device *pdev)
1014{
1015 struct device_node *np = pdev->dev.of_node;
1016 struct rockchip_thermal_data *thermal;
1017 const struct of_device_id *match;
1018 struct resource *res;
1019 int irq;
Eduardo Valentin2633ad12016-03-09 13:10:28 -08001020 int i;
Caesar Wangcbac8f632014-11-24 12:58:59 +08001021 int error;
1022
1023 match = of_match_node(of_rockchip_thermal_match, np);
1024 if (!match)
1025 return -ENXIO;
1026
1027 irq = platform_get_irq(pdev, 0);
1028 if (irq < 0) {
1029 dev_err(&pdev->dev, "no irq resource?\n");
1030 return -EINVAL;
1031 }
1032
1033 thermal = devm_kzalloc(&pdev->dev, sizeof(struct rockchip_thermal_data),
1034 GFP_KERNEL);
1035 if (!thermal)
1036 return -ENOMEM;
1037
1038 thermal->pdev = pdev;
1039
1040 thermal->chip = (const struct rockchip_tsadc_chip *)match->data;
1041 if (!thermal->chip)
1042 return -EINVAL;
1043
1044 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1045 thermal->regs = devm_ioremap_resource(&pdev->dev, res);
1046 if (IS_ERR(thermal->regs))
1047 return PTR_ERR(thermal->regs);
1048
1049 thermal->reset = devm_reset_control_get(&pdev->dev, "tsadc-apb");
1050 if (IS_ERR(thermal->reset)) {
1051 error = PTR_ERR(thermal->reset);
1052 dev_err(&pdev->dev, "failed to get tsadc reset: %d\n", error);
1053 return error;
1054 }
1055
1056 thermal->clk = devm_clk_get(&pdev->dev, "tsadc");
1057 if (IS_ERR(thermal->clk)) {
1058 error = PTR_ERR(thermal->clk);
1059 dev_err(&pdev->dev, "failed to get tsadc clock: %d\n", error);
1060 return error;
1061 }
1062
1063 thermal->pclk = devm_clk_get(&pdev->dev, "apb_pclk");
1064 if (IS_ERR(thermal->pclk)) {
Dan Carpenter0d0a2bf2015-04-21 12:34:10 +03001065 error = PTR_ERR(thermal->pclk);
Caesar Wangcbac8f632014-11-24 12:58:59 +08001066 dev_err(&pdev->dev, "failed to get apb_pclk clock: %d\n",
1067 error);
1068 return error;
1069 }
1070
1071 error = clk_prepare_enable(thermal->clk);
1072 if (error) {
1073 dev_err(&pdev->dev, "failed to enable converter clock: %d\n",
1074 error);
1075 return error;
1076 }
1077
1078 error = clk_prepare_enable(thermal->pclk);
1079 if (error) {
1080 dev_err(&pdev->dev, "failed to enable pclk: %d\n", error);
1081 goto err_disable_clk;
1082 }
1083
1084 rockchip_thermal_reset_controller(thermal->reset);
1085
1086 error = rockchip_configure_from_dt(&pdev->dev, np, thermal);
1087 if (error) {
1088 dev_err(&pdev->dev, "failed to parse device tree data: %d\n",
1089 error);
1090 goto err_disable_pclk;
1091 }
1092
Caesar Wangb9484762016-04-18 11:35:56 +08001093 thermal->chip->initialize(thermal->grf, thermal->regs,
1094 thermal->tshut_polarity);
Caesar Wangcbac8f632014-11-24 12:58:59 +08001095
Caesar Wang1d98b612015-11-05 13:17:58 +08001096 for (i = 0; i < thermal->chip->chn_num; i++) {
1097 error = rockchip_thermal_register_sensor(pdev, thermal,
1098 &thermal->sensors[i],
1099 thermal->chip->chn_id[i]);
1100 if (error) {
1101 dev_err(&pdev->dev,
1102 "failed to register sensor[%d] : error = %d\n",
1103 i, error);
Caesar Wang1d98b612015-11-05 13:17:58 +08001104 goto err_disable_pclk;
1105 }
Caesar Wangcbac8f632014-11-24 12:58:59 +08001106 }
1107
1108 error = devm_request_threaded_irq(&pdev->dev, irq, NULL,
1109 &rockchip_thermal_alarm_irq_thread,
1110 IRQF_ONESHOT,
1111 "rockchip_thermal", thermal);
1112 if (error) {
1113 dev_err(&pdev->dev,
1114 "failed to request tsadc irq: %d\n", error);
Eduardo Valentin2633ad12016-03-09 13:10:28 -08001115 goto err_disable_pclk;
Caesar Wangcbac8f632014-11-24 12:58:59 +08001116 }
1117
1118 thermal->chip->control(thermal->regs, true);
1119
Caesar Wang1d98b612015-11-05 13:17:58 +08001120 for (i = 0; i < thermal->chip->chn_num; i++)
Caesar Wangcbac8f632014-11-24 12:58:59 +08001121 rockchip_thermal_toggle_sensor(&thermal->sensors[i], true);
1122
1123 platform_set_drvdata(pdev, thermal);
1124
1125 return 0;
1126
Caesar Wangcbac8f632014-11-24 12:58:59 +08001127err_disable_pclk:
1128 clk_disable_unprepare(thermal->pclk);
1129err_disable_clk:
1130 clk_disable_unprepare(thermal->clk);
1131
1132 return error;
1133}
1134
1135static int rockchip_thermal_remove(struct platform_device *pdev)
1136{
1137 struct rockchip_thermal_data *thermal = platform_get_drvdata(pdev);
1138 int i;
1139
Caesar Wang1d98b612015-11-05 13:17:58 +08001140 for (i = 0; i < thermal->chip->chn_num; i++) {
Caesar Wangcbac8f632014-11-24 12:58:59 +08001141 struct rockchip_thermal_sensor *sensor = &thermal->sensors[i];
1142
1143 rockchip_thermal_toggle_sensor(sensor, false);
Caesar Wangcbac8f632014-11-24 12:58:59 +08001144 }
1145
1146 thermal->chip->control(thermal->regs, false);
1147
1148 clk_disable_unprepare(thermal->pclk);
1149 clk_disable_unprepare(thermal->clk);
1150
1151 return 0;
1152}
1153
1154static int __maybe_unused rockchip_thermal_suspend(struct device *dev)
1155{
1156 struct platform_device *pdev = to_platform_device(dev);
1157 struct rockchip_thermal_data *thermal = platform_get_drvdata(pdev);
1158 int i;
1159
Caesar Wang1d98b612015-11-05 13:17:58 +08001160 for (i = 0; i < thermal->chip->chn_num; i++)
Caesar Wangcbac8f632014-11-24 12:58:59 +08001161 rockchip_thermal_toggle_sensor(&thermal->sensors[i], false);
1162
1163 thermal->chip->control(thermal->regs, false);
1164
1165 clk_disable(thermal->pclk);
1166 clk_disable(thermal->clk);
1167
Caesar Wang7e38a5b2015-10-23 19:25:27 +08001168 pinctrl_pm_select_sleep_state(dev);
1169
Caesar Wangcbac8f632014-11-24 12:58:59 +08001170 return 0;
1171}
1172
1173static int __maybe_unused rockchip_thermal_resume(struct device *dev)
1174{
1175 struct platform_device *pdev = to_platform_device(dev);
1176 struct rockchip_thermal_data *thermal = platform_get_drvdata(pdev);
1177 int i;
1178 int error;
1179
1180 error = clk_enable(thermal->clk);
1181 if (error)
1182 return error;
1183
1184 error = clk_enable(thermal->pclk);
Shawn Linab5b52f2016-04-18 11:35:53 +08001185 if (error) {
1186 clk_disable(thermal->clk);
Caesar Wangcbac8f632014-11-24 12:58:59 +08001187 return error;
Shawn Linab5b52f2016-04-18 11:35:53 +08001188 }
Caesar Wangcbac8f632014-11-24 12:58:59 +08001189
1190 rockchip_thermal_reset_controller(thermal->reset);
1191
Caesar Wangb9484762016-04-18 11:35:56 +08001192 thermal->chip->initialize(thermal->grf, thermal->regs,
1193 thermal->tshut_polarity);
Caesar Wangcbac8f632014-11-24 12:58:59 +08001194
Caesar Wang1d98b612015-11-05 13:17:58 +08001195 for (i = 0; i < thermal->chip->chn_num; i++) {
1196 int id = thermal->sensors[i].id;
Caesar Wangcbac8f632014-11-24 12:58:59 +08001197
1198 thermal->chip->set_tshut_mode(id, thermal->regs,
1199 thermal->tshut_mode);
Caesar Wangce741102015-11-09 12:48:56 +08001200 thermal->chip->set_tshut_temp(thermal->chip->table,
1201 id, thermal->regs,
Caesar Wangcbac8f632014-11-24 12:58:59 +08001202 thermal->tshut_temp);
1203 }
1204
1205 thermal->chip->control(thermal->regs, true);
1206
Caesar Wang1d98b612015-11-05 13:17:58 +08001207 for (i = 0; i < thermal->chip->chn_num; i++)
Caesar Wangcbac8f632014-11-24 12:58:59 +08001208 rockchip_thermal_toggle_sensor(&thermal->sensors[i], true);
1209
Caesar Wang7e38a5b2015-10-23 19:25:27 +08001210 pinctrl_pm_select_default_state(dev);
1211
Caesar Wangcbac8f632014-11-24 12:58:59 +08001212 return 0;
1213}
1214
1215static SIMPLE_DEV_PM_OPS(rockchip_thermal_pm_ops,
1216 rockchip_thermal_suspend, rockchip_thermal_resume);
1217
1218static struct platform_driver rockchip_thermal_driver = {
1219 .driver = {
1220 .name = "rockchip-thermal",
Caesar Wangcbac8f632014-11-24 12:58:59 +08001221 .pm = &rockchip_thermal_pm_ops,
1222 .of_match_table = of_rockchip_thermal_match,
1223 },
1224 .probe = rockchip_thermal_probe,
1225 .remove = rockchip_thermal_remove,
1226};
1227
1228module_platform_driver(rockchip_thermal_driver);
1229
1230MODULE_DESCRIPTION("ROCKCHIP THERMAL Driver");
1231MODULE_AUTHOR("Rockchip, Inc.");
1232MODULE_LICENSE("GPL v2");
1233MODULE_ALIAS("platform:rockchip-thermal");