blob: 840929bd9daecce4ef8e1ee95c2d404a2536c9c4 [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
Tony Lindgren0f622e82011-03-29 15:54:50 -07002 * linux/arch/arm/mach-omap2/timer.c
Tony Lindgren1dbae812005-11-10 14:26:51 +00003 *
4 * OMAP2 GP timer support.
5 *
Paul Walmsleyf2480762009-04-23 21:11:10 -06006 * Copyright (C) 2009 Nokia Corporation
7 *
Kevin Hilman5a3a3882007-11-12 23:24:02 -08008 * Update to use new clocksource/clockevent layers
9 * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
10 * Copyright (C) 2007 MontaVista Software, Inc.
11 *
12 * Original driver:
Tony Lindgren1dbae812005-11-10 14:26:51 +000013 * Copyright (C) 2005 Nokia Corporation
14 * Author: Paul Mundt <paul.mundt@nokia.com>
Jan Engelhardt96de0e22007-10-19 23:21:04 +020015 * Juha Yrjölä <juha.yrjola@nokia.com>
Timo Teras77900a22006-06-26 16:16:12 -070016 * OMAP Dual-mode timer framework support by Timo Teras
Tony Lindgren1dbae812005-11-10 14:26:51 +000017 *
18 * Some parts based off of TI's 24xx code:
19 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070020 * Copyright (C) 2004-2009 Texas Instruments, Inc.
Tony Lindgren1dbae812005-11-10 14:26:51 +000021 *
22 * Roughly modelled after the OMAP1 MPU timer code.
Santosh Shilimkar44169072009-05-28 14:16:04 -070023 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
Tony Lindgren1dbae812005-11-10 14:26:51 +000024 *
25 * This file is subject to the terms and conditions of the GNU General Public
26 * License. See the file "COPYING" in the main directory of this archive
27 * for more details.
28 */
29#include <linux/init.h>
30#include <linux/time.h>
31#include <linux/interrupt.h>
32#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000033#include <linux/clk.h>
Timo Teras77900a22006-06-26 16:16:12 -070034#include <linux/delay.h>
Dirk Behmee6687292006-12-06 17:14:00 -080035#include <linux/irq.h>
Kevin Hilman5a3a3882007-11-12 23:24:02 -080036#include <linux/clocksource.h>
37#include <linux/clockchips.h>
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +053038#include <linux/slab.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000039
Tony Lindgren1dbae812005-11-10 14:26:51 +000040#include <asm/mach/time.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070041#include <plat/dmtimer.h>
Marc Zyngiera45c9832012-01-10 19:44:19 +000042#include <asm/smp_twd.h>
Paul Walmsleycbc94382011-02-22 19:59:49 -070043#include <asm/sched_clock.h>
Tony Lindgren4e653312011-11-10 22:45:17 +010044#include "common.h"
Paul Walmsley38698be2011-02-23 00:14:08 -070045#include <plat/omap_hwmod.h>
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +053046#include <plat/omap_device.h>
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053047#include <plat/omap-pm.h>
48
49#include "powerdomain.h"
Tony Lindgren1dbae812005-11-10 14:26:51 +000050
Tony Lindgrenaa561882011-03-29 15:54:48 -070051/* Parent clocks, eventually these will come from the clock framework */
52
53#define OMAP2_MPU_SOURCE "sys_ck"
54#define OMAP3_MPU_SOURCE OMAP2_MPU_SOURCE
55#define OMAP4_MPU_SOURCE "sys_clkin_ck"
56#define OMAP2_32K_SOURCE "func_32k_ck"
57#define OMAP3_32K_SOURCE "omap_32k_fck"
58#define OMAP4_32K_SOURCE "sys_32k_ck"
59
60#ifdef CONFIG_OMAP_32K_TIMER
61#define OMAP2_CLKEV_SOURCE OMAP2_32K_SOURCE
62#define OMAP3_CLKEV_SOURCE OMAP3_32K_SOURCE
63#define OMAP4_CLKEV_SOURCE OMAP4_32K_SOURCE
64#define OMAP3_SECURE_TIMER 12
65#else
66#define OMAP2_CLKEV_SOURCE OMAP2_MPU_SOURCE
67#define OMAP3_CLKEV_SOURCE OMAP3_MPU_SOURCE
68#define OMAP4_CLKEV_SOURCE OMAP4_MPU_SOURCE
69#define OMAP3_SECURE_TIMER 1
70#endif
Paul Walmsleyd8328f32011-01-15 21:32:01 -070071
Paul Walmsleyf2480762009-04-23 21:11:10 -060072/* MAX_GPTIMER_ID: number of GPTIMERs on the chip */
73#define MAX_GPTIMER_ID 12
74
Tony Lindgren0dad9fa2011-09-21 16:38:51 -070075static u32 sys_timer_reserved;
Tony Lindgren11a01862011-03-29 15:54:49 -070076
Tony Lindgrenaa561882011-03-29 15:54:48 -070077/* Clockevent code */
78
79static struct omap_dm_timer clkev;
Kevin Hilman5a3a3882007-11-12 23:24:02 -080080static struct clock_event_device clockevent_gpt;
Tony Lindgren1dbae812005-11-10 14:26:51 +000081
Linus Torvalds0cd61b62006-10-06 10:53:39 -070082static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id)
Tony Lindgren1dbae812005-11-10 14:26:51 +000083{
Kevin Hilman5a3a3882007-11-12 23:24:02 -080084 struct clock_event_device *evt = &clockevent_gpt;
Tony Lindgren1dbae812005-11-10 14:26:51 +000085
Tony Lindgrenee17f112011-09-16 15:44:20 -070086 __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW);
Kevin Hilman5a3a3882007-11-12 23:24:02 -080087
88 evt->event_handler(evt);
Tony Lindgren1dbae812005-11-10 14:26:51 +000089 return IRQ_HANDLED;
90}
91
92static struct irqaction omap2_gp_timer_irq = {
Vaibhav Hiremathf36921b2012-05-09 10:07:05 -070093 .name = "gp_timer",
Bernhard Walleb30faba2007-05-08 00:35:39 -070094 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
Tony Lindgren1dbae812005-11-10 14:26:51 +000095 .handler = omap2_gp_timer_interrupt,
96};
97
Kevin Hilman5a3a3882007-11-12 23:24:02 -080098static int omap2_gp_timer_set_next_event(unsigned long cycles,
99 struct clock_event_device *evt)
Tony Lindgren1dbae812005-11-10 14:26:51 +0000100{
Tony Lindgrenee17f112011-09-16 15:44:20 -0700101 __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST,
Tony Lindgrenaa561882011-03-29 15:54:48 -0700102 0xffffffff - cycles, 1);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000103
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800104 return 0;
105}
106
107static void omap2_gp_timer_set_mode(enum clock_event_mode mode,
108 struct clock_event_device *evt)
109{
110 u32 period;
111
Tony Lindgrenee17f112011-09-16 15:44:20 -0700112 __omap_dm_timer_stop(&clkev, 1, clkev.rate);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800113
114 switch (mode) {
115 case CLOCK_EVT_MODE_PERIODIC:
Tony Lindgrenaa561882011-03-29 15:54:48 -0700116 period = clkev.rate / HZ;
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800117 period -= 1;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700118 /* Looks like we need to first set the load value separately */
Tony Lindgrenee17f112011-09-16 15:44:20 -0700119 __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG,
Tony Lindgrenaa561882011-03-29 15:54:48 -0700120 0xffffffff - period, 1);
Tony Lindgrenee17f112011-09-16 15:44:20 -0700121 __omap_dm_timer_load_start(&clkev,
Tony Lindgrenaa561882011-03-29 15:54:48 -0700122 OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST,
123 0xffffffff - period, 1);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800124 break;
125 case CLOCK_EVT_MODE_ONESHOT:
126 break;
127 case CLOCK_EVT_MODE_UNUSED:
128 case CLOCK_EVT_MODE_SHUTDOWN:
129 case CLOCK_EVT_MODE_RESUME:
130 break;
131 }
132}
133
134static struct clock_event_device clockevent_gpt = {
Vaibhav Hiremathf36921b2012-05-09 10:07:05 -0700135 .name = "gp_timer",
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800136 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
137 .shift = 32,
138 .set_next_event = omap2_gp_timer_set_next_event,
139 .set_mode = omap2_gp_timer_set_mode,
140};
141
Tony Lindgrenaa561882011-03-29 15:54:48 -0700142static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer,
143 int gptimer_id,
144 const char *fck_source)
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800145{
Tony Lindgrenaa561882011-03-29 15:54:48 -0700146 char name[10]; /* 10 = sizeof("gptXX_Xck0") */
147 struct omap_hwmod *oh;
Paul Walmsley6c0c27f2012-04-19 04:01:50 -0600148 struct resource irq_rsrc, mem_rsrc;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700149 size_t size;
150 int res = 0;
Paul Walmsley6c0c27f2012-04-19 04:01:50 -0600151 int r;
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800152
Tony Lindgrenaa561882011-03-29 15:54:48 -0700153 sprintf(name, "timer%d", gptimer_id);
154 omap_hwmod_setup_one(name);
155 oh = omap_hwmod_lookup(name);
156 if (!oh)
157 return -ENODEV;
Paul Walmsleyf2480762009-04-23 21:11:10 -0600158
Paul Walmsley6c0c27f2012-04-19 04:01:50 -0600159 r = omap_hwmod_get_resource_byname(oh, IORESOURCE_IRQ, NULL, &irq_rsrc);
160 if (r)
161 return -ENXIO;
162 timer->irq = irq_rsrc.start;
163
164 r = omap_hwmod_get_resource_byname(oh, IORESOURCE_MEM, NULL, &mem_rsrc);
165 if (r)
166 return -ENXIO;
167 timer->phys_base = mem_rsrc.start;
168 size = mem_rsrc.end - mem_rsrc.start;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700169
170 /* Static mapping, never released */
171 timer->io_base = ioremap(timer->phys_base, size);
172 if (!timer->io_base)
173 return -ENXIO;
174
175 /* After the dmtimer is using hwmod these clocks won't be needed */
176 sprintf(name, "gpt%d_fck", gptimer_id);
177 timer->fclk = clk_get(NULL, name);
178 if (IS_ERR(timer->fclk))
179 return -ENODEV;
180
Tony Lindgrenaa561882011-03-29 15:54:48 -0700181 omap_hwmod_enable(oh);
182
Tony Lindgren11a01862011-03-29 15:54:49 -0700183 sys_timer_reserved |= (1 << (gptimer_id - 1));
184
Tony Lindgrenaa561882011-03-29 15:54:48 -0700185 if (gptimer_id != 12) {
186 struct clk *src;
187
188 src = clk_get(NULL, fck_source);
189 if (IS_ERR(src)) {
190 res = -EINVAL;
191 } else {
192 res = __omap_dm_timer_set_source(timer->fclk, src);
193 if (IS_ERR_VALUE(res))
194 pr_warning("%s: timer%i cannot set source\n",
195 __func__, gptimer_id);
196 clk_put(src);
197 }
198 }
Tony Lindgrenee17f112011-09-16 15:44:20 -0700199 __omap_dm_timer_init_regs(timer);
200 __omap_dm_timer_reset(timer, 1, 1);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700201 timer->posted = 1;
202
203 timer->rate = clk_get_rate(timer->fclk);
204
205 timer->reserved = 1;
Paul Walmsley38698be2011-02-23 00:14:08 -0700206
Tony Lindgrenaa561882011-03-29 15:54:48 -0700207 return res;
208}
Paul Walmsleyf2480762009-04-23 21:11:10 -0600209
Tony Lindgrenaa561882011-03-29 15:54:48 -0700210static void __init omap2_gp_clockevent_init(int gptimer_id,
211 const char *fck_source)
212{
213 int res;
Paul Walmsleyf2480762009-04-23 21:11:10 -0600214
Tony Lindgrenaa561882011-03-29 15:54:48 -0700215 res = omap_dm_timer_init_one(&clkev, gptimer_id, fck_source);
216 BUG_ON(res);
Paul Walmsleyf2480762009-04-23 21:11:10 -0600217
Tony Lindgren98e182a2011-03-29 15:54:49 -0700218 omap2_gp_timer_irq.dev_id = (void *)&clkev;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700219 setup_irq(clkev.irq, &omap2_gp_timer_irq);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800220
Tony Lindgrenee17f112011-09-16 15:44:20 -0700221 __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700222
223 clockevent_gpt.mult = div_sc(clkev.rate, NSEC_PER_SEC,
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800224 clockevent_gpt.shift);
225 clockevent_gpt.max_delta_ns =
226 clockevent_delta2ns(0xffffffff, &clockevent_gpt);
227 clockevent_gpt.min_delta_ns =
Aaro Koskinendf88acb2009-01-29 08:57:17 -0800228 clockevent_delta2ns(3, &clockevent_gpt);
229 /* Timer internal resynch latency. */
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800230
Rusty Russell320ab2b2008-12-13 21:20:26 +1030231 clockevent_gpt.cpumask = cpumask_of(0);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800232 clockevents_register_device(&clockevent_gpt);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700233
234 pr_info("OMAP clockevent source: GPTIMER%d at %lu Hz\n",
235 gptimer_id, clkev.rate);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800236}
237
Paul Walmsleyf2480762009-04-23 21:11:10 -0600238/* Clocksource code */
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700239static struct omap_dm_timer clksrc;
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700240static bool use_gptimer_clksrc;
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700241
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800242/*
243 * clocksource
244 */
Magnus Damm8e196082009-04-21 12:24:00 -0700245static cycle_t clocksource_read_cycles(struct clocksource *cs)
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800246{
Tony Lindgrenee17f112011-09-16 15:44:20 -0700247 return (cycle_t)__omap_dm_timer_read_counter(&clksrc, 1);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800248}
249
250static struct clocksource clocksource_gpt = {
Vaibhav Hiremathf36921b2012-05-09 10:07:05 -0700251 .name = "gp_timer",
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800252 .rating = 300,
253 .read = clocksource_read_cycles,
254 .mask = CLOCKSOURCE_MASK(32),
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800255 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
256};
257
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100258static u32 notrace dmtimer_read_sched_clock(void)
Paul Walmsleycbc94382011-02-22 19:59:49 -0700259{
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700260 if (clksrc.reserved)
Vaibhav Hiremathdbc39822012-01-23 12:18:14 +0530261 return __omap_dm_timer_read_counter(&clksrc, 1);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800262
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100263 return 0;
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700264}
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800265
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700266/* Setup free-running counter for clocksource */
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700267static int __init omap2_sync32k_clocksource_init(void)
268{
269 int ret;
270 struct omap_hwmod *oh;
271 void __iomem *vbase;
272 const char *oh_name = "counter_32k";
273
274 /*
275 * First check hwmod data is available for sync32k counter
276 */
277 oh = omap_hwmod_lookup(oh_name);
278 if (!oh || oh->slaves_cnt == 0)
279 return -ENODEV;
280
281 omap_hwmod_setup_one(oh_name);
282
283 vbase = omap_hwmod_get_mpu_rt_va(oh);
284 if (!vbase) {
285 pr_warn("%s: failed to get counter_32k resource\n", __func__);
286 return -ENXIO;
287 }
288
289 ret = omap_hwmod_enable(oh);
290 if (ret) {
291 pr_warn("%s: failed to enable counter_32k module (%d)\n",
292 __func__, ret);
293 return ret;
294 }
295
296 ret = omap_init_clocksource_32k(vbase);
297 if (ret) {
298 pr_warn("%s: failed to initialize counter_32k as a clocksource (%d)\n",
299 __func__, ret);
300 omap_hwmod_idle(oh);
301 }
302
303 return ret;
304}
305
306static void __init omap2_gptimer_clocksource_init(int gptimer_id,
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700307 const char *fck_source)
308{
309 int res;
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800310
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700311 res = omap_dm_timer_init_one(&clksrc, gptimer_id, fck_source);
312 BUG_ON(res);
Paul Walmsleycbc94382011-02-22 19:59:49 -0700313
Tony Lindgrenee17f112011-09-16 15:44:20 -0700314 __omap_dm_timer_load_start(&clksrc,
Hemant Pedanekare9d0b972011-08-10 13:19:35 +0000315 OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0, 1);
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100316 setup_sched_clock(dmtimer_read_sched_clock, 32, clksrc.rate);
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700317
318 if (clocksource_register_hz(&clocksource_gpt, clksrc.rate))
319 pr_err("Could not register clocksource %s\n",
320 clocksource_gpt.name);
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700321 else
322 pr_info("OMAP clocksource: GPTIMER%d at %lu Hz\n",
323 gptimer_id, clksrc.rate);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800324}
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700325
326static void __init omap2_clocksource_init(int gptimer_id,
327 const char *fck_source)
328{
329 /*
330 * First give preference to kernel parameter configuration
331 * by user (clocksource="gp_timer").
332 *
333 * In case of missing kernel parameter for clocksource,
334 * first check for availability for 32k-sync timer, in case
335 * of failure in finding 32k_counter module or registering
336 * it as clocksource, execution will fallback to gp-timer.
337 */
338 if (use_gptimer_clksrc == true)
339 omap2_gptimer_clocksource_init(gptimer_id, fck_source);
340 else if (omap2_sync32k_clocksource_init())
341 /* Fall back to gp-timer code */
342 omap2_gptimer_clocksource_init(gptimer_id, fck_source);
343}
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800344
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700345#define OMAP_SYS_TIMER_INIT(name, clkev_nr, clkev_src, \
346 clksrc_nr, clksrc_src) \
Tony Lindgrene74984e2011-03-29 15:54:48 -0700347static void __init omap##name##_timer_init(void) \
348{ \
Tony Lindgrenaa561882011-03-29 15:54:48 -0700349 omap2_gp_clockevent_init((clkev_nr), clkev_src); \
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700350 omap2_clocksource_init((clksrc_nr), clksrc_src); \
Tony Lindgrene74984e2011-03-29 15:54:48 -0700351}
352
353#define OMAP_SYS_TIMER(name) \
354struct sys_timer omap##name##_timer = { \
355 .init = omap##name##_timer_init, \
356};
357
358#ifdef CONFIG_ARCH_OMAP2
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700359OMAP_SYS_TIMER_INIT(2, 1, OMAP2_CLKEV_SOURCE, 2, OMAP2_MPU_SOURCE)
Tony Lindgrene74984e2011-03-29 15:54:48 -0700360OMAP_SYS_TIMER(2)
361#endif
362
363#ifdef CONFIG_ARCH_OMAP3
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700364OMAP_SYS_TIMER_INIT(3, 1, OMAP3_CLKEV_SOURCE, 2, OMAP3_MPU_SOURCE)
Tony Lindgrene74984e2011-03-29 15:54:48 -0700365OMAP_SYS_TIMER(3)
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700366OMAP_SYS_TIMER_INIT(3_secure, OMAP3_SECURE_TIMER, OMAP3_CLKEV_SOURCE,
367 2, OMAP3_MPU_SOURCE)
Tony Lindgrene74984e2011-03-29 15:54:48 -0700368OMAP_SYS_TIMER(3_secure)
369#endif
370
371#ifdef CONFIG_ARCH_OMAP4
Marc Zyngiera45c9832012-01-10 19:44:19 +0000372#ifdef CONFIG_LOCAL_TIMERS
373static DEFINE_TWD_LOCAL_TIMER(twd_local_timer,
374 OMAP44XX_LOCAL_TWD_BASE,
375 OMAP44XX_IRQ_LOCALTIMER);
376#endif
377
Tony Lindgrene74984e2011-03-29 15:54:48 -0700378static void __init omap4_timer_init(void)
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800379{
Tony Lindgrenaa561882011-03-29 15:54:48 -0700380 omap2_gp_clockevent_init(1, OMAP4_CLKEV_SOURCE);
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700381 omap2_clocksource_init(2, OMAP4_MPU_SOURCE);
Marc Zyngiera45c9832012-01-10 19:44:19 +0000382#ifdef CONFIG_LOCAL_TIMERS
383 /* Local timers are not supprted on OMAP4430 ES1.0 */
384 if (omap_rev() != OMAP4430_REV_ES1_0) {
385 int err;
386
387 err = twd_local_timer_register(&twd_local_timer);
388 if (err)
389 pr_err("twd_local_timer_register failed %d\n", err);
390 }
391#endif
Tony Lindgren1dbae812005-11-10 14:26:51 +0000392}
Tony Lindgrene74984e2011-03-29 15:54:48 -0700393OMAP_SYS_TIMER(4)
394#endif
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530395
396/**
397 * omap2_dm_timer_set_src - change the timer input clock source
398 * @pdev: timer platform device pointer
399 * @source: array index of parent clock source
400 */
401static int omap2_dm_timer_set_src(struct platform_device *pdev, int source)
402{
403 int ret;
404 struct dmtimer_platform_data *pdata = pdev->dev.platform_data;
405 struct clk *fclk, *parent;
406 char *parent_name = NULL;
407
408 fclk = clk_get(&pdev->dev, "fck");
409 if (IS_ERR_OR_NULL(fclk)) {
410 dev_err(&pdev->dev, "%s: %d: clk_get() FAILED\n",
411 __func__, __LINE__);
412 return -EINVAL;
413 }
414
415 switch (source) {
416 case OMAP_TIMER_SRC_SYS_CLK:
417 parent_name = "sys_ck";
418 break;
419
420 case OMAP_TIMER_SRC_32_KHZ:
421 parent_name = "32k_ck";
422 break;
423
424 case OMAP_TIMER_SRC_EXT_CLK:
425 if (pdata->timer_ip_version == OMAP_TIMER_IP_VERSION_1) {
426 parent_name = "alt_ck";
427 break;
428 }
429 dev_err(&pdev->dev, "%s: %d: invalid clk src.\n",
430 __func__, __LINE__);
431 clk_put(fclk);
432 return -EINVAL;
433 }
434
435 parent = clk_get(&pdev->dev, parent_name);
436 if (IS_ERR_OR_NULL(parent)) {
437 dev_err(&pdev->dev, "%s: %d: clk_get() %s FAILED\n",
438 __func__, __LINE__, parent_name);
439 clk_put(fclk);
440 return -EINVAL;
441 }
442
443 ret = clk_set_parent(fclk, parent);
444 if (IS_ERR_VALUE(ret)) {
445 dev_err(&pdev->dev, "%s: clk_set_parent() to %s FAILED\n",
446 __func__, parent_name);
447 ret = -EINVAL;
448 }
449
450 clk_put(parent);
451 clk_put(fclk);
452
453 return ret;
454}
455
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530456/**
457 * omap_timer_init - build and register timer device with an
458 * associated timer hwmod
459 * @oh: timer hwmod pointer to be used to build timer device
460 * @user: parameter that can be passed from calling hwmod API
461 *
462 * Called by omap_hwmod_for_each_by_class to register each of the timer
463 * devices present in the system. The number of timer devices is known
464 * by parsing through the hwmod database for a given class name. At the
465 * end of function call memory is allocated for timer device and it is
466 * registered to the framework ready to be proved by the driver.
467 */
468static int __init omap_timer_init(struct omap_hwmod *oh, void *unused)
469{
470 int id;
471 int ret = 0;
472 char *name = "omap_timer";
473 struct dmtimer_platform_data *pdata;
Tony Lindgrenc541c152011-10-04 09:47:06 -0700474 struct platform_device *pdev;
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530475 struct omap_timer_capability_dev_attr *timer_dev_attr;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530476 struct powerdomain *pwrdm;
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530477
478 pr_debug("%s: %s\n", __func__, oh->name);
479
480 /* on secure device, do not register secure timer */
481 timer_dev_attr = oh->dev_attr;
482 if (omap_type() != OMAP2_DEVICE_TYPE_GP && timer_dev_attr)
483 if (timer_dev_attr->timer_capability == OMAP_TIMER_SECURE)
484 return ret;
485
486 pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
487 if (!pdata) {
488 pr_err("%s: No memory for [%s]\n", __func__, oh->name);
489 return -ENOMEM;
490 }
491
492 /*
493 * Extract the IDs from name field in hwmod database
494 * and use the same for constructing ids' for the
495 * timer devices. In a way, we are avoiding usage of
496 * static variable witin the function to do the same.
497 * CAUTION: We have to be careful and make sure the
498 * name in hwmod database does not change in which case
499 * we might either make corresponding change here or
500 * switch back static variable mechanism.
501 */
502 sscanf(oh->name, "timer%2d", &id);
503
504 pdata->set_timer_src = omap2_dm_timer_set_src;
505 pdata->timer_ip_version = oh->class->rev;
506
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700507 /* Mark clocksource and clockevent timers as reserved */
508 if ((sys_timer_reserved >> (id - 1)) & 0x1)
509 pdata->reserved = 1;
510
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530511 pwrdm = omap_hwmod_get_pwrdm(oh);
512 pdata->loses_context = pwrdm_can_ever_lose_context(pwrdm);
513#ifdef CONFIG_PM
514 pdata->get_context_loss_count = omap_pm_get_dev_context_loss_count;
515#endif
Tony Lindgrenc541c152011-10-04 09:47:06 -0700516 pdev = omap_device_build(name, id, oh, pdata, sizeof(*pdata),
Benoit Coussonc16ae1e2011-10-04 23:20:41 +0200517 NULL, 0, 0);
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530518
Tony Lindgrenc541c152011-10-04 09:47:06 -0700519 if (IS_ERR(pdev)) {
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530520 pr_err("%s: Can't build omap_device for %s: %s.\n",
521 __func__, name, oh->name);
522 ret = -EINVAL;
523 }
524
525 kfree(pdata);
526
527 return ret;
528}
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530529
530/**
531 * omap2_dm_timer_init - top level regular device initialization
532 *
533 * Uses dedicated hwmod api to parse through hwmod database for
534 * given class name and then build and register the timer device.
535 */
536static int __init omap2_dm_timer_init(void)
537{
538 int ret;
539
540 ret = omap_hwmod_for_each_by_class("timer", omap_timer_init, NULL);
541 if (unlikely(ret)) {
542 pr_err("%s: device registration failed.\n", __func__);
543 return -EINVAL;
544 }
545
546 return 0;
547}
548arch_initcall(omap2_dm_timer_init);
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700549
550/**
551 * omap2_override_clocksource - clocksource override with user configuration
552 *
553 * Allows user to override default clocksource, using kernel parameter
554 * clocksource="gp_timer" (For all OMAP2PLUS architectures)
555 *
556 * Note that, here we are using same standard kernel parameter "clocksource=",
557 * and not introducing any OMAP specific interface.
558 */
559static int __init omap2_override_clocksource(char *str)
560{
561 if (!str)
562 return 0;
563 /*
564 * For OMAP architecture, we only have two options
565 * - sync_32k (default)
566 * - gp_timer (sys_clk based)
567 */
568 if (!strcmp(str, "gp_timer"))
569 use_gptimer_clksrc = true;
570
571 return 0;
572}
573early_param("clocksource", omap2_override_clocksource);