blob: 3ead02fe379e26ca1dac0130a323e06888ba7f35 [file] [log] [blame]
Tejun Heo1fd7a692007-01-03 17:32:45 +09001/*
2 * sata_inic162x.c - Driver for Initio 162x SATA controllers
3 *
4 * Copyright 2006 SUSE Linux Products GmbH
5 * Copyright 2006 Tejun Heo <teheo@novell.com>
6 *
7 * This file is released under GPL v2.
8 *
9 * This controller is eccentric and easily locks up if something isn't
10 * right. Documentation is available at initio's website but it only
11 * documents registers (not programming model).
12 *
Tejun Heo22bfc6d2008-04-30 16:35:17 +090013 * This driver has interesting history. The first version was written
14 * from the documentation and a 2.4 IDE driver posted on a Taiwan
15 * company, which didn't use any IDMA features and couldn't handle
16 * LBA48. The resulting driver couldn't handle LBA48 devices either
17 * making it pretty useless.
18 *
19 * After a while, initio picked the driver up, renamed it to
20 * sata_initio162x, updated it to use IDMA for ATA DMA commands and
21 * posted it on their website. It only used ATA_PROT_DMA for IDMA and
22 * attaching both devices and issuing IDMA and !IDMA commands
23 * simultaneously broke it due to PIRQ masking interaction but it did
24 * show how to use the IDMA (ADMA + some initio specific twists)
25 * engine.
26 *
27 * Then, I picked up their changes again and here's the usable driver
28 * which uses IDMA for everything. Everything works now including
29 * LBA48, CD/DVD burning, suspend/resume and hotplug. There are some
30 * issues tho. Result Tf is not resported properly, NCQ isn't
31 * supported yet and CD/DVD writing works with DMA assisted PIO
32 * protocol (which, for native SATA devices, shouldn't cause any
33 * noticeable difference).
34 *
35 * Anyways, so, here's finally a working driver for inic162x. Enjoy!
36 *
37 * initio: If you guys wanna improve the driver regarding result TF
38 * access and other stuff, please feel free to contact me. I'll be
39 * happy to assist.
Tejun Heo1fd7a692007-01-03 17:32:45 +090040 */
41
42#include <linux/kernel.h>
43#include <linux/module.h>
44#include <linux/pci.h>
45#include <scsi/scsi_host.h>
46#include <linux/libata.h>
47#include <linux/blkdev.h>
48#include <scsi/scsi_device.h>
49
50#define DRV_NAME "sata_inic162x"
Tejun Heo22bfc6d2008-04-30 16:35:17 +090051#define DRV_VERSION "0.4"
Tejun Heo1fd7a692007-01-03 17:32:45 +090052
53enum {
Tejun Heoba66b242008-04-30 16:35:16 +090054 MMIO_BAR_PCI = 5,
55 MMIO_BAR_CARDBUS = 1,
Tejun Heo1fd7a692007-01-03 17:32:45 +090056
57 NR_PORTS = 2,
58
Tejun Heo3ad400a2008-04-30 16:35:11 +090059 IDMA_CPB_TBL_SIZE = 4 * 32,
60
61 INIC_DMA_BOUNDARY = 0xffffff,
62
Tejun Heob0dd9b82008-04-30 16:35:09 +090063 HOST_ACTRL = 0x08,
Tejun Heo1fd7a692007-01-03 17:32:45 +090064 HOST_CTL = 0x7c,
65 HOST_STAT = 0x7e,
66 HOST_IRQ_STAT = 0xbc,
67 HOST_IRQ_MASK = 0xbe,
68
69 PORT_SIZE = 0x40,
70
71 /* registers for ATA TF operation */
Tejun Heob0dd9b82008-04-30 16:35:09 +090072 PORT_TF_DATA = 0x00,
73 PORT_TF_FEATURE = 0x01,
74 PORT_TF_NSECT = 0x02,
75 PORT_TF_LBAL = 0x03,
76 PORT_TF_LBAM = 0x04,
77 PORT_TF_LBAH = 0x05,
78 PORT_TF_DEVICE = 0x06,
79 PORT_TF_COMMAND = 0x07,
80 PORT_TF_ALT_STAT = 0x08,
Tejun Heo1fd7a692007-01-03 17:32:45 +090081 PORT_IRQ_STAT = 0x09,
82 PORT_IRQ_MASK = 0x0a,
83 PORT_PRD_CTL = 0x0b,
84 PORT_PRD_ADDR = 0x0c,
85 PORT_PRD_XFERLEN = 0x10,
Tejun Heob0dd9b82008-04-30 16:35:09 +090086 PORT_CPB_CPBLAR = 0x18,
87 PORT_CPB_PTQFIFO = 0x1c,
Tejun Heo1fd7a692007-01-03 17:32:45 +090088
89 /* IDMA register */
90 PORT_IDMA_CTL = 0x14,
Tejun Heob0dd9b82008-04-30 16:35:09 +090091 PORT_IDMA_STAT = 0x16,
92
93 PORT_RPQ_FIFO = 0x1e,
94 PORT_RPQ_CNT = 0x1f,
Tejun Heo1fd7a692007-01-03 17:32:45 +090095
96 PORT_SCR = 0x20,
97
98 /* HOST_CTL bits */
99 HCTL_IRQOFF = (1 << 8), /* global IRQ off */
Tejun Heob0dd9b82008-04-30 16:35:09 +0900100 HCTL_FTHD0 = (1 << 10), /* fifo threshold 0 */
101 HCTL_FTHD1 = (1 << 11), /* fifo threshold 1*/
102 HCTL_PWRDWN = (1 << 12), /* power down PHYs */
Tejun Heo1fd7a692007-01-03 17:32:45 +0900103 HCTL_SOFTRST = (1 << 13), /* global reset (no phy reset) */
104 HCTL_RPGSEL = (1 << 15), /* register page select */
105
106 HCTL_KNOWN_BITS = HCTL_IRQOFF | HCTL_PWRDWN | HCTL_SOFTRST |
107 HCTL_RPGSEL,
108
109 /* HOST_IRQ_(STAT|MASK) bits */
110 HIRQ_PORT0 = (1 << 0),
111 HIRQ_PORT1 = (1 << 1),
112 HIRQ_SOFT = (1 << 14),
113 HIRQ_GLOBAL = (1 << 15), /* STAT only */
114
115 /* PORT_IRQ_(STAT|MASK) bits */
116 PIRQ_OFFLINE = (1 << 0), /* device unplugged */
117 PIRQ_ONLINE = (1 << 1), /* device plugged */
118 PIRQ_COMPLETE = (1 << 2), /* completion interrupt */
119 PIRQ_FATAL = (1 << 3), /* fatal error */
120 PIRQ_ATA = (1 << 4), /* ATA interrupt */
121 PIRQ_REPLY = (1 << 5), /* reply FIFO not empty */
122 PIRQ_PENDING = (1 << 7), /* port IRQ pending (STAT only) */
123
124 PIRQ_ERR = PIRQ_OFFLINE | PIRQ_ONLINE | PIRQ_FATAL,
Tejun Heof8b0685a2008-04-30 16:35:15 +0900125 PIRQ_MASK_DEFAULT = PIRQ_REPLY | PIRQ_ATA,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900126 PIRQ_MASK_FREEZE = 0xff,
127
128 /* PORT_PRD_CTL bits */
129 PRD_CTL_START = (1 << 0),
130 PRD_CTL_WR = (1 << 3),
131 PRD_CTL_DMAEN = (1 << 7), /* DMA enable */
132
133 /* PORT_IDMA_CTL bits */
134 IDMA_CTL_RST_ATA = (1 << 2), /* hardreset ATA bus */
135 IDMA_CTL_RST_IDMA = (1 << 5), /* reset IDMA machinary */
136 IDMA_CTL_GO = (1 << 7), /* IDMA mode go */
137 IDMA_CTL_ATA_NIEN = (1 << 8), /* ATA IRQ disable */
Tejun Heob0dd9b82008-04-30 16:35:09 +0900138
139 /* PORT_IDMA_STAT bits */
140 IDMA_STAT_PERR = (1 << 0), /* PCI ERROR MODE */
141 IDMA_STAT_CPBERR = (1 << 1), /* ADMA CPB error */
142 IDMA_STAT_LGCY = (1 << 3), /* ADMA legacy */
143 IDMA_STAT_UIRQ = (1 << 4), /* ADMA unsolicited irq */
144 IDMA_STAT_STPD = (1 << 5), /* ADMA stopped */
145 IDMA_STAT_PSD = (1 << 6), /* ADMA pause */
146 IDMA_STAT_DONE = (1 << 7), /* ADMA done */
147
148 IDMA_STAT_ERR = IDMA_STAT_PERR | IDMA_STAT_CPBERR,
149
150 /* CPB Control Flags*/
151 CPB_CTL_VALID = (1 << 0), /* CPB valid */
152 CPB_CTL_QUEUED = (1 << 1), /* queued command */
153 CPB_CTL_DATA = (1 << 2), /* data, rsvd in datasheet */
154 CPB_CTL_IEN = (1 << 3), /* PCI interrupt enable */
155 CPB_CTL_DEVDIR = (1 << 4), /* device direction control */
156
157 /* CPB Response Flags */
158 CPB_RESP_DONE = (1 << 0), /* ATA command complete */
159 CPB_RESP_REL = (1 << 1), /* ATA release */
160 CPB_RESP_IGNORED = (1 << 2), /* CPB ignored */
161 CPB_RESP_ATA_ERR = (1 << 3), /* ATA command error */
162 CPB_RESP_SPURIOUS = (1 << 4), /* ATA spurious interrupt error */
163 CPB_RESP_UNDERFLOW = (1 << 5), /* APRD deficiency length error */
164 CPB_RESP_OVERFLOW = (1 << 6), /* APRD exccess length error */
165 CPB_RESP_CPB_ERR = (1 << 7), /* CPB error flag */
166
167 /* PRD Control Flags */
168 PRD_DRAIN = (1 << 1), /* ignore data excess */
169 PRD_CDB = (1 << 2), /* atapi packet command pointer */
170 PRD_DIRECT_INTR = (1 << 3), /* direct interrupt */
171 PRD_DMA = (1 << 4), /* data transfer method */
172 PRD_WRITE = (1 << 5), /* data dir, rsvd in datasheet */
173 PRD_IOM = (1 << 6), /* io/memory transfer */
174 PRD_END = (1 << 7), /* APRD chain end */
Tejun Heo1fd7a692007-01-03 17:32:45 +0900175};
176
Tejun Heo3ad400a2008-04-30 16:35:11 +0900177/* Comman Parameter Block */
178struct inic_cpb {
179 u8 resp_flags; /* Response Flags */
180 u8 error; /* ATA Error */
181 u8 status; /* ATA Status */
182 u8 ctl_flags; /* Control Flags */
183 __le32 len; /* Total Transfer Length */
184 __le32 prd; /* First PRD pointer */
185 u8 rsvd[4];
186 /* 16 bytes */
187 u8 feature; /* ATA Feature */
188 u8 hob_feature; /* ATA Ex. Feature */
189 u8 device; /* ATA Device/Head */
190 u8 mirctl; /* Mirror Control */
191 u8 nsect; /* ATA Sector Count */
192 u8 hob_nsect; /* ATA Ex. Sector Count */
193 u8 lbal; /* ATA Sector Number */
194 u8 hob_lbal; /* ATA Ex. Sector Number */
195 u8 lbam; /* ATA Cylinder Low */
196 u8 hob_lbam; /* ATA Ex. Cylinder Low */
197 u8 lbah; /* ATA Cylinder High */
198 u8 hob_lbah; /* ATA Ex. Cylinder High */
199 u8 command; /* ATA Command */
200 u8 ctl; /* ATA Control */
201 u8 slave_error; /* Slave ATA Error */
202 u8 slave_status; /* Slave ATA Status */
203 /* 32 bytes */
204} __packed;
205
206/* Physical Region Descriptor */
207struct inic_prd {
208 __le32 mad; /* Physical Memory Address */
209 __le16 len; /* Transfer Length */
210 u8 rsvd;
211 u8 flags; /* Control Flags */
212} __packed;
213
214struct inic_pkt {
215 struct inic_cpb cpb;
Tejun Heob3f677e2008-04-30 16:35:14 +0900216 struct inic_prd prd[LIBATA_MAX_PRD + 1]; /* + 1 for cdb */
217 u8 cdb[ATAPI_CDB_LEN];
Tejun Heo3ad400a2008-04-30 16:35:11 +0900218} __packed;
219
Tejun Heo1fd7a692007-01-03 17:32:45 +0900220struct inic_host_priv {
Tejun Heoba66b242008-04-30 16:35:16 +0900221 void __iomem *mmio_base;
Tejun Heo36f674d2008-04-30 16:35:08 +0900222 u16 cached_hctl;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900223};
224
225struct inic_port_priv {
Tejun Heo3ad400a2008-04-30 16:35:11 +0900226 struct inic_pkt *pkt;
227 dma_addr_t pkt_dma;
228 u32 *cpb_tbl;
229 dma_addr_t cpb_tbl_dma;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900230};
231
Tejun Heo1fd7a692007-01-03 17:32:45 +0900232static struct scsi_host_template inic_sht = {
Tejun Heoab5b0232008-04-30 16:35:12 +0900233 ATA_BASE_SHT(DRV_NAME),
234 .sg_tablesize = LIBATA_MAX_PRD, /* maybe it can be larger? */
Tejun Heo3ad400a2008-04-30 16:35:11 +0900235 .dma_boundary = INIC_DMA_BOUNDARY,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900236};
237
238static const int scr_map[] = {
239 [SCR_STATUS] = 0,
240 [SCR_ERROR] = 1,
241 [SCR_CONTROL] = 2,
242};
243
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400244static void __iomem *inic_port_base(struct ata_port *ap)
Tejun Heo1fd7a692007-01-03 17:32:45 +0900245{
Tejun Heoba66b242008-04-30 16:35:16 +0900246 struct inic_host_priv *hpriv = ap->host->private_data;
247
248 return hpriv->mmio_base + ap->port_no * PORT_SIZE;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900249}
250
Tejun Heo1fd7a692007-01-03 17:32:45 +0900251static void inic_reset_port(void __iomem *port_base)
252{
253 void __iomem *idma_ctl = port_base + PORT_IDMA_CTL;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900254
Tejun Heof8b0685a2008-04-30 16:35:15 +0900255 /* stop IDMA engine */
256 readw(idma_ctl); /* flush */
257 msleep(1);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900258
259 /* mask IRQ and assert reset */
Tejun Heof8b0685a2008-04-30 16:35:15 +0900260 writew(IDMA_CTL_RST_IDMA, idma_ctl);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900261 readw(idma_ctl); /* flush */
Tejun Heo1fd7a692007-01-03 17:32:45 +0900262 msleep(1);
263
264 /* release reset */
Tejun Heof8b0685a2008-04-30 16:35:15 +0900265 writew(0, idma_ctl);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900266
267 /* clear irq */
268 writeb(0xff, port_base + PORT_IRQ_STAT);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900269}
270
Tejun Heoda3dbb12007-07-16 14:29:40 +0900271static int inic_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val)
Tejun Heo1fd7a692007-01-03 17:32:45 +0900272{
Tejun Heof8b0685a2008-04-30 16:35:15 +0900273 void __iomem *scr_addr = inic_port_base(ap) + PORT_SCR;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900274 void __iomem *addr;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900275
276 if (unlikely(sc_reg >= ARRAY_SIZE(scr_map)))
Tejun Heoda3dbb12007-07-16 14:29:40 +0900277 return -EINVAL;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900278
279 addr = scr_addr + scr_map[sc_reg] * 4;
Tejun Heoda3dbb12007-07-16 14:29:40 +0900280 *val = readl(scr_addr + scr_map[sc_reg] * 4);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900281
282 /* this controller has stuck DIAG.N, ignore it */
283 if (sc_reg == SCR_ERROR)
Tejun Heoda3dbb12007-07-16 14:29:40 +0900284 *val &= ~SERR_PHYRDY_CHG;
285 return 0;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900286}
287
Tejun Heoda3dbb12007-07-16 14:29:40 +0900288static int inic_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
Tejun Heo1fd7a692007-01-03 17:32:45 +0900289{
Tejun Heof8b0685a2008-04-30 16:35:15 +0900290 void __iomem *scr_addr = inic_port_base(ap) + PORT_SCR;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900291
292 if (unlikely(sc_reg >= ARRAY_SIZE(scr_map)))
Tejun Heoda3dbb12007-07-16 14:29:40 +0900293 return -EINVAL;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900294
Tejun Heo1fd7a692007-01-03 17:32:45 +0900295 writel(val, scr_addr + scr_map[sc_reg] * 4);
Tejun Heoda3dbb12007-07-16 14:29:40 +0900296 return 0;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900297}
298
Tejun Heo3ad400a2008-04-30 16:35:11 +0900299static void inic_stop_idma(struct ata_port *ap)
300{
301 void __iomem *port_base = inic_port_base(ap);
302
303 readb(port_base + PORT_RPQ_FIFO);
304 readb(port_base + PORT_RPQ_CNT);
305 writew(0, port_base + PORT_IDMA_CTL);
306}
307
308static void inic_host_err_intr(struct ata_port *ap, u8 irq_stat, u16 idma_stat)
309{
310 struct ata_eh_info *ehi = &ap->link.eh_info;
311 struct inic_port_priv *pp = ap->private_data;
312 struct inic_cpb *cpb = &pp->pkt->cpb;
313 bool freeze = false;
314
315 ata_ehi_clear_desc(ehi);
316 ata_ehi_push_desc(ehi, "irq_stat=0x%x idma_stat=0x%x",
317 irq_stat, idma_stat);
318
319 inic_stop_idma(ap);
320
321 if (irq_stat & (PIRQ_OFFLINE | PIRQ_ONLINE)) {
322 ata_ehi_push_desc(ehi, "hotplug");
323 ata_ehi_hotplugged(ehi);
324 freeze = true;
325 }
326
327 if (idma_stat & IDMA_STAT_PERR) {
328 ata_ehi_push_desc(ehi, "PCI error");
329 freeze = true;
330 }
331
332 if (idma_stat & IDMA_STAT_CPBERR) {
333 ata_ehi_push_desc(ehi, "CPB error");
334
335 if (cpb->resp_flags & CPB_RESP_IGNORED) {
336 __ata_ehi_push_desc(ehi, " ignored");
337 ehi->err_mask |= AC_ERR_INVALID;
338 freeze = true;
339 }
340
341 if (cpb->resp_flags & CPB_RESP_ATA_ERR)
342 ehi->err_mask |= AC_ERR_DEV;
343
344 if (cpb->resp_flags & CPB_RESP_SPURIOUS) {
345 __ata_ehi_push_desc(ehi, " spurious-intr");
346 ehi->err_mask |= AC_ERR_HSM;
347 freeze = true;
348 }
349
350 if (cpb->resp_flags &
351 (CPB_RESP_UNDERFLOW | CPB_RESP_OVERFLOW)) {
352 __ata_ehi_push_desc(ehi, " data-over/underflow");
353 ehi->err_mask |= AC_ERR_HSM;
354 freeze = true;
355 }
356 }
357
358 if (freeze)
359 ata_port_freeze(ap);
360 else
361 ata_port_abort(ap);
362}
363
Tejun Heo1fd7a692007-01-03 17:32:45 +0900364static void inic_host_intr(struct ata_port *ap)
365{
366 void __iomem *port_base = inic_port_base(ap);
Tejun Heo3ad400a2008-04-30 16:35:11 +0900367 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900368 u8 irq_stat;
Tejun Heo3ad400a2008-04-30 16:35:11 +0900369 u16 idma_stat;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900370
Tejun Heo3ad400a2008-04-30 16:35:11 +0900371 /* read and clear IRQ status */
Tejun Heo1fd7a692007-01-03 17:32:45 +0900372 irq_stat = readb(port_base + PORT_IRQ_STAT);
373 writeb(irq_stat, port_base + PORT_IRQ_STAT);
Tejun Heo3ad400a2008-04-30 16:35:11 +0900374 idma_stat = readw(port_base + PORT_IDMA_STAT);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900375
Tejun Heo3ad400a2008-04-30 16:35:11 +0900376 if (unlikely((irq_stat & PIRQ_ERR) || (idma_stat & IDMA_STAT_ERR)))
377 inic_host_err_intr(ap, irq_stat, idma_stat);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900378
Tejun Heof8b0685a2008-04-30 16:35:15 +0900379 if (unlikely(!qc))
Tejun Heo3ad400a2008-04-30 16:35:11 +0900380 goto spurious;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900381
Tejun Heob3f677e2008-04-30 16:35:14 +0900382 if (likely(idma_stat & IDMA_STAT_DONE)) {
383 inic_stop_idma(ap);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900384
Tejun Heob3f677e2008-04-30 16:35:14 +0900385 /* Depending on circumstances, device error
386 * isn't reported by IDMA, check it explicitly.
387 */
388 if (unlikely(readb(port_base + PORT_TF_COMMAND) &
389 (ATA_DF | ATA_ERR)))
390 qc->err_mask |= AC_ERR_DEV;
Tejun Heo3ad400a2008-04-30 16:35:11 +0900391
Tejun Heob3f677e2008-04-30 16:35:14 +0900392 ata_qc_complete(qc);
393 return;
Tejun Heo3ad400a2008-04-30 16:35:11 +0900394 }
395
396 spurious:
Tejun Heof8b0685a2008-04-30 16:35:15 +0900397 ata_port_printk(ap, KERN_WARNING, "unhandled interrupt: "
398 "cmd=0x%x irq_stat=0x%x idma_stat=0x%x\n",
399 qc ? qc->tf.command : 0xff, irq_stat, idma_stat);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900400}
401
402static irqreturn_t inic_interrupt(int irq, void *dev_instance)
403{
404 struct ata_host *host = dev_instance;
Tejun Heoba66b242008-04-30 16:35:16 +0900405 struct inic_host_priv *hpriv = host->private_data;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900406 u16 host_irq_stat;
407 int i, handled = 0;;
408
Tejun Heoba66b242008-04-30 16:35:16 +0900409 host_irq_stat = readw(hpriv->mmio_base + HOST_IRQ_STAT);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900410
411 if (unlikely(!(host_irq_stat & HIRQ_GLOBAL)))
412 goto out;
413
414 spin_lock(&host->lock);
415
416 for (i = 0; i < NR_PORTS; i++) {
417 struct ata_port *ap = host->ports[i];
418
419 if (!(host_irq_stat & (HIRQ_PORT0 << i)))
420 continue;
421
422 if (likely(ap && !(ap->flags & ATA_FLAG_DISABLED))) {
423 inic_host_intr(ap);
424 handled++;
425 } else {
426 if (ata_ratelimit())
427 dev_printk(KERN_ERR, host->dev, "interrupt "
428 "from disabled port %d (0x%x)\n",
429 i, host_irq_stat);
430 }
431 }
432
433 spin_unlock(&host->lock);
434
435 out:
436 return IRQ_RETVAL(handled);
437}
438
Tejun Heob3f677e2008-04-30 16:35:14 +0900439static int inic_check_atapi_dma(struct ata_queued_cmd *qc)
440{
441 /* For some reason ATAPI_PROT_DMA doesn't work for some
442 * commands including writes and other misc ops. Use PIO
443 * protocol instead, which BTW is driven by the DMA engine
444 * anyway, so it shouldn't make much difference for native
445 * SATA devices.
446 */
447 if (atapi_cmd_type(qc->cdb[0]) == READ)
448 return 0;
449 return 1;
450}
451
Tejun Heo3ad400a2008-04-30 16:35:11 +0900452static void inic_fill_sg(struct inic_prd *prd, struct ata_queued_cmd *qc)
453{
454 struct scatterlist *sg;
455 unsigned int si;
Tejun Heo049e8e02008-04-30 16:35:13 +0900456 u8 flags = 0;
Tejun Heo3ad400a2008-04-30 16:35:11 +0900457
458 if (qc->tf.flags & ATA_TFLAG_WRITE)
459 flags |= PRD_WRITE;
460
Tejun Heo049e8e02008-04-30 16:35:13 +0900461 if (ata_is_dma(qc->tf.protocol))
462 flags |= PRD_DMA;
463
Tejun Heo3ad400a2008-04-30 16:35:11 +0900464 for_each_sg(qc->sg, sg, qc->n_elem, si) {
465 prd->mad = cpu_to_le32(sg_dma_address(sg));
466 prd->len = cpu_to_le16(sg_dma_len(sg));
467 prd->flags = flags;
468 prd++;
469 }
470
471 WARN_ON(!si);
472 prd[-1].flags |= PRD_END;
473}
474
475static void inic_qc_prep(struct ata_queued_cmd *qc)
476{
477 struct inic_port_priv *pp = qc->ap->private_data;
478 struct inic_pkt *pkt = pp->pkt;
479 struct inic_cpb *cpb = &pkt->cpb;
480 struct inic_prd *prd = pkt->prd;
Tejun Heo049e8e02008-04-30 16:35:13 +0900481 bool is_atapi = ata_is_atapi(qc->tf.protocol);
482 bool is_data = ata_is_data(qc->tf.protocol);
Tejun Heob3f677e2008-04-30 16:35:14 +0900483 unsigned int cdb_len = 0;
Tejun Heo3ad400a2008-04-30 16:35:11 +0900484
485 VPRINTK("ENTER\n");
486
Tejun Heo049e8e02008-04-30 16:35:13 +0900487 if (is_atapi)
Tejun Heob3f677e2008-04-30 16:35:14 +0900488 cdb_len = qc->dev->cdb_len;
Tejun Heo3ad400a2008-04-30 16:35:11 +0900489
490 /* prepare packet, based on initio driver */
491 memset(pkt, 0, sizeof(struct inic_pkt));
492
Tejun Heo049e8e02008-04-30 16:35:13 +0900493 cpb->ctl_flags = CPB_CTL_VALID | CPB_CTL_IEN;
Tejun Heob3f677e2008-04-30 16:35:14 +0900494 if (is_atapi || is_data)
Tejun Heo049e8e02008-04-30 16:35:13 +0900495 cpb->ctl_flags |= CPB_CTL_DATA;
Tejun Heo3ad400a2008-04-30 16:35:11 +0900496
Tejun Heob3f677e2008-04-30 16:35:14 +0900497 cpb->len = cpu_to_le32(qc->nbytes + cdb_len);
Tejun Heo3ad400a2008-04-30 16:35:11 +0900498 cpb->prd = cpu_to_le32(pp->pkt_dma + offsetof(struct inic_pkt, prd));
499
500 cpb->device = qc->tf.device;
501 cpb->feature = qc->tf.feature;
502 cpb->nsect = qc->tf.nsect;
503 cpb->lbal = qc->tf.lbal;
504 cpb->lbam = qc->tf.lbam;
505 cpb->lbah = qc->tf.lbah;
506
507 if (qc->tf.flags & ATA_TFLAG_LBA48) {
508 cpb->hob_feature = qc->tf.hob_feature;
509 cpb->hob_nsect = qc->tf.hob_nsect;
510 cpb->hob_lbal = qc->tf.hob_lbal;
511 cpb->hob_lbam = qc->tf.hob_lbam;
512 cpb->hob_lbah = qc->tf.hob_lbah;
513 }
514
515 cpb->command = qc->tf.command;
516 /* don't load ctl - dunno why. it's like that in the initio driver */
517
Tejun Heob3f677e2008-04-30 16:35:14 +0900518 /* setup PRD for CDB */
519 if (is_atapi) {
520 memcpy(pkt->cdb, qc->cdb, ATAPI_CDB_LEN);
521 prd->mad = cpu_to_le32(pp->pkt_dma +
522 offsetof(struct inic_pkt, cdb));
523 prd->len = cpu_to_le16(cdb_len);
524 prd->flags = PRD_CDB | PRD_WRITE;
525 if (!is_data)
526 prd->flags |= PRD_END;
527 prd++;
528 }
529
Tejun Heo3ad400a2008-04-30 16:35:11 +0900530 /* setup sg table */
Tejun Heo049e8e02008-04-30 16:35:13 +0900531 if (is_data)
532 inic_fill_sg(prd, qc);
Tejun Heo3ad400a2008-04-30 16:35:11 +0900533
534 pp->cpb_tbl[0] = pp->pkt_dma;
535}
536
Tejun Heo1fd7a692007-01-03 17:32:45 +0900537static unsigned int inic_qc_issue(struct ata_queued_cmd *qc)
538{
539 struct ata_port *ap = qc->ap;
Tejun Heo3ad400a2008-04-30 16:35:11 +0900540 void __iomem *port_base = inic_port_base(ap);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900541
Tejun Heob3f677e2008-04-30 16:35:14 +0900542 /* fire up the ADMA engine */
543 writew(HCTL_FTHD0, port_base + HOST_CTL);
544 writew(IDMA_CTL_GO, port_base + PORT_IDMA_CTL);
545 writeb(0, port_base + PORT_CPB_PTQFIFO);
Tejun Heo3ad400a2008-04-30 16:35:11 +0900546
Tejun Heob3f677e2008-04-30 16:35:14 +0900547 return 0;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900548}
549
Tejun Heo364fac02008-05-01 23:55:58 +0900550static void inic_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
551{
552 void __iomem *port_base = inic_port_base(ap);
553
554 tf->feature = readb(port_base + PORT_TF_FEATURE);
555 tf->nsect = readb(port_base + PORT_TF_NSECT);
556 tf->lbal = readb(port_base + PORT_TF_LBAL);
557 tf->lbam = readb(port_base + PORT_TF_LBAM);
558 tf->lbah = readb(port_base + PORT_TF_LBAH);
559 tf->device = readb(port_base + PORT_TF_DEVICE);
560 tf->command = readb(port_base + PORT_TF_COMMAND);
561}
562
563static bool inic_qc_fill_rtf(struct ata_queued_cmd *qc)
564{
565 struct ata_taskfile *rtf = &qc->result_tf;
566 struct ata_taskfile tf;
567
568 /* FIXME: Except for status and error, result TF access
569 * doesn't work. I tried reading from BAR0/2, CPB and BAR5.
570 * None works regardless of which command interface is used.
571 * For now return true iff status indicates device error.
572 * This means that we're reporting bogus sector for RW
573 * failures. Eeekk....
574 */
575 inic_tf_read(qc->ap, &tf);
576
577 if (!(tf.command & ATA_ERR))
578 return false;
579
580 rtf->command = tf.command;
581 rtf->feature = tf.feature;
582 return true;
583}
584
Tejun Heo1fd7a692007-01-03 17:32:45 +0900585static void inic_freeze(struct ata_port *ap)
586{
587 void __iomem *port_base = inic_port_base(ap);
588
Tejun Heoab5b0232008-04-30 16:35:12 +0900589 writeb(PIRQ_MASK_FREEZE, port_base + PORT_IRQ_MASK);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900590 writeb(0xff, port_base + PORT_IRQ_STAT);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900591}
592
593static void inic_thaw(struct ata_port *ap)
594{
595 void __iomem *port_base = inic_port_base(ap);
596
Tejun Heo1fd7a692007-01-03 17:32:45 +0900597 writeb(0xff, port_base + PORT_IRQ_STAT);
Tejun Heoab5b0232008-04-30 16:35:12 +0900598 writeb(PIRQ_MASK_DEFAULT, port_base + PORT_IRQ_MASK);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900599}
600
Tejun Heo364fac02008-05-01 23:55:58 +0900601static int inic_check_ready(struct ata_link *link)
602{
603 void __iomem *port_base = inic_port_base(link->ap);
604
605 return ata_check_ready(readb(port_base + PORT_TF_COMMAND));
606}
607
Tejun Heo1fd7a692007-01-03 17:32:45 +0900608/*
609 * SRST and SControl hardreset don't give valid signature on this
610 * controller. Only controller specific hardreset mechanism works.
611 */
Tejun Heocc0680a2007-08-06 18:36:23 +0900612static int inic_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900613 unsigned long deadline)
Tejun Heo1fd7a692007-01-03 17:32:45 +0900614{
Tejun Heocc0680a2007-08-06 18:36:23 +0900615 struct ata_port *ap = link->ap;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900616 void __iomem *port_base = inic_port_base(ap);
617 void __iomem *idma_ctl = port_base + PORT_IDMA_CTL;
Tejun Heocc0680a2007-08-06 18:36:23 +0900618 const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900619 int rc;
620
621 /* hammer it into sane state */
622 inic_reset_port(port_base);
623
Tejun Heof8b0685a2008-04-30 16:35:15 +0900624 writew(IDMA_CTL_RST_ATA, idma_ctl);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900625 readw(idma_ctl); /* flush */
626 msleep(1);
Tejun Heof8b0685a2008-04-30 16:35:15 +0900627 writew(0, idma_ctl);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900628
Tejun Heocc0680a2007-08-06 18:36:23 +0900629 rc = sata_link_resume(link, timing, deadline);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900630 if (rc) {
Tejun Heocc0680a2007-08-06 18:36:23 +0900631 ata_link_printk(link, KERN_WARNING, "failed to resume "
Tejun Heofe334602007-02-02 15:29:52 +0900632 "link after reset (errno=%d)\n", rc);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900633 return rc;
634 }
635
Tejun Heo1fd7a692007-01-03 17:32:45 +0900636 *class = ATA_DEV_NONE;
Tejun Heocc0680a2007-08-06 18:36:23 +0900637 if (ata_link_online(link)) {
Tejun Heo1fd7a692007-01-03 17:32:45 +0900638 struct ata_taskfile tf;
639
Tejun Heo705e76b2008-04-07 22:47:19 +0900640 /* wait for link to become ready */
Tejun Heo364fac02008-05-01 23:55:58 +0900641 rc = ata_wait_after_reset(link, deadline, inic_check_ready);
Tejun Heo9b893912007-02-02 16:50:52 +0900642 /* link occupied, -ENODEV too is an error */
643 if (rc) {
Tejun Heocc0680a2007-08-06 18:36:23 +0900644 ata_link_printk(link, KERN_WARNING, "device not ready "
Tejun Heod4b2bab2007-02-02 16:50:52 +0900645 "after hardreset (errno=%d)\n", rc);
646 return rc;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900647 }
648
Tejun Heo364fac02008-05-01 23:55:58 +0900649 inic_tf_read(ap, &tf);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900650 *class = ata_dev_classify(&tf);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900651 }
652
653 return 0;
654}
655
656static void inic_error_handler(struct ata_port *ap)
657{
658 void __iomem *port_base = inic_port_base(ap);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900659
Tejun Heo1fd7a692007-01-03 17:32:45 +0900660 inic_reset_port(port_base);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900661 ata_std_error_handler(ap);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900662}
663
664static void inic_post_internal_cmd(struct ata_queued_cmd *qc)
665{
666 /* make DMA engine forget about the failed command */
Tejun Heoa51d6442007-03-20 15:24:11 +0900667 if (qc->flags & ATA_QCFLAG_FAILED)
Tejun Heo1fd7a692007-01-03 17:32:45 +0900668 inic_reset_port(inic_port_base(qc->ap));
669}
670
Tejun Heo1fd7a692007-01-03 17:32:45 +0900671static void init_port(struct ata_port *ap)
672{
673 void __iomem *port_base = inic_port_base(ap);
Tejun Heo3ad400a2008-04-30 16:35:11 +0900674 struct inic_port_priv *pp = ap->private_data;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900675
Tejun Heo3ad400a2008-04-30 16:35:11 +0900676 /* clear packet and CPB table */
677 memset(pp->pkt, 0, sizeof(struct inic_pkt));
678 memset(pp->cpb_tbl, 0, IDMA_CPB_TBL_SIZE);
679
680 /* setup PRD and CPB lookup table addresses */
Tejun Heo1fd7a692007-01-03 17:32:45 +0900681 writel(ap->prd_dma, port_base + PORT_PRD_ADDR);
Tejun Heo3ad400a2008-04-30 16:35:11 +0900682 writel(pp->cpb_tbl_dma, port_base + PORT_CPB_CPBLAR);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900683}
684
685static int inic_port_resume(struct ata_port *ap)
686{
687 init_port(ap);
688 return 0;
689}
690
691static int inic_port_start(struct ata_port *ap)
692{
Tejun Heo3ad400a2008-04-30 16:35:11 +0900693 struct device *dev = ap->host->dev;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900694 struct inic_port_priv *pp;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900695 int rc;
696
697 /* alloc and initialize private data */
Tejun Heo3ad400a2008-04-30 16:35:11 +0900698 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900699 if (!pp)
700 return -ENOMEM;
701 ap->private_data = pp;
702
Tejun Heo1fd7a692007-01-03 17:32:45 +0900703 /* Alloc resources */
704 rc = ata_port_start(ap);
Tejun Heo36f674d2008-04-30 16:35:08 +0900705 if (rc)
Tejun Heo1fd7a692007-01-03 17:32:45 +0900706 return rc;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900707
Tejun Heo3ad400a2008-04-30 16:35:11 +0900708 pp->pkt = dmam_alloc_coherent(dev, sizeof(struct inic_pkt),
709 &pp->pkt_dma, GFP_KERNEL);
710 if (!pp->pkt)
711 return -ENOMEM;
712
713 pp->cpb_tbl = dmam_alloc_coherent(dev, IDMA_CPB_TBL_SIZE,
714 &pp->cpb_tbl_dma, GFP_KERNEL);
715 if (!pp->cpb_tbl)
716 return -ENOMEM;
717
Tejun Heo1fd7a692007-01-03 17:32:45 +0900718 init_port(ap);
719
720 return 0;
721}
722
Tejun Heo1fd7a692007-01-03 17:32:45 +0900723static struct ata_port_operations inic_port_ops = {
Tejun Heof8b0685a2008-04-30 16:35:15 +0900724 .inherits = &sata_port_ops,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900725
Tejun Heob3f677e2008-04-30 16:35:14 +0900726 .check_atapi_dma = inic_check_atapi_dma,
Tejun Heo3ad400a2008-04-30 16:35:11 +0900727 .qc_prep = inic_qc_prep,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900728 .qc_issue = inic_qc_issue,
Tejun Heo364fac02008-05-01 23:55:58 +0900729 .qc_fill_rtf = inic_qc_fill_rtf,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900730
731 .freeze = inic_freeze,
732 .thaw = inic_thaw,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900733 .hardreset = inic_hardreset,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900734 .error_handler = inic_error_handler,
735 .post_internal_cmd = inic_post_internal_cmd,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900736
Tejun Heo029cfd62008-03-25 12:22:49 +0900737 .scr_read = inic_scr_read,
738 .scr_write = inic_scr_write,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900739
Tejun Heo029cfd62008-03-25 12:22:49 +0900740 .port_resume = inic_port_resume,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900741 .port_start = inic_port_start,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900742};
743
744static struct ata_port_info inic_port_info = {
Tejun Heo1fd7a692007-01-03 17:32:45 +0900745 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
746 .pio_mask = 0x1f, /* pio0-4 */
747 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400748 .udma_mask = ATA_UDMA6,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900749 .port_ops = &inic_port_ops
750};
751
752static int init_controller(void __iomem *mmio_base, u16 hctl)
753{
754 int i;
755 u16 val;
756
757 hctl &= ~HCTL_KNOWN_BITS;
758
759 /* Soft reset whole controller. Spec says reset duration is 3
760 * PCI clocks, be generous and give it 10ms.
761 */
762 writew(hctl | HCTL_SOFTRST, mmio_base + HOST_CTL);
763 readw(mmio_base + HOST_CTL); /* flush */
764
765 for (i = 0; i < 10; i++) {
766 msleep(1);
767 val = readw(mmio_base + HOST_CTL);
768 if (!(val & HCTL_SOFTRST))
769 break;
770 }
771
772 if (val & HCTL_SOFTRST)
773 return -EIO;
774
775 /* mask all interrupts and reset ports */
776 for (i = 0; i < NR_PORTS; i++) {
777 void __iomem *port_base = mmio_base + i * PORT_SIZE;
778
779 writeb(0xff, port_base + PORT_IRQ_MASK);
780 inic_reset_port(port_base);
781 }
782
783 /* port IRQ is masked now, unmask global IRQ */
784 writew(hctl & ~HCTL_IRQOFF, mmio_base + HOST_CTL);
785 val = readw(mmio_base + HOST_IRQ_MASK);
786 val &= ~(HIRQ_PORT0 | HIRQ_PORT1);
787 writew(val, mmio_base + HOST_IRQ_MASK);
788
789 return 0;
790}
791
Tejun Heo438ac6d2007-03-02 17:31:26 +0900792#ifdef CONFIG_PM
Tejun Heo1fd7a692007-01-03 17:32:45 +0900793static int inic_pci_device_resume(struct pci_dev *pdev)
794{
795 struct ata_host *host = dev_get_drvdata(&pdev->dev);
796 struct inic_host_priv *hpriv = host->private_data;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900797 int rc;
798
Dmitriy Monakhov5aea4082007-03-06 02:37:54 -0800799 rc = ata_pci_device_do_resume(pdev);
800 if (rc)
801 return rc;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900802
803 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Tejun Heoba66b242008-04-30 16:35:16 +0900804 rc = init_controller(hpriv->mmio_base, hpriv->cached_hctl);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900805 if (rc)
806 return rc;
807 }
808
809 ata_host_resume(host);
810
811 return 0;
812}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900813#endif
Tejun Heo1fd7a692007-01-03 17:32:45 +0900814
815static int inic_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
816{
817 static int printed_version;
Tejun Heo4447d352007-04-17 23:44:08 +0900818 const struct ata_port_info *ppi[] = { &inic_port_info, NULL };
819 struct ata_host *host;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900820 struct inic_host_priv *hpriv;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900821 void __iomem * const *iomap;
Tejun Heoba66b242008-04-30 16:35:16 +0900822 int mmio_bar;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900823 int i, rc;
824
825 if (!printed_version++)
826 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
827
Tejun Heo4447d352007-04-17 23:44:08 +0900828 /* alloc host */
829 host = ata_host_alloc_pinfo(&pdev->dev, ppi, NR_PORTS);
830 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
831 if (!host || !hpriv)
832 return -ENOMEM;
833
834 host->private_data = hpriv;
835
Tejun Heoba66b242008-04-30 16:35:16 +0900836 /* Acquire resources and fill host. Note that PCI and cardbus
837 * use different BARs.
838 */
Tejun Heo24dc5f32007-01-20 16:00:28 +0900839 rc = pcim_enable_device(pdev);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900840 if (rc)
841 return rc;
842
Tejun Heoba66b242008-04-30 16:35:16 +0900843 if (pci_resource_flags(pdev, MMIO_BAR_PCI) & IORESOURCE_MEM)
844 mmio_bar = MMIO_BAR_PCI;
845 else
846 mmio_bar = MMIO_BAR_CARDBUS;
847
848 rc = pcim_iomap_regions(pdev, 1 << mmio_bar, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +0900849 if (rc)
850 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +0900851 host->iomap = iomap = pcim_iomap_table(pdev);
Tejun Heoba66b242008-04-30 16:35:16 +0900852 hpriv->mmio_base = iomap[mmio_bar];
853 hpriv->cached_hctl = readw(hpriv->mmio_base + HOST_CTL);
Tejun Heo4447d352007-04-17 23:44:08 +0900854
855 for (i = 0; i < NR_PORTS; i++) {
Tejun Heocbcdd872007-08-18 13:14:55 +0900856 struct ata_port *ap = host->ports[i];
Tejun Heocbcdd872007-08-18 13:14:55 +0900857
Tejun Heoba66b242008-04-30 16:35:16 +0900858 ata_port_pbar_desc(ap, mmio_bar, -1, "mmio");
859 ata_port_pbar_desc(ap, mmio_bar, i * PORT_SIZE, "port");
Tejun Heo4447d352007-04-17 23:44:08 +0900860 }
861
Tejun Heo1fd7a692007-01-03 17:32:45 +0900862 /* Set dma_mask. This devices doesn't support 64bit addressing. */
863 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
864 if (rc) {
865 dev_printk(KERN_ERR, &pdev->dev,
866 "32-bit DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +0900867 return rc;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900868 }
869
870 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
871 if (rc) {
872 dev_printk(KERN_ERR, &pdev->dev,
873 "32-bit consistent DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +0900874 return rc;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900875 }
876
FUJITA Tomonorib7d86292008-02-04 22:28:05 -0800877 /*
878 * This controller is braindamaged. dma_boundary is 0xffff
879 * like others but it will lock up the whole machine HARD if
880 * 65536 byte PRD entry is fed. Reduce maximum segment size.
881 */
882 rc = pci_set_dma_max_seg_size(pdev, 65536 - 512);
883 if (rc) {
884 dev_printk(KERN_ERR, &pdev->dev,
885 "failed to set the maximum segment size.\n");
886 return rc;
887 }
888
Tejun Heoba66b242008-04-30 16:35:16 +0900889 rc = init_controller(hpriv->mmio_base, hpriv->cached_hctl);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900890 if (rc) {
891 dev_printk(KERN_ERR, &pdev->dev,
892 "failed to initialize controller\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +0900893 return rc;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900894 }
895
896 pci_set_master(pdev);
Tejun Heo4447d352007-04-17 23:44:08 +0900897 return ata_host_activate(host, pdev->irq, inic_interrupt, IRQF_SHARED,
898 &inic_sht);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900899}
900
901static const struct pci_device_id inic_pci_tbl[] = {
902 { PCI_VDEVICE(INIT, 0x1622), },
903 { },
904};
905
906static struct pci_driver inic_pci_driver = {
907 .name = DRV_NAME,
908 .id_table = inic_pci_tbl,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900909#ifdef CONFIG_PM
Tejun Heo1fd7a692007-01-03 17:32:45 +0900910 .suspend = ata_pci_device_suspend,
911 .resume = inic_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900912#endif
Tejun Heo1fd7a692007-01-03 17:32:45 +0900913 .probe = inic_init_one,
914 .remove = ata_pci_remove_one,
915};
916
917static int __init inic_init(void)
918{
919 return pci_register_driver(&inic_pci_driver);
920}
921
922static void __exit inic_exit(void)
923{
924 pci_unregister_driver(&inic_pci_driver);
925}
926
927MODULE_AUTHOR("Tejun Heo");
928MODULE_DESCRIPTION("low-level driver for Initio 162x SATA");
929MODULE_LICENSE("GPL v2");
930MODULE_DEVICE_TABLE(pci, inic_pci_tbl);
931MODULE_VERSION(DRV_VERSION);
932
933module_init(inic_init);
934module_exit(inic_exit);