blob: 94186b6c685fbecf6f84514885b1e5acee68cf8e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001comment "Processor Type"
2
Linus Torvalds1da177e2005-04-16 15:20:36 -07003# Select CPU types depending on the architecture selected. This selects
4# which CPUs we support in the kernel image, and the compiler instruction
5# optimiser behaviour.
6
Hyok S. Choi07e0da72006-09-26 17:37:36 +09007# ARM7TDMI
8config CPU_ARM7TDMI
9 bool "Support ARM7TDMI processor"
Russell King6b237a32006-09-27 17:44:39 +010010 depends on !MMU
Hyok S. Choi07e0da72006-09-26 17:37:36 +090011 select CPU_32v4T
12 select CPU_ABRT_LV4T
13 select CPU_CACHE_V4
Russell Kingb1b3f492012-10-06 17:12:25 +010014 select CPU_PABRT_LEGACY
Hyok S. Choi07e0da72006-09-26 17:37:36 +090015 help
16 A 32-bit RISC microprocessor based on the ARM7 processor core
17 which has no memory control unit and cache.
18
19 Say Y if you want support for the ARM7TDMI processor.
20 Otherwise, say N.
21
Linus Torvalds1da177e2005-04-16 15:20:36 -070022# ARM720T
23config CPU_ARM720T
Russell Kingc7508152008-10-26 10:55:14 +000024 bool "Support ARM720T processor" if ARCH_INTEGRATOR
Lennert Buytenhek260e98e2006-08-28 12:51:20 +010025 select CPU_32v4T
Linus Torvalds1da177e2005-04-16 15:20:36 -070026 select CPU_ABRT_LV4T
27 select CPU_CACHE_V4
28 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +010029 select CPU_COPY_V4WT if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +010030 select CPU_CP15_MMU
31 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +010032 select CPU_TLB_V4WT if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -070033 help
34 A 32-bit RISC processor with 8kByte Cache, Write Buffer and
35 MMU built around an ARM7TDMI core.
36
37 Say Y if you want support for the ARM720T processor.
38 Otherwise, say N.
39
Hyok S. Choib731c312006-09-26 17:37:50 +090040# ARM740T
41config CPU_ARM740T
42 bool "Support ARM740T processor" if ARCH_INTEGRATOR
Russell King6b237a32006-09-27 17:44:39 +010043 depends on !MMU
Hyok S. Choib731c312006-09-26 17:37:50 +090044 select CPU_32v4T
45 select CPU_ABRT_LV4T
46 select CPU_CACHE_V3 # although the core is v4t
47 select CPU_CP15_MPU
Russell Kingb1b3f492012-10-06 17:12:25 +010048 select CPU_PABRT_LEGACY
Hyok S. Choib731c312006-09-26 17:37:50 +090049 help
50 A 32-bit RISC processor with 8KB cache or 4KB variants,
51 write buffer and MPU(Protection Unit) built around
52 an ARM7TDMI core.
53
54 Say Y if you want support for the ARM740T processor.
55 Otherwise, say N.
56
Hyok S. Choi43f5f012006-09-26 17:38:05 +090057# ARM9TDMI
58config CPU_ARM9TDMI
59 bool "Support ARM9TDMI processor"
Russell King6b237a32006-09-27 17:44:39 +010060 depends on !MMU
Hyok S. Choi43f5f012006-09-26 17:38:05 +090061 select CPU_32v4T
Hyok S. Choi0f45d7f2006-09-28 21:46:16 +090062 select CPU_ABRT_NOMMU
Hyok S. Choi43f5f012006-09-26 17:38:05 +090063 select CPU_CACHE_V4
Russell Kingb1b3f492012-10-06 17:12:25 +010064 select CPU_PABRT_LEGACY
Hyok S. Choi43f5f012006-09-26 17:38:05 +090065 help
66 A 32-bit RISC microprocessor based on the ARM9 processor core
67 which has no memory control unit and cache.
68
69 Say Y if you want support for the ARM9TDMI processor.
70 Otherwise, say N.
71
Linus Torvalds1da177e2005-04-16 15:20:36 -070072# ARM920T
73config CPU_ARM920T
Russell Kingc7508152008-10-26 10:55:14 +000074 bool "Support ARM920T processor" if ARCH_INTEGRATOR
Lennert Buytenhek260e98e2006-08-28 12:51:20 +010075 select CPU_32v4T
Linus Torvalds1da177e2005-04-16 15:20:36 -070076 select CPU_ABRT_EV4T
77 select CPU_CACHE_V4WT
78 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +010079 select CPU_COPY_V4WB if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +010080 select CPU_CP15_MMU
81 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +010082 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 help
84 The ARM920T is licensed to be produced by numerous vendors,
Hartley Sweetenc768e6762009-10-21 02:27:01 +010085 and is used in the Cirrus EP93xx and the Samsung S3C2410.
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
87 Say Y if you want support for the ARM920T processor.
88 Otherwise, say N.
89
90# ARM922T
91config CPU_ARM922T
92 bool "Support ARM922T processor" if ARCH_INTEGRATOR
Lennert Buytenhek260e98e2006-08-28 12:51:20 +010093 select CPU_32v4T
Linus Torvalds1da177e2005-04-16 15:20:36 -070094 select CPU_ABRT_EV4T
95 select CPU_CACHE_V4WT
96 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +010097 select CPU_COPY_V4WB if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +010098 select CPU_CP15_MMU
99 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100100 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101 help
102 The ARM922T is a version of the ARM920T, but with smaller
103 instruction and data caches. It is used in Altera's
Andrew Victorc53c9cf2007-05-11 21:01:28 +0100104 Excalibur XA device family and Micrel's KS8695 Centaur.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105
106 Say Y if you want support for the ARM922T processor.
107 Otherwise, say N.
108
109# ARM925T
110config CPU_ARM925T
Tony Lindgrenb288f752005-07-10 19:58:08 +0100111 bool "Support ARM925T processor" if ARCH_OMAP1
Lennert Buytenhek260e98e2006-08-28 12:51:20 +0100112 select CPU_32v4T
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 select CPU_ABRT_EV4T
114 select CPU_CACHE_V4WT
115 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100116 select CPU_COPY_V4WB if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100117 select CPU_CP15_MMU
118 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100119 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120 help
121 The ARM925T is a mix between the ARM920T and ARM926T, but with
122 different instruction and data caches. It is used in TI's OMAP
123 device family.
124
125 Say Y if you want support for the ARM925T processor.
126 Otherwise, say N.
127
128# ARM926T
129config CPU_ARM926T
Russell Kingc7508152008-10-26 10:55:14 +0000130 bool "Support ARM926T processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 select CPU_32v5
132 select CPU_ABRT_EV5TJ
133 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100134 select CPU_COPY_V4WB if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100135 select CPU_CP15_MMU
136 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100137 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 help
139 This is a variant of the ARM920. It has slightly different
140 instruction sequences for cache and TLB operations. Curiously,
141 there is no documentation on it at the ARM corporate website.
142
143 Say Y if you want support for the ARM926T processor.
144 Otherwise, say N.
145
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200146# FA526
147config CPU_FA526
148 bool
149 select CPU_32v4
150 select CPU_ABRT_EV4
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200151 select CPU_CACHE_FA
Russell Kingb1b3f492012-10-06 17:12:25 +0100152 select CPU_CACHE_VIVT
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200153 select CPU_COPY_FA if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100154 select CPU_CP15_MMU
155 select CPU_PABRT_LEGACY
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200156 select CPU_TLB_FA if MMU
157 help
158 The FA526 is a version of the ARMv4 compatible processor with
159 Branch Target Buffer, Unified TLB and cache line size 16.
160
161 Say Y if you want support for the FA526 processor.
162 Otherwise, say N.
163
Hyok S. Choid60674e2006-09-26 17:38:18 +0900164# ARM940T
165config CPU_ARM940T
166 bool "Support ARM940T processor" if ARCH_INTEGRATOR
Russell King6b237a32006-09-27 17:44:39 +0100167 depends on !MMU
Hyok S. Choid60674e2006-09-26 17:38:18 +0900168 select CPU_32v4T
Hyok S. Choi0f45d7f2006-09-28 21:46:16 +0900169 select CPU_ABRT_NOMMU
Hyok S. Choid60674e2006-09-26 17:38:18 +0900170 select CPU_CACHE_VIVT
171 select CPU_CP15_MPU
Russell Kingb1b3f492012-10-06 17:12:25 +0100172 select CPU_PABRT_LEGACY
Hyok S. Choid60674e2006-09-26 17:38:18 +0900173 help
174 ARM940T is a member of the ARM9TDMI family of general-
Matt LaPlante3cb2fcc2006-11-30 05:22:59 +0100175 purpose microprocessors with MPU and separate 4KB
Hyok S. Choid60674e2006-09-26 17:38:18 +0900176 instruction and 4KB data cases, each with a 4-word line
177 length.
178
179 Say Y if you want support for the ARM940T processor.
180 Otherwise, say N.
181
Hyok S. Choif37f46e2006-09-26 17:38:32 +0900182# ARM946E-S
183config CPU_ARM946E
184 bool "Support ARM946E-S processor" if ARCH_INTEGRATOR
Russell King6b237a32006-09-27 17:44:39 +0100185 depends on !MMU
Hyok S. Choif37f46e2006-09-26 17:38:32 +0900186 select CPU_32v5
Hyok S. Choi0f45d7f2006-09-28 21:46:16 +0900187 select CPU_ABRT_NOMMU
Hyok S. Choif37f46e2006-09-26 17:38:32 +0900188 select CPU_CACHE_VIVT
189 select CPU_CP15_MPU
Russell Kingb1b3f492012-10-06 17:12:25 +0100190 select CPU_PABRT_LEGACY
Hyok S. Choif37f46e2006-09-26 17:38:32 +0900191 help
192 ARM946E-S is a member of the ARM9E-S family of high-
193 performance, 32-bit system-on-chip processor solutions.
194 The TCM and ARMv5TE 32-bit instruction set is supported.
195
196 Say Y if you want support for the ARM946E-S processor.
197 Otherwise, say N.
198
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199# ARM1020 - needs validating
200config CPU_ARM1020
Russell Kingc7508152008-10-26 10:55:14 +0000201 bool "Support ARM1020T (rev 0) processor" if ARCH_INTEGRATOR
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202 select CPU_32v5
203 select CPU_ABRT_EV4T
204 select CPU_CACHE_V4WT
205 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100206 select CPU_COPY_V4WB if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100207 select CPU_CP15_MMU
208 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100209 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210 help
211 The ARM1020 is the 32K cached version of the ARM10 processor,
212 with an addition of a floating-point unit.
213
214 Say Y if you want support for the ARM1020 processor.
215 Otherwise, say N.
216
217# ARM1020E - needs validating
218config CPU_ARM1020E
Russell Kingc7508152008-10-26 10:55:14 +0000219 bool "Support ARM1020E processor" if ARCH_INTEGRATOR
Russell Kingb1b3f492012-10-06 17:12:25 +0100220 depends on n
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221 select CPU_32v5
222 select CPU_ABRT_EV4T
223 select CPU_CACHE_V4WT
224 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100225 select CPU_COPY_V4WB if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100226 select CPU_CP15_MMU
227 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100228 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229
230# ARM1022E
231config CPU_ARM1022
Russell Kingc7508152008-10-26 10:55:14 +0000232 bool "Support ARM1022E processor" if ARCH_INTEGRATOR
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 select CPU_32v5
234 select CPU_ABRT_EV4T
235 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100236 select CPU_COPY_V4WB if MMU # can probably do better
Russell Kingb1b3f492012-10-06 17:12:25 +0100237 select CPU_CP15_MMU
238 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100239 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 help
241 The ARM1022E is an implementation of the ARMv5TE architecture
242 based upon the ARM10 integer core with a 16KiB L1 Harvard cache,
243 embedded trace macrocell, and a floating-point unit.
244
245 Say Y if you want support for the ARM1022E processor.
246 Otherwise, say N.
247
248# ARM1026EJ-S
249config CPU_ARM1026
Russell Kingc7508152008-10-26 10:55:14 +0000250 bool "Support ARM1026EJ-S processor" if ARCH_INTEGRATOR
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251 select CPU_32v5
252 select CPU_ABRT_EV5T # But need Jazelle, but EV5TJ ignores bit 10
253 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100254 select CPU_COPY_V4WB if MMU # can probably do better
Russell Kingb1b3f492012-10-06 17:12:25 +0100255 select CPU_CP15_MMU
256 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100257 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 help
259 The ARM1026EJ-S is an implementation of the ARMv5TEJ architecture
260 based upon the ARM10 integer core.
261
262 Say Y if you want support for the ARM1026EJ-S processor.
263 Otherwise, say N.
264
265# SA110
266config CPU_SA110
Russell Kingc7508152008-10-26 10:55:14 +0000267 bool "Support StrongARM(R) SA-110 processor" if ARCH_RPC
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268 select CPU_32v3 if ARCH_RPC
269 select CPU_32v4 if !ARCH_RPC
270 select CPU_ABRT_EV4
271 select CPU_CACHE_V4WB
272 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100273 select CPU_COPY_V4WB if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100274 select CPU_CP15_MMU
275 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100276 select CPU_TLB_V4WB if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277 help
278 The Intel StrongARM(R) SA-110 is a 32-bit microprocessor and
279 is available at five speeds ranging from 100 MHz to 233 MHz.
280 More information is available at
281 <http://developer.intel.com/design/strong/sa110.htm>.
282
283 Say Y if you want support for the SA-110 processor.
284 Otherwise, say N.
285
286# SA1100
287config CPU_SA1100
288 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289 select CPU_32v4
290 select CPU_ABRT_EV4
291 select CPU_CACHE_V4WB
292 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900293 select CPU_CP15_MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100294 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100295 select CPU_TLB_V4WB if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296
297# XScale
298config CPU_XSCALE
299 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 select CPU_32v5
301 select CPU_ABRT_EV5T
302 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900303 select CPU_CP15_MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100304 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100305 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100307# XScale Core Version 3
308config CPU_XSC3
309 bool
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100310 select CPU_32v5
311 select CPU_ABRT_EV5T
312 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900313 select CPU_CP15_MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100314 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100315 select CPU_TLB_V4WBI if MMU
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100316 select IO_36
317
Eric Miao49cbe782009-01-20 14:15:18 +0800318# Marvell PJ1 (Mohawk)
319config CPU_MOHAWK
320 bool
321 select CPU_32v5
322 select CPU_ABRT_EV5T
Eric Miao49cbe782009-01-20 14:15:18 +0800323 select CPU_CACHE_VIVT
Eric Miao49cbe782009-01-20 14:15:18 +0800324 select CPU_COPY_V4WB if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100325 select CPU_CP15_MMU
326 select CPU_PABRT_LEGACY
327 select CPU_TLB_V4WBI if MMU
Eric Miao49cbe782009-01-20 14:15:18 +0800328
Assaf Hoffmane50d6402007-10-23 15:14:41 -0400329# Feroceon
330config CPU_FEROCEON
331 bool
Assaf Hoffmane50d6402007-10-23 15:14:41 -0400332 select CPU_32v5
333 select CPU_ABRT_EV5T
334 select CPU_CACHE_VIVT
Lennert Buytenhek0ed15072008-04-24 01:31:45 -0400335 select CPU_COPY_FEROCEON if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100336 select CPU_CP15_MMU
337 select CPU_PABRT_LEGACY
Lennert Buytenhek99c6dc12008-06-22 22:45:04 +0200338 select CPU_TLB_FEROCEON if MMU
Assaf Hoffmane50d6402007-10-23 15:14:41 -0400339
Tzachi Perelsteind910a0a2007-11-06 10:35:40 +0200340config CPU_FEROCEON_OLD_ID
341 bool "Accept early Feroceon cores with an ARM926 ID"
342 depends on CPU_FEROCEON && !CPU_ARM926T
343 default y
344 help
345 This enables the usage of some old Feroceon cores
346 for which the CPU ID is equal to the ARM926 ID.
347 Relevant for Feroceon-1850 and early Feroceon-2850.
348
Haojian Zhuanga4553352010-11-24 11:54:19 +0800349# Marvell PJ4
350config CPU_PJ4
351 bool
Haojian Zhuanga4553352010-11-24 11:54:19 +0800352 select ARM_THUMBEE
Russell Kingb1b3f492012-10-06 17:12:25 +0100353 select CPU_V7
Haojian Zhuanga4553352010-11-24 11:54:19 +0800354
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355# ARMv6
356config CPU_V6
Russell Kingc7862822011-01-17 18:20:05 +0000357 bool "Support ARM V6 processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB || MACH_REALVIEW_PBX
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 select CPU_32v6
359 select CPU_ABRT_EV6
360 select CPU_CACHE_V6
361 select CPU_CACHE_VIPT
Russell Kingb1b3f492012-10-06 17:12:25 +0100362 select CPU_COPY_V6 if MMU
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900363 select CPU_CP15_MMU
Catalin Marinas7b4c9652007-07-20 11:42:57 +0100364 select CPU_HAS_ASID if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100365 select CPU_PABRT_V6
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100366 select CPU_TLB_V6 if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367
Russell King4a5f79e2005-11-03 15:48:21 +0000368# ARMv6k
Russell Kinge399b1a2011-01-17 15:08:32 +0000369config CPU_V6K
Russell Kingc7862822011-01-17 18:20:05 +0000370 bool "Support ARM V6K processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB || MACH_REALVIEW_PBX
Russell Kinge399b1a2011-01-17 15:08:32 +0000371 select CPU_32v6
Russell King60799c62011-01-15 16:25:04 +0000372 select CPU_32v6K
Russell Kinge399b1a2011-01-17 15:08:32 +0000373 select CPU_ABRT_EV6
Russell Kinge399b1a2011-01-17 15:08:32 +0000374 select CPU_CACHE_V6
375 select CPU_CACHE_VIPT
Russell Kingb1b3f492012-10-06 17:12:25 +0100376 select CPU_COPY_V6 if MMU
Russell Kinge399b1a2011-01-17 15:08:32 +0000377 select CPU_CP15_MMU
378 select CPU_HAS_ASID if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100379 select CPU_PABRT_V6
Russell Kinge399b1a2011-01-17 15:08:32 +0000380 select CPU_TLB_V6 if MMU
Russell King4a5f79e2005-11-03 15:48:21 +0000381
Catalin Marinas23688e92007-05-08 22:45:26 +0100382# ARMv7
383config CPU_V7
Colin Tuckley1b504bb2009-05-30 13:56:12 +0100384 bool "Support ARM V7 processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB || MACH_REALVIEW_PBX
Russell King15490ef2011-02-09 16:33:46 +0000385 select CPU_32v6K
Catalin Marinas23688e92007-05-08 22:45:26 +0100386 select CPU_32v7
387 select CPU_ABRT_EV7
388 select CPU_CACHE_V7
389 select CPU_CACHE_VIPT
Russell Kingb1b3f492012-10-06 17:12:25 +0100390 select CPU_COPY_V6 if MMU
Catalin Marinas23688e92007-05-08 22:45:26 +0100391 select CPU_CP15_MMU
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100392 select CPU_HAS_ASID if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100393 select CPU_PABRT_V7
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +0100394 select CPU_TLB_V7 if MMU
Catalin Marinas23688e92007-05-08 22:45:26 +0100395
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396# Figure out what processor architecture version we should be using.
397# This defines the compiler instruction set which depends on the machine type.
398config CPU_32v3
399 bool
Russell King8762df42011-01-17 15:53:56 +0000400 select CPU_USE_DOMAINS if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100401 select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
402 select TLS_REG_EMUL if SMP || !MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403
404config CPU_32v4
405 bool
Russell King8762df42011-01-17 15:53:56 +0000406 select CPU_USE_DOMAINS if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100407 select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
408 select TLS_REG_EMUL if SMP || !MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409
Lennert Buytenhek260e98e2006-08-28 12:51:20 +0100410config CPU_32v4T
411 bool
Russell King8762df42011-01-17 15:53:56 +0000412 select CPU_USE_DOMAINS if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100413 select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
414 select TLS_REG_EMUL if SMP || !MMU
Lennert Buytenhek260e98e2006-08-28 12:51:20 +0100415
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416config CPU_32v5
417 bool
Russell King8762df42011-01-17 15:53:56 +0000418 select CPU_USE_DOMAINS if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100419 select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
420 select TLS_REG_EMUL if SMP || !MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421
422config CPU_32v6
423 bool
Russell King8762df42011-01-17 15:53:56 +0000424 select CPU_USE_DOMAINS if CPU_V6 && MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100425 select TLS_REG_EMUL if !CPU_32v6K && !MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426
Russell Kinge399b1a2011-01-17 15:08:32 +0000427config CPU_32v6K
Russell King60799c62011-01-15 16:25:04 +0000428 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429
Catalin Marinas23688e92007-05-08 22:45:26 +0100430config CPU_32v7
431 bool
432
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433# The abort model
Hyok S. Choi0f45d7f2006-09-28 21:46:16 +0900434config CPU_ABRT_NOMMU
435 bool
436
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437config CPU_ABRT_EV4
438 bool
439
440config CPU_ABRT_EV4T
441 bool
442
443config CPU_ABRT_LV4T
444 bool
445
446config CPU_ABRT_EV5T
447 bool
448
449config CPU_ABRT_EV5TJ
450 bool
451
452config CPU_ABRT_EV6
453 bool
454
Catalin Marinas23688e92007-05-08 22:45:26 +0100455config CPU_ABRT_EV7
456 bool
457
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100458config CPU_PABRT_LEGACY
Paul Brook48d79272008-04-18 22:43:07 +0100459 bool
460
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100461config CPU_PABRT_V6
462 bool
463
464config CPU_PABRT_V7
Paul Brook48d79272008-04-18 22:43:07 +0100465 bool
466
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467# The cache model
468config CPU_CACHE_V3
469 bool
470
471config CPU_CACHE_V4
472 bool
473
474config CPU_CACHE_V4WT
475 bool
476
477config CPU_CACHE_V4WB
478 bool
479
480config CPU_CACHE_V6
481 bool
482
Catalin Marinas23688e92007-05-08 22:45:26 +0100483config CPU_CACHE_V7
484 bool
485
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486config CPU_CACHE_VIVT
487 bool
488
489config CPU_CACHE_VIPT
490 bool
491
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200492config CPU_CACHE_FA
493 bool
494
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100495if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496# The copy-page model
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497config CPU_COPY_V4WT
498 bool
499
500config CPU_COPY_V4WB
501 bool
502
Lennert Buytenhek0ed15072008-04-24 01:31:45 -0400503config CPU_COPY_FEROCEON
504 bool
505
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200506config CPU_COPY_FA
507 bool
508
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509config CPU_COPY_V6
510 bool
511
512# This selects the TLB model
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513config CPU_TLB_V4WT
514 bool
515 help
516 ARM Architecture Version 4 TLB with writethrough cache.
517
518config CPU_TLB_V4WB
519 bool
520 help
521 ARM Architecture Version 4 TLB with writeback cache.
522
523config CPU_TLB_V4WBI
524 bool
525 help
526 ARM Architecture Version 4 TLB with writeback cache and invalidate
527 instruction cache entry.
528
Lennert Buytenhek99c6dc12008-06-22 22:45:04 +0200529config CPU_TLB_FEROCEON
530 bool
531 help
532 Feroceon TLB (v4wbi with non-outer-cachable page table walks).
533
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200534config CPU_TLB_FA
535 bool
536 help
537 Faraday ARM FA526 architecture, unified TLB with writeback cache
538 and invalidate instruction cache entry. Branch target buffer is
539 also supported.
540
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541config CPU_TLB_V6
542 bool
543
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +0100544config CPU_TLB_V7
545 bool
546
Dave Estese220ba62009-08-11 17:58:49 -0400547config VERIFY_PERMISSION_FAULT
548 bool
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100549endif
550
Russell King516793c2007-05-17 10:19:23 +0100551config CPU_HAS_ASID
552 bool
553 help
554 This indicates whether the CPU has the ASID register; used to
555 tag TLB and possibly cache entries.
556
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900557config CPU_CP15
558 bool
559 help
560 Processor has the CP15 register.
561
562config CPU_CP15_MMU
563 bool
564 select CPU_CP15
565 help
566 Processor has the CP15 register, which has MMU related registers.
567
568config CPU_CP15_MPU
569 bool
570 select CPU_CP15
571 help
572 Processor has the CP15 register, which has MPU related registers.
573
Catalin Marinas247055a2010-09-13 16:03:21 +0100574config CPU_USE_DOMAINS
575 bool
Catalin Marinas247055a2010-09-13 16:03:21 +0100576 help
577 This option enables or disables the use of domain switching
578 via the set_fs() function.
579
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100580#
581# CPU supports 36-bit I/O
582#
583config IO_36
584 bool
585
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586comment "Processor Features"
587
Catalin Marinas497b7e92011-11-22 17:30:32 +0000588config ARM_LPAE
589 bool "Support for the Large Physical Address Extension"
Catalin Marinas08a183f2012-02-14 16:33:27 +0100590 depends on MMU && CPU_32v7 && !CPU_32v6 && !CPU_32v5 && \
591 !CPU_32v4 && !CPU_32v3
Catalin Marinas497b7e92011-11-22 17:30:32 +0000592 help
593 Say Y if you have an ARMv7 processor supporting the LPAE page
594 table format and you would like to access memory beyond the
595 4GB limit. The resulting kernel image will not run on
596 processors without the LPA extension.
597
598 If unsure, say N.
599
600config ARCH_PHYS_ADDR_T_64BIT
601 def_bool ARM_LPAE
602
603config ARCH_DMA_ADDR_T_64BIT
604 bool
605
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606config ARM_THUMB
607 bool "Support Thumb user binaries"
Russell Kinge399b1a2011-01-17 15:08:32 +0000608 depends on CPU_ARM720T || CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM940T || CPU_ARM946E || CPU_ARM1020 || CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_V6 || CPU_V6K || CPU_V7 || CPU_FEROCEON
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609 default y
610 help
611 Say Y if you want to include kernel support for running user space
612 Thumb binaries.
613
614 The Thumb instruction set is a compressed form of the standard ARM
615 instruction set resulting in smaller binaries at the expense of
616 slightly less efficient code.
617
618 If you don't know what this all is, saying Y is a safe choice.
619
Catalin Marinasd7f864b2008-04-18 22:43:06 +0100620config ARM_THUMBEE
621 bool "Enable ThumbEE CPU extension"
622 depends on CPU_V7
623 help
624 Say Y here if you have a CPU with the ThumbEE extension and code to
625 make use of it. Say N for code that can run on CPUs without ThumbEE.
626
Dave Martin5b6728d2012-02-17 16:54:28 +0000627config ARM_VIRT_EXT
628 bool "Native support for the ARM Virtualization Extensions"
629 depends on MMU && CPU_V7
630 help
631 Enable the kernel to make use of the ARM Virtualization
632 Extensions to install hypervisors without run-time firmware
633 assistance.
634
635 A compliant bootloader is required in order to make maximum
636 use of this feature. Refer to Documentation/arm/Booting for
637 details.
638
639 It is safe to enable this option even if the kernel may not be
640 booted in HYP mode, may not have support for the
641 virtualization extensions, or may be booted with a
642 non-compliant bootloader.
643
Leif Lindholm64d2dc32010-09-16 18:00:47 +0100644config SWP_EMULATE
645 bool "Emulate SWP/SWPB instructions"
Russell Kingbd1274d2011-03-16 23:35:26 +0000646 depends on !CPU_USE_DOMAINS && CPU_V7
Leif Lindholm64d2dc32010-09-16 18:00:47 +0100647 default y if SMP
Russell Kingb1b3f492012-10-06 17:12:25 +0100648 select HAVE_PROC_CPU if PROC_FS
Leif Lindholm64d2dc32010-09-16 18:00:47 +0100649 help
650 ARMv6 architecture deprecates use of the SWP/SWPB instructions.
651 ARMv7 multiprocessing extensions introduce the ability to disable
652 these instructions, triggering an undefined instruction exception
653 when executed. Say Y here to enable software emulation of these
654 instructions for userspace (not kernel) using LDREX/STREX.
655 Also creates /proc/cpu/swp_emulation for statistics.
656
657 In some older versions of glibc [<=2.8] SWP is used during futex
658 trylock() operations with the assumption that the code will not
659 be preempted. This invalid assumption may be more likely to fail
660 with SWP emulation enabled, leading to deadlock of the user
661 application.
662
663 NOTE: when accessing uncached shared regions, LDREX/STREX rely
664 on an external transaction monitoring block called a global
665 monitor to maintain update atomicity. If your system does not
666 implement a global monitor, this option can cause programs that
667 perform SWP operations to uncached memory to deadlock.
668
669 If unsure, say Y.
670
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671config CPU_BIG_ENDIAN
672 bool "Build big-endian kernel"
673 depends on ARCH_SUPPORTS_BIG_ENDIAN
674 help
675 Say Y if you plan on running a kernel in big-endian mode.
676 Note that your board must be properly built and your board
677 port must properly enable any big-endian related features
678 of your chipset/board/processor.
679
Catalin Marinas26584852009-05-30 14:00:18 +0100680config CPU_ENDIAN_BE8
681 bool
682 depends on CPU_BIG_ENDIAN
Russell Kinge399b1a2011-01-17 15:08:32 +0000683 default CPU_V6 || CPU_V6K || CPU_V7
Catalin Marinas26584852009-05-30 14:00:18 +0100684 help
685 Support for the BE-8 (big-endian) mode on ARMv6 and ARMv7 processors.
686
687config CPU_ENDIAN_BE32
688 bool
689 depends on CPU_BIG_ENDIAN
690 default !CPU_ENDIAN_BE8
691 help
692 Support for the BE-32 (big-endian) mode on pre-ARMv6 processors.
693
Hyok S. Choi6afd6fa2006-09-28 21:46:34 +0900694config CPU_HIGH_VECTOR
Robert P. J. Day6340aa62007-02-17 19:05:24 +0100695 depends on !MMU && CPU_CP15 && !CPU_ARM740T
Hyok S. Choi6afd6fa2006-09-28 21:46:34 +0900696 bool "Select the High exception vector"
Hyok S. Choi6afd6fa2006-09-28 21:46:34 +0900697 help
698 Say Y here to select high exception vector(0xFFFF0000~).
Will Deacon9b7333a2012-04-12 17:12:37 +0100699 The exception vector can vary depending on the platform
Hyok S. Choi6afd6fa2006-09-28 21:46:34 +0900700 design in nommu mode. If your platform needs to select
701 high exception vector, say Y.
702 Otherwise or if you are unsure, say N, and the low exception
703 vector (0x00000000~) will be used.
704
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705config CPU_ICACHE_DISABLE
Hyok S. Choif12d0d72006-09-26 17:36:37 +0900706 bool "Disable I-Cache (I-bit)"
Russell King357c9c12012-05-04 12:04:26 +0100707 depends on CPU_CP15 && !(CPU_ARM720T || CPU_ARM740T || CPU_XSCALE || CPU_XSC3)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708 help
709 Say Y here to disable the processor instruction cache. Unless
710 you have a reason not to or are unsure, say N.
711
712config CPU_DCACHE_DISABLE
Hyok S. Choif12d0d72006-09-26 17:36:37 +0900713 bool "Disable D-Cache (C-bit)"
714 depends on CPU_CP15
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715 help
716 Say Y here to disable the processor data cache. Unless
717 you have a reason not to or are unsure, say N.
718
Hyok S. Choif37f46e2006-09-26 17:38:32 +0900719config CPU_DCACHE_SIZE
720 hex
721 depends on CPU_ARM740T || CPU_ARM946E
722 default 0x00001000 if CPU_ARM740T
723 default 0x00002000 # default size for ARM946E-S
724 help
725 Some cores are synthesizable to have various sized cache. For
726 ARM946E-S case, it can vary from 0KB to 1MB.
727 To support such cache operations, it is efficient to know the size
728 before compile time.
729 If your SoC is configured to have a different size, define the value
730 here with proper conditions.
731
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732config CPU_DCACHE_WRITETHROUGH
733 bool "Force write through D-cache"
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200734 depends on (CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM940T || CPU_ARM946E || CPU_ARM1020 || CPU_FA526) && !CPU_DCACHE_DISABLE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 default y if CPU_ARM925T
736 help
737 Say Y here to use the data cache in writethrough mode. Unless you
738 specifically require this or are unsure, say N.
739
740config CPU_CACHE_ROUND_ROBIN
741 bool "Round robin I and D cache replacement algorithm"
Hyok S. Choif37f46e2006-09-26 17:38:32 +0900742 depends on (CPU_ARM926T || CPU_ARM946E || CPU_ARM1020) && (!CPU_ICACHE_DISABLE || !CPU_DCACHE_DISABLE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743 help
744 Say Y here to use the predictable round-robin cache replacement
745 policy. Unless you specifically require this or are unsure, say N.
746
747config CPU_BPREDICT_DISABLE
748 bool "Disable branch prediction"
Russell Kinge399b1a2011-01-17 15:08:32 +0000749 depends on CPU_ARM1020 || CPU_V6 || CPU_V6K || CPU_MOHAWK || CPU_XSC3 || CPU_V7 || CPU_FA526
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 help
751 Say Y here to disable branch prediction. If unsure, say N.
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100752
Nicolas Pitre4b0e07a2005-05-05 23:24:45 +0100753config TLS_REG_EMUL
754 bool
Nicolas Pitre4b0e07a2005-05-05 23:24:45 +0100755 help
Nicolas Pitre70489c82005-05-12 19:27:12 +0100756 An SMP system using a pre-ARMv6 processor (there are apparently
757 a few prototypes like that in existence) and therefore access to
758 that required register must be emulated.
Nicolas Pitre4b0e07a2005-05-05 23:24:45 +0100759
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100760config NEEDS_SYSCALL_FOR_CMPXCHG
761 bool
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100762 help
763 SMP on a pre-ARMv6 processor? Well OK then.
764 Forget about fast user space cmpxchg support.
765 It is just not possible.
766
Catalin Marinasad642d92010-06-21 15:10:07 +0100767config DMA_CACHE_RWFO
768 bool "Enable read/write for ownership DMA cache maintenance"
Russell King3bc28c82011-01-18 13:30:33 +0000769 depends on CPU_V6K && SMP
Catalin Marinasad642d92010-06-21 15:10:07 +0100770 default y
771 help
772 The Snoop Control Unit on ARM11MPCore does not detect the
773 cache maintenance operations and the dma_{map,unmap}_area()
774 functions may leave stale cache entries on other CPUs. By
775 enabling this option, Read or Write For Ownership in the ARMv6
776 DMA cache maintenance functions is performed. These LDR/STR
777 instructions change the cache line state to shared or modified
778 so that the cache operation has the desired effect.
779
780 Note that the workaround is only valid on processors that do
781 not perform speculative loads into the D-cache. For such
782 processors, if cache maintenance operations are not broadcast
783 in hardware, other workarounds are needed (e.g. cache
784 maintenance broadcasting in software via FIQ).
785
Catalin Marinas953233d2007-02-05 14:48:08 +0100786config OUTER_CACHE
787 bool
Catalin Marinas382266a2007-02-05 14:48:19 +0100788
Catalin Marinas319f5512010-03-24 16:47:53 +0100789config OUTER_CACHE_SYNC
790 bool
791 help
792 The outer cache has a outer_cache_fns.sync function pointer
793 that can be used to drain the write buffer of the outer cache.
794
Lennert Buytenhek99c6dc12008-06-22 22:45:04 +0200795config CACHE_FEROCEON_L2
796 bool "Enable the Feroceon L2 cache controller"
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200797 depends on ARCH_KIRKWOOD || ARCH_MV78XX0
Lennert Buytenhek99c6dc12008-06-22 22:45:04 +0200798 default y
Catalin Marinas382266a2007-02-05 14:48:19 +0100799 select OUTER_CACHE
Lennert Buytenhek99c6dc12008-06-22 22:45:04 +0200800 help
801 This option enables the Feroceon L2 cache controller.
802
Ronen Shitrit4360bb42008-09-23 15:28:10 +0300803config CACHE_FEROCEON_L2_WRITETHROUGH
804 bool "Force Feroceon L2 cache write through"
805 depends on CACHE_FEROCEON_L2
Ronen Shitrit4360bb42008-09-23 15:28:10 +0300806 help
807 Say Y here to use the Feroceon L2 cache in writethrough mode.
808 Unless you specifically require this, say N for writeback mode.
809
Dave Martince5ea9f2011-11-29 15:56:19 +0000810config MIGHT_HAVE_CACHE_L2X0
811 bool
812 help
813 This option should be selected by machines which have a L2x0
814 or PL310 cache controller, but where its use is optional.
815
816 The only effect of this option is to make CACHE_L2X0 and
817 related options available to the user for configuration.
818
819 Boards or SoCs which always require the cache controller
820 support to be present should select CACHE_L2X0 directly
821 instead of this option, thus preventing the user from
822 inadvertently configuring a broken kernel.
823
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824config CACHE_L2X0
Dave Martince5ea9f2011-11-29 15:56:19 +0000825 bool "Enable the L2x0 outer cache controller" if MIGHT_HAVE_CACHE_L2X0
826 default MIGHT_HAVE_CACHE_L2X0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827 select OUTER_CACHE
Catalin Marinas23107c52010-03-24 16:48:53 +0100828 select OUTER_CACHE_SYNC
Catalin Marinasba927952008-04-18 22:43:17 +0100829 help
830 This option enables the L2x0 PrimeCell.
Eric Miao905a09d2008-06-06 16:34:03 +0800831
Catalin Marinas9a6655e2010-08-31 13:05:22 +0100832config CACHE_PL310
833 bool
834 depends on CACHE_L2X0
Russell Kinge399b1a2011-01-17 15:08:32 +0000835 default y if CPU_V7 && !(CPU_V6 || CPU_V6K)
Catalin Marinas9a6655e2010-08-31 13:05:22 +0100836 help
837 This option enables optimisations for the PL310 cache
838 controller.
839
Lennert Buytenhek573a6522009-11-24 19:33:52 +0200840config CACHE_TAUROS2
841 bool "Enable the Tauros2 L2 cache controller"
Haojian Zhuang3f408fa2010-11-24 11:54:21 +0800842 depends on (ARCH_DOVE || ARCH_MMP || CPU_PJ4)
Lennert Buytenhek573a6522009-11-24 19:33:52 +0200843 default y
844 select OUTER_CACHE
845 help
846 This option enables the Tauros2 L2 cache controller (as
847 found on PJ1/PJ4).
848
Eric Miao905a09d2008-06-06 16:34:03 +0800849config CACHE_XSC3L2
850 bool "Enable the L2 cache on XScale3"
851 depends on CPU_XSC3
852 default y
853 select OUTER_CACHE
854 help
855 This option enables the L2 cache on XScale3.
Kirill A. Shutemov910a17e2009-09-15 10:23:53 +0100856
Russell King5637a122011-02-14 15:55:45 +0000857config ARM_L1_CACHE_SHIFT_6
858 bool
Will Deacona092f2b2012-01-20 12:01:10 +0100859 default y if CPU_V7
Russell King5637a122011-02-14 15:55:45 +0000860 help
861 Setting ARM L1 cache line size to 64 Bytes.
862
Kirill A. Shutemov910a17e2009-09-15 10:23:53 +0100863config ARM_L1_CACHE_SHIFT
864 int
Kukjin Kimd6d502f2010-02-22 00:02:59 +0100865 default 6 if ARM_L1_CACHE_SHIFT_6
Kirill A. Shutemov910a17e2009-09-15 10:23:53 +0100866 default 5
Russell King47ab0de2010-05-15 11:02:43 +0100867
868config ARM_DMA_MEM_BUFFERABLE
Russell Kinge399b1a2011-01-17 15:08:32 +0000869 bool "Use non-cacheable memory for DMA" if (CPU_V6 || CPU_V6K) && !CPU_V7
Catalin Marinas42c4daf2010-07-01 13:22:48 +0100870 depends on !(MACH_REALVIEW_PB1176 || REALVIEW_EB_ARM11MP || \
871 MACH_REALVIEW_PB11MP)
Russell Kinge399b1a2011-01-17 15:08:32 +0000872 default y if CPU_V6 || CPU_V6K || CPU_V7
Russell King47ab0de2010-05-15 11:02:43 +0100873 help
874 Historically, the kernel has used strongly ordered mappings to
875 provide DMA coherent memory. With the advent of ARMv7, mapping
876 memory with differing types results in unpredictable behaviour,
877 so on these CPUs, this option is forced on.
878
879 Multiple mappings with differing attributes is also unpredictable
880 on ARMv6 CPUs, but since they do not have aggressive speculative
881 prefetch, no harm appears to occur.
882
883 However, drivers may be missing the necessary barriers for ARMv6,
884 and therefore turning this on may result in unpredictable driver
885 behaviour. Therefore, we offer this as an option.
886
887 You are recommended say 'Y' here and debug any affected drivers.
Russell Kingac1d4262010-05-17 17:24:04 +0100888
Catalin Marinase7c56502010-03-24 16:49:54 +0100889config ARCH_HAS_BARRIERS
890 bool
891 help
892 This option allows the use of custom mandatory barriers
893 included via the mach/barriers.h file.