blob: 7acfda7f58680b75d3d903899d724cc27d35372c [file] [log] [blame]
Shawn Guo7c1da582013-02-04 23:09:16 +08001
2/*
3 * Copyright 2013 Freescale Semiconductor, Inc.
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 */
10
Troy Kiskye6117ff2013-11-14 14:02:10 -070011#include <dt-bindings/interrupt-controller/irq.h>
Shawn Guoe1641532013-02-20 10:32:52 +080012#include "imx6q-pinfunc.h"
Shawn Guoc56009b2f2013-07-11 13:58:36 +080013#include "imx6qdl.dtsi"
Shawn Guo7c1da582013-02-04 23:09:16 +080014
15/ {
16 cpus {
17 #address-cells = <1>;
18 #size-cells = <0>;
19
20 cpu@0 {
21 compatible = "arm,cortex-a9";
Lorenzo Pieralisi7925e892013-04-18 18:34:06 +010022 device_type = "cpu";
Shawn Guo7c1da582013-02-04 23:09:16 +080023 reg = <0>;
24 next-level-cache = <&L2>;
25 operating-points = <
26 /* kHz uV */
27 1200000 1275000
28 996000 1250000
29 792000 1150000
Anson Huang26ea5802013-12-16 16:07:37 -050030 396000 975000
Shawn Guo7c1da582013-02-04 23:09:16 +080031 >;
32 clock-latency = <61036>; /* two CLK32 periods */
33 clocks = <&clks 104>, <&clks 6>, <&clks 16>,
34 <&clks 17>, <&clks 170>;
35 clock-names = "arm", "pll2_pfd2_396m", "step",
36 "pll1_sw", "pll1_sys";
37 arm-supply = <&reg_arm>;
38 pu-supply = <&reg_pu>;
39 soc-supply = <&reg_soc>;
40 };
41
42 cpu@1 {
43 compatible = "arm,cortex-a9";
Lorenzo Pieralisi7925e892013-04-18 18:34:06 +010044 device_type = "cpu";
Shawn Guo7c1da582013-02-04 23:09:16 +080045 reg = <1>;
46 next-level-cache = <&L2>;
47 };
48
49 cpu@2 {
50 compatible = "arm,cortex-a9";
Lorenzo Pieralisi7925e892013-04-18 18:34:06 +010051 device_type = "cpu";
Shawn Guo7c1da582013-02-04 23:09:16 +080052 reg = <2>;
53 next-level-cache = <&L2>;
54 };
55
56 cpu@3 {
57 compatible = "arm,cortex-a9";
Lorenzo Pieralisi7925e892013-04-18 18:34:06 +010058 device_type = "cpu";
Shawn Guo7c1da582013-02-04 23:09:16 +080059 reg = <3>;
60 next-level-cache = <&L2>;
61 };
62 };
63
64 soc {
Shawn Guo951ebf52013-07-23 15:25:13 +080065 ocram: sram@00900000 {
66 compatible = "mmio-sram";
67 reg = <0x00900000 0x40000>;
68 clocks = <&clks 142>;
69 };
70
Shawn Guo7c1da582013-02-04 23:09:16 +080071 aips-bus@02000000 { /* AIPS1 */
72 spba-bus@02000000 {
73 ecspi5: ecspi@02018000 {
74 #address-cells = <1>;
75 #size-cells = <0>;
76 compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
77 reg = <0x02018000 0x4000>;
Troy Kiskye6117ff2013-11-14 14:02:10 -070078 interrupts = <0 35 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7c1da582013-02-04 23:09:16 +080079 clocks = <&clks 116>, <&clks 116>;
80 clock-names = "ipg", "per";
81 status = "disabled";
82 };
83 };
84
85 iomuxc: iomuxc@020e0000 {
86 compatible = "fsl,imx6q-iomuxc";
Shawn Guob72ce922013-07-12 11:38:50 +080087
88 ipu2 {
89 pinctrl_ipu2_1: ipu2grp-1 {
90 fsl,pins = <
91 MX6QDL_PAD_DI0_DISP_CLK__IPU2_DI0_DISP_CLK 0x10
92 MX6QDL_PAD_DI0_PIN15__IPU2_DI0_PIN15 0x10
93 MX6QDL_PAD_DI0_PIN2__IPU2_DI0_PIN02 0x10
94 MX6QDL_PAD_DI0_PIN3__IPU2_DI0_PIN03 0x10
95 MX6QDL_PAD_DI0_PIN4__IPU2_DI0_PIN04 0x80000000
96 MX6QDL_PAD_DISP0_DAT0__IPU2_DISP0_DATA00 0x10
97 MX6QDL_PAD_DISP0_DAT1__IPU2_DISP0_DATA01 0x10
98 MX6QDL_PAD_DISP0_DAT2__IPU2_DISP0_DATA02 0x10
99 MX6QDL_PAD_DISP0_DAT3__IPU2_DISP0_DATA03 0x10
100 MX6QDL_PAD_DISP0_DAT4__IPU2_DISP0_DATA04 0x10
101 MX6QDL_PAD_DISP0_DAT5__IPU2_DISP0_DATA05 0x10
102 MX6QDL_PAD_DISP0_DAT6__IPU2_DISP0_DATA06 0x10
103 MX6QDL_PAD_DISP0_DAT7__IPU2_DISP0_DATA07 0x10
104 MX6QDL_PAD_DISP0_DAT8__IPU2_DISP0_DATA08 0x10
105 MX6QDL_PAD_DISP0_DAT9__IPU2_DISP0_DATA09 0x10
106 MX6QDL_PAD_DISP0_DAT10__IPU2_DISP0_DATA10 0x10
107 MX6QDL_PAD_DISP0_DAT11__IPU2_DISP0_DATA11 0x10
108 MX6QDL_PAD_DISP0_DAT12__IPU2_DISP0_DATA12 0x10
109 MX6QDL_PAD_DISP0_DAT13__IPU2_DISP0_DATA13 0x10
110 MX6QDL_PAD_DISP0_DAT14__IPU2_DISP0_DATA14 0x10
111 MX6QDL_PAD_DISP0_DAT15__IPU2_DISP0_DATA15 0x10
112 MX6QDL_PAD_DISP0_DAT16__IPU2_DISP0_DATA16 0x10
113 MX6QDL_PAD_DISP0_DAT17__IPU2_DISP0_DATA17 0x10
114 MX6QDL_PAD_DISP0_DAT18__IPU2_DISP0_DATA18 0x10
115 MX6QDL_PAD_DISP0_DAT19__IPU2_DISP0_DATA19 0x10
116 MX6QDL_PAD_DISP0_DAT20__IPU2_DISP0_DATA20 0x10
117 MX6QDL_PAD_DISP0_DAT21__IPU2_DISP0_DATA21 0x10
118 MX6QDL_PAD_DISP0_DAT22__IPU2_DISP0_DATA22 0x10
119 MX6QDL_PAD_DISP0_DAT23__IPU2_DISP0_DATA23 0x10
120 >;
121 };
122 };
Shawn Guo7c1da582013-02-04 23:09:16 +0800123 };
124 };
125
Richard Zhu0fb1f802013-07-16 11:28:46 +0800126 sata: sata@02200000 {
127 compatible = "fsl,imx6q-ahci";
128 reg = <0x02200000 0x4000>;
Troy Kiskye6117ff2013-11-14 14:02:10 -0700129 interrupts = <0 39 IRQ_TYPE_LEVEL_HIGH>;
Richard Zhu0fb1f802013-07-16 11:28:46 +0800130 clocks = <&clks 154>, <&clks 187>, <&clks 105>;
131 clock-names = "sata", "sata_ref", "ahb";
132 status = "disabled";
133 };
134
Shawn Guo7c1da582013-02-04 23:09:16 +0800135 ipu2: ipu@02800000 {
136 #crtc-cells = <1>;
137 compatible = "fsl,imx6q-ipu";
138 reg = <0x02800000 0x400000>;
Troy Kiskye6117ff2013-11-14 14:02:10 -0700139 interrupts = <0 8 IRQ_TYPE_LEVEL_HIGH>,
140 <0 7 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7c1da582013-02-04 23:09:16 +0800141 clocks = <&clks 133>, <&clks 134>, <&clks 137>;
142 clock-names = "bus", "di0", "di1";
Philipp Zabel09ebf362013-03-28 17:35:20 +0100143 resets = <&src 4>;
Shawn Guo7c1da582013-02-04 23:09:16 +0800144 };
145 };
146};
Steffen Trumtrar41c04342013-03-28 16:23:35 +0100147
148&ldb {
149 clocks = <&clks 33>, <&clks 34>,
150 <&clks 39>, <&clks 40>, <&clks 41>, <&clks 42>,
151 <&clks 135>, <&clks 136>;
152 clock-names = "di0_pll", "di1_pll",
153 "di0_sel", "di1_sel", "di2_sel", "di3_sel",
154 "di0", "di1";
155
156 lvds-channel@0 {
157 crtcs = <&ipu1 0>, <&ipu1 1>, <&ipu2 0>, <&ipu2 1>;
158 };
159
160 lvds-channel@1 {
161 crtcs = <&ipu1 0>, <&ipu1 1>, <&ipu2 0>, <&ipu2 1>;
162 };
163};