blob: ecc6ec4a1edb39b7f3e4d26da756652fc324971b [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040019#include <linux/module.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070020#include <asm/unaligned.h>
21
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070022#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040023#include "hw-ops.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070024#include "rc.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040025#include "ar9003_mac.h"
Sujith Manoharanf4701b52012-02-22 12:41:18 +053026#include "ar9003_mci.h"
Sujith Manoharan362cd032012-09-16 08:06:36 +053027#include "ar9003_phy.h"
Ben Greear462e58f2012-04-12 10:04:00 -070028#include "debug.h"
29#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070030
Sujithcbe61d82009-02-09 13:27:12 +053031static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070032
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040033MODULE_AUTHOR("Atheros Communications");
34MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
35MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
36MODULE_LICENSE("Dual BSD/GPL");
37
38static int __init ath9k_init(void)
39{
40 return 0;
41}
42module_init(ath9k_init);
43
44static void __exit ath9k_exit(void)
45{
46 return;
47}
48module_exit(ath9k_exit);
49
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040050/* Private hardware callbacks */
51
52static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
53{
54 ath9k_hw_private_ops(ah)->init_cal_settings(ah);
55}
56
Luis R. Rodriguez64773962010-04-15 17:38:17 -040057static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
58 struct ath9k_channel *chan)
59{
60 return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
61}
62
Luis R. Rodriguez991312d2010-04-15 17:39:05 -040063static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
64{
65 if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
66 return;
67
68 ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
69}
70
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040071static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
72{
73 /* You will not have this callback if using the old ANI */
74 if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
75 return;
76
77 ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
78}
79
Sujithf1dc5602008-10-29 10:16:30 +053080/********************/
81/* Helper Functions */
82/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070083
Ben Greear462e58f2012-04-12 10:04:00 -070084#ifdef CONFIG_ATH9K_DEBUGFS
85
86void ath9k_debug_sync_cause(struct ath_common *common, u32 sync_cause)
87{
88 struct ath_softc *sc = common->priv;
89 if (sync_cause)
90 sc->debug.stats.istats.sync_cause_all++;
91 if (sync_cause & AR_INTR_SYNC_RTC_IRQ)
92 sc->debug.stats.istats.sync_rtc_irq++;
93 if (sync_cause & AR_INTR_SYNC_MAC_IRQ)
94 sc->debug.stats.istats.sync_mac_irq++;
95 if (sync_cause & AR_INTR_SYNC_EEPROM_ILLEGAL_ACCESS)
96 sc->debug.stats.istats.eeprom_illegal_access++;
97 if (sync_cause & AR_INTR_SYNC_APB_TIMEOUT)
98 sc->debug.stats.istats.apb_timeout++;
99 if (sync_cause & AR_INTR_SYNC_PCI_MODE_CONFLICT)
100 sc->debug.stats.istats.pci_mode_conflict++;
101 if (sync_cause & AR_INTR_SYNC_HOST1_FATAL)
102 sc->debug.stats.istats.host1_fatal++;
103 if (sync_cause & AR_INTR_SYNC_HOST1_PERR)
104 sc->debug.stats.istats.host1_perr++;
105 if (sync_cause & AR_INTR_SYNC_TRCV_FIFO_PERR)
106 sc->debug.stats.istats.trcv_fifo_perr++;
107 if (sync_cause & AR_INTR_SYNC_RADM_CPL_EP)
108 sc->debug.stats.istats.radm_cpl_ep++;
109 if (sync_cause & AR_INTR_SYNC_RADM_CPL_DLLP_ABORT)
110 sc->debug.stats.istats.radm_cpl_dllp_abort++;
111 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TLP_ABORT)
112 sc->debug.stats.istats.radm_cpl_tlp_abort++;
113 if (sync_cause & AR_INTR_SYNC_RADM_CPL_ECRC_ERR)
114 sc->debug.stats.istats.radm_cpl_ecrc_err++;
115 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT)
116 sc->debug.stats.istats.radm_cpl_timeout++;
117 if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT)
118 sc->debug.stats.istats.local_timeout++;
119 if (sync_cause & AR_INTR_SYNC_PM_ACCESS)
120 sc->debug.stats.istats.pm_access++;
121 if (sync_cause & AR_INTR_SYNC_MAC_AWAKE)
122 sc->debug.stats.istats.mac_awake++;
123 if (sync_cause & AR_INTR_SYNC_MAC_ASLEEP)
124 sc->debug.stats.istats.mac_asleep++;
125 if (sync_cause & AR_INTR_SYNC_MAC_SLEEP_ACCESS)
126 sc->debug.stats.istats.mac_sleep_access++;
127}
128#endif
129
130
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200131static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530132{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700133 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200134 struct ath_common *common = ath9k_hw_common(ah);
135 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +0530136
Felix Fietkau087b6ff2011-07-09 11:12:49 +0700137 /* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
138 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
139 clockrate = 117;
140 else if (!ah->curchan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200141 clockrate = ATH9K_CLOCK_RATE_CCK;
Karl Beldan675a0b02013-03-25 16:26:57 +0100142 else if (conf->chandef.chan->band == IEEE80211_BAND_2GHZ)
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200143 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
144 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
145 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -0400146 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200147 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
148
149 if (conf_is_ht40(conf))
150 clockrate *= 2;
151
Felix Fietkau906c7202011-07-09 11:12:48 +0700152 if (ah->curchan) {
153 if (IS_CHAN_HALF_RATE(ah->curchan))
154 clockrate /= 2;
155 if (IS_CHAN_QUARTER_RATE(ah->curchan))
156 clockrate /= 4;
157 }
158
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200159 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530160}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700161
Sujithcbe61d82009-02-09 13:27:12 +0530162static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +0530163{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200164 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +0530165
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200166 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530167}
168
Sujith0caa7b12009-02-16 13:23:20 +0530169bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700170{
171 int i;
172
Sujith0caa7b12009-02-16 13:23:20 +0530173 BUG_ON(timeout < AH_TIME_QUANTUM);
174
175 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700176 if ((REG_READ(ah, reg) & mask) == val)
177 return true;
178
179 udelay(AH_TIME_QUANTUM);
180 }
Sujith04bd4632008-11-28 22:18:05 +0530181
Joe Perchesd2182b62011-12-15 14:55:53 -0800182 ath_dbg(ath9k_hw_common(ah), ANY,
Joe Perches226afe62010-12-02 19:12:37 -0800183 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
184 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530185
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700186 return false;
187}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400188EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700189
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200190void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
191 int hw_delay)
192{
193 if (IS_CHAN_B(chan))
194 hw_delay = (4 * hw_delay) / 22;
195 else
196 hw_delay /= 10;
197
198 if (IS_CHAN_HALF_RATE(chan))
199 hw_delay *= 2;
200 else if (IS_CHAN_QUARTER_RATE(chan))
201 hw_delay *= 4;
202
203 udelay(hw_delay + BASE_ACTIVATE_DELAY);
204}
205
Felix Fietkau0166b4b2013-01-20 18:51:55 +0100206void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100207 int column, unsigned int *writecnt)
208{
209 int r;
210
211 ENABLE_REGWRITE_BUFFER(ah);
212 for (r = 0; r < array->ia_rows; r++) {
213 REG_WRITE(ah, INI_RA(array, r, 0),
214 INI_RA(array, r, column));
215 DO_DELAY(*writecnt);
216 }
217 REGWRITE_BUFFER_FLUSH(ah);
218}
219
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700220u32 ath9k_hw_reverse_bits(u32 val, u32 n)
221{
222 u32 retval;
223 int i;
224
225 for (i = 0, retval = 0; i < n; i++) {
226 retval = (retval << 1) | (val & 1);
227 val >>= 1;
228 }
229 return retval;
230}
231
Sujithcbe61d82009-02-09 13:27:12 +0530232u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100233 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530234 u32 frameLen, u16 rateix,
235 bool shortPreamble)
236{
237 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530238
239 if (kbps == 0)
240 return 0;
241
Felix Fietkau545750d2009-11-23 22:21:01 +0100242 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530243 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530244 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100245 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530246 phyTime >>= 1;
247 numBits = frameLen << 3;
248 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
249 break;
Sujith46d14a52008-11-18 09:08:13 +0530250 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530251 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530252 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
253 numBits = OFDM_PLCP_BITS + (frameLen << 3);
254 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
255 txTime = OFDM_SIFS_TIME_QUARTER
256 + OFDM_PREAMBLE_TIME_QUARTER
257 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530258 } else if (ah->curchan &&
259 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530260 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
261 numBits = OFDM_PLCP_BITS + (frameLen << 3);
262 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
263 txTime = OFDM_SIFS_TIME_HALF +
264 OFDM_PREAMBLE_TIME_HALF
265 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
266 } else {
267 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
268 numBits = OFDM_PLCP_BITS + (frameLen << 3);
269 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
270 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
271 + (numSymbols * OFDM_SYMBOL_TIME);
272 }
273 break;
274 default:
Joe Perches38002762010-12-02 19:12:36 -0800275 ath_err(ath9k_hw_common(ah),
276 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530277 txTime = 0;
278 break;
279 }
280
281 return txTime;
282}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400283EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530284
Sujithcbe61d82009-02-09 13:27:12 +0530285void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530286 struct ath9k_channel *chan,
287 struct chan_centers *centers)
288{
289 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530290
291 if (!IS_CHAN_HT40(chan)) {
292 centers->ctl_center = centers->ext_center =
293 centers->synth_center = chan->channel;
294 return;
295 }
296
297 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
298 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
299 centers->synth_center =
300 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
301 extoff = 1;
302 } else {
303 centers->synth_center =
304 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
305 extoff = -1;
306 }
307
308 centers->ctl_center =
309 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700310 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530311 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700312 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530313}
314
315/******************/
316/* Chip Revisions */
317/******************/
318
Sujithcbe61d82009-02-09 13:27:12 +0530319static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530320{
321 u32 val;
322
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530323 switch (ah->hw_version.devid) {
324 case AR5416_AR9100_DEVID:
325 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
326 break;
Gabor Juhos37625612011-06-21 11:23:23 +0200327 case AR9300_DEVID_AR9330:
328 ah->hw_version.macVersion = AR_SREV_VERSION_9330;
329 if (ah->get_mac_revision) {
330 ah->hw_version.macRev = ah->get_mac_revision();
331 } else {
332 val = REG_READ(ah, AR_SREV);
333 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
334 }
335 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530336 case AR9300_DEVID_AR9340:
337 ah->hw_version.macVersion = AR_SREV_VERSION_9340;
338 val = REG_READ(ah, AR_SREV);
339 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
340 return;
Gabor Juhos813831d2012-07-03 19:13:17 +0200341 case AR9300_DEVID_QCA955X:
342 ah->hw_version.macVersion = AR_SREV_VERSION_9550;
343 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530344 }
345
Sujithf1dc5602008-10-29 10:16:30 +0530346 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
347
348 if (val == 0xFF) {
349 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530350 ah->hw_version.macVersion =
351 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
352 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530353
Sujith Manoharan77fac462012-09-11 20:09:18 +0530354 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530355 ah->is_pciexpress = true;
356 else
357 ah->is_pciexpress = (val &
358 AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530359 } else {
360 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530361 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530362
Sujithd535a422009-02-09 13:27:06 +0530363 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530364
Sujithd535a422009-02-09 13:27:06 +0530365 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530366 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530367 }
368}
369
Sujithf1dc5602008-10-29 10:16:30 +0530370/************************************/
371/* HW Attach, Detach, Init Routines */
372/************************************/
373
Sujithcbe61d82009-02-09 13:27:12 +0530374static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530375{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100376 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530377 return;
378
379 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
380 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
381 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
382 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
383 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
384 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
385 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
386 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
387 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
388
389 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
390}
391
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400392/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530393static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530394{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700395 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400396 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530397 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800398 static const u32 patternData[4] = {
399 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
400 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400401 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530402
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400403 if (!AR_SREV_9300_20_OR_LATER(ah)) {
404 loop_max = 2;
405 regAddr[1] = AR_PHY_BASE + (8 << 2);
406 } else
407 loop_max = 1;
408
409 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530410 u32 addr = regAddr[i];
411 u32 wrData, rdData;
412
413 regHold[i] = REG_READ(ah, addr);
414 for (j = 0; j < 0x100; j++) {
415 wrData = (j << 16) | j;
416 REG_WRITE(ah, addr, wrData);
417 rdData = REG_READ(ah, addr);
418 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800419 ath_err(common,
420 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
421 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530422 return false;
423 }
424 }
425 for (j = 0; j < 4; j++) {
426 wrData = patternData[j];
427 REG_WRITE(ah, addr, wrData);
428 rdData = REG_READ(ah, addr);
429 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800430 ath_err(common,
431 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
432 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530433 return false;
434 }
435 }
436 REG_WRITE(ah, regAddr[i], regHold[i]);
437 }
438 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530439
Sujithf1dc5602008-10-29 10:16:30 +0530440 return true;
441}
442
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700443static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700444{
445 int i;
446
Felix Fietkau689e7562012-04-12 22:35:56 +0200447 ah->config.dma_beacon_response_time = 1;
448 ah->config.sw_beacon_response_time = 6;
Sujith2660b812009-02-09 13:27:26 +0530449 ah->config.additional_swba_backoff = 0;
450 ah->config.ack_6mb = 0x0;
451 ah->config.cwm_ignore_extcca = 0;
Sujith2660b812009-02-09 13:27:26 +0530452 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530453 ah->config.analog_shiftreg = 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700454
455 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530456 ah->config.spurchans[i][0] = AR_NO_SPUR;
457 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700458 }
459
Sujith0ce024c2009-12-14 14:57:00 +0530460 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400461 ah->config.pcieSerDesWrite = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400462
463 /*
464 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
465 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
466 * This means we use it for all AR5416 devices, and the few
467 * minor PCI AR9280 devices out there.
468 *
469 * Serialization is required because these devices do not handle
470 * well the case of two concurrent reads/writes due to the latency
471 * involved. During one read/write another read/write can be issued
472 * on another CPU while the previous read/write may still be working
473 * on our hardware, if we hit this case the hardware poops in a loop.
474 * We prevent this by serializing reads and writes.
475 *
476 * This issue is not present on PCI-Express devices or pre-AR5416
477 * devices (legacy, 802.11abg).
478 */
479 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700480 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700481}
482
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700483static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700484{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700485 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
486
487 regulatory->country_code = CTRY_DEFAULT;
488 regulatory->power_limit = MAX_RATE_POWER;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700489
Sujithd535a422009-02-09 13:27:06 +0530490 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530491 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700492
Sujith2660b812009-02-09 13:27:26 +0530493 ah->atim_window = 0;
Felix Fietkau16f24112010-06-12 17:22:32 +0200494 ah->sta_id1_defaults =
495 AR_STA_ID1_CRPT_MIC_ENABLE |
496 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100497 if (AR_SREV_9100(ah))
498 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Rajkumar Manoharane3f2acc2011-08-27 11:22:59 +0530499 ah->slottime = ATH9K_SLOT_TIME_9;
Sujith2660b812009-02-09 13:27:26 +0530500 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200501 ah->power_mode = ATH9K_PM_UNDEFINED;
Felix Fietkau8efa7a82012-03-14 16:40:23 +0100502 ah->htc_reset_init = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700503}
504
Sujithcbe61d82009-02-09 13:27:12 +0530505static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700506{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700507 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530508 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700509 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530510 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800511 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700512
Sujithf1dc5602008-10-29 10:16:30 +0530513 sum = 0;
514 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400515 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530516 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700517 common->macaddr[2 * i] = eeval >> 8;
518 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700519 }
Sujithd8baa932009-03-30 15:28:25 +0530520 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530521 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700522
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700523 return 0;
524}
525
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700526static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700527{
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530528 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700529 int ecode;
530
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530531 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530532 if (!ath9k_hw_chip_test(ah))
533 return -ENODEV;
534 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700535
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400536 if (!AR_SREV_9300_20_OR_LATER(ah)) {
537 ecode = ar9002_hw_rf_claim(ah);
538 if (ecode != 0)
539 return ecode;
540 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700541
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700542 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700543 if (ecode != 0)
544 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530545
Joe Perchesd2182b62011-12-15 14:55:53 -0800546 ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800547 ah->eep_ops->get_eeprom_ver(ah),
548 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530549
Sujith Manoharane3233002013-06-03 09:19:26 +0530550 ath9k_hw_ani_init(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530551
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700552 return 0;
553}
554
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100555static int ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700556{
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100557 if (!AR_SREV_9300_20_OR_LATER(ah))
558 return ar9002_hw_attach_ops(ah);
559
560 ar9003_hw_attach_ops(ah);
561 return 0;
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700562}
563
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400564/* Called for all hardware families */
565static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700566{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700567 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700568 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700569
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530570 ath9k_hw_read_revisions(ah);
571
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530572 /*
573 * Read back AR_WA into a permanent copy and set bits 14 and 17.
574 * We need to do this to avoid RMW of this register. We cannot
575 * read the reg when chip is asleep.
576 */
Sujith Manoharan27251e02013-08-27 11:34:39 +0530577 if (AR_SREV_9300_20_OR_LATER(ah)) {
578 ah->WARegVal = REG_READ(ah, AR_WA);
579 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
580 AR_WA_ASPM_TIMER_BASED_DISABLE);
581 }
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530582
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700583 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800584 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700585 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700586 }
587
Sujith Manoharana4a29542012-09-10 09:20:03 +0530588 if (AR_SREV_9565(ah)) {
589 ah->WARegVal |= AR_WA_BIT22;
590 REG_WRITE(ah, AR_WA, ah->WARegVal);
591 }
592
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400593 ath9k_hw_init_defaults(ah);
594 ath9k_hw_init_config(ah);
595
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100596 r = ath9k_hw_attach_ops(ah);
597 if (r)
598 return r;
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400599
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700600 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800601 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700602 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700603 }
604
Felix Fietkauf3eef642012-03-14 16:40:25 +0100605 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700606 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
Panayiotis Karabassis7508b652012-06-26 23:37:17 +0300607 ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
John W. Linville4c85ab12010-07-28 10:06:35 -0400608 !ah->is_pciexpress)) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700609 ah->config.serialize_regmode =
610 SER_REG_MODE_ON;
611 } else {
612 ah->config.serialize_regmode =
613 SER_REG_MODE_OFF;
614 }
615 }
616
Joe Perchesd2182b62011-12-15 14:55:53 -0800617 ath_dbg(common, RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700618 ah->config.serialize_regmode);
619
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500620 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
621 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
622 else
623 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
624
Felix Fietkau6da5a722010-12-12 00:51:12 +0100625 switch (ah->hw_version.macVersion) {
626 case AR_SREV_VERSION_5416_PCI:
627 case AR_SREV_VERSION_5416_PCIE:
628 case AR_SREV_VERSION_9160:
629 case AR_SREV_VERSION_9100:
630 case AR_SREV_VERSION_9280:
631 case AR_SREV_VERSION_9285:
632 case AR_SREV_VERSION_9287:
633 case AR_SREV_VERSION_9271:
634 case AR_SREV_VERSION_9300:
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200635 case AR_SREV_VERSION_9330:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100636 case AR_SREV_VERSION_9485:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530637 case AR_SREV_VERSION_9340:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530638 case AR_SREV_VERSION_9462:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200639 case AR_SREV_VERSION_9550:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530640 case AR_SREV_VERSION_9565:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100641 break;
642 default:
Joe Perches38002762010-12-02 19:12:36 -0800643 ath_err(common,
644 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
645 ah->hw_version.macVersion, ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700646 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700647 }
648
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200649 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
Gabor Juhosc95b5842012-07-03 19:13:20 +0200650 AR_SREV_9330(ah) || AR_SREV_9550(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400651 ah->is_pciexpress = false;
652
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700653 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700654 ath9k_hw_init_cal_settings(ah);
655
656 ah->ani_function = ATH9K_ANI_ALL;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400657 if (!AR_SREV_9300_20_OR_LATER(ah))
658 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700659
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200660 if (!ah->is_pciexpress)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700661 ath9k_hw_disablepcie(ah);
662
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700663 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700664 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700665 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700666
667 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100668 r = ath9k_hw_fill_cap_info(ah);
669 if (r)
670 return r;
671
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700672 r = ath9k_hw_init_macaddr(ah);
673 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800674 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700675 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700676 }
677
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400678 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530679 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700680 else
Sujith2660b812009-02-09 13:27:26 +0530681 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700682
Gabor Juhos88e641d2011-06-21 11:23:30 +0200683 if (AR_SREV_9330(ah))
684 ah->bb_watchdog_timeout_ms = 85;
685 else
686 ah->bb_watchdog_timeout_ms = 25;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700687
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400688 common->state = ATH_HW_INITIALIZED;
689
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700690 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700691}
692
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400693int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530694{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400695 int ret;
696 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530697
Sujith Manoharan77fac462012-09-11 20:09:18 +0530698 /* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400699 switch (ah->hw_version.devid) {
700 case AR5416_DEVID_PCI:
701 case AR5416_DEVID_PCIE:
702 case AR5416_AR9100_DEVID:
703 case AR9160_DEVID_PCI:
704 case AR9280_DEVID_PCI:
705 case AR9280_DEVID_PCIE:
706 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400707 case AR9287_DEVID_PCI:
708 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400709 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400710 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800711 case AR9300_DEVID_AR9485_PCIE:
Gabor Juhos999a7a82011-06-21 11:23:52 +0200712 case AR9300_DEVID_AR9330:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530713 case AR9300_DEVID_AR9340:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200714 case AR9300_DEVID_QCA955X:
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700715 case AR9300_DEVID_AR9580:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530716 case AR9300_DEVID_AR9462:
Mohammed Shafi Shajakhand4e59792012-08-02 11:58:50 +0530717 case AR9485_DEVID_AR1111:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530718 case AR9300_DEVID_AR9565:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400719 break;
720 default:
721 if (common->bus_ops->ath_bus_type == ATH_USB)
722 break;
Joe Perches38002762010-12-02 19:12:36 -0800723 ath_err(common, "Hardware device ID 0x%04x not supported\n",
724 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400725 return -EOPNOTSUPP;
726 }
Sujithf1dc5602008-10-29 10:16:30 +0530727
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400728 ret = __ath9k_hw_init(ah);
729 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800730 ath_err(common,
731 "Unable to initialize hardware; initialization status: %d\n",
732 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400733 return ret;
734 }
Sujithf1dc5602008-10-29 10:16:30 +0530735
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400736 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530737}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400738EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530739
Sujithcbe61d82009-02-09 13:27:12 +0530740static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530741{
Sujith7d0d0df2010-04-16 11:53:57 +0530742 ENABLE_REGWRITE_BUFFER(ah);
743
Sujithf1dc5602008-10-29 10:16:30 +0530744 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
745 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
746
747 REG_WRITE(ah, AR_QOS_NO_ACK,
748 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
749 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
750 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
751
752 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
753 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
754 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
755 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
756 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530757
758 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530759}
760
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530761u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530762{
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530763 struct ath_common *common = ath9k_hw_common(ah);
764 int i = 0;
765
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100766 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
767 udelay(100);
768 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
769
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530770 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {
771
Vivek Natarajanb1415812011-01-27 14:45:07 +0530772 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530773
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530774 if (WARN_ON_ONCE(i >= 100)) {
775 ath_err(common, "PLL4 meaurement not done\n");
776 break;
777 }
778
779 i++;
780 }
781
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100782 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530783}
784EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
785
Sujithcbe61d82009-02-09 13:27:12 +0530786static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530787 struct ath9k_channel *chan)
788{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800789 u32 pll;
790
Sujith Manoharana4a29542012-09-10 09:20:03 +0530791 if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530792 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
793 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
794 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
795 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
796 AR_CH0_DPLL2_KD, 0x40);
797 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
798 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530799
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530800 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
801 AR_CH0_BB_DPLL1_REFDIV, 0x5);
802 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
803 AR_CH0_BB_DPLL1_NINI, 0x58);
804 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
805 AR_CH0_BB_DPLL1_NFRAC, 0x0);
806
807 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
808 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
809 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
810 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
811 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
812 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
813
814 /* program BB PLL phase_shift to 0x6 */
815 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
816 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
817
818 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
819 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530820 udelay(1000);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200821 } else if (AR_SREV_9330(ah)) {
822 u32 ddr_dpll2, pll_control2, kd;
823
824 if (ah->is_clk_25mhz) {
825 ddr_dpll2 = 0x18e82f01;
826 pll_control2 = 0xe04a3d;
827 kd = 0x1d;
828 } else {
829 ddr_dpll2 = 0x19e82f01;
830 pll_control2 = 0x886666;
831 kd = 0x3d;
832 }
833
834 /* program DDR PLL ki and kd value */
835 REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);
836
837 /* program DDR PLL phase_shift */
838 REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
839 AR_CH0_DPLL3_PHASE_SHIFT, 0x1);
840
841 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
842 udelay(1000);
843
844 /* program refdiv, nint, frac to RTC register */
845 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);
846
847 /* program BB PLL kd and ki value */
848 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
849 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);
850
851 /* program BB PLL phase_shift */
852 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
853 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200854 } else if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530855 u32 regval, pll2_divint, pll2_divfrac, refdiv;
856
857 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
858 udelay(1000);
859
860 REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
861 udelay(100);
862
863 if (ah->is_clk_25mhz) {
864 pll2_divint = 0x54;
865 pll2_divfrac = 0x1eb85;
866 refdiv = 3;
867 } else {
Gabor Juhosfc05a312012-07-03 19:13:31 +0200868 if (AR_SREV_9340(ah)) {
869 pll2_divint = 88;
870 pll2_divfrac = 0;
871 refdiv = 5;
872 } else {
873 pll2_divint = 0x11;
874 pll2_divfrac = 0x26666;
875 refdiv = 1;
876 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530877 }
878
879 regval = REG_READ(ah, AR_PHY_PLL_MODE);
880 regval |= (0x1 << 16);
881 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
882 udelay(100);
883
884 REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
885 (pll2_divint << 18) | pll2_divfrac);
886 udelay(100);
887
888 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200889 if (AR_SREV_9340(ah))
890 regval = (regval & 0x80071fff) | (0x1 << 30) |
891 (0x1 << 13) | (0x4 << 26) | (0x18 << 19);
892 else
893 regval = (regval & 0x80071fff) | (0x3 << 30) |
894 (0x1 << 13) | (0x4 << 26) | (0x60 << 19);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530895 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
896 REG_WRITE(ah, AR_PHY_PLL_MODE,
897 REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
898 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530899 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800900
901 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujith Manoharan8565f8b2012-09-10 09:20:29 +0530902 if (AR_SREV_9565(ah))
903 pll |= 0x40000;
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100904 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530905
Gabor Juhosfc05a312012-07-03 19:13:31 +0200906 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
907 AR_SREV_9550(ah))
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530908 udelay(1000);
909
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400910 /* Switch the core clock for ar9271 to 117Mhz */
911 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530912 udelay(500);
913 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400914 }
915
Sujithf1dc5602008-10-29 10:16:30 +0530916 udelay(RTC_PLL_SETTLE_DELAY);
917
918 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530919
Gabor Juhosfc05a312012-07-03 19:13:31 +0200920 if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530921 if (ah->is_clk_25mhz) {
922 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
923 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
924 REG_WRITE(ah, AR_SLP32_INC, 0x0001e7ae);
925 } else {
926 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
927 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
928 REG_WRITE(ah, AR_SLP32_INC, 0x0001e800);
929 }
930 udelay(100);
931 }
Sujithf1dc5602008-10-29 10:16:30 +0530932}
933
Sujithcbe61d82009-02-09 13:27:12 +0530934static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800935 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530936{
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530937 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Pavel Roskin152d5302010-03-31 18:05:37 -0400938 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530939 AR_IMR_TXURN |
940 AR_IMR_RXERR |
941 AR_IMR_RXORN |
942 AR_IMR_BCNMISC;
943
Gabor Juhos3b8a0572012-07-03 19:13:29 +0200944 if (AR_SREV_9340(ah) || AR_SREV_9550(ah))
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530945 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
946
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400947 if (AR_SREV_9300_20_OR_LATER(ah)) {
948 imr_reg |= AR_IMR_RXOK_HP;
949 if (ah->config.rx_intr_mitigation)
950 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
951 else
952 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530953
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400954 } else {
955 if (ah->config.rx_intr_mitigation)
956 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
957 else
958 imr_reg |= AR_IMR_RXOK;
959 }
960
961 if (ah->config.tx_intr_mitigation)
962 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
963 else
964 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530965
Sujith7d0d0df2010-04-16 11:53:57 +0530966 ENABLE_REGWRITE_BUFFER(ah);
967
Pavel Roskin152d5302010-03-31 18:05:37 -0400968 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500969 ah->imrs2_reg |= AR_IMR_S2_GTT;
970 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530971
972 if (!AR_SREV_9100(ah)) {
973 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530974 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
Sujithf1dc5602008-10-29 10:16:30 +0530975 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
976 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400977
Sujith7d0d0df2010-04-16 11:53:57 +0530978 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530979
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400980 if (AR_SREV_9300_20_OR_LATER(ah)) {
981 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
982 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
983 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
984 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
985 }
Sujithf1dc5602008-10-29 10:16:30 +0530986}
987
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700988static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
989{
990 u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
991 val = min(val, (u32) 0xFFFF);
992 REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
993}
994
Felix Fietkau0005baf2010-01-15 02:33:40 +0100995static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530996{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100997 u32 val = ath9k_hw_mac_to_clks(ah, us);
998 val = min(val, (u32) 0xFFFF);
999 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +05301000}
1001
Felix Fietkau0005baf2010-01-15 02:33:40 +01001002static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301003{
Felix Fietkau0005baf2010-01-15 02:33:40 +01001004 u32 val = ath9k_hw_mac_to_clks(ah, us);
1005 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
1006 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
1007}
1008
1009static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
1010{
1011 u32 val = ath9k_hw_mac_to_clks(ah, us);
1012 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
1013 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +05301014}
1015
Sujithcbe61d82009-02-09 13:27:12 +05301016static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +05301017{
Sujithf1dc5602008-10-29 10:16:30 +05301018 if (tu > 0xFFFF) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001019 ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
1020 tu);
Sujith2660b812009-02-09 13:27:26 +05301021 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301022 return false;
1023 } else {
1024 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +05301025 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +05301026 return true;
1027 }
1028}
1029
Felix Fietkau0005baf2010-01-15 02:33:40 +01001030void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301031{
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001032 struct ath_common *common = ath9k_hw_common(ah);
1033 struct ieee80211_conf *conf = &common->hw->conf;
1034 const struct ath9k_channel *chan = ah->curchan;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001035 int acktimeout, ctstimeout, ack_offset = 0;
Felix Fietkaue239d852010-01-15 02:34:58 +01001036 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +01001037 int sifstime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001038 int rx_lat = 0, tx_lat = 0, eifs = 0;
1039 u32 reg;
Felix Fietkau0005baf2010-01-15 02:33:40 +01001040
Joe Perchesd2182b62011-12-15 14:55:53 -08001041 ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
Joe Perches226afe62010-12-02 19:12:37 -08001042 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +05301043
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001044 if (!chan)
1045 return;
1046
Sujith2660b812009-02-09 13:27:26 +05301047 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001048 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001049
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301050 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1051 rx_lat = 41;
1052 else
1053 rx_lat = 37;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001054 tx_lat = 54;
1055
Felix Fietkaue88e4862012-04-19 21:18:22 +02001056 if (IS_CHAN_5GHZ(chan))
1057 sifstime = 16;
1058 else
1059 sifstime = 10;
1060
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001061 if (IS_CHAN_HALF_RATE(chan)) {
1062 eifs = 175;
1063 rx_lat *= 2;
1064 tx_lat *= 2;
1065 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1066 tx_lat += 11;
1067
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001068 sifstime = 32;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001069 ack_offset = 16;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001070 slottime = 13;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001071 } else if (IS_CHAN_QUARTER_RATE(chan)) {
1072 eifs = 340;
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301073 rx_lat = (rx_lat * 4) - 1;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001074 tx_lat *= 4;
1075 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1076 tx_lat += 22;
1077
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001078 sifstime = 64;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001079 ack_offset = 32;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001080 slottime = 21;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001081 } else {
Rajkumar Manoharana7be0392011-08-27 12:13:21 +05301082 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1083 eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
1084 reg = AR_USEC_ASYNC_FIFO;
1085 } else {
1086 eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
1087 common->clockrate;
1088 reg = REG_READ(ah, AR_USEC);
1089 }
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001090 rx_lat = MS(reg, AR_USEC_RX_LAT);
1091 tx_lat = MS(reg, AR_USEC_TX_LAT);
1092
1093 slottime = ah->slottime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001094 }
Felix Fietkau0005baf2010-01-15 02:33:40 +01001095
Felix Fietkaue239d852010-01-15 02:34:58 +01001096 /* As defined by IEEE 802.11-2007 17.3.8.6 */
Mathias Kretschmerf77f8232013-04-22 22:34:41 +02001097 slottime += 3 * ah->coverage_class;
1098 acktimeout = slottime + sifstime + ack_offset;
Felix Fietkauadb50662011-08-28 01:52:10 +02001099 ctstimeout = acktimeout;
Felix Fietkau42c45682010-02-11 18:07:19 +01001100
1101 /*
1102 * Workaround for early ACK timeouts, add an offset to match the
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001103 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
Felix Fietkau42c45682010-02-11 18:07:19 +01001104 * This was initially only meant to work around an issue with delayed
1105 * BA frames in some implementations, but it has been found to fix ACK
1106 * timeout issues in other cases as well.
1107 */
Karl Beldan675a0b02013-03-25 16:26:57 +01001108 if (conf->chandef.chan &&
1109 conf->chandef.chan->band == IEEE80211_BAND_2GHZ &&
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001110 !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
Felix Fietkau42c45682010-02-11 18:07:19 +01001111 acktimeout += 64 - sifstime - ah->slottime;
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001112 ctstimeout += 48 - sifstime - ah->slottime;
1113 }
1114
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001115 ath9k_hw_set_sifs_time(ah, sifstime);
1116 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001117 ath9k_hw_set_ack_timeout(ah, acktimeout);
Felix Fietkauadb50662011-08-28 01:52:10 +02001118 ath9k_hw_set_cts_timeout(ah, ctstimeout);
Sujith2660b812009-02-09 13:27:26 +05301119 if (ah->globaltxtimeout != (u32) -1)
1120 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001121
1122 REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
1123 REG_RMW(ah, AR_USEC,
1124 (common->clockrate - 1) |
1125 SM(rx_lat, AR_USEC_RX_LAT) |
1126 SM(tx_lat, AR_USEC_TX_LAT),
1127 AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);
1128
Sujithf1dc5602008-10-29 10:16:30 +05301129}
Felix Fietkau0005baf2010-01-15 02:33:40 +01001130EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +05301131
Sujith285f2dd2010-01-08 10:36:07 +05301132void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001133{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001134 struct ath_common *common = ath9k_hw_common(ah);
1135
Sujith736b3a22010-03-17 14:25:24 +05301136 if (common->state < ATH_HW_INITIALIZED)
Felix Fietkauc1b976d2012-12-12 13:14:23 +01001137 return;
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001138
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001139 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001140}
Sujith285f2dd2010-01-08 10:36:07 +05301141EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001142
Sujithf1dc5602008-10-29 10:16:30 +05301143/*******/
1144/* INI */
1145/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001146
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001147u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -04001148{
1149 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1150
1151 if (IS_CHAN_B(chan))
1152 ctl |= CTL_11B;
1153 else if (IS_CHAN_G(chan))
1154 ctl |= CTL_11G;
1155 else
1156 ctl |= CTL_11A;
1157
1158 return ctl;
1159}
1160
Sujithf1dc5602008-10-29 10:16:30 +05301161/****************************************/
1162/* Reset and Channel Switching Routines */
1163/****************************************/
1164
Sujithcbe61d82009-02-09 13:27:12 +05301165static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301166{
Felix Fietkau57b32222010-04-15 17:39:22 -04001167 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau86c157b2013-05-23 12:20:56 +02001168 int txbuf_size;
Sujithf1dc5602008-10-29 10:16:30 +05301169
Sujith7d0d0df2010-04-16 11:53:57 +05301170 ENABLE_REGWRITE_BUFFER(ah);
1171
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001172 /*
1173 * set AHB_MODE not to do cacheline prefetches
1174 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001175 if (!AR_SREV_9300_20_OR_LATER(ah))
1176 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301177
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001178 /*
1179 * let mac dma reads be in 128 byte chunks
1180 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001181 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301182
Sujith7d0d0df2010-04-16 11:53:57 +05301183 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301184
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001185 /*
1186 * Restore TX Trigger Level to its pre-reset value.
1187 * The initial value depends on whether aggregation is enabled, and is
1188 * adjusted whenever underruns are detected.
1189 */
Felix Fietkau57b32222010-04-15 17:39:22 -04001190 if (!AR_SREV_9300_20_OR_LATER(ah))
1191 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301192
Sujith7d0d0df2010-04-16 11:53:57 +05301193 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301194
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001195 /*
1196 * let mac dma writes be in 128 byte chunks
1197 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001198 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301199
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001200 /*
1201 * Setup receive FIFO threshold to hold off TX activities
1202 */
Sujithf1dc5602008-10-29 10:16:30 +05301203 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1204
Felix Fietkau57b32222010-04-15 17:39:22 -04001205 if (AR_SREV_9300_20_OR_LATER(ah)) {
1206 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
1207 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
1208
1209 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
1210 ah->caps.rx_status_len);
1211 }
1212
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001213 /*
1214 * reduce the number of usable entries in PCU TXBUF to avoid
1215 * wrap around issues.
1216 */
Sujithf1dc5602008-10-29 10:16:30 +05301217 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001218 /* For AR9285 the number of Fifos are reduced to half.
1219 * So set the usable tx buf size also to half to
1220 * avoid data/delimiter underruns
1221 */
Felix Fietkau86c157b2013-05-23 12:20:56 +02001222 txbuf_size = AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE;
1223 } else if (AR_SREV_9340_13_OR_LATER(ah)) {
1224 /* Uses fewer entries for AR934x v1.3+ to prevent rx overruns */
1225 txbuf_size = AR_9340_PCU_TXBUF_CTRL_USABLE_SIZE;
1226 } else {
1227 txbuf_size = AR_PCU_TXBUF_CTRL_USABLE_SIZE;
Sujithf1dc5602008-10-29 10:16:30 +05301228 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001229
Felix Fietkau86c157b2013-05-23 12:20:56 +02001230 if (!AR_SREV_9271(ah))
1231 REG_WRITE(ah, AR_PCU_TXBUF_CTRL, txbuf_size);
1232
Sujith7d0d0df2010-04-16 11:53:57 +05301233 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301234
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001235 if (AR_SREV_9300_20_OR_LATER(ah))
1236 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301237}
1238
Sujithcbe61d82009-02-09 13:27:12 +05301239static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301240{
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001241 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1242 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +05301243
Sujithf1dc5602008-10-29 10:16:30 +05301244 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001245 case NL80211_IFTYPE_ADHOC:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001246 set |= AR_STA_ID1_ADHOC;
Sujithf1dc5602008-10-29 10:16:30 +05301247 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1248 break;
Thomas Pedersen2664d662013-05-08 10:16:48 -07001249 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001250 case NL80211_IFTYPE_AP:
1251 set |= AR_STA_ID1_STA_AP;
1252 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -08001253 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001254 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +05301255 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301256 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001257 if (!ah->is_monitoring)
1258 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301259 break;
Sujithf1dc5602008-10-29 10:16:30 +05301260 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001261 REG_RMW(ah, AR_STA_ID1, set, mask);
Sujithf1dc5602008-10-29 10:16:30 +05301262}
1263
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001264void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1265 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001266{
1267 u32 coef_exp, coef_man;
1268
1269 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1270 if ((coef_scaled >> coef_exp) & 0x1)
1271 break;
1272
1273 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1274
1275 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1276
1277 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1278 *coef_exponent = coef_exp - 16;
1279}
1280
Sujithcbe61d82009-02-09 13:27:12 +05301281static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301282{
1283 u32 rst_flags;
1284 u32 tmpReg;
1285
Sujith70768492009-02-16 13:23:12 +05301286 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001287 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1288 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301289 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1290 }
1291
Sujith7d0d0df2010-04-16 11:53:57 +05301292 ENABLE_REGWRITE_BUFFER(ah);
1293
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001294 if (AR_SREV_9300_20_OR_LATER(ah)) {
1295 REG_WRITE(ah, AR_WA, ah->WARegVal);
1296 udelay(10);
1297 }
1298
Sujithf1dc5602008-10-29 10:16:30 +05301299 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1300 AR_RTC_FORCE_WAKE_ON_INT);
1301
1302 if (AR_SREV_9100(ah)) {
1303 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1304 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1305 } else {
1306 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
Felix Fietkaua37a9912013-05-23 12:20:55 +02001307 if (AR_SREV_9340(ah))
1308 tmpReg &= AR9340_INTR_SYNC_LOCAL_TIMEOUT;
1309 else
1310 tmpReg &= AR_INTR_SYNC_LOCAL_TIMEOUT |
1311 AR_INTR_SYNC_RADM_CPL_TIMEOUT;
1312
1313 if (tmpReg) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001314 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301315 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001316
1317 val = AR_RC_HOSTIF;
1318 if (!AR_SREV_9300_20_OR_LATER(ah))
1319 val |= AR_RC_AHB;
1320 REG_WRITE(ah, AR_RC, val);
1321
1322 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301323 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301324
1325 rst_flags = AR_RTC_RC_MAC_WARM;
1326 if (type == ATH9K_RESET_COLD)
1327 rst_flags |= AR_RTC_RC_MAC_COLD;
1328 }
1329
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001330 if (AR_SREV_9330(ah)) {
1331 int npend = 0;
1332 int i;
1333
1334 /* AR9330 WAR:
1335 * call external reset function to reset WMAC if:
1336 * - doing a cold reset
1337 * - we have pending frames in the TX queues
1338 */
1339
1340 for (i = 0; i < AR_NUM_QCU; i++) {
1341 npend = ath9k_hw_numtxpending(ah, i);
1342 if (npend)
1343 break;
1344 }
1345
1346 if (ah->external_reset &&
1347 (npend || type == ATH9K_RESET_COLD)) {
1348 int reset_err = 0;
1349
Joe Perchesd2182b62011-12-15 14:55:53 -08001350 ath_dbg(ath9k_hw_common(ah), RESET,
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001351 "reset MAC via external reset\n");
1352
1353 reset_err = ah->external_reset();
1354 if (reset_err) {
1355 ath_err(ath9k_hw_common(ah),
1356 "External reset failed, err=%d\n",
1357 reset_err);
1358 return false;
1359 }
1360
1361 REG_WRITE(ah, AR_RTC_RESET, 1);
1362 }
1363 }
1364
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301365 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan506847a2012-06-12 20:18:16 +05301366 ar9003_mci_check_gpm_offset(ah);
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301367
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001368 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301369
1370 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301371
Sujithf1dc5602008-10-29 10:16:30 +05301372 udelay(50);
1373
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001374 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301375 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001376 ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301377 return false;
1378 }
1379
1380 if (!AR_SREV_9100(ah))
1381 REG_WRITE(ah, AR_RC, 0);
1382
Sujithf1dc5602008-10-29 10:16:30 +05301383 if (AR_SREV_9100(ah))
1384 udelay(50);
1385
1386 return true;
1387}
1388
Sujithcbe61d82009-02-09 13:27:12 +05301389static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301390{
Sujith7d0d0df2010-04-16 11:53:57 +05301391 ENABLE_REGWRITE_BUFFER(ah);
1392
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001393 if (AR_SREV_9300_20_OR_LATER(ah)) {
1394 REG_WRITE(ah, AR_WA, ah->WARegVal);
1395 udelay(10);
1396 }
1397
Sujithf1dc5602008-10-29 10:16:30 +05301398 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1399 AR_RTC_FORCE_WAKE_ON_INT);
1400
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001401 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301402 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1403
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001404 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301405
Sujith7d0d0df2010-04-16 11:53:57 +05301406 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301407
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001408 if (!AR_SREV_9300_20_OR_LATER(ah))
1409 udelay(2);
1410
1411 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301412 REG_WRITE(ah, AR_RC, 0);
1413
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001414 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301415
1416 if (!ath9k_hw_wait(ah,
1417 AR_RTC_STATUS,
1418 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301419 AR_RTC_STATUS_ON,
1420 AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001421 ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301422 return false;
1423 }
1424
Sujithf1dc5602008-10-29 10:16:30 +05301425 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1426}
1427
Sujithcbe61d82009-02-09 13:27:12 +05301428static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301429{
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301430 bool ret = false;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301431
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001432 if (AR_SREV_9300_20_OR_LATER(ah)) {
1433 REG_WRITE(ah, AR_WA, ah->WARegVal);
1434 udelay(10);
1435 }
1436
Sujithf1dc5602008-10-29 10:16:30 +05301437 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1438 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1439
Felix Fietkauceb26a62012-10-03 21:07:51 +02001440 if (!ah->reset_power_on)
1441 type = ATH9K_RESET_POWER_ON;
1442
Sujithf1dc5602008-10-29 10:16:30 +05301443 switch (type) {
1444 case ATH9K_RESET_POWER_ON:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301445 ret = ath9k_hw_set_reset_power_on(ah);
Sujith Manoharanda8fb122012-11-17 21:20:50 +05301446 if (ret)
Felix Fietkauceb26a62012-10-03 21:07:51 +02001447 ah->reset_power_on = true;
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301448 break;
Sujithf1dc5602008-10-29 10:16:30 +05301449 case ATH9K_RESET_WARM:
1450 case ATH9K_RESET_COLD:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301451 ret = ath9k_hw_set_reset(ah, type);
1452 break;
Sujithf1dc5602008-10-29 10:16:30 +05301453 default:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301454 break;
Sujithf1dc5602008-10-29 10:16:30 +05301455 }
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301456
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301457 return ret;
Sujithf1dc5602008-10-29 10:16:30 +05301458}
1459
Sujithcbe61d82009-02-09 13:27:12 +05301460static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301461 struct ath9k_channel *chan)
1462{
Felix Fietkau9c083af2012-03-03 15:17:02 +01001463 int reset_type = ATH9K_RESET_WARM;
1464
1465 if (AR_SREV_9280(ah)) {
1466 if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1467 reset_type = ATH9K_RESET_POWER_ON;
1468 else
1469 reset_type = ATH9K_RESET_COLD;
Felix Fietkau3412f2f02013-02-25 20:51:07 +01001470 } else if (ah->chip_fullsleep || REG_READ(ah, AR_Q_TXE) ||
1471 (REG_READ(ah, AR_CR) & AR_CR_RXE))
1472 reset_type = ATH9K_RESET_COLD;
Felix Fietkau9c083af2012-03-03 15:17:02 +01001473
1474 if (!ath9k_hw_set_reset_reg(ah, reset_type))
Sujithf1dc5602008-10-29 10:16:30 +05301475 return false;
1476
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001477 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301478 return false;
1479
Sujith2660b812009-02-09 13:27:26 +05301480 ah->chip_fullsleep = false;
Felix Fietkaubfc441a2012-05-24 14:32:22 +02001481
1482 if (AR_SREV_9330(ah))
1483 ar9003_hw_internal_regulator_apply(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301484 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301485 ath9k_hw_set_rfmode(ah, chan);
1486
1487 return true;
1488}
1489
Sujithcbe61d82009-02-09 13:27:12 +05301490static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001491 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301492{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001493 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301494 struct ath9k_hw_capabilities *pCap = &ah->caps;
1495 bool band_switch = false, mode_diff = false;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301496 u8 ini_reloaded = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001497 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001498 int r;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301499
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301500 if (pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) {
1501 u32 cur = ah->curchan->channelFlags & (CHANNEL_2GHZ | CHANNEL_5GHZ);
1502 u32 new = chan->channelFlags & (CHANNEL_2GHZ | CHANNEL_5GHZ);
1503 band_switch = (cur != new);
1504 mode_diff = (chan->chanmode != ah->curchan->chanmode);
1505 }
Sujithf1dc5602008-10-29 10:16:30 +05301506
1507 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1508 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001509 ath_dbg(common, QUEUE,
Joe Perches226afe62010-12-02 19:12:37 -08001510 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301511 return false;
1512 }
1513 }
1514
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001515 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001516 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301517 return false;
1518 }
1519
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301520 if (band_switch || mode_diff) {
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301521 ath9k_hw_mark_phy_inactive(ah);
1522 udelay(5);
1523
Sujith Manoharan5f35c0f2013-07-16 12:03:20 +05301524 if (band_switch)
1525 ath9k_hw_init_pll(ah, chan);
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301526
1527 if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
1528 ath_err(common, "Failed to do fast channel change\n");
1529 return false;
1530 }
1531 }
1532
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001533 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301534
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001535 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001536 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001537 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001538 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301539 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001540 ath9k_hw_set_clockrate(ah);
Gabor Juhos64ea57d2012-04-15 20:38:05 +02001541 ath9k_hw_apply_txpower(ah, chan, false);
Sujithf1dc5602008-10-29 10:16:30 +05301542
1543 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1544 ath9k_hw_set_delta_slope(ah, chan);
1545
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001546 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301547
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301548 if (band_switch || ini_reloaded)
1549 ah->eep_ops->set_board_values(ah, chan);
1550
1551 ath9k_hw_init_bb(ah, chan);
1552 ath9k_hw_rfbus_done(ah);
1553
1554 if (band_switch || ini_reloaded) {
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301555 ah->ah_flags |= AH_FASTCC;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301556 ath9k_hw_init_cal(ah, chan);
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301557 ah->ah_flags &= ~AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301558 }
1559
Sujithf1dc5602008-10-29 10:16:30 +05301560 return true;
1561}
1562
Felix Fietkau691680b2011-03-19 13:55:38 +01001563static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1564{
1565 u32 gpio_mask = ah->gpio_mask;
1566 int i;
1567
1568 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1569 if (!(gpio_mask & 1))
1570 continue;
1571
1572 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1573 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1574 }
1575}
1576
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301577static bool ath9k_hw_check_dcs(u32 dma_dbg, u32 num_dcu_states,
1578 int *hang_state, int *hang_pos)
1579{
1580 static u32 dcu_chain_state[] = {5, 6, 9}; /* DCU chain stuck states */
1581 u32 chain_state, dcs_pos, i;
1582
1583 for (dcs_pos = 0; dcs_pos < num_dcu_states; dcs_pos++) {
1584 chain_state = (dma_dbg >> (5 * dcs_pos)) & 0x1f;
1585 for (i = 0; i < 3; i++) {
1586 if (chain_state == dcu_chain_state[i]) {
1587 *hang_state = chain_state;
1588 *hang_pos = dcs_pos;
1589 return true;
1590 }
1591 }
1592 }
1593 return false;
1594}
1595
1596#define DCU_COMPLETE_STATE 1
1597#define DCU_COMPLETE_STATE_MASK 0x3
1598#define NUM_STATUS_READS 50
1599static bool ath9k_hw_detect_mac_hang(struct ath_hw *ah)
1600{
1601 u32 chain_state, comp_state, dcs_reg = AR_DMADBG_4;
1602 u32 i, hang_pos, hang_state, num_state = 6;
1603
1604 comp_state = REG_READ(ah, AR_DMADBG_6);
1605
1606 if ((comp_state & DCU_COMPLETE_STATE_MASK) != DCU_COMPLETE_STATE) {
1607 ath_dbg(ath9k_hw_common(ah), RESET,
1608 "MAC Hang signature not found at DCU complete\n");
1609 return false;
1610 }
1611
1612 chain_state = REG_READ(ah, dcs_reg);
1613 if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
1614 goto hang_check_iter;
1615
1616 dcs_reg = AR_DMADBG_5;
1617 num_state = 4;
1618 chain_state = REG_READ(ah, dcs_reg);
1619 if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
1620 goto hang_check_iter;
1621
1622 ath_dbg(ath9k_hw_common(ah), RESET,
1623 "MAC Hang signature 1 not found\n");
1624 return false;
1625
1626hang_check_iter:
1627 ath_dbg(ath9k_hw_common(ah), RESET,
1628 "DCU registers: chain %08x complete %08x Hang: state %d pos %d\n",
1629 chain_state, comp_state, hang_state, hang_pos);
1630
1631 for (i = 0; i < NUM_STATUS_READS; i++) {
1632 chain_state = REG_READ(ah, dcs_reg);
1633 chain_state = (chain_state >> (5 * hang_pos)) & 0x1f;
1634 comp_state = REG_READ(ah, AR_DMADBG_6);
1635
1636 if (((comp_state & DCU_COMPLETE_STATE_MASK) !=
1637 DCU_COMPLETE_STATE) ||
1638 (chain_state != hang_state))
1639 return false;
1640 }
1641
1642 ath_dbg(ath9k_hw_common(ah), RESET, "MAC Hang signature 1 found\n");
1643
1644 return true;
1645}
1646
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001647bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301648{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001649 int count = 50;
1650 u32 reg;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301651
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301652 if (AR_SREV_9300(ah))
1653 return !ath9k_hw_detect_mac_hang(ah);
1654
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001655 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001656 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301657
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001658 do {
1659 reg = REG_READ(ah, AR_OBS_BUS_1);
1660
1661 if ((reg & 0x7E7FFFEF) == 0x00702400)
1662 continue;
1663
1664 switch (reg & 0x7E000B00) {
1665 case 0x1E000000:
1666 case 0x52000B00:
1667 case 0x18000B00:
1668 continue;
1669 default:
1670 return true;
1671 }
1672 } while (count-- > 0);
1673
1674 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301675}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001676EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301677
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301678static void ath9k_hw_init_mfp(struct ath_hw *ah)
1679{
1680 /* Setup MFP options for CCMP */
1681 if (AR_SREV_9280_20_OR_LATER(ah)) {
1682 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1683 * frames when constructing CCMP AAD. */
1684 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1685 0xc7ff);
1686 ah->sw_mgmt_crypto = false;
1687 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1688 /* Disable hardware crypto for management frames */
1689 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1690 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1691 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1692 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1693 ah->sw_mgmt_crypto = true;
1694 } else {
1695 ah->sw_mgmt_crypto = true;
1696 }
1697}
1698
1699static void ath9k_hw_reset_opmode(struct ath_hw *ah,
1700 u32 macStaId1, u32 saveDefAntenna)
1701{
1702 struct ath_common *common = ath9k_hw_common(ah);
1703
1704 ENABLE_REGWRITE_BUFFER(ah);
1705
Felix Fietkauecbbed32013-04-16 12:51:56 +02001706 REG_RMW(ah, AR_STA_ID1, macStaId1
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301707 | AR_STA_ID1_RTS_USE_DEF
1708 | (ah->config.ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Felix Fietkauecbbed32013-04-16 12:51:56 +02001709 | ah->sta_id1_defaults,
1710 ~AR_STA_ID1_SADH_MASK);
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301711 ath_hw_setbssidmask(common);
1712 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1713 ath9k_hw_write_associd(ah);
1714 REG_WRITE(ah, AR_ISR, ~0);
1715 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1716
1717 REGWRITE_BUFFER_FLUSH(ah);
1718
1719 ath9k_hw_set_operating_mode(ah, ah->opmode);
1720}
1721
1722static void ath9k_hw_init_queues(struct ath_hw *ah)
1723{
1724 int i;
1725
1726 ENABLE_REGWRITE_BUFFER(ah);
1727
1728 for (i = 0; i < AR_NUM_DCU; i++)
1729 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1730
1731 REGWRITE_BUFFER_FLUSH(ah);
1732
1733 ah->intr_txqs = 0;
1734 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1735 ath9k_hw_resettxqueue(ah, i);
1736}
1737
1738/*
1739 * For big endian systems turn on swapping for descriptors
1740 */
1741static void ath9k_hw_init_desc(struct ath_hw *ah)
1742{
1743 struct ath_common *common = ath9k_hw_common(ah);
1744
1745 if (AR_SREV_9100(ah)) {
1746 u32 mask;
1747 mask = REG_READ(ah, AR_CFG);
1748 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1749 ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
1750 mask);
1751 } else {
1752 mask = INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1753 REG_WRITE(ah, AR_CFG, mask);
1754 ath_dbg(common, RESET, "Setting CFG 0x%x\n",
1755 REG_READ(ah, AR_CFG));
1756 }
1757 } else {
1758 if (common->bus_ops->ath_bus_type == ATH_USB) {
1759 /* Configure AR9271 target WLAN */
1760 if (AR_SREV_9271(ah))
1761 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1762 else
1763 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1764 }
1765#ifdef __BIG_ENDIAN
1766 else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
1767 AR_SREV_9550(ah))
1768 REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
1769 else
1770 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1771#endif
1772 }
1773}
1774
Sujith Manoharancaed6572012-03-14 14:40:46 +05301775/*
1776 * Fast channel change:
1777 * (Change synthesizer based on channel freq without resetting chip)
Sujith Manoharancaed6572012-03-14 14:40:46 +05301778 */
1779static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
1780{
1781 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301782 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301783 int ret;
1784
1785 if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
1786 goto fail;
1787
1788 if (ah->chip_fullsleep)
1789 goto fail;
1790
1791 if (!ah->curchan)
1792 goto fail;
1793
1794 if (chan->channel == ah->curchan->channel)
1795 goto fail;
1796
Felix Fietkaufeb7bc92012-04-19 21:18:28 +02001797 if ((ah->curchan->channelFlags | chan->channelFlags) &
1798 (CHANNEL_HALF | CHANNEL_QUARTER))
1799 goto fail;
1800
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301801 /*
1802 * If cross-band fcc is not supoprted, bail out if
1803 * either channelFlags or chanmode differ.
1804 *
1805 * chanmode will be different if the HT operating mode
1806 * changes because of CSA.
1807 */
1808 if (!(pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH)) {
1809 if ((chan->channelFlags & CHANNEL_ALL) !=
1810 (ah->curchan->channelFlags & CHANNEL_ALL))
1811 goto fail;
1812
1813 if (chan->chanmode != ah->curchan->chanmode)
1814 goto fail;
1815 }
Sujith Manoharancaed6572012-03-14 14:40:46 +05301816
1817 if (!ath9k_hw_check_alive(ah))
1818 goto fail;
1819
1820 /*
1821 * For AR9462, make sure that calibration data for
1822 * re-using are present.
1823 */
Sujith Manoharan8a905552012-05-04 13:23:59 +05301824 if (AR_SREV_9462(ah) && (ah->caldata &&
1825 (!ah->caldata->done_txiqcal_once ||
1826 !ah->caldata->done_txclcal_once ||
1827 !ah->caldata->rtt_done)))
Sujith Manoharancaed6572012-03-14 14:40:46 +05301828 goto fail;
1829
1830 ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
1831 ah->curchan->channel, chan->channel);
1832
1833 ret = ath9k_hw_channel_change(ah, chan);
1834 if (!ret)
1835 goto fail;
1836
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301837 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301838 ar9003_mci_2g5g_switch(ah, false);
Sujith Manoharancaed6572012-03-14 14:40:46 +05301839
Rajkumar Manoharan88033312012-09-12 18:59:19 +05301840 ath9k_hw_loadnf(ah, ah->curchan);
1841 ath9k_hw_start_nfcal(ah, true);
1842
Sujith Manoharancaed6572012-03-14 14:40:46 +05301843 if (AR_SREV_9271(ah))
1844 ar9002_hw_load_ani_reg(ah, chan);
1845
1846 return 0;
1847fail:
1848 return -EINVAL;
1849}
1850
Sujithcbe61d82009-02-09 13:27:12 +05301851int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith Manoharancaed6572012-03-14 14:40:46 +05301852 struct ath9k_hw_cal_data *caldata, bool fastcc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001853{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001854 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001855 u32 saveLedState;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001856 u32 saveDefAntenna;
1857 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301858 u64 tsf = 0;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301859 int r;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301860 bool start_mci_reset = false;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301861 bool save_fullsleep = ah->chip_fullsleep;
1862
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301863 if (ath9k_hw_mci_is_enabled(ah)) {
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301864 start_mci_reset = ar9003_mci_start_reset(ah, chan);
1865 if (start_mci_reset)
1866 return 0;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301867 }
1868
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001869 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001870 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001871
Sujith Manoharancaed6572012-03-14 14:40:46 +05301872 if (ah->curchan && !ah->chip_fullsleep)
1873 ath9k_hw_getnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001874
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001875 ah->caldata = caldata;
Sujith Manoharanfcb9a3d2013-03-04 12:42:52 +05301876 if (caldata && (chan->channel != caldata->channel ||
Sujith Manoharan696df782013-06-10 13:49:39 +05301877 chan->channelFlags != caldata->channelFlags ||
1878 chan->chanmode != caldata->chanmode)) {
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001879 /* Operating channel changed, reset channel calibration data */
1880 memset(caldata, 0, sizeof(*caldata));
1881 ath9k_init_nfcal_hist_buffer(ah, chan);
Felix Fietkau51dea9b2012-08-27 17:00:07 +02001882 } else if (caldata) {
1883 caldata->paprd_packet_sent = false;
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001884 }
Felix Fietkauf23fba492011-07-28 14:08:56 +02001885 ah->noise = ath9k_hw_getchan_noise(ah, chan);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001886
Sujith Manoharancaed6572012-03-14 14:40:46 +05301887 if (fastcc) {
1888 r = ath9k_hw_do_fastcc(ah, chan);
1889 if (!r)
1890 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001891 }
1892
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301893 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301894 ar9003_mci_stop_bt(ah, save_fullsleep);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301895
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001896 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1897 if (saveDefAntenna == 0)
1898 saveDefAntenna = 1;
1899
1900 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1901
Sujith46fe7822009-09-17 09:25:25 +05301902 /* For chips on which RTC reset is done, save TSF before it gets cleared */
Felix Fietkauf860d522010-06-30 02:07:48 +02001903 if (AR_SREV_9100(ah) ||
1904 (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
Sujith46fe7822009-09-17 09:25:25 +05301905 tsf = ath9k_hw_gettsf64(ah);
1906
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001907 saveLedState = REG_READ(ah, AR_CFG_LED) &
1908 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1909 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1910
1911 ath9k_hw_mark_phy_inactive(ah);
1912
Vasanthakumar Thiagarajan45ef6a0b2010-12-15 07:30:53 -08001913 ah->paprd_table_write_done = false;
1914
Sujith05020d22010-03-17 14:25:23 +05301915 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001916 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1917 REG_WRITE(ah,
1918 AR9271_RESET_POWER_DOWN_CONTROL,
1919 AR9271_RADIO_RF_RST);
1920 udelay(50);
1921 }
1922
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001923 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001924 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001925 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001926 }
1927
Sujith05020d22010-03-17 14:25:23 +05301928 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001929 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1930 ah->htc_reset_init = false;
1931 REG_WRITE(ah,
1932 AR9271_RESET_POWER_DOWN_CONTROL,
1933 AR9271_GATE_MAC_CTL);
1934 udelay(50);
1935 }
1936
Sujith46fe7822009-09-17 09:25:25 +05301937 /* Restore TSF */
Felix Fietkauf860d522010-06-30 02:07:48 +02001938 if (tsf)
Sujith46fe7822009-09-17 09:25:25 +05301939 ath9k_hw_settsf64(ah, tsf);
1940
Felix Fietkau7a370812010-09-22 12:34:52 +02001941 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301942 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001943
Sujithe9141f72010-06-01 15:14:10 +05301944 if (!AR_SREV_9300_20_OR_LATER(ah))
1945 ar9002_hw_enable_async_fifo(ah);
1946
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001947 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001948 if (r)
1949 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001950
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301951 if (ath9k_hw_mci_is_enabled(ah))
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301952 ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);
1953
Felix Fietkauf860d522010-06-30 02:07:48 +02001954 /*
1955 * Some AR91xx SoC devices frequently fail to accept TSF writes
1956 * right after the chip reset. When that happens, write a new
1957 * value after the initvals have been applied, with an offset
1958 * based on measured time difference
1959 */
1960 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1961 tsf += 1500;
1962 ath9k_hw_settsf64(ah, tsf);
1963 }
1964
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301965 ath9k_hw_init_mfp(ah);
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001966
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001967 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1968 ath9k_hw_set_delta_slope(ah, chan);
1969
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001970 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301971 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001972
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301973 ath9k_hw_reset_opmode(ah, macStaId1, saveDefAntenna);
Sujith Manoharan00e00032011-01-26 21:59:05 +05301974
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001975 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001976 if (r)
1977 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001978
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001979 ath9k_hw_set_clockrate(ah);
1980
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301981 ath9k_hw_init_queues(ah);
Sujith2660b812009-02-09 13:27:26 +05301982 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001983 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001984 ath9k_hw_init_qos(ah);
1985
Sujith2660b812009-02-09 13:27:26 +05301986 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01001987 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301988
Felix Fietkau0005baf2010-01-15 02:33:40 +01001989 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001990
Felix Fietkaufe2b6af2011-07-09 11:12:51 +07001991 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1992 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
1993 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
1994 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
1995 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
1996 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1997 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301998 }
1999
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002000 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002001
2002 ath9k_hw_set_dma(ah);
2003
Rajkumar Manoharaned6ebd82012-06-11 12:19:34 +05302004 if (!ath9k_hw_mci_is_enabled(ah))
2005 REG_WRITE(ah, AR_OBS, 8);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002006
Sujith0ce024c2009-12-14 14:57:00 +05302007 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002008 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
2009 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
2010 }
2011
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04002012 if (ah->config.tx_intr_mitigation) {
2013 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
2014 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
2015 }
2016
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002017 ath9k_hw_init_bb(ah, chan);
2018
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05302019 if (caldata) {
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05302020 caldata->done_txiqcal_once = false;
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05302021 caldata->done_txclcal_once = false;
2022 }
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002023 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07002024 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002025
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302026 if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05302027 return -EIO;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05302028
Sujith7d0d0df2010-04-16 11:53:57 +05302029 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002030
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04002031 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002032 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
2033
Sujith7d0d0df2010-04-16 11:53:57 +05302034 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302035
Sujith Manoharan15d2b582013-03-04 12:42:53 +05302036 ath9k_hw_init_desc(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002037
Sujith Manoharandbccdd12012-02-22 17:55:47 +05302038 if (ath9k_hw_btcoex_is_enabled(ah))
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05302039 ath9k_hw_btcoex_enable(ah);
2040
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302041 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05302042 ar9003_mci_check_bt(ah);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05302043
Rajkumar Manoharan1fe860e2012-07-01 19:53:51 +05302044 ath9k_hw_loadnf(ah, chan);
2045 ath9k_hw_start_nfcal(ah, true);
2046
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05302047 if (AR_SREV_9300_20_OR_LATER(ah)) {
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04002048 ar9003_hw_bb_watchdog_config(ah);
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05302049 ar9003_hw_disable_phy_restart(ah);
2050 }
2051
Felix Fietkau691680b2011-03-19 13:55:38 +01002052 ath9k_hw_apply_gpio_override(ah);
2053
Sujith Manoharan7bdea962013-08-04 14:22:00 +05302054 if (AR_SREV_9565(ah) && common->bt_ant_diversity)
Sujith Manoharan362cd032012-09-16 08:06:36 +05302055 REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);
2056
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002057 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002058}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002059EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002060
Sujithf1dc5602008-10-29 10:16:30 +05302061/******************************/
2062/* Power Management (Chipset) */
2063/******************************/
2064
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04002065/*
2066 * Notify Power Mgt is disabled in self-generated frames.
2067 * If requested, force chip to sleep.
2068 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302069static void ath9k_set_power_sleep(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302070{
2071 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302072
Sujith Manoharana4a29542012-09-10 09:20:03 +05302073 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302074 REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
2075 REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
2076 REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302077 /* xxx Required for WLAN only case ? */
2078 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
2079 udelay(100);
2080 }
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302081
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302082 /*
2083 * Clear the RTC force wake bit to allow the
2084 * mac to go to sleep.
2085 */
2086 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302087
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302088 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302089 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05302090
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302091 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
2092 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2093
2094 /* Shutdown chip. Active low */
2095 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
2096 REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
2097 udelay(2);
Sujithf1dc5602008-10-29 10:16:30 +05302098 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002099
2100 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
Rafael J. Wysockia7322812011-11-26 23:37:43 +01002101 if (AR_SREV_9300_20_OR_LATER(ah))
2102 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002103}
2104
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04002105/*
2106 * Notify Power Management is enabled in self-generating
2107 * frames. If request, set power mode of chip to
2108 * auto/normal. Duration in units of 128us (1/8 TU).
2109 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302110static void ath9k_set_power_network_sleep(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002111{
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302112 struct ath9k_hw_capabilities *pCap = &ah->caps;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302113
Sujithf1dc5602008-10-29 10:16:30 +05302114 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002115
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302116 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2117 /* Set WakeOnInterrupt bit; clear ForceWake bit */
2118 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
2119 AR_RTC_FORCE_WAKE_ON_INT);
2120 } else {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302121
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302122 /* When chip goes into network sleep, it could be waken
2123 * up by MCI_INT interrupt caused by BT's HW messages
2124 * (LNA_xxx, CONT_xxx) which chould be in a very fast
2125 * rate (~100us). This will cause chip to leave and
2126 * re-enter network sleep mode frequently, which in
2127 * consequence will have WLAN MCI HW to generate lots of
2128 * SYS_WAKING and SYS_SLEEPING messages which will make
2129 * BT CPU to busy to process.
2130 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302131 if (ath9k_hw_mci_is_enabled(ah))
2132 REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
2133 AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302134 /*
2135 * Clear the RTC force wake bit to allow the
2136 * mac to go to sleep.
2137 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302138 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302139
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302140 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302141 udelay(30);
Sujithf1dc5602008-10-29 10:16:30 +05302142 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002143
2144 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
2145 if (AR_SREV_9300_20_OR_LATER(ah))
2146 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05302147}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002148
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302149static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302150{
2151 u32 val;
2152 int i;
2153
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002154 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
2155 if (AR_SREV_9300_20_OR_LATER(ah)) {
2156 REG_WRITE(ah, AR_WA, ah->WARegVal);
2157 udelay(10);
2158 }
2159
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302160 if ((REG_READ(ah, AR_RTC_STATUS) &
2161 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2162 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Sujithf1dc5602008-10-29 10:16:30 +05302163 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002164 }
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302165 if (!AR_SREV_9300_20_OR_LATER(ah))
2166 ath9k_hw_init_pll(ah, NULL);
2167 }
2168 if (AR_SREV_9100(ah))
2169 REG_SET_BIT(ah, AR_RTC_RESET,
2170 AR_RTC_RESET_EN);
2171
2172 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2173 AR_RTC_FORCE_WAKE_EN);
2174 udelay(50);
2175
2176 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2177 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2178 if (val == AR_RTC_STATUS_ON)
2179 break;
2180 udelay(50);
2181 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2182 AR_RTC_FORCE_WAKE_EN);
2183 }
2184 if (i == 0) {
2185 ath_err(ath9k_hw_common(ah),
2186 "Failed to wakeup in %uus\n",
2187 POWER_UP_TIME / 20);
2188 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002189 }
2190
Rajkumar Manoharancdbe4082012-10-25 17:16:53 +05302191 if (ath9k_hw_mci_is_enabled(ah))
2192 ar9003_mci_set_power_awake(ah);
2193
Sujithf1dc5602008-10-29 10:16:30 +05302194 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2195
2196 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002197}
2198
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002199bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302200{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002201 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302202 int status = true;
Sujithf1dc5602008-10-29 10:16:30 +05302203 static const char *modes[] = {
2204 "AWAKE",
2205 "FULL-SLEEP",
2206 "NETWORK SLEEP",
2207 "UNDEFINED"
2208 };
Sujithf1dc5602008-10-29 10:16:30 +05302209
Gabor Juhoscbdec972009-07-24 17:27:22 +02002210 if (ah->power_mode == mode)
2211 return status;
2212
Joe Perchesd2182b62011-12-15 14:55:53 -08002213 ath_dbg(common, RESET, "%s -> %s\n",
Joe Perches226afe62010-12-02 19:12:37 -08002214 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05302215
2216 switch (mode) {
2217 case ATH9K_PM_AWAKE:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302218 status = ath9k_hw_set_power_awake(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302219 break;
2220 case ATH9K_PM_FULL_SLEEP:
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302221 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharand1ca8b82012-02-22 12:41:01 +05302222 ar9003_mci_set_full_sleep(ah);
Mohammed Shafi Shajakhan10109112011-11-30 10:41:24 +05302223
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302224 ath9k_set_power_sleep(ah);
Sujith2660b812009-02-09 13:27:26 +05302225 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05302226 break;
2227 case ATH9K_PM_NETWORK_SLEEP:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302228 ath9k_set_power_network_sleep(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302229 break;
2230 default:
Joe Perches38002762010-12-02 19:12:36 -08002231 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05302232 return false;
2233 }
Sujith2660b812009-02-09 13:27:26 +05302234 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05302235
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002236 /*
2237 * XXX: If this warning never comes up after a while then
2238 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
2239 * ath9k_hw_setpower() return type void.
2240 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05302241
2242 if (!(ah->ah_flags & AH_UNPLUGGED))
2243 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002244
Sujithf1dc5602008-10-29 10:16:30 +05302245 return status;
2246}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002247EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05302248
Sujithf1dc5602008-10-29 10:16:30 +05302249/*******************/
2250/* Beacon Handling */
2251/*******************/
2252
Sujithcbe61d82009-02-09 13:27:12 +05302253void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002254{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002255 int flags = 0;
2256
Sujith7d0d0df2010-04-16 11:53:57 +05302257 ENABLE_REGWRITE_BUFFER(ah);
2258
Sujith2660b812009-02-09 13:27:26 +05302259 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08002260 case NL80211_IFTYPE_ADHOC:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002261 REG_SET_BIT(ah, AR_TXCFG,
2262 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Felix Fietkaudd347f22011-03-22 21:54:17 +01002263 REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
2264 TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002265 flags |= AR_NDP_TIMER_EN;
Thomas Pedersen2664d662013-05-08 10:16:48 -07002266 case NL80211_IFTYPE_MESH_POINT:
Colin McCabed97809d2008-12-01 13:38:55 -08002267 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01002268 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
2269 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
2270 TU_TO_USEC(ah->config.dma_beacon_response_time));
2271 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
2272 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002273 flags |=
2274 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
2275 break;
Colin McCabed97809d2008-12-01 13:38:55 -08002276 default:
Joe Perchesd2182b62011-12-15 14:55:53 -08002277 ath_dbg(ath9k_hw_common(ah), BEACON,
2278 "%s: unsupported opmode: %d\n", __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08002279 return;
2280 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002281 }
2282
Felix Fietkaudd347f22011-03-22 21:54:17 +01002283 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
2284 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
2285 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
2286 REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002287
Sujith7d0d0df2010-04-16 11:53:57 +05302288 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302289
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002290 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
2291}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002292EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002293
Sujithcbe61d82009-02-09 13:27:12 +05302294void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302295 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002296{
2297 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05302298 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002299 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002300
Sujith7d0d0df2010-04-16 11:53:57 +05302301 ENABLE_REGWRITE_BUFFER(ah);
2302
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002303 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
2304
2305 REG_WRITE(ah, AR_BEACON_PERIOD,
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302306 TU_TO_USEC(bs->bs_intval));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002307 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302308 TU_TO_USEC(bs->bs_intval));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002309
Sujith7d0d0df2010-04-16 11:53:57 +05302310 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302311
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002312 REG_RMW_FIELD(ah, AR_RSSI_THR,
2313 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
2314
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302315 beaconintval = bs->bs_intval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002316
2317 if (bs->bs_sleepduration > beaconintval)
2318 beaconintval = bs->bs_sleepduration;
2319
2320 dtimperiod = bs->bs_dtimperiod;
2321 if (bs->bs_sleepduration > dtimperiod)
2322 dtimperiod = bs->bs_sleepduration;
2323
2324 if (beaconintval == dtimperiod)
2325 nextTbtt = bs->bs_nextdtim;
2326 else
2327 nextTbtt = bs->bs_nexttbtt;
2328
Joe Perchesd2182b62011-12-15 14:55:53 -08002329 ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
2330 ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
2331 ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
2332 ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002333
Sujith7d0d0df2010-04-16 11:53:57 +05302334 ENABLE_REGWRITE_BUFFER(ah);
2335
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002336 REG_WRITE(ah, AR_NEXT_DTIM,
2337 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
2338 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
2339
2340 REG_WRITE(ah, AR_SLEEP1,
2341 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
2342 | AR_SLEEP1_ASSUME_DTIM);
2343
Sujith60b67f52008-08-07 10:52:38 +05302344 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002345 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
2346 else
2347 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2348
2349 REG_WRITE(ah, AR_SLEEP2,
2350 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2351
2352 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
2353 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
2354
Sujith7d0d0df2010-04-16 11:53:57 +05302355 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302356
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002357 REG_SET_BIT(ah, AR_TIMER_MODE,
2358 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
2359 AR_DTIM_TIMER_EN);
2360
Sujith4af9cf42009-02-12 10:06:47 +05302361 /* TSF Out of Range Threshold */
2362 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002363}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002364EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002365
Sujithf1dc5602008-10-29 10:16:30 +05302366/*******************/
2367/* HW Capabilities */
2368/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002369
Felix Fietkau60540692011-07-19 08:46:44 +02002370static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
2371{
2372 eeprom_chainmask &= chip_chainmask;
2373 if (eeprom_chainmask)
2374 return eeprom_chainmask;
2375 else
2376 return chip_chainmask;
2377}
2378
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002379/**
2380 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
2381 * @ah: the atheros hardware data structure
2382 *
2383 * We enable DFS support upstream on chipsets which have passed a series
2384 * of tests. The testing requirements are going to be documented. Desired
2385 * test requirements are documented at:
2386 *
2387 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
2388 *
2389 * Once a new chipset gets properly tested an individual commit can be used
2390 * to document the testing for DFS for that chipset.
2391 */
2392static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
2393{
2394
2395 switch (ah->hw_version.macVersion) {
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002396 /* for temporary testing DFS with 9280 */
2397 case AR_SREV_VERSION_9280:
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002398 /* AR9580 will likely be our first target to get testing on */
2399 case AR_SREV_VERSION_9580:
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002400 return true;
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002401 default:
2402 return false;
2403 }
2404}
2405
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002406int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002407{
Sujith2660b812009-02-09 13:27:26 +05302408 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002409 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002410 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau60540692011-07-19 08:46:44 +02002411 unsigned int chip_chainmask;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002412
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +05302413 u16 eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002414 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002415
Sujithf74df6f2009-02-09 13:27:24 +05302416 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002417 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05302418
Sujith2660b812009-02-09 13:27:26 +05302419 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05302420 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002421 if (regulatory->current_rd == 0x64 ||
2422 regulatory->current_rd == 0x65)
2423 regulatory->current_rd += 5;
2424 else if (regulatory->current_rd == 0x41)
2425 regulatory->current_rd = 0x43;
Joe Perchesd2182b62011-12-15 14:55:53 -08002426 ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
2427 regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002428 }
Sujithdc2222a2008-08-14 13:26:55 +05302429
Sujithf74df6f2009-02-09 13:27:24 +05302430 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002431 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
Joe Perches38002762010-12-02 19:12:36 -08002432 ath_err(common,
2433 "no band has been marked as supported in EEPROM\n");
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002434 return -EINVAL;
2435 }
2436
Felix Fietkaud4659912010-10-14 16:02:39 +02002437 if (eeval & AR5416_OPFLAGS_11A)
2438 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002439
Felix Fietkaud4659912010-10-14 16:02:39 +02002440 if (eeval & AR5416_OPFLAGS_11G)
2441 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
Sujithf1dc5602008-10-29 10:16:30 +05302442
Sujith Manoharane41db612012-09-10 09:20:12 +05302443 if (AR_SREV_9485(ah) ||
2444 AR_SREV_9285(ah) ||
2445 AR_SREV_9330(ah) ||
2446 AR_SREV_9565(ah))
Felix Fietkau60540692011-07-19 08:46:44 +02002447 chip_chainmask = 1;
Mohammed Shafi Shajakhanba5736a2011-11-30 21:10:52 +05302448 else if (AR_SREV_9462(ah))
2449 chip_chainmask = 3;
Felix Fietkau60540692011-07-19 08:46:44 +02002450 else if (!AR_SREV_9280_20_OR_LATER(ah))
2451 chip_chainmask = 7;
2452 else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
2453 chip_chainmask = 3;
2454 else
2455 chip_chainmask = 7;
2456
Sujithf74df6f2009-02-09 13:27:24 +05302457 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002458 /*
2459 * For AR9271 we will temporarilly uses the rx chainmax as read from
2460 * the EEPROM.
2461 */
Sujith8147f5d2009-02-20 15:13:23 +05302462 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002463 !(eeval & AR5416_OPFLAGS_11A) &&
2464 !(AR_SREV_9271(ah)))
2465 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05302466 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01002467 else if (AR_SREV_9100(ah))
2468 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05302469 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002470 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05302471 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05302472
Felix Fietkau60540692011-07-19 08:46:44 +02002473 pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
2474 pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
Felix Fietkau82b2d332011-09-03 01:40:23 +02002475 ah->txchainmask = pCap->tx_chainmask;
2476 ah->rxchainmask = pCap->rx_chainmask;
Felix Fietkau60540692011-07-19 08:46:44 +02002477
Felix Fietkau7a370812010-09-22 12:34:52 +02002478 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05302479
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01002480 /* enable key search for every frame in an aggregate */
2481 if (AR_SREV_9300_20_OR_LATER(ah))
2482 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
2483
Bruno Randolfce2220d2010-09-17 11:36:25 +09002484 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
2485
Felix Fietkau0db156e2011-03-23 20:57:29 +01002486 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05302487 pCap->hw_caps |= ATH9K_HW_CAP_HT;
2488 else
2489 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2490
Sujith5b5fa352010-03-17 14:25:15 +05302491 if (AR_SREV_9271(ah))
2492 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05302493 else if (AR_DEVID_7010(ah))
2494 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Mohammed Shafi Shajakhan6321eb02011-09-30 11:31:27 +05302495 else if (AR_SREV_9300_20_OR_LATER(ah))
2496 pCap->num_gpio_pins = AR9300_NUM_GPIO;
2497 else if (AR_SREV_9287_11_OR_LATER(ah))
2498 pCap->num_gpio_pins = AR9287_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002499 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302500 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02002501 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302502 pCap->num_gpio_pins = AR928X_NUM_GPIO;
2503 else
2504 pCap->num_gpio_pins = AR_NUM_GPIO;
2505
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302506 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302507 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302508 else
Sujithf1dc5602008-10-29 10:16:30 +05302509 pCap->rts_aggr_limit = (8 * 1024);
Sujithf1dc5602008-10-29 10:16:30 +05302510
Johannes Berg74e13062013-07-03 20:55:38 +02002511#ifdef CONFIG_ATH9K_RFKILL
Sujith2660b812009-02-09 13:27:26 +05302512 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2513 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2514 ah->rfkill_gpio =
2515 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2516 ah->rfkill_polarity =
2517 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05302518
2519 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2520 }
2521#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07002522 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05302523 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2524 else
2525 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05302526
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302527 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302528 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2529 else
2530 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2531
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002532 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002533 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
Sujith Manoharana4a29542012-09-10 09:20:03 +05302534 if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) && !AR_SREV_9565(ah))
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002535 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
2536
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002537 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2538 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2539 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002540 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002541 pCap->txs_len = sizeof(struct ar9003_txs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002542 } else {
2543 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkaua949b172011-07-09 11:12:47 +07002544 if (AR_SREV_9280_20(ah))
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04002545 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002546 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002547
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002548 if (AR_SREV_9300_20_OR_LATER(ah))
2549 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2550
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08002551 if (AR_SREV_9300_20_OR_LATER(ah))
2552 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
2553
Felix Fietkaua42acef2010-09-22 12:34:54 +02002554 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002555 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2556
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302557 if (AR_SREV_9285(ah)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002558 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2559 ant_div_ctl1 =
2560 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302561 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002562 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302563 ath_info(common, "Enable LNA combining\n");
2564 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002565 }
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302566 }
2567
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302568 if (AR_SREV_9300_20_OR_LATER(ah)) {
2569 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2570 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2571 }
2572
Sujith Manoharan06236e52012-09-16 08:07:12 +05302573 if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302574 ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302575 if ((ant_div_ctl1 >> 0x6) == 0x3) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302576 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302577 ath_info(common, "Enable LNA combining\n");
2578 }
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302579 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002580
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002581 if (ath9k_hw_dfs_tested(ah))
2582 pCap->hw_caps |= ATH9K_HW_CAP_DFS;
2583
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002584 tx_chainmask = pCap->tx_chainmask;
2585 rx_chainmask = pCap->rx_chainmask;
2586 while (tx_chainmask || rx_chainmask) {
2587 if (tx_chainmask & BIT(0))
2588 pCap->max_txchains++;
2589 if (rx_chainmask & BIT(0))
2590 pCap->max_rxchains++;
2591
2592 tx_chainmask >>= 1;
2593 rx_chainmask >>= 1;
2594 }
2595
Sujith Manoharana4a29542012-09-10 09:20:03 +05302596 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302597 if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
2598 pCap->hw_caps |= ATH9K_HW_CAP_MCI;
2599
Sujith Manoharan2b5e54e2013-06-24 18:18:46 +05302600 if (AR_SREV_9462_20_OR_LATER(ah))
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302601 pCap->hw_caps |= ATH9K_HW_CAP_RTT;
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302602 }
2603
Sujith Manoharan846e4382013-06-03 09:19:24 +05302604 if (AR_SREV_9462(ah))
2605 pCap->hw_caps |= ATH9K_HW_WOW_DEVICE_CAPABLE;
Mohammed Shafi Shajakhand6878092012-07-10 14:55:17 +05302606
Sujith Manoharan0f21ee82012-12-10 07:22:37 +05302607 if (AR_SREV_9300_20_OR_LATER(ah) &&
2608 ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
2609 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
2610
Sujith Manoharan81dc75b2013-07-16 12:03:18 +05302611 /*
2612 * Fast channel change across bands is available
2613 * only for AR9462 and AR9565.
2614 */
2615 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
2616 pCap->hw_caps |= ATH9K_HW_CAP_FCC_BAND_SWITCH;
2617
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002618 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002619}
2620
Sujithf1dc5602008-10-29 10:16:30 +05302621/****************************/
2622/* GPIO / RFKILL / Antennae */
2623/****************************/
2624
Sujithcbe61d82009-02-09 13:27:12 +05302625static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302626 u32 gpio, u32 type)
2627{
2628 int addr;
2629 u32 gpio_shift, tmp;
2630
2631 if (gpio > 11)
2632 addr = AR_GPIO_OUTPUT_MUX3;
2633 else if (gpio > 5)
2634 addr = AR_GPIO_OUTPUT_MUX2;
2635 else
2636 addr = AR_GPIO_OUTPUT_MUX1;
2637
2638 gpio_shift = (gpio % 6) * 5;
2639
2640 if (AR_SREV_9280_20_OR_LATER(ah)
2641 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2642 REG_RMW(ah, addr, (type << gpio_shift),
2643 (0x1f << gpio_shift));
2644 } else {
2645 tmp = REG_READ(ah, addr);
2646 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2647 tmp &= ~(0x1f << gpio_shift);
2648 tmp |= (type << gpio_shift);
2649 REG_WRITE(ah, addr, tmp);
2650 }
2651}
2652
Sujithcbe61d82009-02-09 13:27:12 +05302653void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302654{
2655 u32 gpio_shift;
2656
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002657 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302658
Sujith88c1f4f2010-06-30 14:46:31 +05302659 if (AR_DEVID_7010(ah)) {
2660 gpio_shift = gpio;
2661 REG_RMW(ah, AR7010_GPIO_OE,
2662 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2663 (AR7010_GPIO_OE_MASK << gpio_shift));
2664 return;
2665 }
Sujithf1dc5602008-10-29 10:16:30 +05302666
Sujith88c1f4f2010-06-30 14:46:31 +05302667 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302668 REG_RMW(ah,
2669 AR_GPIO_OE_OUT,
2670 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2671 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2672}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002673EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302674
Sujithcbe61d82009-02-09 13:27:12 +05302675u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302676{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302677#define MS_REG_READ(x, y) \
2678 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2679
Sujith2660b812009-02-09 13:27:26 +05302680 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302681 return 0xffffffff;
2682
Sujith88c1f4f2010-06-30 14:46:31 +05302683 if (AR_DEVID_7010(ah)) {
2684 u32 val;
2685 val = REG_READ(ah, AR7010_GPIO_IN);
2686 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2687 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002688 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2689 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002690 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302691 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002692 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302693 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002694 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302695 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002696 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302697 return MS_REG_READ(AR928X, gpio) != 0;
2698 else
2699 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302700}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002701EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302702
Sujithcbe61d82009-02-09 13:27:12 +05302703void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302704 u32 ah_signal_type)
2705{
2706 u32 gpio_shift;
2707
Sujith88c1f4f2010-06-30 14:46:31 +05302708 if (AR_DEVID_7010(ah)) {
2709 gpio_shift = gpio;
2710 REG_RMW(ah, AR7010_GPIO_OE,
2711 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2712 (AR7010_GPIO_OE_MASK << gpio_shift));
2713 return;
2714 }
2715
Sujithf1dc5602008-10-29 10:16:30 +05302716 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302717 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302718 REG_RMW(ah,
2719 AR_GPIO_OE_OUT,
2720 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2721 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2722}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002723EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302724
Sujithcbe61d82009-02-09 13:27:12 +05302725void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302726{
Sujith88c1f4f2010-06-30 14:46:31 +05302727 if (AR_DEVID_7010(ah)) {
2728 val = val ? 0 : 1;
2729 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2730 AR_GPIO_BIT(gpio));
2731 return;
2732 }
2733
Sujith5b5fa352010-03-17 14:25:15 +05302734 if (AR_SREV_9271(ah))
2735 val = ~val;
2736
Sujithf1dc5602008-10-29 10:16:30 +05302737 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2738 AR_GPIO_BIT(gpio));
2739}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002740EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302741
Sujithcbe61d82009-02-09 13:27:12 +05302742void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302743{
2744 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2745}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002746EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302747
Sujithf1dc5602008-10-29 10:16:30 +05302748/*********************/
2749/* General Operation */
2750/*********************/
2751
Sujithcbe61d82009-02-09 13:27:12 +05302752u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302753{
2754 u32 bits = REG_READ(ah, AR_RX_FILTER);
2755 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2756
2757 if (phybits & AR_PHY_ERR_RADAR)
2758 bits |= ATH9K_RX_FILTER_PHYRADAR;
2759 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2760 bits |= ATH9K_RX_FILTER_PHYERR;
2761
2762 return bits;
2763}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002764EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302765
Sujithcbe61d82009-02-09 13:27:12 +05302766void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302767{
2768 u32 phybits;
2769
Sujith7d0d0df2010-04-16 11:53:57 +05302770 ENABLE_REGWRITE_BUFFER(ah);
2771
Sujith Manoharana4a29542012-09-10 09:20:03 +05302772 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302773 bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;
2774
Sujith7ea310b2009-09-03 12:08:43 +05302775 REG_WRITE(ah, AR_RX_FILTER, bits);
2776
Sujithf1dc5602008-10-29 10:16:30 +05302777 phybits = 0;
2778 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2779 phybits |= AR_PHY_ERR_RADAR;
2780 if (bits & ATH9K_RX_FILTER_PHYERR)
2781 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2782 REG_WRITE(ah, AR_PHY_ERR, phybits);
2783
2784 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002785 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302786 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002787 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302788
2789 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302790}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002791EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302792
Sujithcbe61d82009-02-09 13:27:12 +05302793bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302794{
Rajkumar Manoharan99922a42012-06-04 16:28:31 +05302795 if (ath9k_hw_mci_is_enabled(ah))
2796 ar9003_mci_bt_gain_ctrl(ah);
2797
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302798 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2799 return false;
2800
2801 ath9k_hw_init_pll(ah, NULL);
Felix Fietkau8efa7a82012-03-14 16:40:23 +01002802 ah->htc_reset_init = true;
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302803 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302804}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002805EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302806
Sujithcbe61d82009-02-09 13:27:12 +05302807bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302808{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002809 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302810 return false;
2811
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302812 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2813 return false;
2814
2815 ath9k_hw_init_pll(ah, NULL);
2816 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302817}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002818EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302819
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002820static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05302821{
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002822 enum eeprom_param gain_param;
Felix Fietkau9c204b42011-07-27 15:01:05 +02002823
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002824 if (IS_CHAN_2GHZ(chan))
2825 gain_param = EEP_ANTENNA_GAIN_2G;
2826 else
2827 gain_param = EEP_ANTENNA_GAIN_5G;
Sujithf1dc5602008-10-29 10:16:30 +05302828
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002829 return ah->eep_ops->get_eeprom(ah, gain_param);
2830}
2831
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002832void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
2833 bool test)
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002834{
2835 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2836 struct ieee80211_channel *channel;
2837 int chan_pwr, new_pwr, max_gain;
2838 int ant_gain, ant_reduction = 0;
2839
2840 if (!chan)
2841 return;
2842
2843 channel = chan->chan;
2844 chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
2845 new_pwr = min_t(int, chan_pwr, reg->power_limit);
2846 max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;
2847
2848 ant_gain = get_antenna_gain(ah, chan);
2849 if (ant_gain > max_gain)
2850 ant_reduction = ant_gain - max_gain;
Sujithf1dc5602008-10-29 10:16:30 +05302851
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002852 ah->eep_ops->set_txpower(ah, chan,
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002853 ath9k_regd_get_ctl(reg, chan),
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002854 ant_reduction, new_pwr, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002855}
2856
2857void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2858{
2859 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2860 struct ath9k_channel *chan = ah->curchan;
2861 struct ieee80211_channel *channel = chan->chan;
2862
Dan Carpenter48ef5c42011-10-17 10:28:23 +03002863 reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002864 if (test)
2865 channel->max_power = MAX_RATE_POWER / 2;
2866
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002867 ath9k_hw_apply_txpower(ah, chan, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002868
2869 if (test)
2870 channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
Sujithf1dc5602008-10-29 10:16:30 +05302871}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002872EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302873
Sujithcbe61d82009-02-09 13:27:12 +05302874void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302875{
Sujith2660b812009-02-09 13:27:26 +05302876 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302877}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002878EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302879
Sujithcbe61d82009-02-09 13:27:12 +05302880void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302881{
2882 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2883 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2884}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002885EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302886
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002887void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302888{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002889 struct ath_common *common = ath9k_hw_common(ah);
2890
2891 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2892 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2893 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302894}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002895EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302896
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002897#define ATH9K_MAX_TSF_READ 10
2898
Sujithcbe61d82009-02-09 13:27:12 +05302899u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302900{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002901 u32 tsf_lower, tsf_upper1, tsf_upper2;
2902 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302903
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002904 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2905 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2906 tsf_lower = REG_READ(ah, AR_TSF_L32);
2907 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2908 if (tsf_upper2 == tsf_upper1)
2909 break;
2910 tsf_upper1 = tsf_upper2;
2911 }
Sujithf1dc5602008-10-29 10:16:30 +05302912
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002913 WARN_ON( i == ATH9K_MAX_TSF_READ );
2914
2915 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302916}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002917EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302918
Sujithcbe61d82009-02-09 13:27:12 +05302919void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002920{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002921 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002922 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002923}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002924EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002925
Sujithcbe61d82009-02-09 13:27:12 +05302926void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302927{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002928 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2929 AH_TSF_WRITE_TIMEOUT))
Joe Perchesd2182b62011-12-15 14:55:53 -08002930 ath_dbg(ath9k_hw_common(ah), RESET,
Joe Perches226afe62010-12-02 19:12:37 -08002931 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002932
Sujithf1dc5602008-10-29 10:16:30 +05302933 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002934}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002935EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002936
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302937void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002938{
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302939 if (set)
Sujith2660b812009-02-09 13:27:26 +05302940 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002941 else
Sujith2660b812009-02-09 13:27:26 +05302942 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002943}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002944EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002945
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002946void ath9k_hw_set11nmac2040(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002947{
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002948 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithf1dc5602008-10-29 10:16:30 +05302949 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002950
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002951 if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302952 macmode = AR_2040_JOINED_RX_CLEAR;
2953 else
2954 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002955
Sujithf1dc5602008-10-29 10:16:30 +05302956 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002957}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302958
2959/* HW Generic timers configuration */
2960
2961static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2962{
2963 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2964 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2965 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2966 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2967 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2968 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2969 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2970 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2971 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2972 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2973 AR_NDP2_TIMER_MODE, 0x0002},
2974 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2975 AR_NDP2_TIMER_MODE, 0x0004},
2976 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2977 AR_NDP2_TIMER_MODE, 0x0008},
2978 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2979 AR_NDP2_TIMER_MODE, 0x0010},
2980 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2981 AR_NDP2_TIMER_MODE, 0x0020},
2982 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2983 AR_NDP2_TIMER_MODE, 0x0040},
2984 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2985 AR_NDP2_TIMER_MODE, 0x0080}
2986};
2987
2988/* HW generic timer primitives */
2989
2990/* compute and clear index of rightmost 1 */
2991static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
2992{
2993 u32 b;
2994
2995 b = *mask;
2996 b &= (0-b);
2997 *mask &= ~b;
2998 b *= debruijn32;
2999 b >>= 27;
3000
3001 return timer_table->gen_timer_index[b];
3002}
3003
Felix Fietkaudd347f22011-03-22 21:54:17 +01003004u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303005{
3006 return REG_READ(ah, AR_TSF_L32);
3007}
Felix Fietkaudd347f22011-03-22 21:54:17 +01003008EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303009
3010struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
3011 void (*trigger)(void *),
3012 void (*overflow)(void *),
3013 void *arg,
3014 u8 timer_index)
3015{
3016 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3017 struct ath_gen_timer *timer;
3018
3019 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
Joe Perches14f8dc42013-02-07 11:46:27 +00003020 if (timer == NULL)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303021 return NULL;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303022
3023 /* allocate a hardware generic timer slot */
3024 timer_table->timers[timer_index] = timer;
3025 timer->index = timer_index;
3026 timer->trigger = trigger;
3027 timer->overflow = overflow;
3028 timer->arg = arg;
3029
3030 return timer;
3031}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003032EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303033
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003034void ath9k_hw_gen_timer_start(struct ath_hw *ah,
3035 struct ath_gen_timer *timer,
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303036 u32 trig_timeout,
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003037 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303038{
3039 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303040 u32 tsf, timer_next;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303041
3042 BUG_ON(!timer_period);
3043
3044 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
3045
3046 tsf = ath9k_hw_gettsf32(ah);
3047
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303048 timer_next = tsf + trig_timeout;
3049
Sujith Manoharan14335312013-06-18 10:13:39 +05303050 ath_dbg(ath9k_hw_common(ah), BTCOEX,
Joe Perches226afe62010-12-02 19:12:37 -08003051 "current tsf %x period %x timer_next %x\n",
3052 tsf, timer_period, timer_next);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303053
3054 /*
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303055 * Program generic timer registers
3056 */
3057 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
3058 timer_next);
3059 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
3060 timer_period);
3061 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3062 gen_tmr_configuration[timer->index].mode_mask);
3063
Sujith Manoharana4a29542012-09-10 09:20:03 +05303064 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303065 /*
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303066 * Starting from AR9462, each generic timer can select which tsf
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303067 * to use. But we still follow the old rule, 0 - 7 use tsf and
3068 * 8 - 15 use tsf2.
3069 */
3070 if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
3071 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3072 (1 << timer->index));
3073 else
3074 REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3075 (1 << timer->index));
3076 }
3077
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303078 /* Enable both trigger and thresh interrupt masks */
3079 REG_SET_BIT(ah, AR_IMR_S5,
3080 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3081 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303082}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003083EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303084
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003085void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303086{
3087 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3088
3089 if ((timer->index < AR_FIRST_NDP_TIMER) ||
3090 (timer->index >= ATH_MAX_GEN_TIMER)) {
3091 return;
3092 }
3093
3094 /* Clear generic timer enable bits. */
3095 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3096 gen_tmr_configuration[timer->index].mode_mask);
3097
Sujith Manoharanb7f59762012-09-11 10:46:24 +05303098 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
3099 /*
3100 * Need to switch back to TSF if it was using TSF2.
3101 */
3102 if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
3103 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3104 (1 << timer->index));
3105 }
3106 }
3107
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303108 /* Disable both trigger and thresh interrupt masks */
3109 REG_CLR_BIT(ah, AR_IMR_S5,
3110 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3111 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
3112
3113 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303114}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003115EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303116
3117void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
3118{
3119 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3120
3121 /* free the hardware generic timer slot */
3122 timer_table->timers[timer->index] = NULL;
3123 kfree(timer);
3124}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003125EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303126
3127/*
3128 * Generic Timer Interrupts handling
3129 */
3130void ath_gen_timer_isr(struct ath_hw *ah)
3131{
3132 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3133 struct ath_gen_timer *timer;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003134 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303135 u32 trigger_mask, thresh_mask, index;
3136
3137 /* get hardware generic timer interrupt status */
3138 trigger_mask = ah->intr_gen_timer_trigger;
3139 thresh_mask = ah->intr_gen_timer_thresh;
3140 trigger_mask &= timer_table->timer_mask.val;
3141 thresh_mask &= timer_table->timer_mask.val;
3142
3143 trigger_mask &= ~thresh_mask;
3144
3145 while (thresh_mask) {
3146 index = rightmost_index(timer_table, &thresh_mask);
3147 timer = timer_table->timers[index];
3148 BUG_ON(!timer);
Sujith Manoharan14335312013-06-18 10:13:39 +05303149 ath_dbg(common, BTCOEX, "TSF overflow for Gen timer %d\n",
Joe Perchesd2182b62011-12-15 14:55:53 -08003150 index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303151 timer->overflow(timer->arg);
3152 }
3153
3154 while (trigger_mask) {
3155 index = rightmost_index(timer_table, &trigger_mask);
3156 timer = timer_table->timers[index];
3157 BUG_ON(!timer);
Sujith Manoharan14335312013-06-18 10:13:39 +05303158 ath_dbg(common, BTCOEX,
Joe Perches226afe62010-12-02 19:12:37 -08003159 "Gen timer[%d] trigger\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303160 timer->trigger(timer->arg);
3161 }
3162}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003163EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003164
Sujith05020d22010-03-17 14:25:23 +05303165/********/
3166/* HTC */
3167/********/
3168
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003169static struct {
3170 u32 version;
3171 const char * name;
3172} ath_mac_bb_names[] = {
3173 /* Devices with external radios */
3174 { AR_SREV_VERSION_5416_PCI, "5416" },
3175 { AR_SREV_VERSION_5416_PCIE, "5418" },
3176 { AR_SREV_VERSION_9100, "9100" },
3177 { AR_SREV_VERSION_9160, "9160" },
3178 /* Single-chip solutions */
3179 { AR_SREV_VERSION_9280, "9280" },
3180 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04003181 { AR_SREV_VERSION_9287, "9287" },
3182 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04003183 { AR_SREV_VERSION_9300, "9300" },
Gabor Juhos2c8e5932011-06-21 11:23:21 +02003184 { AR_SREV_VERSION_9330, "9330" },
Florian Fainelli397e5d52011-08-25 21:33:48 +02003185 { AR_SREV_VERSION_9340, "9340" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05303186 { AR_SREV_VERSION_9485, "9485" },
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303187 { AR_SREV_VERSION_9462, "9462" },
Gabor Juhos485124c2012-07-03 19:13:19 +02003188 { AR_SREV_VERSION_9550, "9550" },
Sujith Manoharan77fac462012-09-11 20:09:18 +05303189 { AR_SREV_VERSION_9565, "9565" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003190};
3191
3192/* For devices with external radios */
3193static struct {
3194 u16 version;
3195 const char * name;
3196} ath_rf_names[] = {
3197 { 0, "5133" },
3198 { AR_RAD5133_SREV_MAJOR, "5133" },
3199 { AR_RAD5122_SREV_MAJOR, "5122" },
3200 { AR_RAD2133_SREV_MAJOR, "2133" },
3201 { AR_RAD2122_SREV_MAJOR, "2122" }
3202};
3203
3204/*
3205 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
3206 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003207static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003208{
3209 int i;
3210
3211 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
3212 if (ath_mac_bb_names[i].version == mac_bb_version) {
3213 return ath_mac_bb_names[i].name;
3214 }
3215 }
3216
3217 return "????";
3218}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003219
3220/*
3221 * Return the RF name. "????" is returned if the RF is unknown.
3222 * Used for devices with external radios.
3223 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003224static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003225{
3226 int i;
3227
3228 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
3229 if (ath_rf_names[i].version == rf_version) {
3230 return ath_rf_names[i].name;
3231 }
3232 }
3233
3234 return "????";
3235}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003236
3237void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
3238{
3239 int used;
3240
3241 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02003242 if (AR_SREV_9280_20_OR_LATER(ah)) {
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003243 used = snprintf(hw_name, len,
3244 "Atheros AR%s Rev:%x",
3245 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3246 ah->hw_version.macRev);
3247 }
3248 else {
3249 used = snprintf(hw_name, len,
3250 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
3251 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3252 ah->hw_version.macRev,
3253 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
3254 AR_RADIO_SREV_MAJOR)),
3255 ah->hw_version.phyRev);
3256 }
3257
3258 hw_name[used] = '\0';
3259}
3260EXPORT_SYMBOL(ath9k_hw_name);