blob: 06beb71cb3c895c92e34ac5a70c409128f7b3d39 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070018 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070019 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 */
25
26/*
27 * TODO
28 * - coalescing setting?
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070029 *
30 * TOTEST
31 * - speed setting
shemminger@osdl.org724bca32005-09-27 15:03:01 -070032 * - suspend/resume
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070033 */
34
35#include <linux/config.h>
Stephen Hemminger793b8832005-09-14 16:06:14 -070036#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070037#include <linux/kernel.h>
38#include <linux/version.h>
39#include <linux/module.h>
40#include <linux/netdevice.h>
41#include <linux/etherdevice.h>
42#include <linux/ethtool.h>
43#include <linux/pci.h>
44#include <linux/ip.h>
45#include <linux/tcp.h>
46#include <linux/in.h>
47#include <linux/delay.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070048#include <linux/if_vlan.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070049
50#include <asm/irq.h>
51
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070052#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
53#define SKY2_VLAN_TAG_USED 1
54#endif
55
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070056#include "sky2.h"
57
58#define DRV_NAME "sky2"
shemminger@osdl.org724bca32005-09-27 15:03:01 -070059#define DRV_VERSION "0.6"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070060#define PFX DRV_NAME " "
61
62/*
63 * The Yukon II chipset takes 64 bit command blocks (called list elements)
64 * that are organized into three (receive, transmit, status) different rings
65 * similar to Tigon3. A transmit can require several elements;
66 * a receive requires one (or two if using 64 bit dma).
67 */
68
69#ifdef CONFIG_SKY2_EC_A1
70#define is_ec_a1(hw) \
71 ((hw)->chip_id == CHIP_ID_YUKON_EC && \
72 (hw)->chip_rev == CHIP_REV_YU_EC_A1)
73#else
74#define is_ec_a1(hw) 0
75#endif
76
Stephen Hemminger793b8832005-09-14 16:06:14 -070077#define RX_LE_SIZE 256
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070078#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger793b8832005-09-14 16:06:14 -070079#define RX_MAX_PENDING (RX_LE_SIZE/2 - 1)
80#define RX_DEF_PENDING 128
Stephen Hemminger79e57d32005-09-19 15:42:33 -070081#define RX_COPY_THRESHOLD 256
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070082
Stephen Hemminger793b8832005-09-14 16:06:14 -070083#define TX_RING_SIZE 512
84#define TX_DEF_PENDING (TX_RING_SIZE - 1)
85#define TX_MIN_PENDING 64
86#define MAX_SKB_TX_LE (4 + 2*MAX_SKB_FRAGS)
87
88#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070089#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
90#define ETH_JUMBO_MTU 9000
91#define TX_WATCHDOG (5 * HZ)
92#define NAPI_WEIGHT 64
93#define PHY_RETRIES 1000
94
95static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070096 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
97 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
98 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN | NETIF_MSG_INTR;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070099
Stephen Hemminger793b8832005-09-14 16:06:14 -0700100static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700101module_param(debug, int, 0);
102MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
103
104static const struct pci_device_id sky2_id_table[] = {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700105 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700106 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },
108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) },
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
122 { 0 }
123};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700124
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700125MODULE_DEVICE_TABLE(pci, sky2_id_table);
126
127/* Avoid conditionals by using array */
128static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
129static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
130
Stephen Hemminger793b8832005-09-14 16:06:14 -0700131static const char *yukon_name[] = {
132 [CHIP_ID_YUKON_LITE - CHIP_ID_YUKON] = "Lite", /* 0xb0 */
133 [CHIP_ID_YUKON_LP - CHIP_ID_YUKON] = "LP", /* 0xb2 */
134 [CHIP_ID_YUKON_XL - CHIP_ID_YUKON] = "XL", /* 0xb3 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700135
Stephen Hemminger793b8832005-09-14 16:06:14 -0700136 [CHIP_ID_YUKON_EC - CHIP_ID_YUKON] = "EC", /* 0xb6 */
137 [CHIP_ID_YUKON_FE - CHIP_ID_YUKON] = "FE", /* 0xb7 */
138};
139
140
141/* Access to external PHY */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700142static void gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
143{
144 int i;
145
146 gma_write16(hw, port, GM_SMI_DATA, val);
147 gma_write16(hw, port, GM_SMI_CTRL,
148 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
149
150 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700151 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
Stephen Hemminger793b8832005-09-14 16:06:14 -0700152 return;
153 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700154 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700155 printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700156}
157
158static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
159{
160 int i;
161
Stephen Hemminger793b8832005-09-14 16:06:14 -0700162 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700163 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
164
165 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700166 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
167 goto ready;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700168 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700169 }
170
Stephen Hemminger793b8832005-09-14 16:06:14 -0700171 printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
172ready:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700173 return gma_read16(hw, port, GM_SMI_DATA);
174}
175
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700176static int sky2_set_power_state(struct sky2_hw *hw, pci_power_t state)
177{
178 u16 power_control;
179 u32 reg1;
180 int vaux;
181 int ret = 0;
182
183 pr_debug("sky2_set_power_state %d\n", state);
184 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
185
186 pci_read_config_word(hw->pdev, hw->pm_cap + PCI_PM_PMC, &power_control);
187 vaux = (sky2_read8(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
188 (power_control & PCI_PM_CAP_PME_D3cold);
189
190 pci_read_config_word(hw->pdev, hw->pm_cap + PCI_PM_CTRL, &power_control);
191
192 power_control |= PCI_PM_CTRL_PME_STATUS;
193 power_control &= ~(PCI_PM_CTRL_STATE_MASK);
194
195 switch (state) {
196 case PCI_D0:
197 /* switch power to VCC (WA for VAUX problem) */
198 sky2_write8(hw, B0_POWER_CTRL,
199 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
200
201 /* disable Core Clock Division, */
202 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
203
204 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
205 /* enable bits are inverted */
206 sky2_write8(hw, B2_Y2_CLK_GATE,
207 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
208 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
209 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
210 else
211 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
212
213 /* Turn off phy power saving */
214 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
215 reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
216
217 /* looks like this xl is back asswards .. */
218 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1) {
219 reg1 |= PCI_Y2_PHY1_COMA;
220 if (hw->ports > 1)
221 reg1 |= PCI_Y2_PHY2_COMA;
222 }
223 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
224 break;
225
226 case PCI_D3hot:
227 case PCI_D3cold:
228 /* Turn on phy power saving */
229 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
230 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
231 reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
232 else
233 reg1 |= (PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
234 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
235
236 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
237 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
238 else
239 /* enable bits are inverted */
240 sky2_write8(hw, B2_Y2_CLK_GATE,
241 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
242 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
243 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
244
245 /* switch power to VAUX */
246 if (vaux && state != PCI_D3cold)
247 sky2_write8(hw, B0_POWER_CTRL,
248 (PC_VAUX_ENA | PC_VCC_ENA |
249 PC_VAUX_ON | PC_VCC_OFF));
250 break;
251 default:
252 printk(KERN_ERR PFX "Unknown power state %d\n", state);
253 ret = -1;
254 }
255
256 pci_write_config_byte(hw->pdev, hw->pm_cap + PCI_PM_CTRL, power_control);
257 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
258 return ret;
259}
260
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700261static void sky2_phy_reset(struct sky2_hw *hw, unsigned port)
262{
263 u16 reg;
264
265 /* disable all GMAC IRQ's */
266 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
267 /* disable PHY IRQs */
268 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700269
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700270 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
271 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
272 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
273 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
274
275 reg = gma_read16(hw, port, GM_RX_CTRL);
276 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
277 gma_write16(hw, port, GM_RX_CTRL, reg);
278}
279
280static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
281{
282 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700283 u16 ctrl, ct1000, adv, pg, ledctrl, ledover;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700284
Stephen Hemminger793b8832005-09-14 16:06:14 -0700285 if (sky2->autoneg == AUTONEG_ENABLE && hw->chip_id != CHIP_ID_YUKON_XL) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700286 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
287
288 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700289 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700290 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
291
292 if (hw->chip_id == CHIP_ID_YUKON_EC)
293 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
294 else
295 ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
296
297 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
298 }
299
300 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
301 if (hw->copper) {
302 if (hw->chip_id == CHIP_ID_YUKON_FE) {
303 /* enable automatic crossover */
304 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
305 } else {
306 /* disable energy detect */
307 ctrl &= ~PHY_M_PC_EN_DET_MSK;
308
309 /* enable automatic crossover */
310 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
311
312 if (sky2->autoneg == AUTONEG_ENABLE &&
313 hw->chip_id == CHIP_ID_YUKON_XL) {
314 ctrl &= ~PHY_M_PC_DSC_MSK;
315 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
316 }
317 }
318 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
319 } else {
320 /* workaround for deviation #4.88 (CRC errors) */
321 /* disable Automatic Crossover */
322
323 ctrl &= ~PHY_M_PC_MDIX_MSK;
324 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
325
326 if (hw->chip_id == CHIP_ID_YUKON_XL) {
327 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
328 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
329 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
330 ctrl &= ~PHY_M_MAC_MD_MSK;
331 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
332 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
333
334 /* select page 1 to access Fiber registers */
335 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
336 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700337 }
338
339 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
340 if (sky2->autoneg == AUTONEG_DISABLE)
341 ctrl &= ~PHY_CT_ANE;
342 else
343 ctrl |= PHY_CT_ANE;
344
345 ctrl |= PHY_CT_RESET;
346 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
347
348 ctrl = 0;
349 ct1000 = 0;
350 adv = PHY_AN_CSMA;
351
352 if (sky2->autoneg == AUTONEG_ENABLE) {
353 if (hw->copper) {
354 if (sky2->advertising & ADVERTISED_1000baseT_Full)
355 ct1000 |= PHY_M_1000C_AFD;
356 if (sky2->advertising & ADVERTISED_1000baseT_Half)
357 ct1000 |= PHY_M_1000C_AHD;
358 if (sky2->advertising & ADVERTISED_100baseT_Full)
359 adv |= PHY_M_AN_100_FD;
360 if (sky2->advertising & ADVERTISED_100baseT_Half)
361 adv |= PHY_M_AN_100_HD;
362 if (sky2->advertising & ADVERTISED_10baseT_Full)
363 adv |= PHY_M_AN_10_FD;
364 if (sky2->advertising & ADVERTISED_10baseT_Half)
365 adv |= PHY_M_AN_10_HD;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700366 } else /* special defines for FIBER (88E1011S only) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700367 adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
368
369 /* Set Flow-control capabilities */
370 if (sky2->tx_pause && sky2->rx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700371 adv |= PHY_AN_PAUSE_CAP; /* symmetric */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700372 else if (sky2->rx_pause && !sky2->tx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700373 adv |= PHY_AN_PAUSE_ASYM | PHY_AN_PAUSE_CAP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700374 else if (!sky2->rx_pause && sky2->tx_pause)
375 adv |= PHY_AN_PAUSE_ASYM; /* local */
376
377 /* Restart Auto-negotiation */
378 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
379 } else {
380 /* forced speed/duplex settings */
381 ct1000 = PHY_M_1000C_MSE;
382
383 if (sky2->duplex == DUPLEX_FULL)
384 ctrl |= PHY_CT_DUP_MD;
385
386 switch (sky2->speed) {
387 case SPEED_1000:
388 ctrl |= PHY_CT_SP1000;
389 break;
390 case SPEED_100:
391 ctrl |= PHY_CT_SP100;
392 break;
393 }
394
395 ctrl |= PHY_CT_RESET;
396 }
397
398 if (hw->chip_id != CHIP_ID_YUKON_FE)
399 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
400
401 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
402 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
403
404 /* Setup Phy LED's */
405 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
406 ledover = 0;
407
408 switch (hw->chip_id) {
409 case CHIP_ID_YUKON_FE:
410 /* on 88E3082 these bits are at 11..9 (shifted left) */
411 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
412
413 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
414
415 /* delete ACT LED control bits */
416 ctrl &= ~PHY_M_FELP_LED1_MSK;
417 /* change ACT LED control to blink mode */
418 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
419 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
420 break;
421
422 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700423 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700424
425 /* select page 3 to access LED control register */
426 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
427
428 /* set LED Function Control register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700429 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
430 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
431 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
432 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700433
434 /* set Polarity Control register */
435 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700436 (PHY_M_POLC_LS1_P_MIX(4) |
437 PHY_M_POLC_IS0_P_MIX(4) |
438 PHY_M_POLC_LOS_CTRL(2) |
439 PHY_M_POLC_INIT_CTRL(2) |
440 PHY_M_POLC_STA1_CTRL(2) |
441 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700442
443 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700444 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700445 break;
446
447 default:
448 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
449 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
450 /* turn off the Rx LED (LED_RX) */
451 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
452 }
453
454 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
455
456 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
457 /* turn on 100 Mbps LED (LED_LINK100) */
458 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
459 }
460
461 if (ledover)
462 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
463
464 /* Enable phy interrupt on autonegotiation complete (or link up) */
465 if (sky2->autoneg == AUTONEG_ENABLE)
466 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
467 else
468 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
469}
470
471static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
472{
473 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
474 u16 reg;
475 int i;
476 const u8 *addr = hw->dev[port]->dev_addr;
477
478 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
479 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
480
481 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
482
Stephen Hemminger793b8832005-09-14 16:06:14 -0700483 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700484 /* WA DEV_472 -- looks like crossed wires on port 2 */
485 /* clear GMAC 1 Control reset */
486 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
487 do {
488 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
489 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
490 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
491 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
492 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
493 }
494
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700495 if (sky2->autoneg == AUTONEG_DISABLE) {
496 reg = gma_read16(hw, port, GM_GP_CTRL);
497 reg |= GM_GPCR_AU_ALL_DIS;
498 gma_write16(hw, port, GM_GP_CTRL, reg);
499 gma_read16(hw, port, GM_GP_CTRL);
500
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700501 switch (sky2->speed) {
502 case SPEED_1000:
503 reg |= GM_GPCR_SPEED_1000;
504 /* fallthru */
505 case SPEED_100:
506 reg |= GM_GPCR_SPEED_100;
507 }
508
509 if (sky2->duplex == DUPLEX_FULL)
510 reg |= GM_GPCR_DUP_FULL;
511 } else
512 reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
513
514 if (!sky2->tx_pause && !sky2->rx_pause) {
515 sky2_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700516 reg |=
517 GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
518 } else if (sky2->tx_pause && !sky2->rx_pause) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700519 /* disable Rx flow-control */
520 reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
521 }
522
523 gma_write16(hw, port, GM_GP_CTRL, reg);
524
Stephen Hemminger793b8832005-09-14 16:06:14 -0700525 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700526
527 spin_lock_bh(&hw->phy_lock);
528 sky2_phy_init(hw, port);
529 spin_unlock_bh(&hw->phy_lock);
530
531 /* MIB clear */
532 reg = gma_read16(hw, port, GM_PHY_ADDR);
533 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
534
535 for (i = 0; i < GM_MIB_CNT_SIZE; i++)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700536 gma_read16(hw, port, GM_MIB_CNT_BASE + 8 * i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700537 gma_write16(hw, port, GM_PHY_ADDR, reg);
538
539 /* transmit control */
540 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
541
542 /* receive control reg: unicast + multicast + no FCS */
543 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700544 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700545
546 /* transmit flow control */
547 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
548
549 /* transmit parameter */
550 gma_write16(hw, port, GM_TX_PARAM,
551 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
552 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
553 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
554 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
555
556 /* serial mode register */
557 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700558 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700559
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700560 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700561 reg |= GM_SMOD_JUMBO_ENA;
562
563 gma_write16(hw, port, GM_SERIAL_MODE, reg);
564
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700565 /* virtual address for data */
566 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
567
Stephen Hemminger793b8832005-09-14 16:06:14 -0700568 /* physical address: used for pause frames */
569 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
570
571 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700572 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
573 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
574 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
575
576 /* Configure Rx MAC FIFO */
577 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700578 sky2_write16(hw, SK_REG(port, RX_GMF_CTRL_T),
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700579 GMF_RX_CTRL_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700580
Stephen Hemminger793b8832005-09-14 16:06:14 -0700581 /* Flush Rx MAC FIFO on any flowcontrol or error */
582 reg = GMR_FS_ANY_ERR;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700583 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev <= 1)
584 reg = 0; /* WA Dev #4115 */
585
586 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), reg);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700587 /* Set threshold to 0xa (64 bytes)
588 * ASF disabled so no need to do WA dev #4.30
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700589 */
590 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);
591
592 /* Configure Tx MAC FIFO */
593 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
594 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700595}
596
597static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, size_t len)
598{
599 u32 end;
600
601 start /= 8;
602 len /= 8;
603 end = start + len - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700604
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700605 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
606 sky2_write32(hw, RB_ADDR(q, RB_START), start);
607 sky2_write32(hw, RB_ADDR(q, RB_END), end);
608 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
609 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
610
611 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700612 u32 rxup, rxlo;
613
614 rxlo = len/2;
615 rxup = rxlo + len/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700616
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700617 /* Set thresholds on receive queue's */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700618 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), rxup);
619 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), rxlo);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700620 } else {
621 /* Enable store & forward on Tx queue's because
622 * Tx FIFO is only 1K on Yukon
623 */
624 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
625 }
626
627 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700628 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700629}
630
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700631/* Setup Bus Memory Interface */
632static void sky2_qset(struct sky2_hw *hw, u16 q, u32 wm)
633{
634 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
635 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
636 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
637 sky2_write32(hw, Q_ADDR(q, Q_WM), wm);
638}
639
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700640/* Setup prefetch unit registers. This is the interface between
641 * hardware and driver list elements
642 */
643static inline void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
644 u64 addr, u32 last)
645{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700646 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
647 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
648 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
649 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
650 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
651 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700652
653 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700654}
655
Stephen Hemminger793b8832005-09-14 16:06:14 -0700656static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
657{
658 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
659
660 sky2->tx_prod = (sky2->tx_prod + 1) % TX_RING_SIZE;
661 return le;
662}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700663
664/*
665 * This is a workaround code taken from syskonnect sk98lin driver
Stephen Hemminger793b8832005-09-14 16:06:14 -0700666 * to deal with chip bug on Yukon EC rev 0 in the wraparound case.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700667 */
668static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q,
669 u16 idx, u16 *last, u16 size)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700670{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700671 if (is_ec_a1(hw) && idx < *last) {
672 u16 hwget = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
673
674 if (hwget == 0) {
675 /* Start prefetching again */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700676 sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 0xe0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700677 goto setnew;
678 }
679
Stephen Hemminger793b8832005-09-14 16:06:14 -0700680 if (hwget == size - 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700681 /* set watermark to one list element */
682 sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 8);
683
684 /* set put index to first list element */
685 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700686 } else /* have hardware go to end of list */
687 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX),
688 size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700689 } else {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700690setnew:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700691 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700692 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700693 *last = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700694}
695
Stephen Hemminger793b8832005-09-14 16:06:14 -0700696
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700697static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
698{
699 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
700 sky2->rx_put = (sky2->rx_put + 1) % RX_LE_SIZE;
701 return le;
702}
703
Stephen Hemminger793b8832005-09-14 16:06:14 -0700704/* Build description to hardware about buffer */
705static inline void sky2_rx_add(struct sky2_port *sky2, struct ring_info *re)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700706{
707 struct sky2_rx_le *le;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700708 u32 hi = (re->mapaddr >> 16) >> 16;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700709
Stephen Hemminger793b8832005-09-14 16:06:14 -0700710 re->idx = sky2->rx_put;
711 if (sky2->rx_addr64 != hi) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700712 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700713 le->addr = cpu_to_le32(hi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700714 le->ctrl = 0;
715 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700716 sky2->rx_addr64 = hi;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700717 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700718
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700719 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700720 le->addr = cpu_to_le32((u32) re->mapaddr);
721 le->length = cpu_to_le16(re->maplen);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700722 le->ctrl = 0;
723 le->opcode = OP_PACKET | HW_OWNER;
724}
725
Stephen Hemminger793b8832005-09-14 16:06:14 -0700726/* Tell receiver about new buffers. */
727static inline void rx_set_put(struct net_device *dev)
728{
729 struct sky2_port *sky2 = netdev_priv(dev);
730
731 if (sky2->rx_last_put != sky2->rx_put)
732 sky2_put_idx(sky2->hw, rxqaddr[sky2->port], sky2->rx_put,
733 &sky2->rx_last_put, RX_LE_SIZE);
734}
735
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700736/* Tell chip where to start receive checksum.
737 * Actually has two checksums, but set both same to avoid possible byte
738 * order problems.
739 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700740static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700741{
742 struct sky2_rx_le *le;
743
Stephen Hemminger793b8832005-09-14 16:06:14 -0700744 le = sky2_next_rx(sky2);
745 le->addr = (ETH_HLEN << 16) | ETH_HLEN;
746 le->ctrl = 0;
747 le->opcode = OP_TCPSTART | HW_OWNER;
748
Stephen Hemminger793b8832005-09-14 16:06:14 -0700749 sky2_write32(sky2->hw,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700750 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
751 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
752
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700753}
754
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700755/*
756 * The RX Stop command will not work for Yukon-2 if the BMU does not
757 * reach the end of packet and since we can't make sure that we have
758 * incoming data, we must reset the BMU while it is not doing a DMA
759 * transfer. Since it is possible that the RX path is still active,
760 * the RX RAM buffer will be stopped first, so any possible incoming
761 * data will not trigger a DMA. After the RAM buffer is stopped, the
762 * BMU is polled until any DMA in progress is ended and only then it
763 * will be reset.
764 */
765static void sky2_rx_stop(struct sky2_port *sky2)
766{
767 struct sky2_hw *hw = sky2->hw;
768 unsigned rxq = rxqaddr[sky2->port];
769 int i;
770
771 /* disable the RAM Buffer receive queue */
772 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
773
774 for (i = 0; i < 0xffff; i++)
775 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
776 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
777 goto stopped;
778
779 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
780 sky2->netdev->name);
781stopped:
782 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
783
784 /* reset the Rx prefetch unit */
785 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
786}
Stephen Hemminger793b8832005-09-14 16:06:14 -0700787
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700788/* Cleanout receive buffer area, assumes receiver hardware stopped */
789static void sky2_rx_clean(struct sky2_port *sky2)
790{
791 unsigned i;
792
793 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700794 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700795 struct ring_info *re = sky2->rx_ring + i;
796
797 if (re->skb) {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700798 pci_unmap_single(sky2->hw->pdev,
799 re->mapaddr, re->maplen,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700800 PCI_DMA_FROMDEVICE);
801 kfree_skb(re->skb);
802 re->skb = NULL;
803 }
804 }
805}
806
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700807#ifdef SKY2_VLAN_TAG_USED
808static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
809{
810 struct sky2_port *sky2 = netdev_priv(dev);
811 struct sky2_hw *hw = sky2->hw;
812 u16 port = sky2->port;
813 unsigned long flags;
814
815 spin_lock_irqsave(&sky2->tx_lock, flags);
816
817 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
818 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
819 sky2->vlgrp = grp;
820
821 spin_unlock_irqrestore(&sky2->tx_lock, flags);
822}
823
824static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
825{
826 struct sky2_port *sky2 = netdev_priv(dev);
827 struct sky2_hw *hw = sky2->hw;
828 u16 port = sky2->port;
829 unsigned long flags;
830
831 spin_lock_irqsave(&sky2->tx_lock, flags);
832
833 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
834 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
835 if (sky2->vlgrp)
836 sky2->vlgrp->vlan_devices[vid] = NULL;
837
838 spin_unlock_irqrestore(&sky2->tx_lock, flags);
839}
840#endif
841
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700842#define roundup(x, y) ((((x)+((y)-1))/(y))*(y))
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700843static inline unsigned rx_size(const struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700844{
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700845 return roundup(sky2->netdev->mtu + ETH_HLEN + 4, 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700846}
847
848/*
849 * Allocate and setup receiver buffer pool.
850 * In case of 64 bit dma, there are 2X as many list elements
851 * available as ring entries
852 * and need to reserve one list element so we don't wrap around.
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700853 *
854 * It appears the hardware has a bug in the FIFO logic that
855 * cause it to hang if the FIFO gets overrun and the receive buffer
856 * is not aligned. This means we can't use skb_reserve to align
857 * the IP header.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700858 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700859static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700860{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700861 struct sky2_hw *hw = sky2->hw;
862 unsigned size = rx_size(sky2);
863 unsigned rxq = rxqaddr[sky2->port];
864 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700865
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700866 sky2->rx_put = sky2->rx_next = 0;
867 sky2_qset(hw, rxq, is_pciex(hw) ? 0x80 : 0x600);
868 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
869
870 rx_set_checksum(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700871 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700872 struct ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700873
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700874 re->skb = dev_alloc_skb(size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700875 if (!re->skb)
876 goto nomem;
877
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700878 re->mapaddr = pci_map_single(hw->pdev, re->skb->data,
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700879 size, PCI_DMA_FROMDEVICE);
880 re->maplen = size;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700881 sky2_rx_add(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700882 }
883
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700884 /* Tell chip about available buffers */
885 sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
886 sky2->rx_last_put = sky2_read16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700887 return 0;
888nomem:
889 sky2_rx_clean(sky2);
890 return -ENOMEM;
891}
892
893/* Bring up network interface. */
894static int sky2_up(struct net_device *dev)
895{
896 struct sky2_port *sky2 = netdev_priv(dev);
897 struct sky2_hw *hw = sky2->hw;
898 unsigned port = sky2->port;
899 u32 ramsize, rxspace;
900 int err = -ENOMEM;
901
902 if (netif_msg_ifup(sky2))
903 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
904
905 /* must be power of 2 */
906 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700907 TX_RING_SIZE *
908 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700909 &sky2->tx_le_map);
910 if (!sky2->tx_le)
911 goto err_out;
912
913 sky2->tx_ring = kmalloc(TX_RING_SIZE * sizeof(struct ring_info),
914 GFP_KERNEL);
915 if (!sky2->tx_ring)
916 goto err_out;
917 sky2->tx_prod = sky2->tx_cons = 0;
918 memset(sky2->tx_ring, 0, TX_RING_SIZE * sizeof(struct ring_info));
919
920 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
921 &sky2->rx_le_map);
922 if (!sky2->rx_le)
923 goto err_out;
924 memset(sky2->rx_le, 0, RX_LE_BYTES);
925
Stephen Hemminger793b8832005-09-14 16:06:14 -0700926 sky2->rx_ring = kmalloc(sky2->rx_pending * sizeof(struct ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700927 GFP_KERNEL);
928 if (!sky2->rx_ring)
929 goto err_out;
930
931 sky2_mac_init(hw, port);
932
933 /* Configure RAM buffers */
934 if (hw->chip_id == CHIP_ID_YUKON_FE ||
935 (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == 2))
936 ramsize = 4096;
937 else {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700938 u8 e0 = sky2_read8(hw, B2_E_0);
939 ramsize = (e0 == 0) ? (128 * 1024) : (e0 * 4096);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700940 }
941
942 /* 2/3 for Rx */
943 rxspace = (2 * ramsize) / 3;
944 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
945 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
946
Stephen Hemminger793b8832005-09-14 16:06:14 -0700947 /* Make sure SyncQ is disabled */
948 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
949 RB_RST_SET);
950
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700951 sky2_qset(hw, txqaddr[port], 0x600);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700952 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
953 TX_RING_SIZE - 1);
954
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700955 err = sky2_rx_start(sky2);
956 if (err)
957 goto err_out;
958
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700959 /* Enable interrupts from phy/mac for port */
960 hw->intr_mask |= (port == 0) ? Y2_IS_PORT_1 : Y2_IS_PORT_2;
961 sky2_write32(hw, B0_IMSK, hw->intr_mask);
962 return 0;
963
964err_out:
965 if (sky2->rx_le)
966 pci_free_consistent(hw->pdev, RX_LE_BYTES,
967 sky2->rx_le, sky2->rx_le_map);
968 if (sky2->tx_le)
969 pci_free_consistent(hw->pdev,
970 TX_RING_SIZE * sizeof(struct sky2_tx_le),
971 sky2->tx_le, sky2->tx_le_map);
972 if (sky2->tx_ring)
973 kfree(sky2->tx_ring);
974 if (sky2->rx_ring)
975 kfree(sky2->rx_ring);
976
977 return err;
978}
979
Stephen Hemminger793b8832005-09-14 16:06:14 -0700980/* Modular subtraction in ring */
981static inline int tx_dist(unsigned tail, unsigned head)
982{
983 return (head >= tail ? head : head + TX_RING_SIZE) - tail;
984}
985
986/* Number of list elements available for next tx */
987static inline int tx_avail(const struct sky2_port *sky2)
988{
989 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
990}
991
992/* Estimate of number of transmit list elements required */
993static inline unsigned tx_le_req(const struct sk_buff *skb)
994{
995 unsigned count;
996
997 count = sizeof(dma_addr_t) / sizeof(u32);
998 count += skb_shinfo(skb)->nr_frags * count;
999
1000 if (skb_shinfo(skb)->tso_size)
1001 ++count;
1002
1003 if (skb->ip_summed)
1004 ++count;
1005
1006 return count;
1007}
1008
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001009/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001010 * Put one packet in ring for transmit.
1011 * A single packet can generate multiple list elements, and
1012 * the number of ring elements will probably be less than the number
1013 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001014 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001015static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1016{
1017 struct sky2_port *sky2 = netdev_priv(dev);
1018 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001019 struct sky2_tx_le *le = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001020 struct ring_info *re;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001021 unsigned long flags;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001022 unsigned i, len;
1023 dma_addr_t mapping;
1024 u32 addr64;
1025 u16 mss;
1026 u8 ctrl;
1027
Stephen Hemminger793b8832005-09-14 16:06:14 -07001028 local_irq_save(flags);
1029 if (!spin_trylock(&sky2->tx_lock)) {
1030 local_irq_restore(flags);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001031 return NETDEV_TX_LOCKED;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001032 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001033
Stephen Hemminger793b8832005-09-14 16:06:14 -07001034 if (unlikely(tx_avail(sky2) < tx_le_req(skb))) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001035 netif_stop_queue(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001036 spin_unlock_irqrestore(&sky2->tx_lock, flags);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001037
1038 printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
1039 dev->name);
1040 return NETDEV_TX_BUSY;
1041 }
1042
Stephen Hemminger793b8832005-09-14 16:06:14 -07001043 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001044 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1045 dev->name, sky2->tx_prod, skb->len);
1046
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001047 len = skb_headlen(skb);
1048 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001049 addr64 = (mapping >> 16) >> 16;
1050
1051 re = sky2->tx_ring + sky2->tx_prod;
1052
1053 /* Send high bits if changed */
1054 if (addr64 != sky2->tx_addr64) {
1055 le = get_tx_le(sky2);
1056 le->tx.addr = cpu_to_le32(addr64);
1057 le->ctrl = 0;
1058 le->opcode = OP_ADDR64 | HW_OWNER;
1059 sky2->tx_addr64 = addr64;
1060 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001061
1062 /* Check for TCP Segmentation Offload */
1063 mss = skb_shinfo(skb)->tso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001064 if (mss != 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001065 /* just drop the packet if non-linear expansion fails */
1066 if (skb_header_cloned(skb) &&
1067 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001068 dev_kfree_skb_any(skb);
1069 goto out_unlock;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001070 }
1071
1072 mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
1073 mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
1074 mss += ETH_HLEN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001075 }
1076
Stephen Hemminger793b8832005-09-14 16:06:14 -07001077 if (mss != sky2->tx_last_mss) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001078 le = get_tx_le(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001079 le->tx.tso.size = cpu_to_le16(mss);
1080 le->tx.tso.rsvd = 0;
1081 le->opcode = OP_LRGLEN | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001082 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001083 sky2->tx_last_mss = mss;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001084 }
1085
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001086 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001087#ifdef SKY2_VLAN_TAG_USED
1088 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1089 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1090 if (!le) {
1091 le = get_tx_le(sky2);
1092 le->tx.addr = 0;
1093 le->opcode = OP_VLAN|HW_OWNER;
1094 le->ctrl = 0;
1095 } else
1096 le->opcode |= OP_VLAN;
1097 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1098 ctrl |= INS_VLAN;
1099 }
1100#endif
1101
1102 /* Handle TCP checksum offload */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001103 if (skb->ip_summed == CHECKSUM_HW) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001104 u16 hdr = skb->h.raw - skb->data;
1105 u16 offset = hdr + skb->csum;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001106
1107 ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1108 if (skb->nh.iph->protocol == IPPROTO_UDP)
1109 ctrl |= UDPTCP;
1110
1111 le = get_tx_le(sky2);
1112 le->tx.csum.start = cpu_to_le16(hdr);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001113 le->tx.csum.offset = cpu_to_le16(offset);
1114 le->length = 0; /* initial checksum value */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001115 le->ctrl = 1; /* one packet */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001116 le->opcode = OP_TCPLISW | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001117 }
1118
1119 le = get_tx_le(sky2);
1120 le->tx.addr = cpu_to_le32((u32) mapping);
1121 le->length = cpu_to_le16(len);
1122 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001123 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001124
Stephen Hemminger793b8832005-09-14 16:06:14 -07001125 /* Record the transmit mapping info */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001126 re->skb = skb;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001127 re->mapaddr = mapping;
1128 re->maplen = len;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001129
1130 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1131 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemminger793b8832005-09-14 16:06:14 -07001132 struct ring_info *fre;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001133
1134 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1135 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001136 addr64 = (mapping >> 16) >> 16;
1137 if (addr64 != sky2->tx_addr64) {
1138 le = get_tx_le(sky2);
1139 le->tx.addr = cpu_to_le32(addr64);
1140 le->ctrl = 0;
1141 le->opcode = OP_ADDR64 | HW_OWNER;
1142 sky2->tx_addr64 = addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001143 }
1144
1145 le = get_tx_le(sky2);
1146 le->tx.addr = cpu_to_le32((u32) mapping);
1147 le->length = cpu_to_le16(frag->size);
1148 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001149 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001150
Stephen Hemminger793b8832005-09-14 16:06:14 -07001151 fre = sky2->tx_ring
1152 + ((re - sky2->tx_ring) + i + 1) % TX_RING_SIZE;
1153 fre->skb = NULL;
1154 fre->mapaddr = mapping;
1155 fre->maplen = frag->size;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001156 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001157 re->idx = sky2->tx_prod;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001158 le->ctrl |= EOP;
1159
shemminger@osdl.org724bca32005-09-27 15:03:01 -07001160 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001161 &sky2->tx_last_put, TX_RING_SIZE);
1162
Stephen Hemminger793b8832005-09-14 16:06:14 -07001163 if (tx_avail(sky2) < MAX_SKB_TX_LE + 1)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001164 netif_stop_queue(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001165
1166out_unlock:
1167 mmiowb();
1168 spin_unlock_irqrestore(&sky2->tx_lock, flags);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001169
1170 dev->trans_start = jiffies;
1171 return NETDEV_TX_OK;
1172}
1173
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001174/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001175 * Free ring elements from starting at tx_cons until "done"
1176 *
1177 * NB: the hardware will tell us about partial completion of multi-part
1178 * buffers; these are defered until completion.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001179 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001180static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001181{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001182 struct net_device *dev = sky2->netdev;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001183 unsigned i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001184
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001185 if (unlikely(netif_msg_tx_done(sky2)))
1186 printk(KERN_DEBUG "%s: tx done, upto %u\n",
1187 dev->name, done);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001188
1189 spin_lock(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001190
Stephen Hemminger793b8832005-09-14 16:06:14 -07001191 while (sky2->tx_cons != done) {
1192 struct ring_info *re = sky2->tx_ring + sky2->tx_cons;
1193 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001194
Stephen Hemminger793b8832005-09-14 16:06:14 -07001195 /* Check for partial status */
1196 if (tx_dist(sky2->tx_cons, done)
1197 < tx_dist(sky2->tx_cons, re->idx))
1198 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001199
Stephen Hemminger793b8832005-09-14 16:06:14 -07001200 skb = re->skb;
1201 pci_unmap_single(sky2->hw->pdev,
1202 re->mapaddr, re->maplen, PCI_DMA_TODEVICE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001203
Stephen Hemminger793b8832005-09-14 16:06:14 -07001204 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1205 struct ring_info *fre;
1206 fre =
1207 sky2->tx_ring + (sky2->tx_cons + i +
1208 1) % TX_RING_SIZE;
1209 pci_unmap_page(sky2->hw->pdev, fre->mapaddr,
1210 fre->maplen, PCI_DMA_TODEVICE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001211 }
1212
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001213 dev_kfree_skb_any(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001214
Stephen Hemminger793b8832005-09-14 16:06:14 -07001215 sky2->tx_cons = re->idx;
1216 }
1217out:
1218
1219 if (netif_queue_stopped(dev) && tx_avail(sky2) > MAX_SKB_TX_LE)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001220 netif_wake_queue(dev);
1221 spin_unlock(&sky2->tx_lock);
1222}
1223
1224/* Cleanup all untransmitted buffers, assume transmitter not running */
1225static inline void sky2_tx_clean(struct sky2_port *sky2)
1226{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001227 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001228}
1229
1230/* Network shutdown */
1231static int sky2_down(struct net_device *dev)
1232{
1233 struct sky2_port *sky2 = netdev_priv(dev);
1234 struct sky2_hw *hw = sky2->hw;
1235 unsigned port = sky2->port;
1236 u16 ctrl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001237
1238 if (netif_msg_ifdown(sky2))
1239 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1240
1241 netif_stop_queue(dev);
1242
Stephen Hemminger793b8832005-09-14 16:06:14 -07001243 sky2_phy_reset(hw, port);
1244
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001245 /* Stop transmitter */
1246 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1247 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1248
1249 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001250 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001251
1252 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001253 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001254 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1255
1256 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1257
1258 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001259 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1260 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001261 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1262
1263 /* Disable Force Sync bit and Enable Alloc bit */
1264 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1265 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1266
1267 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1268 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1269 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1270
1271 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001272 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1273 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001274
1275 /* Reset the Tx prefetch units */
1276 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1277 PREF_UNIT_RST_SET);
1278
1279 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1280
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001281 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001282
1283 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1284 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1285
1286 /* turn off led's */
1287 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1288
1289 sky2_tx_clean(sky2);
1290 sky2_rx_clean(sky2);
1291
1292 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1293 sky2->rx_le, sky2->rx_le_map);
1294 kfree(sky2->rx_ring);
1295
1296 pci_free_consistent(hw->pdev,
1297 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1298 sky2->tx_le, sky2->tx_le_map);
1299 kfree(sky2->tx_ring);
1300
1301 return 0;
1302}
1303
1304static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1305{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001306 if (!hw->copper)
1307 return SPEED_1000;
1308
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001309 if (hw->chip_id == CHIP_ID_YUKON_FE)
1310 return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
1311
1312 switch (aux & PHY_M_PS_SPEED_MSK) {
1313 case PHY_M_PS_SPEED_1000:
1314 return SPEED_1000;
1315 case PHY_M_PS_SPEED_100:
1316 return SPEED_100;
1317 default:
1318 return SPEED_10;
1319 }
1320}
1321
1322static void sky2_link_up(struct sky2_port *sky2)
1323{
1324 struct sky2_hw *hw = sky2->hw;
1325 unsigned port = sky2->port;
1326 u16 reg;
1327
Stephen Hemminger793b8832005-09-14 16:06:14 -07001328 /* disable Rx GMAC FIFO flush mode */
1329 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RX_F_FL_OFF);
1330
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001331 /* Enable Transmit FIFO Underrun */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001332 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001333
1334 reg = gma_read16(hw, port, GM_GP_CTRL);
1335 if (sky2->duplex == DUPLEX_FULL || sky2->autoneg == AUTONEG_ENABLE)
1336 reg |= GM_GPCR_DUP_FULL;
1337
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001338 /* enable Rx/Tx */
1339 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1340 gma_write16(hw, port, GM_GP_CTRL, reg);
1341 gma_read16(hw, port, GM_GP_CTRL);
1342
1343 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1344
1345 netif_carrier_on(sky2->netdev);
1346 netif_wake_queue(sky2->netdev);
1347
1348 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001349 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001350 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1351
Stephen Hemminger793b8832005-09-14 16:06:14 -07001352 if (hw->chip_id == CHIP_ID_YUKON_XL) {
1353 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
1354
1355 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
1356 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
1357 PHY_M_LEDC_INIT_CTRL(sky2->speed ==
1358 SPEED_10 ? 7 : 0) |
1359 PHY_M_LEDC_STA1_CTRL(sky2->speed ==
1360 SPEED_100 ? 7 : 0) |
1361 PHY_M_LEDC_STA0_CTRL(sky2->speed ==
1362 SPEED_1000 ? 7 : 0));
1363 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
1364 }
1365
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001366 if (netif_msg_link(sky2))
1367 printk(KERN_INFO PFX
1368 "%s: Link is up at %d Mbps, %s duplex, flowcontrol %s\n",
1369 sky2->netdev->name, sky2->speed,
1370 sky2->duplex == DUPLEX_FULL ? "full" : "half",
1371 (sky2->tx_pause && sky2->rx_pause) ? "both" :
Stephen Hemminger793b8832005-09-14 16:06:14 -07001372 sky2->tx_pause ? "tx" : sky2->rx_pause ? "rx" : "none");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001373}
1374
1375static void sky2_link_down(struct sky2_port *sky2)
1376{
1377 struct sky2_hw *hw = sky2->hw;
1378 unsigned port = sky2->port;
1379 u16 reg;
1380
1381 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1382
1383 reg = gma_read16(hw, port, GM_GP_CTRL);
1384 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1385 gma_write16(hw, port, GM_GP_CTRL, reg);
1386 gma_read16(hw, port, GM_GP_CTRL); /* PCI post */
1387
1388 if (sky2->rx_pause && !sky2->tx_pause) {
1389 /* restore Asymmetric Pause bit */
1390 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001391 gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
1392 | PHY_M_AN_ASP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001393 }
1394
1395 sky2_phy_reset(hw, port);
1396
1397 netif_carrier_off(sky2->netdev);
1398 netif_stop_queue(sky2->netdev);
1399
1400 /* Turn on link LED */
1401 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1402
1403 if (netif_msg_link(sky2))
1404 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
1405 sky2_phy_init(hw, port);
1406}
1407
Stephen Hemminger793b8832005-09-14 16:06:14 -07001408static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1409{
1410 struct sky2_hw *hw = sky2->hw;
1411 unsigned port = sky2->port;
1412 u16 lpa;
1413
1414 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
1415
1416 if (lpa & PHY_M_AN_RF) {
1417 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1418 return -1;
1419 }
1420
1421 if (hw->chip_id != CHIP_ID_YUKON_FE &&
1422 gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
1423 printk(KERN_ERR PFX "%s: master/slave fault",
1424 sky2->netdev->name);
1425 return -1;
1426 }
1427
1428 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1429 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1430 sky2->netdev->name);
1431 return -1;
1432 }
1433
1434 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1435
1436 sky2->speed = sky2_phy_speed(hw, aux);
1437
1438 /* Pause bits are offset (9..8) */
1439 if (hw->chip_id == CHIP_ID_YUKON_XL)
1440 aux >>= 6;
1441
1442 sky2->rx_pause = (aux & PHY_M_PS_RX_P_EN) != 0;
1443 sky2->tx_pause = (aux & PHY_M_PS_TX_P_EN) != 0;
1444
1445 if ((sky2->tx_pause || sky2->rx_pause)
1446 && !(sky2->speed < SPEED_1000 && sky2->duplex == DUPLEX_HALF))
1447 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1448 else
1449 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1450
1451 return 0;
1452}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001453
1454/*
1455 * Interrrupt from PHY are handled in tasklet (soft irq)
1456 * because accessing phy registers requires spin wait which might
1457 * cause excess interrupt latency.
1458 */
1459static void sky2_phy_task(unsigned long data)
1460{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001461 struct sky2_port *sky2 = (struct sky2_port *)data;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001462 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001463 u16 istatus, phystat;
1464
Stephen Hemminger793b8832005-09-14 16:06:14 -07001465 spin_lock(&hw->phy_lock);
1466 istatus = gm_phy_read(hw, sky2->port, PHY_MARV_INT_STAT);
1467 phystat = gm_phy_read(hw, sky2->port, PHY_MARV_PHY_STAT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001468
1469 if (netif_msg_intr(sky2))
1470 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1471 sky2->netdev->name, istatus, phystat);
1472
1473 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001474 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001475 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001476 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001477 }
1478
Stephen Hemminger793b8832005-09-14 16:06:14 -07001479 if (istatus & PHY_M_IS_LSP_CHANGE)
1480 sky2->speed = sky2_phy_speed(hw, phystat);
1481
1482 if (istatus & PHY_M_IS_DUP_CHANGE)
1483 sky2->duplex =
1484 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1485
1486 if (istatus & PHY_M_IS_LST_CHANGE) {
1487 if (phystat & PHY_M_PS_LINK_UP)
1488 sky2_link_up(sky2);
1489 else
1490 sky2_link_down(sky2);
1491 }
1492out:
1493 spin_unlock(&hw->phy_lock);
1494
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001495 local_irq_disable();
Stephen Hemminger793b8832005-09-14 16:06:14 -07001496 hw->intr_mask |= (sky2->port == 0) ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001497 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1498 local_irq_enable();
1499}
1500
1501static void sky2_tx_timeout(struct net_device *dev)
1502{
1503 struct sky2_port *sky2 = netdev_priv(dev);
1504
1505 if (netif_msg_timer(sky2))
1506 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1507
1508 sky2_write32(sky2->hw, Q_ADDR(txqaddr[sky2->port], Q_CSR), BMU_STOP);
1509 sky2_read32(sky2->hw, Q_ADDR(txqaddr[sky2->port], Q_CSR));
1510
1511 sky2_tx_clean(sky2);
1512}
1513
1514static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1515{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001516 struct sky2_port *sky2 = netdev_priv(dev);
1517 struct sky2_hw *hw = sky2->hw;
1518 int err;
1519 u16 ctl, mode;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001520
1521 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
1522 return -EINVAL;
1523
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001524 if (!netif_running(dev)) {
1525 dev->mtu = new_mtu;
1526 return 0;
1527 }
1528
1529 local_irq_disable();
1530 sky2_write32(hw, B0_IMSK, 0);
1531
1532 ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
1533 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
1534 sky2_rx_stop(sky2);
1535 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001536
1537 dev->mtu = new_mtu;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001538 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
1539 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001540
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001541 if (dev->mtu > ETH_DATA_LEN)
1542 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001543
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001544 gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
1545
1546 sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
1547
1548 err = sky2_rx_start(sky2);
1549 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
1550
1551 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1552 sky2_read32(hw, B0_IMSK);
1553 local_irq_enable();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001554 return err;
1555}
1556
1557/*
1558 * Receive one packet.
1559 * For small packets or errors, just reuse existing skb.
1560 * For larger pakects, get new buffer.
1561 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001562static struct sk_buff *sky2_receive(struct sky2_port *sky2,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001563 u16 length, u32 status)
1564{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001565 struct ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001566 struct sk_buff *skb = NULL;
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001567 struct net_device *dev;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001568 const unsigned int bufsize = rx_size(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001569
1570 if (unlikely(netif_msg_rx_status(sky2)))
1571 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001572 sky2->netdev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001573
Stephen Hemminger793b8832005-09-14 16:06:14 -07001574 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001575
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001576 if (!(status & GMR_FS_RX_OK) || (status & GMR_FS_ANY_ERR))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001577 goto error;
1578
Stephen Hemminger793b8832005-09-14 16:06:14 -07001579 if (length < RX_COPY_THRESHOLD) {
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001580 skb = alloc_skb(length + 2, GFP_ATOMIC);
1581 if (!skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001582 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001583
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001584 skb_reserve(skb, 2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001585 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->mapaddr,
1586 length, PCI_DMA_FROMDEVICE);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001587 memcpy(skb->data, re->skb->data, length);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001588 skb->ip_summed = re->skb->ip_summed;
1589 skb->csum = re->skb->csum;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001590 pci_dma_sync_single_for_device(sky2->hw->pdev, re->mapaddr,
1591 length, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001592 } else {
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001593 struct sk_buff *nskb;
1594
1595 nskb = dev_alloc_skb(bufsize);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001596 if (!nskb)
1597 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001598
Stephen Hemminger793b8832005-09-14 16:06:14 -07001599 skb = re->skb;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001600 re->skb = nskb;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001601 pci_unmap_single(sky2->hw->pdev, re->mapaddr,
1602 re->maplen, PCI_DMA_FROMDEVICE);
1603 prefetch(skb->data);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001604
Stephen Hemminger793b8832005-09-14 16:06:14 -07001605 re->mapaddr = pci_map_single(sky2->hw->pdev, nskb->data,
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001606 bufsize, PCI_DMA_FROMDEVICE);
1607 re->maplen = bufsize;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001608 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001609
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001610 skb_put(skb, length);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001611 dev = sky2->netdev;
1612 skb->dev = dev;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001613 skb->protocol = eth_type_trans(skb, dev);
1614 dev->last_rx = jiffies;
1615
Stephen Hemminger793b8832005-09-14 16:06:14 -07001616resubmit:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001617 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001618 sky2_rx_add(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001619
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001620 return skb;
1621
1622error:
Stephen Hemminger793b8832005-09-14 16:06:14 -07001623 if (status & GMR_FS_GOOD_FC)
1624 goto resubmit;
1625
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001626 if (netif_msg_rx_err(sky2))
1627 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
1628 sky2->netdev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001629
1630 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001631 sky2->net_stats.rx_length_errors++;
1632 if (status & GMR_FS_FRAGMENT)
1633 sky2->net_stats.rx_frame_errors++;
1634 if (status & GMR_FS_CRC_ERR)
1635 sky2->net_stats.rx_crc_errors++;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001636 if (status & GMR_FS_RX_FF_OV)
1637 sky2->net_stats.rx_fifo_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001638
Stephen Hemminger793b8832005-09-14 16:06:14 -07001639 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001640}
1641
Stephen Hemminger793b8832005-09-14 16:06:14 -07001642/* Transmit ring index in reported status block is encoded as:
1643 *
1644 * | TXS2 | TXA2 | TXS1 | TXA1
1645 */
1646static inline u16 tx_index(u8 port, u32 status, u16 len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001647{
1648 if (port == 0)
1649 return status & 0xfff;
1650 else
1651 return ((status >> 24) & 0xff) | (len & 0xf) << 8;
1652}
1653
1654/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001655 * Both ports share the same status interrupt, therefore there is only
1656 * one poll routine.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001657 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001658static int sky2_poll(struct net_device *dev0, int *budget)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001659{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001660 struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
1661 unsigned int to_do = min(dev0->quota, *budget);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001662 unsigned int work_done = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001663 u16 hwidx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001664
Stephen Hemminger793b8832005-09-14 16:06:14 -07001665 hwidx = sky2_read16(hw, STAT_PUT_IDX);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001666 BUG_ON(hwidx >= STATUS_RING_SIZE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001667 rmb();
1668 while (hw->st_idx != hwidx && work_done < to_do) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001669 struct sky2_status_le *le = hw->st_le + hw->st_idx;
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001670 struct sky2_port *sky2;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001671 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001672 u32 status;
1673 u16 length;
1674
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001675 BUG_ON(le->link >= hw->ports);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001676 if (!hw->dev[le->link])
1677 goto skip;
1678
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001679 sky2 = netdev_priv(hw->dev[le->link]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001680 status = le32_to_cpu(le->status);
1681 length = le16_to_cpu(le->length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001682
Stephen Hemminger793b8832005-09-14 16:06:14 -07001683 switch (le->opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001684 case OP_RXSTAT:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001685 skb = sky2_receive(sky2, length, status);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001686 if (!skb)
1687 break;
1688#ifdef SKY2_VLAN_TAG_USED
1689 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
1690 vlan_hwaccel_receive_skb(skb,
1691 sky2->vlgrp,
1692 be16_to_cpu(sky2->rx_tag));
1693 } else
1694#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001695 netif_receive_skb(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001696 break;
1697
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001698#ifdef SKY2_VLAN_TAG_USED
1699 case OP_RXVLAN:
1700 sky2->rx_tag = length;
1701 break;
1702
1703 case OP_RXCHKSVLAN:
1704 sky2->rx_tag = length;
1705 /* fall through */
1706#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001707 case OP_RXCHKS:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001708 skb = sky2->rx_ring[sky2->rx_next].skb;
1709 skb->ip_summed = CHECKSUM_HW;
1710 skb->csum = le16_to_cpu(status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001711 break;
1712
1713 case OP_TXINDEXLE:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001714 sky2_tx_complete(sky2,
1715 tx_index(sky2->port, status, length));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001716 break;
1717
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001718 default:
1719 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07001720 printk(KERN_WARNING PFX
1721 "unknown status opcode 0x%x\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001722 le->opcode);
1723 break;
1724 }
1725
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001726 skip:
Stephen Hemminger793b8832005-09-14 16:06:14 -07001727 hw->st_idx = (hw->st_idx + 1) % STATUS_RING_SIZE;
1728 if (hw->st_idx == hwidx) {
1729 hwidx = sky2_read16(hw, STAT_PUT_IDX);
1730 rmb();
1731 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001732 }
1733
Stephen Hemminger793b8832005-09-14 16:06:14 -07001734 mmiowb();
1735
1736 if (hw->dev[0])
1737 rx_set_put(hw->dev[0]);
1738
1739 if (hw->dev[1])
1740 rx_set_put(hw->dev[1]);
1741
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001742 *budget -= work_done;
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001743 dev0->quota -= work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001744 if (work_done < to_do) {
1745 /*
1746 * Another chip workaround, need to restart TX timer if status
1747 * LE was handled. WA_DEV_43_418
1748 */
1749 if (is_ec_a1(hw)) {
1750 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
1751 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
1752 }
1753
1754 hw->intr_mask |= Y2_IS_STAT_BMU;
1755 sky2_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001756 sky2_read32(hw, B0_IMSK);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001757 netif_rx_complete(dev0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001758 }
1759
1760 return work_done >= to_do;
1761
1762}
1763
1764static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
1765{
1766 struct net_device *dev = hw->dev[port];
1767
1768 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
1769 dev->name, status);
1770
1771 if (status & Y2_IS_PAR_RD1) {
1772 printk(KERN_ERR PFX "%s: ram data read parity error\n",
1773 dev->name);
1774 /* Clear IRQ */
1775 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
1776 }
1777
1778 if (status & Y2_IS_PAR_WR1) {
1779 printk(KERN_ERR PFX "%s: ram data write parity error\n",
1780 dev->name);
1781
1782 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
1783 }
1784
1785 if (status & Y2_IS_PAR_MAC1) {
1786 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
1787 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
1788 }
1789
1790 if (status & Y2_IS_PAR_RX1) {
1791 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
1792 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
1793 }
1794
1795 if (status & Y2_IS_TCP_TXA1) {
1796 printk(KERN_ERR PFX "%s: TCP segmentation error\n", dev->name);
1797 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
1798 }
1799}
1800
1801static void sky2_hw_intr(struct sky2_hw *hw)
1802{
1803 u32 status = sky2_read32(hw, B0_HWE_ISRC);
1804
Stephen Hemminger793b8832005-09-14 16:06:14 -07001805 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001806 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001807
1808 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001809 u16 pci_err;
1810
1811 pci_read_config_word(hw->pdev, PCI_STATUS, &pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001812 printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
1813 pci_name(hw->pdev), pci_err);
1814
1815 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001816 pci_write_config_word(hw->pdev, PCI_STATUS,
1817 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001818 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
1819 }
1820
1821 if (status & Y2_IS_PCI_EXP) {
1822 /* PCI-Express uncorrectable Error occured */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001823 u32 pex_err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001824
Stephen Hemminger793b8832005-09-14 16:06:14 -07001825 pci_read_config_dword(hw->pdev, PEX_UNC_ERR_STAT, &pex_err);
1826
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001827 printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
1828 pci_name(hw->pdev), pex_err);
1829
1830 /* clear the interrupt */
1831 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001832 pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
1833 0xffffffffUL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001834 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
1835
1836 if (pex_err & PEX_FATAL_ERRORS) {
1837 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
1838 hwmsk &= ~Y2_IS_PCI_EXP;
1839 sky2_write32(hw, B0_HWE_IMSK, hwmsk);
1840 }
1841 }
1842
1843 if (status & Y2_HWE_L1_MASK)
1844 sky2_hw_error(hw, 0, status);
1845 status >>= 8;
1846 if (status & Y2_HWE_L1_MASK)
1847 sky2_hw_error(hw, 1, status);
1848}
1849
1850static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
1851{
1852 struct net_device *dev = hw->dev[port];
1853 struct sky2_port *sky2 = netdev_priv(dev);
1854 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
1855
1856 if (netif_msg_intr(sky2))
1857 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
1858 dev->name, status);
1859
1860 if (status & GM_IS_RX_FF_OR) {
1861 ++sky2->net_stats.rx_fifo_errors;
1862 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
1863 }
1864
1865 if (status & GM_IS_TX_FF_UR) {
1866 ++sky2->net_stats.tx_fifo_errors;
1867 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
1868 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001869}
1870
1871static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
1872{
1873 struct net_device *dev = hw->dev[port];
1874 struct sky2_port *sky2 = netdev_priv(dev);
1875
1876 hw->intr_mask &= ~(port == 0 ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2);
1877 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1878 tasklet_schedule(&sky2->phy_task);
1879}
1880
1881static irqreturn_t sky2_intr(int irq, void *dev_id, struct pt_regs *regs)
1882{
1883 struct sky2_hw *hw = dev_id;
1884 u32 status;
1885
1886 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001887 if (status == 0 || status == ~0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001888 return IRQ_NONE;
1889
1890 if (status & Y2_IS_HW_ERR)
1891 sky2_hw_intr(hw);
1892
Stephen Hemminger793b8832005-09-14 16:06:14 -07001893 /* Do NAPI for Rx and Tx status */
1894 if ((status & Y2_IS_STAT_BMU) && netif_rx_schedule_test(hw->dev[0])) {
1895 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
1896
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001897 hw->intr_mask &= ~Y2_IS_STAT_BMU;
1898 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1899 __netif_rx_schedule(hw->dev[0]);
1900 }
1901
Stephen Hemminger793b8832005-09-14 16:06:14 -07001902 if (status & Y2_IS_IRQ_PHY1)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001903 sky2_phy_intr(hw, 0);
1904
1905 if (status & Y2_IS_IRQ_PHY2)
1906 sky2_phy_intr(hw, 1);
1907
1908 if (status & Y2_IS_IRQ_MAC1)
1909 sky2_mac_intr(hw, 0);
1910
1911 if (status & Y2_IS_IRQ_MAC2)
1912 sky2_mac_intr(hw, 1);
1913
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001914 sky2_write32(hw, B0_Y2_SP_ICR, 2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001915
1916 sky2_read32(hw, B0_IMSK);
1917
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001918 return IRQ_HANDLED;
1919}
1920
1921#ifdef CONFIG_NET_POLL_CONTROLLER
1922static void sky2_netpoll(struct net_device *dev)
1923{
1924 struct sky2_port *sky2 = netdev_priv(dev);
1925
Stephen Hemminger793b8832005-09-14 16:06:14 -07001926 sky2_intr(sky2->hw->pdev->irq, sky2->hw, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001927}
1928#endif
1929
1930/* Chip internal frequency for clock calculations */
1931static inline u32 sky2_khz(const struct sky2_hw *hw)
1932{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001933 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001934 case CHIP_ID_YUKON_EC:
1935 return 125000; /* 125 Mhz */
1936 case CHIP_ID_YUKON_FE:
1937 return 100000; /* 100 Mhz */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001938 default: /* YUKON_XL */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001939 return 156000; /* 156 Mhz */
1940 }
1941}
1942
1943static inline u32 sky2_ms2clk(const struct sky2_hw *hw, u32 ms)
1944{
1945 return sky2_khz(hw) * ms;
1946}
1947
1948static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
1949{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001950 return (sky2_khz(hw) * us) / 1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001951}
1952
1953static int sky2_reset(struct sky2_hw *hw)
1954{
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07001955 u32 ctst;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001956 u16 status;
1957 u8 t8, pmd_type;
1958 int i;
1959
1960 ctst = sky2_read32(hw, B0_CTST);
1961
1962 sky2_write8(hw, B0_CTST, CS_RST_CLR);
1963 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
1964 if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
1965 printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
1966 pci_name(hw->pdev), hw->chip_id);
1967 return -EOPNOTSUPP;
1968 }
1969
Stephen Hemminger793b8832005-09-14 16:06:14 -07001970 /* ring for status responses */
1971 hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
1972 &hw->st_dma);
1973 if (!hw->st_le)
1974 return -ENOMEM;
1975
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001976 /* disable ASF */
1977 if (hw->chip_id <= CHIP_ID_YUKON_EC) {
1978 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
1979 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
1980 }
1981
1982 /* do a SW reset */
1983 sky2_write8(hw, B0_CTST, CS_RST_SET);
1984 sky2_write8(hw, B0_CTST, CS_RST_CLR);
1985
1986 /* clear PCI errors, if any */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001987 pci_read_config_word(hw->pdev, PCI_STATUS, &status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001988 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001989 pci_write_config_word(hw->pdev, PCI_STATUS,
1990 status | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001991
1992 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
1993
1994 /* clear any PEX errors */
1995 if (is_pciex(hw)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001996 u16 lstat;
1997 pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
1998 0xffffffffUL);
1999 pci_read_config_word(hw->pdev, PEX_LNK_STAT, &lstat);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002000 }
2001
2002 pmd_type = sky2_read8(hw, B2_PMD_TYP);
2003 hw->copper = !(pmd_type == 'L' || pmd_type == 'S');
2004
2005 hw->ports = 1;
2006 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2007 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2008 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2009 ++hw->ports;
2010 }
2011 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2012
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002013 sky2_set_power_state(hw, PCI_D0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002014
2015 for (i = 0; i < hw->ports; i++) {
2016 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2017 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
2018 }
2019
2020 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2021
Stephen Hemminger793b8832005-09-14 16:06:14 -07002022 /* Clear I2C IRQ noise */
2023 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002024
2025 /* turn off hardware timer (unused) */
2026 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2027 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002028
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002029 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2030
Stephen Hemminger793b8832005-09-14 16:06:14 -07002031 /* Turn on descriptor polling (every 75us) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002032 sky2_write32(hw, B28_DPT_INI, sky2_us2clk(hw, 75));
2033 sky2_write8(hw, B28_DPT_CTRL, DPT_START);
2034
2035 /* Turn off receive timestamp */
2036 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002037 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002038
2039 /* enable the Tx Arbiters */
2040 for (i = 0; i < hw->ports; i++)
2041 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2042
2043 /* Initialize ram interface */
2044 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002045 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002046
2047 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2048 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2049 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2050 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2051 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2052 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2053 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2054 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2055 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2056 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2057 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2058 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2059 }
2060
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002061 if (is_pciex(hw)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002062 u16 pctrl;
2063
2064 /* change Max. Read Request Size to 2048 bytes */
2065 pci_read_config_word(hw->pdev, PEX_DEV_CTRL, &pctrl);
2066 pctrl &= ~PEX_DC_MAX_RRS_MSK;
2067 pctrl |= PEX_DC_MAX_RD_RQ_SIZE(4);
2068
2069
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002070 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002071 pci_write_config_word(hw->pdev, PEX_DEV_CTRL, pctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002072 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2073 }
2074
2075 sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
2076
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002077 spin_lock_bh(&hw->phy_lock);
2078 for (i = 0; i < hw->ports; i++)
2079 sky2_phy_reset(hw, i);
2080 spin_unlock_bh(&hw->phy_lock);
2081
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002082 memset(hw->st_le, 0, STATUS_LE_BYTES);
2083 hw->st_idx = 0;
2084
2085 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2086 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2087
2088 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002089 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002090
2091 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002092 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002093
Stephen Hemminger793b8832005-09-14 16:06:14 -07002094 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_ms2clk(hw, 10));
2095
2096 /* These status setup values are copied from SysKonnect's driver */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002097 if (is_ec_a1(hw)) {
2098 /* WA for dev. #4.3 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002099 sky2_write16(hw, STAT_TX_IDX_TH, 0xfff); /* Tx Threshold */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002100
2101 /* set Status-FIFO watermark */
2102 sky2_write8(hw, STAT_FIFO_WM, 0x21); /* WA for dev. #4.18 */
2103
2104 /* set Status-FIFO ISR watermark */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002105 sky2_write8(hw, STAT_FIFO_ISR_WM, 0x07); /* WA for dev. #4.18 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002106
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002107 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002108 sky2_write16(hw, STAT_TX_IDX_TH, 0x000a);
2109
2110 /* set Status-FIFO watermark */
2111 sky2_write8(hw, STAT_FIFO_WM, 0x10);
2112
2113 /* set Status-FIFO ISR watermark */
2114 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2115 sky2_write8(hw, STAT_FIFO_ISR_WM, 0x10);
2116
Stephen Hemminger793b8832005-09-14 16:06:14 -07002117 else /* WA 4109 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002118 sky2_write8(hw, STAT_FIFO_ISR_WM, 0x04);
2119
2120 sky2_write32(hw, STAT_ISR_TIMER_INI, 0x0190);
2121 }
2122
Stephen Hemminger793b8832005-09-14 16:06:14 -07002123 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002124 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2125
2126 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2127 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2128 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2129
2130 return 0;
2131}
2132
2133static inline u32 sky2_supported_modes(const struct sky2_hw *hw)
2134{
2135 u32 modes;
2136 if (hw->copper) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002137 modes = SUPPORTED_10baseT_Half
2138 | SUPPORTED_10baseT_Full
2139 | SUPPORTED_100baseT_Half
2140 | SUPPORTED_100baseT_Full
2141 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002142
2143 if (hw->chip_id != CHIP_ID_YUKON_FE)
2144 modes |= SUPPORTED_1000baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002145 | SUPPORTED_1000baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002146 } else
2147 modes = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
Stephen Hemminger793b8832005-09-14 16:06:14 -07002148 | SUPPORTED_Autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002149 return modes;
2150}
2151
Stephen Hemminger793b8832005-09-14 16:06:14 -07002152static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002153{
2154 struct sky2_port *sky2 = netdev_priv(dev);
2155 struct sky2_hw *hw = sky2->hw;
2156
2157 ecmd->transceiver = XCVR_INTERNAL;
2158 ecmd->supported = sky2_supported_modes(hw);
2159 ecmd->phy_address = PHY_ADDR_MARV;
2160 if (hw->copper) {
2161 ecmd->supported = SUPPORTED_10baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002162 | SUPPORTED_10baseT_Full
2163 | SUPPORTED_100baseT_Half
2164 | SUPPORTED_100baseT_Full
2165 | SUPPORTED_1000baseT_Half
2166 | SUPPORTED_1000baseT_Full
2167 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002168 ecmd->port = PORT_TP;
2169 } else
2170 ecmd->port = PORT_FIBRE;
2171
2172 ecmd->advertising = sky2->advertising;
2173 ecmd->autoneg = sky2->autoneg;
2174 ecmd->speed = sky2->speed;
2175 ecmd->duplex = sky2->duplex;
2176 return 0;
2177}
2178
2179static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2180{
2181 struct sky2_port *sky2 = netdev_priv(dev);
2182 const struct sky2_hw *hw = sky2->hw;
2183 u32 supported = sky2_supported_modes(hw);
2184
2185 if (ecmd->autoneg == AUTONEG_ENABLE) {
2186 ecmd->advertising = supported;
2187 sky2->duplex = -1;
2188 sky2->speed = -1;
2189 } else {
2190 u32 setting;
2191
Stephen Hemminger793b8832005-09-14 16:06:14 -07002192 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002193 case SPEED_1000:
2194 if (ecmd->duplex == DUPLEX_FULL)
2195 setting = SUPPORTED_1000baseT_Full;
2196 else if (ecmd->duplex == DUPLEX_HALF)
2197 setting = SUPPORTED_1000baseT_Half;
2198 else
2199 return -EINVAL;
2200 break;
2201 case SPEED_100:
2202 if (ecmd->duplex == DUPLEX_FULL)
2203 setting = SUPPORTED_100baseT_Full;
2204 else if (ecmd->duplex == DUPLEX_HALF)
2205 setting = SUPPORTED_100baseT_Half;
2206 else
2207 return -EINVAL;
2208 break;
2209
2210 case SPEED_10:
2211 if (ecmd->duplex == DUPLEX_FULL)
2212 setting = SUPPORTED_10baseT_Full;
2213 else if (ecmd->duplex == DUPLEX_HALF)
2214 setting = SUPPORTED_10baseT_Half;
2215 else
2216 return -EINVAL;
2217 break;
2218 default:
2219 return -EINVAL;
2220 }
2221
2222 if ((setting & supported) == 0)
2223 return -EINVAL;
2224
2225 sky2->speed = ecmd->speed;
2226 sky2->duplex = ecmd->duplex;
2227 }
2228
2229 sky2->autoneg = ecmd->autoneg;
2230 sky2->advertising = ecmd->advertising;
2231
2232 if (netif_running(dev)) {
2233 sky2_down(dev);
2234 sky2_up(dev);
2235 }
2236
2237 return 0;
2238}
2239
2240static void sky2_get_drvinfo(struct net_device *dev,
2241 struct ethtool_drvinfo *info)
2242{
2243 struct sky2_port *sky2 = netdev_priv(dev);
2244
2245 strcpy(info->driver, DRV_NAME);
2246 strcpy(info->version, DRV_VERSION);
2247 strcpy(info->fw_version, "N/A");
2248 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
2249}
2250
2251static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002252 char name[ETH_GSTRING_LEN];
2253 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002254} sky2_stats[] = {
2255 { "tx_bytes", GM_TXO_OK_HI },
2256 { "rx_bytes", GM_RXO_OK_HI },
2257 { "tx_broadcast", GM_TXF_BC_OK },
2258 { "rx_broadcast", GM_RXF_BC_OK },
2259 { "tx_multicast", GM_TXF_MC_OK },
2260 { "rx_multicast", GM_RXF_MC_OK },
2261 { "tx_unicast", GM_TXF_UC_OK },
2262 { "rx_unicast", GM_RXF_UC_OK },
2263 { "tx_mac_pause", GM_TXF_MPAUSE },
2264 { "rx_mac_pause", GM_RXF_MPAUSE },
2265 { "collisions", GM_TXF_SNG_COL },
2266 { "late_collision",GM_TXF_LAT_COL },
2267 { "aborted", GM_TXF_ABO_COL },
2268 { "multi_collisions", GM_TXF_MUL_COL },
2269 { "fifo_underrun", GM_TXE_FIFO_UR },
2270 { "fifo_overflow", GM_RXE_FIFO_OV },
2271 { "rx_toolong", GM_RXF_LNG_ERR },
2272 { "rx_jabber", GM_RXF_JAB_PKT },
2273 { "rx_runt", GM_RXE_FRAG },
2274 { "rx_too_long", GM_RXF_LNG_ERR },
2275 { "rx_fcs_error", GM_RXF_FCS_ERR },
2276};
2277
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002278static u32 sky2_get_rx_csum(struct net_device *dev)
2279{
2280 struct sky2_port *sky2 = netdev_priv(dev);
2281
2282 return sky2->rx_csum;
2283}
2284
2285static int sky2_set_rx_csum(struct net_device *dev, u32 data)
2286{
2287 struct sky2_port *sky2 = netdev_priv(dev);
2288
2289 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002290
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002291 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2292 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
2293
2294 return 0;
2295}
2296
2297static u32 sky2_get_msglevel(struct net_device *netdev)
2298{
2299 struct sky2_port *sky2 = netdev_priv(netdev);
2300 return sky2->msg_enable;
2301}
2302
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002303static int sky2_nway_reset(struct net_device *dev)
2304{
2305 struct sky2_port *sky2 = netdev_priv(dev);
2306 struct sky2_hw *hw = sky2->hw;
2307
2308 if (sky2->autoneg != AUTONEG_ENABLE)
2309 return -EINVAL;
2310
2311 netif_stop_queue(dev);
2312
2313 spin_lock_irq(&hw->phy_lock);
2314 sky2_phy_reset(hw, sky2->port);
2315 sky2_phy_init(hw, sky2->port);
2316 spin_unlock_irq(&hw->phy_lock);
2317
2318 return 0;
2319}
2320
Stephen Hemminger793b8832005-09-14 16:06:14 -07002321static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002322{
2323 struct sky2_hw *hw = sky2->hw;
2324 unsigned port = sky2->port;
2325 int i;
2326
2327 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002328 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002329 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002330 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002331
Stephen Hemminger793b8832005-09-14 16:06:14 -07002332 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002333 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
2334}
2335
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002336static void sky2_set_msglevel(struct net_device *netdev, u32 value)
2337{
2338 struct sky2_port *sky2 = netdev_priv(netdev);
2339 sky2->msg_enable = value;
2340}
2341
2342static int sky2_get_stats_count(struct net_device *dev)
2343{
2344 return ARRAY_SIZE(sky2_stats);
2345}
2346
2347static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002348 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002349{
2350 struct sky2_port *sky2 = netdev_priv(dev);
2351
Stephen Hemminger793b8832005-09-14 16:06:14 -07002352 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002353}
2354
Stephen Hemminger793b8832005-09-14 16:06:14 -07002355static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002356{
2357 int i;
2358
2359 switch (stringset) {
2360 case ETH_SS_STATS:
2361 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
2362 memcpy(data + i * ETH_GSTRING_LEN,
2363 sky2_stats[i].name, ETH_GSTRING_LEN);
2364 break;
2365 }
2366}
2367
2368/* Use hardware MIB variables for critical path statistics and
2369 * transmit feedback not reported at interrupt.
2370 * Other errors are accounted for in interrupt handler.
2371 */
2372static struct net_device_stats *sky2_get_stats(struct net_device *dev)
2373{
2374 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002375 u64 data[13];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002376
Stephen Hemminger793b8832005-09-14 16:06:14 -07002377 sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002378
2379 sky2->net_stats.tx_bytes = data[0];
2380 sky2->net_stats.rx_bytes = data[1];
2381 sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
2382 sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
2383 sky2->net_stats.multicast = data[5] + data[7];
2384 sky2->net_stats.collisions = data[10];
2385 sky2->net_stats.tx_aborted_errors = data[12];
2386
2387 return &sky2->net_stats;
2388}
2389
2390static int sky2_set_mac_address(struct net_device *dev, void *p)
2391{
2392 struct sky2_port *sky2 = netdev_priv(dev);
2393 struct sockaddr *addr = p;
2394 int err = 0;
2395
2396 if (!is_valid_ether_addr(addr->sa_data))
2397 return -EADDRNOTAVAIL;
2398
2399 sky2_down(dev);
2400 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002401 memcpy_toio(sky2->hw->regs + B2_MAC_1 + sky2->port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002402 dev->dev_addr, ETH_ALEN);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002403 memcpy_toio(sky2->hw->regs + B2_MAC_2 + sky2->port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002404 dev->dev_addr, ETH_ALEN);
2405 if (dev->flags & IFF_UP)
2406 err = sky2_up(dev);
2407 return err;
2408}
2409
2410static void sky2_set_multicast(struct net_device *dev)
2411{
2412 struct sky2_port *sky2 = netdev_priv(dev);
2413 struct sky2_hw *hw = sky2->hw;
2414 unsigned port = sky2->port;
2415 struct dev_mc_list *list = dev->mc_list;
2416 u16 reg;
2417 u8 filter[8];
2418
2419 memset(filter, 0, sizeof(filter));
2420
2421 reg = gma_read16(hw, port, GM_RX_CTRL);
2422 reg |= GM_RXCR_UCF_ENA;
2423
Stephen Hemminger793b8832005-09-14 16:06:14 -07002424 if (dev->flags & IFF_PROMISC) /* promiscious */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002425 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002426 else if ((dev->flags & IFF_ALLMULTI) || dev->mc_count > 16) /* all multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002427 memset(filter, 0xff, sizeof(filter));
Stephen Hemminger793b8832005-09-14 16:06:14 -07002428 else if (dev->mc_count == 0) /* no multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002429 reg &= ~GM_RXCR_MCF_ENA;
2430 else {
2431 int i;
2432 reg |= GM_RXCR_MCF_ENA;
2433
2434 for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
2435 u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002436 filter[bit / 8] |= 1 << (bit % 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002437 }
2438 }
2439
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002440 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002441 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002442 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002443 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002444 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002445 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002446 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002447 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002448
2449 gma_write16(hw, port, GM_RX_CTRL, reg);
2450}
2451
2452/* Can have one global because blinking is controlled by
2453 * ethtool and that is always under RTNL mutex
2454 */
2455static inline void sky2_led(struct sky2_hw *hw, unsigned port, int on)
2456{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002457 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002458
Stephen Hemminger793b8832005-09-14 16:06:14 -07002459 spin_lock_bh(&hw->phy_lock);
2460 switch (hw->chip_id) {
2461 case CHIP_ID_YUKON_XL:
2462 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2463 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2464 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
2465 on ? (PHY_M_LEDC_LOS_CTRL(1) |
2466 PHY_M_LEDC_INIT_CTRL(7) |
2467 PHY_M_LEDC_STA1_CTRL(7) |
2468 PHY_M_LEDC_STA0_CTRL(7))
2469 : 0);
2470
2471 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2472 break;
2473
2474 default:
2475 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
2476 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
2477 on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
2478 PHY_M_LED_MO_10(MO_LED_ON) |
2479 PHY_M_LED_MO_100(MO_LED_ON) |
2480 PHY_M_LED_MO_1000(MO_LED_ON) |
2481 PHY_M_LED_MO_RX(MO_LED_ON)
2482 : PHY_M_LED_MO_DUP(MO_LED_OFF) |
2483 PHY_M_LED_MO_10(MO_LED_OFF) |
2484 PHY_M_LED_MO_100(MO_LED_OFF) |
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002485 PHY_M_LED_MO_1000(MO_LED_OFF) |
2486 PHY_M_LED_MO_RX(MO_LED_OFF));
2487
Stephen Hemminger793b8832005-09-14 16:06:14 -07002488 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002489 spin_unlock_bh(&hw->phy_lock);
2490}
2491
2492/* blink LED's for finding board */
2493static int sky2_phys_id(struct net_device *dev, u32 data)
2494{
2495 struct sky2_port *sky2 = netdev_priv(dev);
2496 struct sky2_hw *hw = sky2->hw;
2497 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002498 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002499 long ms;
2500 int onoff = 1;
2501
Stephen Hemminger793b8832005-09-14 16:06:14 -07002502 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002503 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
2504 else
2505 ms = data * 1000;
2506
2507 /* save initial values */
2508 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002509 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2510 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2511 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2512 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
2513 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2514 } else {
2515 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
2516 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
2517 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002518 spin_unlock_bh(&hw->phy_lock);
2519
2520 while (ms > 0) {
2521 sky2_led(hw, port, onoff);
2522 onoff = !onoff;
2523
2524 if (msleep_interruptible(250))
2525 break; /* interrupted */
2526 ms -= 250;
2527 }
2528
2529 /* resume regularly scheduled programming */
2530 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002531 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2532 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2533 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2534 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
2535 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2536 } else {
2537 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
2538 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
2539 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002540 spin_unlock_bh(&hw->phy_lock);
2541
2542 return 0;
2543}
2544
2545static void sky2_get_pauseparam(struct net_device *dev,
2546 struct ethtool_pauseparam *ecmd)
2547{
2548 struct sky2_port *sky2 = netdev_priv(dev);
2549
2550 ecmd->tx_pause = sky2->tx_pause;
2551 ecmd->rx_pause = sky2->rx_pause;
2552 ecmd->autoneg = sky2->autoneg;
2553}
2554
2555static int sky2_set_pauseparam(struct net_device *dev,
2556 struct ethtool_pauseparam *ecmd)
2557{
2558 struct sky2_port *sky2 = netdev_priv(dev);
2559 int err = 0;
2560
2561 sky2->autoneg = ecmd->autoneg;
2562 sky2->tx_pause = ecmd->tx_pause != 0;
2563 sky2->rx_pause = ecmd->rx_pause != 0;
2564
2565 if (netif_running(dev)) {
2566 sky2_down(dev);
2567 err = sky2_up(dev);
2568 }
2569
2570 return err;
2571}
2572
2573#ifdef CONFIG_PM
2574static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2575{
2576 struct sky2_port *sky2 = netdev_priv(dev);
2577
2578 wol->supported = WAKE_MAGIC;
2579 wol->wolopts = sky2->wol ? WAKE_MAGIC : 0;
2580}
2581
2582static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2583{
2584 struct sky2_port *sky2 = netdev_priv(dev);
2585 struct sky2_hw *hw = sky2->hw;
2586
2587 if (wol->wolopts != WAKE_MAGIC && wol->wolopts != 0)
2588 return -EOPNOTSUPP;
2589
2590 sky2->wol = wol->wolopts == WAKE_MAGIC;
2591
2592 if (sky2->wol) {
2593 memcpy_toio(hw->regs + WOL_MAC_ADDR, dev->dev_addr, ETH_ALEN);
2594
2595 sky2_write16(hw, WOL_CTRL_STAT,
2596 WOL_CTL_ENA_PME_ON_MAGIC_PKT |
2597 WOL_CTL_ENA_MAGIC_PKT_UNIT);
2598 } else
2599 sky2_write16(hw, WOL_CTRL_STAT, WOL_CTL_DEFAULT);
2600
2601 return 0;
2602}
2603#endif
2604
Stephen Hemminger793b8832005-09-14 16:06:14 -07002605static void sky2_get_ringparam(struct net_device *dev,
2606 struct ethtool_ringparam *ering)
2607{
2608 struct sky2_port *sky2 = netdev_priv(dev);
2609
2610 ering->rx_max_pending = RX_MAX_PENDING;
2611 ering->rx_mini_max_pending = 0;
2612 ering->rx_jumbo_max_pending = 0;
2613 ering->tx_max_pending = TX_RING_SIZE - 1;
2614
2615 ering->rx_pending = sky2->rx_pending;
2616 ering->rx_mini_pending = 0;
2617 ering->rx_jumbo_pending = 0;
2618 ering->tx_pending = sky2->tx_pending;
2619}
2620
2621static int sky2_set_ringparam(struct net_device *dev,
2622 struct ethtool_ringparam *ering)
2623{
2624 struct sky2_port *sky2 = netdev_priv(dev);
2625 int err = 0;
2626
2627 if (ering->rx_pending > RX_MAX_PENDING ||
2628 ering->rx_pending < 8 ||
2629 ering->tx_pending < MAX_SKB_TX_LE ||
2630 ering->tx_pending > TX_RING_SIZE - 1)
2631 return -EINVAL;
2632
2633 if (netif_running(dev))
2634 sky2_down(dev);
2635
2636 sky2->rx_pending = ering->rx_pending;
2637 sky2->tx_pending = ering->tx_pending;
2638
2639 if (netif_running(dev))
2640 err = sky2_up(dev);
2641
2642 return err;
2643}
2644
Stephen Hemminger793b8832005-09-14 16:06:14 -07002645static int sky2_get_regs_len(struct net_device *dev)
2646{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002647 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002648}
2649
2650/*
2651 * Returns copy of control register region
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002652 * Note: access to the RAM address register set will cause timeouts.
Stephen Hemminger793b8832005-09-14 16:06:14 -07002653 */
2654static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
2655 void *p)
2656{
2657 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002658 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002659
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002660 BUG_ON(regs->len < B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002661 regs->version = 1;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002662 memset(p, 0, regs->len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002663
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002664 memcpy_fromio(p, io, B3_RAM_ADDR);
2665
2666 memcpy_fromio(p + B3_RI_WTO_R1,
2667 io + B3_RI_WTO_R1,
2668 regs->len - B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002669}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002670
2671static struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002672 .get_settings = sky2_get_settings,
2673 .set_settings = sky2_set_settings,
2674 .get_drvinfo = sky2_get_drvinfo,
2675 .get_msglevel = sky2_get_msglevel,
2676 .set_msglevel = sky2_set_msglevel,
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002677 .nway_reset = sky2_nway_reset,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002678 .get_regs_len = sky2_get_regs_len,
2679 .get_regs = sky2_get_regs,
2680 .get_link = ethtool_op_get_link,
2681 .get_sg = ethtool_op_get_sg,
2682 .set_sg = ethtool_op_set_sg,
2683 .get_tx_csum = ethtool_op_get_tx_csum,
2684 .set_tx_csum = ethtool_op_set_tx_csum,
2685 .get_tso = ethtool_op_get_tso,
2686 .set_tso = ethtool_op_set_tso,
2687 .get_rx_csum = sky2_get_rx_csum,
2688 .set_rx_csum = sky2_set_rx_csum,
2689 .get_strings = sky2_get_strings,
2690 .get_ringparam = sky2_get_ringparam,
2691 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002692 .get_pauseparam = sky2_get_pauseparam,
2693 .set_pauseparam = sky2_set_pauseparam,
2694#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07002695 .get_wol = sky2_get_wol,
2696 .set_wol = sky2_set_wol,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002697#endif
Stephen Hemminger793b8832005-09-14 16:06:14 -07002698 .phys_id = sky2_phys_id,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002699 .get_stats_count = sky2_get_stats_count,
2700 .get_ethtool_stats = sky2_get_ethtool_stats,
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07002701 .get_perm_addr = ethtool_op_get_perm_addr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002702};
2703
2704/* Initialize network device */
2705static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
2706 unsigned port, int highmem)
2707{
2708 struct sky2_port *sky2;
2709 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
2710
2711 if (!dev) {
2712 printk(KERN_ERR "sky2 etherdev alloc failed");
2713 return NULL;
2714 }
2715
2716 SET_MODULE_OWNER(dev);
2717 SET_NETDEV_DEV(dev, &hw->pdev->dev);
2718 dev->open = sky2_up;
2719 dev->stop = sky2_down;
2720 dev->hard_start_xmit = sky2_xmit_frame;
2721 dev->get_stats = sky2_get_stats;
2722 dev->set_multicast_list = sky2_set_multicast;
2723 dev->set_mac_address = sky2_set_mac_address;
2724 dev->change_mtu = sky2_change_mtu;
2725 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
2726 dev->tx_timeout = sky2_tx_timeout;
2727 dev->watchdog_timeo = TX_WATCHDOG;
2728 if (port == 0)
2729 dev->poll = sky2_poll;
2730 dev->weight = NAPI_WEIGHT;
2731#ifdef CONFIG_NET_POLL_CONTROLLER
2732 dev->poll_controller = sky2_netpoll;
2733#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002734
2735 sky2 = netdev_priv(dev);
2736 sky2->netdev = dev;
2737 sky2->hw = hw;
2738 sky2->msg_enable = netif_msg_init(debug, default_msg);
2739
2740 spin_lock_init(&sky2->tx_lock);
2741 /* Auto speed and flow control */
2742 sky2->autoneg = AUTONEG_ENABLE;
2743 sky2->tx_pause = 0;
2744 sky2->rx_pause = 1;
2745 sky2->duplex = -1;
2746 sky2->speed = -1;
2747 sky2->advertising = sky2_supported_modes(hw);
2748 sky2->rx_csum = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002749 tasklet_init(&sky2->phy_task, sky2_phy_task, (unsigned long)sky2);
2750 sky2->tx_pending = TX_DEF_PENDING;
2751 sky2->rx_pending = is_ec_a1(hw) ? 8 : RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002752
2753 hw->dev[port] = dev;
2754
2755 sky2->port = port;
2756
Stephen Hemminger793b8832005-09-14 16:06:14 -07002757 dev->features |= NETIF_F_LLTX | NETIF_F_TSO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002758 if (highmem)
2759 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002760 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002761
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002762#ifdef SKY2_VLAN_TAG_USED
2763 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
2764 dev->vlan_rx_register = sky2_vlan_rx_register;
2765 dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
2766#endif
2767
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002768 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002769 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07002770 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002771
2772 /* device is off until link detection */
2773 netif_carrier_off(dev);
2774 netif_stop_queue(dev);
2775
2776 return dev;
2777}
2778
2779static inline void sky2_show_addr(struct net_device *dev)
2780{
2781 const struct sky2_port *sky2 = netdev_priv(dev);
2782
2783 if (netif_msg_probe(sky2))
2784 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
2785 dev->name,
2786 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
2787 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
2788}
2789
2790static int __devinit sky2_probe(struct pci_dev *pdev,
2791 const struct pci_device_id *ent)
2792{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002793 struct net_device *dev, *dev1 = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002794 struct sky2_hw *hw;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002795 int err, pm_cap, using_dac = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002796
Stephen Hemminger793b8832005-09-14 16:06:14 -07002797 err = pci_enable_device(pdev);
2798 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002799 printk(KERN_ERR PFX "%s cannot enable PCI device\n",
2800 pci_name(pdev));
2801 goto err_out;
2802 }
2803
Stephen Hemminger793b8832005-09-14 16:06:14 -07002804 err = pci_request_regions(pdev, DRV_NAME);
2805 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002806 printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
2807 pci_name(pdev));
Stephen Hemminger793b8832005-09-14 16:06:14 -07002808 goto err_out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002809 }
2810
2811 pci_set_master(pdev);
2812
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002813 /* Find power-management capability. */
2814 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
2815 if (pm_cap == 0) {
2816 printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
2817 "aborting.\n");
2818 err = -EIO;
2819 goto err_out_free_regions;
2820 }
2821
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002822 if (sizeof(dma_addr_t) > sizeof(u32)) {
2823 err = pci_set_dma_mask(pdev, DMA_64BIT_MASK);
2824 if (!err)
2825 using_dac = 1;
2826 }
2827
2828 if (!using_dac) {
2829 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
2830 if (err) {
2831 printk(KERN_ERR PFX "%s no usable DMA configuration\n",
2832 pci_name(pdev));
2833 goto err_out_free_regions;
2834 }
2835 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002836#ifdef __BIG_ENDIAN
2837 /* byte swap decriptors in hardware */
2838 {
2839 u32 reg;
2840
2841 pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
2842 reg |= PCI_REV_DESC;
2843 pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
2844 }
2845#endif
2846
2847 err = -ENOMEM;
2848 hw = kmalloc(sizeof(*hw), GFP_KERNEL);
2849 if (!hw) {
2850 printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
2851 pci_name(pdev));
2852 goto err_out_free_regions;
2853 }
2854
2855 memset(hw, 0, sizeof(*hw));
2856 hw->pdev = pdev;
2857 spin_lock_init(&hw->phy_lock);
2858
2859 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
2860 if (!hw->regs) {
2861 printk(KERN_ERR PFX "%s: cannot map device registers\n",
2862 pci_name(pdev));
2863 goto err_out_free_hw;
2864 }
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002865 hw->pm_cap = pm_cap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002866
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002867 err = sky2_reset(hw);
2868 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002869 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002870
Stephen Hemminger793b8832005-09-14 16:06:14 -07002871 printk(KERN_INFO PFX "addr 0x%lx irq %d Yukon-%s (0x%x) rev %d\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002872 pci_resource_start(pdev, 0), pdev->irq,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002873 yukon_name[hw->chip_id - CHIP_ID_YUKON],
2874 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002875
Stephen Hemminger793b8832005-09-14 16:06:14 -07002876 dev = sky2_init_netdev(hw, 0, using_dac);
2877 if (!dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002878 goto err_out_free_pci;
2879
Stephen Hemminger793b8832005-09-14 16:06:14 -07002880 err = register_netdev(dev);
2881 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002882 printk(KERN_ERR PFX "%s: cannot register net device\n",
2883 pci_name(pdev));
2884 goto err_out_free_netdev;
2885 }
2886
2887 sky2_show_addr(dev);
2888
2889 if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
2890 if (register_netdev(dev1) == 0)
2891 sky2_show_addr(dev1);
2892 else {
2893 /* Failure to register second port need not be fatal */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002894 printk(KERN_WARNING PFX
2895 "register of second port failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002896 hw->dev[1] = NULL;
2897 free_netdev(dev1);
2898 }
2899 }
2900
Stephen Hemminger793b8832005-09-14 16:06:14 -07002901 err = request_irq(pdev->irq, sky2_intr, SA_SHIRQ, DRV_NAME, hw);
2902 if (err) {
2903 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
2904 pci_name(pdev), pdev->irq);
2905 goto err_out_unregister;
2906 }
2907
2908 hw->intr_mask = Y2_IS_BASE;
2909 sky2_write32(hw, B0_IMSK, hw->intr_mask);
2910
2911 pci_set_drvdata(pdev, hw);
2912
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002913 return 0;
2914
Stephen Hemminger793b8832005-09-14 16:06:14 -07002915err_out_unregister:
2916 if (dev1) {
2917 unregister_netdev(dev1);
2918 free_netdev(dev1);
2919 }
2920 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002921err_out_free_netdev:
2922 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002923err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07002924 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002925 pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
2926err_out_iounmap:
2927 iounmap(hw->regs);
2928err_out_free_hw:
2929 kfree(hw);
2930err_out_free_regions:
2931 pci_release_regions(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002932 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002933err_out:
2934 return err;
2935}
2936
2937static void __devexit sky2_remove(struct pci_dev *pdev)
2938{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002939 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002940 struct net_device *dev0, *dev1;
2941
Stephen Hemminger793b8832005-09-14 16:06:14 -07002942 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002943 return;
2944
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002945 dev0 = hw->dev[0];
Stephen Hemminger793b8832005-09-14 16:06:14 -07002946 dev1 = hw->dev[1];
2947 if (dev1)
2948 unregister_netdev(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002949 unregister_netdev(dev0);
2950
Stephen Hemminger793b8832005-09-14 16:06:14 -07002951 sky2_write32(hw, B0_IMSK, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002952 sky2_set_power_state(hw, PCI_D3hot);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002953 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002954 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002955 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002956
2957 free_irq(pdev->irq, hw);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002958 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002959 pci_release_regions(pdev);
2960 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002961
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002962 if (dev1)
2963 free_netdev(dev1);
2964 free_netdev(dev0);
2965 iounmap(hw->regs);
2966 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002967
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002968 pci_set_drvdata(pdev, NULL);
2969}
2970
2971#ifdef CONFIG_PM
2972static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
2973{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002974 struct sky2_hw *hw = pci_get_drvdata(pdev);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002975 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002976
2977 for (i = 0; i < 2; i++) {
2978 struct net_device *dev = hw->dev[i];
2979
2980 if (dev) {
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002981 if (!netif_running(dev))
2982 continue;
2983
2984 sky2_down(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002985 netif_device_detach(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002986 }
2987 }
2988
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002989 return sky2_set_power_state(hw, pci_choose_state(pdev, state));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002990}
2991
2992static int sky2_resume(struct pci_dev *pdev)
2993{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002994 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002995 int i;
2996
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002997 pci_restore_state(pdev);
2998 pci_enable_wake(pdev, PCI_D0, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002999 sky2_set_power_state(hw, PCI_D0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003000
3001 sky2_reset(hw);
3002
3003 for (i = 0; i < 2; i++) {
3004 struct net_device *dev = hw->dev[i];
3005 if (dev) {
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003006 if (netif_running(dev)) {
3007 netif_device_attach(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003008 sky2_up(dev);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003009 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003010 }
3011 }
3012 return 0;
3013}
3014#endif
3015
3016static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003017 .name = DRV_NAME,
3018 .id_table = sky2_id_table,
3019 .probe = sky2_probe,
3020 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003021#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07003022 .suspend = sky2_suspend,
3023 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003024#endif
3025};
3026
3027static int __init sky2_init_module(void)
3028{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003029 return pci_module_init(&sky2_driver);
3030}
3031
3032static void __exit sky2_cleanup_module(void)
3033{
3034 pci_unregister_driver(&sky2_driver);
3035}
3036
3037module_init(sky2_init_module);
3038module_exit(sky2_cleanup_module);
3039
3040MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
3041MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
3042MODULE_LICENSE("GPL");