blob: ffff0998e5576fdcc1fdc721c788080b4ab42d1d [file] [log] [blame]
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001/*
Mike Frysinger26fdc1f2008-02-06 01:38:21 -08002 * Blackfin On-Chip SPI Driver
Wu, Bryana5f6abd2007-05-06 14:50:34 -07003 *
Bryan Wu131b17d2007-12-04 23:45:12 -08004 * Copyright 2004-2007 Analog Devices Inc.
Wu, Bryana5f6abd2007-05-06 14:50:34 -07005 *
Mike Frysinger26fdc1f2008-02-06 01:38:21 -08006 * Enter bugs at http://blackfin.uclinux.org/
Wu, Bryana5f6abd2007-05-06 14:50:34 -07007 *
Mike Frysinger26fdc1f2008-02-06 01:38:21 -08008 * Licensed under the GPL-2 or later.
Wu, Bryana5f6abd2007-05-06 14:50:34 -07009 */
10
11#include <linux/init.h>
12#include <linux/module.h>
Bryan Wu131b17d2007-12-04 23:45:12 -080013#include <linux/delay.h>
Wu, Bryana5f6abd2007-05-06 14:50:34 -070014#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090015#include <linux/slab.h>
Bryan Wu131b17d2007-12-04 23:45:12 -080016#include <linux/io.h>
Wu, Bryana5f6abd2007-05-06 14:50:34 -070017#include <linux/ioport.h>
Bryan Wu131b17d2007-12-04 23:45:12 -080018#include <linux/irq.h>
Wu, Bryana5f6abd2007-05-06 14:50:34 -070019#include <linux/errno.h>
20#include <linux/interrupt.h>
21#include <linux/platform_device.h>
22#include <linux/dma-mapping.h>
23#include <linux/spi/spi.h>
24#include <linux/workqueue.h>
Wu, Bryana5f6abd2007-05-06 14:50:34 -070025
Wu, Bryana5f6abd2007-05-06 14:50:34 -070026#include <asm/dma.h>
Bryan Wu131b17d2007-12-04 23:45:12 -080027#include <asm/portmux.h>
Wu, Bryana5f6abd2007-05-06 14:50:34 -070028#include <asm/bfin5xx_spi.h>
Vitja Makarov8cf58582009-04-06 19:00:31 -070029#include <asm/cacheflush.h>
30
Bryan Wua32c6912007-12-04 23:45:15 -080031#define DRV_NAME "bfin-spi"
32#define DRV_AUTHOR "Bryan Wu, Luke Yang"
Mike Frysinger138f97c2009-04-06 19:00:50 -070033#define DRV_DESC "Blackfin on-chip SPI Controller Driver"
Bryan Wua32c6912007-12-04 23:45:15 -080034#define DRV_VERSION "1.0"
35
36MODULE_AUTHOR(DRV_AUTHOR);
37MODULE_DESCRIPTION(DRV_DESC);
Wu, Bryana5f6abd2007-05-06 14:50:34 -070038MODULE_LICENSE("GPL");
39
Bryan Wubb90eb02007-12-04 23:45:18 -080040#define START_STATE ((void *)0)
41#define RUNNING_STATE ((void *)1)
42#define DONE_STATE ((void *)2)
43#define ERROR_STATE ((void *)-1)
Wu, Bryana5f6abd2007-05-06 14:50:34 -070044
Mike Frysingerb9f139a2009-09-24 01:27:47 +000045struct master_data;
Mike Frysinger9c4542c2009-09-24 01:04:04 +000046
47struct transfer_ops {
Mike Frysingerb9f139a2009-09-24 01:27:47 +000048 void (*write) (struct master_data *);
49 void (*read) (struct master_data *);
50 void (*duplex) (struct master_data *);
Mike Frysinger9c4542c2009-09-24 01:04:04 +000051};
52
Mike Frysingerb9f139a2009-09-24 01:27:47 +000053struct master_data {
Wu, Bryana5f6abd2007-05-06 14:50:34 -070054 /* Driver model hookup */
55 struct platform_device *pdev;
56
57 /* SPI framework hookup */
58 struct spi_master *master;
59
Bryan Wubb90eb02007-12-04 23:45:18 -080060 /* Regs base of SPI controller */
Bryan Wuf4521262007-12-04 23:45:22 -080061 void __iomem *regs_base;
Bryan Wubb90eb02007-12-04 23:45:18 -080062
Bryan Wu003d9222007-12-04 23:45:22 -080063 /* Pin request list */
64 u16 *pin_req;
65
Wu, Bryana5f6abd2007-05-06 14:50:34 -070066 /* BFIN hookup */
67 struct bfin5xx_spi_master *master_info;
68
69 /* Driver message queue */
70 struct workqueue_struct *workqueue;
71 struct work_struct pump_messages;
72 spinlock_t lock;
73 struct list_head queue;
74 int busy;
Mike Frysingerf4f50c32009-09-24 00:41:49 +000075 bool running;
Wu, Bryana5f6abd2007-05-06 14:50:34 -070076
77 /* Message Transfer pump */
78 struct tasklet_struct pump_transfers;
79
80 /* Current message transfer state info */
81 struct spi_message *cur_msg;
82 struct spi_transfer *cur_transfer;
Mike Frysingerb9f139a2009-09-24 01:27:47 +000083 struct slave_data *cur_chip;
Wu, Bryana5f6abd2007-05-06 14:50:34 -070084 size_t len_in_bytes;
85 size_t len;
86 void *tx;
87 void *tx_end;
88 void *rx;
89 void *rx_end;
Bryan Wubb90eb02007-12-04 23:45:18 -080090
91 /* DMA stuffs */
92 int dma_channel;
Wu, Bryana5f6abd2007-05-06 14:50:34 -070093 int dma_mapped;
Bryan Wubb90eb02007-12-04 23:45:18 -080094 int dma_requested;
Wu, Bryana5f6abd2007-05-06 14:50:34 -070095 dma_addr_t rx_dma;
96 dma_addr_t tx_dma;
Bryan Wubb90eb02007-12-04 23:45:18 -080097
Yi Lif6a6d962009-06-03 09:46:22 +000098 int irq_requested;
99 int spi_irq;
100
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700101 size_t rx_map_len;
102 size_t tx_map_len;
103 u8 n_bytes;
Bryan Wufad91c82007-12-04 23:45:14 -0800104 int cs_change;
Mike Frysinger9c4542c2009-09-24 01:04:04 +0000105 const struct transfer_ops *ops;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700106};
107
Mike Frysingerb9f139a2009-09-24 01:27:47 +0000108struct slave_data {
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700109 u16 ctl_reg;
110 u16 baud;
111 u16 flag;
112
113 u8 chip_select_num;
114 u8 n_bytes;
Bryan Wu88b40362007-05-21 18:32:16 +0800115 u8 width; /* 0 or 1 */
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700116 u8 enable_dma;
117 u8 bits_per_word; /* 8 or 16 */
Bryan Wu62310e52007-12-04 23:45:20 -0800118 u16 cs_chg_udelay; /* Some devices require > 255usec delay */
Michael Hennerich42c78b22009-04-06 19:00:51 -0700119 u32 cs_gpio;
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700120 u16 idle_tx_val;
Yi Lif6a6d962009-06-03 09:46:22 +0000121 u8 pio_interrupt; /* use spi data irq */
Mike Frysinger9c4542c2009-09-24 01:04:04 +0000122 const struct transfer_ops *ops;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700123};
124
Bryan Wubb90eb02007-12-04 23:45:18 -0800125#define DEFINE_SPI_REG(reg, off) \
Mike Frysingerb9f139a2009-09-24 01:27:47 +0000126static inline u16 read_##reg(struct master_data *drv_data) \
Bryan Wubb90eb02007-12-04 23:45:18 -0800127 { return bfin_read16(drv_data->regs_base + off); } \
Mike Frysingerb9f139a2009-09-24 01:27:47 +0000128static inline void write_##reg(struct master_data *drv_data, u16 v) \
Bryan Wubb90eb02007-12-04 23:45:18 -0800129 { bfin_write16(drv_data->regs_base + off, v); }
130
131DEFINE_SPI_REG(CTRL, 0x00)
132DEFINE_SPI_REG(FLAG, 0x04)
133DEFINE_SPI_REG(STAT, 0x08)
134DEFINE_SPI_REG(TDBR, 0x0C)
135DEFINE_SPI_REG(RDBR, 0x10)
136DEFINE_SPI_REG(BAUD, 0x14)
137DEFINE_SPI_REG(SHAW, 0x18)
138
Mike Frysingerb9f139a2009-09-24 01:27:47 +0000139static void bfin_spi_enable(struct master_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700140{
141 u16 cr;
142
Bryan Wubb90eb02007-12-04 23:45:18 -0800143 cr = read_CTRL(drv_data);
144 write_CTRL(drv_data, (cr | BIT_CTL_ENABLE));
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700145}
146
Mike Frysingerb9f139a2009-09-24 01:27:47 +0000147static void bfin_spi_disable(struct master_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700148{
149 u16 cr;
150
Bryan Wubb90eb02007-12-04 23:45:18 -0800151 cr = read_CTRL(drv_data);
152 write_CTRL(drv_data, (cr & (~BIT_CTL_ENABLE)));
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700153}
154
155/* Caculate the SPI_BAUD register value based on input HZ */
156static u16 hz_to_spi_baud(u32 speed_hz)
157{
158 u_long sclk = get_sclk();
159 u16 spi_baud = (sclk / (2 * speed_hz));
160
161 if ((sclk % (2 * speed_hz)) > 0)
162 spi_baud++;
163
Michael Hennerich7513e002009-04-06 19:00:32 -0700164 if (spi_baud < MIN_SPI_BAUD_VAL)
165 spi_baud = MIN_SPI_BAUD_VAL;
166
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700167 return spi_baud;
168}
169
Mike Frysingerb9f139a2009-09-24 01:27:47 +0000170static int bfin_spi_flush(struct master_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700171{
172 unsigned long limit = loops_per_jiffy << 1;
173
174 /* wait for stop and clear stat */
Roel Kluinb4bd2ab2009-06-17 16:26:02 -0700175 while (!(read_STAT(drv_data) & BIT_STAT_SPIF) && --limit)
Bryan Wud8c05002007-12-04 23:45:21 -0800176 cpu_relax();
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700177
Bryan Wubb90eb02007-12-04 23:45:18 -0800178 write_STAT(drv_data, BIT_STAT_CLR);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700179
180 return limit;
181}
182
Bryan Wufad91c82007-12-04 23:45:14 -0800183/* Chip select operation functions for cs_change flag */
Mike Frysingerb9f139a2009-09-24 01:27:47 +0000184static void bfin_spi_cs_active(struct master_data *drv_data, struct slave_data *chip)
Bryan Wufad91c82007-12-04 23:45:14 -0800185{
Michael Hennerich42c78b22009-04-06 19:00:51 -0700186 if (likely(chip->chip_select_num)) {
187 u16 flag = read_FLAG(drv_data);
Bryan Wufad91c82007-12-04 23:45:14 -0800188
Barry Song82216102009-06-17 10:10:53 +0000189 flag &= ~chip->flag;
Bryan Wufad91c82007-12-04 23:45:14 -0800190
Michael Hennerich42c78b22009-04-06 19:00:51 -0700191 write_FLAG(drv_data, flag);
192 } else {
193 gpio_set_value(chip->cs_gpio, 0);
194 }
Bryan Wufad91c82007-12-04 23:45:14 -0800195}
196
Mike Frysingerb9f139a2009-09-24 01:27:47 +0000197static void bfin_spi_cs_deactive(struct master_data *drv_data, struct slave_data *chip)
Bryan Wufad91c82007-12-04 23:45:14 -0800198{
Michael Hennerich42c78b22009-04-06 19:00:51 -0700199 if (likely(chip->chip_select_num)) {
200 u16 flag = read_FLAG(drv_data);
Bryan Wufad91c82007-12-04 23:45:14 -0800201
Barry Song82216102009-06-17 10:10:53 +0000202 flag |= chip->flag;
Bryan Wufad91c82007-12-04 23:45:14 -0800203
Michael Hennerich42c78b22009-04-06 19:00:51 -0700204 write_FLAG(drv_data, flag);
205 } else {
206 gpio_set_value(chip->cs_gpio, 1);
207 }
Bryan Wu62310e52007-12-04 23:45:20 -0800208
209 /* Move delay here for consistency */
210 if (chip->cs_chg_udelay)
211 udelay(chip->cs_chg_udelay);
Bryan Wufad91c82007-12-04 23:45:14 -0800212}
213
Barry Song82216102009-06-17 10:10:53 +0000214/* enable or disable the pin muxed by GPIO and SPI CS to work as SPI CS */
Mike Frysingerb9f139a2009-09-24 01:27:47 +0000215static inline void bfin_spi_cs_enable(struct master_data *drv_data, struct slave_data *chip)
Barry Song82216102009-06-17 10:10:53 +0000216{
217 u16 flag = read_FLAG(drv_data);
218
219 flag |= (chip->flag >> 8);
220
221 write_FLAG(drv_data, flag);
222}
223
Mike Frysingerb9f139a2009-09-24 01:27:47 +0000224static inline void bfin_spi_cs_disable(struct master_data *drv_data, struct slave_data *chip)
Barry Song82216102009-06-17 10:10:53 +0000225{
226 u16 flag = read_FLAG(drv_data);
227
228 flag &= ~(chip->flag >> 8);
229
230 write_FLAG(drv_data, flag);
231}
232
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700233/* stop controller and re-config current chip*/
Mike Frysingerb9f139a2009-09-24 01:27:47 +0000234static void bfin_spi_restore_state(struct master_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700235{
Mike Frysingerb9f139a2009-09-24 01:27:47 +0000236 struct slave_data *chip = drv_data->cur_chip;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700237
238 /* Clear status and disable clock */
Bryan Wubb90eb02007-12-04 23:45:18 -0800239 write_STAT(drv_data, BIT_STAT_CLR);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700240 bfin_spi_disable(drv_data);
Bryan Wu88b40362007-05-21 18:32:16 +0800241 dev_dbg(&drv_data->pdev->dev, "restoring spi ctl state\n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700242
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700243 /* Load the registers */
Bryan Wubb90eb02007-12-04 23:45:18 -0800244 write_CTRL(drv_data, chip->ctl_reg);
Bryan Wu092e1fd2007-12-04 23:45:23 -0800245 write_BAUD(drv_data, chip->baud);
Sonic Zhangcc487e72007-12-04 23:45:17 -0800246
247 bfin_spi_enable(drv_data);
Mike Frysinger138f97c2009-04-06 19:00:50 -0700248 bfin_spi_cs_active(drv_data, chip);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700249}
250
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700251/* used to kick off transfer in rx mode and read unwanted RX data */
Mike Frysingerb9f139a2009-09-24 01:27:47 +0000252static inline void bfin_spi_dummy_read(struct master_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700253{
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700254 (void) read_RDBR(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700255}
256
Mike Frysingerb9f139a2009-09-24 01:27:47 +0000257static void bfin_spi_u8_writer(struct master_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700258{
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700259 /* clear RXS (we check for RXS inside the loop) */
260 bfin_spi_dummy_read(drv_data);
Sonic Zhangcc487e72007-12-04 23:45:17 -0800261
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700262 while (drv_data->tx < drv_data->tx_end) {
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700263 write_TDBR(drv_data, (*(u8 *) (drv_data->tx++)));
264 /* wait until transfer finished.
265 checking SPIF or TXS may not guarantee transfer completion */
266 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
Bryan Wud8c05002007-12-04 23:45:21 -0800267 cpu_relax();
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700268 /* discard RX data and clear RXS */
269 bfin_spi_dummy_read(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700270 }
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700271}
272
Mike Frysingerb9f139a2009-09-24 01:27:47 +0000273static void bfin_spi_u8_reader(struct master_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700274{
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700275 u16 tx_val = drv_data->cur_chip->idle_tx_val;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700276
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700277 /* discard old RX data and clear RXS */
Mike Frysinger138f97c2009-04-06 19:00:50 -0700278 bfin_spi_dummy_read(drv_data);
Sonic Zhangcc487e72007-12-04 23:45:17 -0800279
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700280 while (drv_data->rx < drv_data->rx_end) {
281 write_TDBR(drv_data, tx_val);
Bryan Wubb90eb02007-12-04 23:45:18 -0800282 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
Bryan Wud8c05002007-12-04 23:45:21 -0800283 cpu_relax();
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700284 *(u8 *) (drv_data->rx++) = read_RDBR(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700285 }
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700286}
287
Mike Frysingerb9f139a2009-09-24 01:27:47 +0000288static void bfin_spi_u8_duplex(struct master_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700289{
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700290 /* discard old RX data and clear RXS */
291 bfin_spi_dummy_read(drv_data);
292
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700293 while (drv_data->rx < drv_data->rx_end) {
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700294 write_TDBR(drv_data, (*(u8 *) (drv_data->tx++)));
Bryan Wubb90eb02007-12-04 23:45:18 -0800295 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
Bryan Wud8c05002007-12-04 23:45:21 -0800296 cpu_relax();
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700297 *(u8 *) (drv_data->rx++) = read_RDBR(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700298 }
299}
300
Mike Frysinger9c4542c2009-09-24 01:04:04 +0000301static const struct transfer_ops bfin_transfer_ops_u8 = {
302 .write = bfin_spi_u8_writer,
303 .read = bfin_spi_u8_reader,
304 .duplex = bfin_spi_u8_duplex,
305};
306
Mike Frysingerb9f139a2009-09-24 01:27:47 +0000307static void bfin_spi_u16_writer(struct master_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700308{
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700309 /* clear RXS (we check for RXS inside the loop) */
310 bfin_spi_dummy_read(drv_data);
Bryan Wu88b40362007-05-21 18:32:16 +0800311
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700312 while (drv_data->tx < drv_data->tx_end) {
Bryan Wubb90eb02007-12-04 23:45:18 -0800313 write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700314 drv_data->tx += 2;
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700315 /* wait until transfer finished.
316 checking SPIF or TXS may not guarantee transfer completion */
317 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
318 cpu_relax();
319 /* discard RX data and clear RXS */
320 bfin_spi_dummy_read(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700321 }
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700322}
323
Mike Frysingerb9f139a2009-09-24 01:27:47 +0000324static void bfin_spi_u16_reader(struct master_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700325{
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700326 u16 tx_val = drv_data->cur_chip->idle_tx_val;
Sonic Zhangcc487e72007-12-04 23:45:17 -0800327
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700328 /* discard old RX data and clear RXS */
Mike Frysinger138f97c2009-04-06 19:00:50 -0700329 bfin_spi_dummy_read(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700330
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700331 while (drv_data->rx < drv_data->rx_end) {
332 write_TDBR(drv_data, tx_val);
Bryan Wubb90eb02007-12-04 23:45:18 -0800333 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
Bryan Wud8c05002007-12-04 23:45:21 -0800334 cpu_relax();
Bryan Wubb90eb02007-12-04 23:45:18 -0800335 *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700336 drv_data->rx += 2;
337 }
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700338}
339
Mike Frysingerb9f139a2009-09-24 01:27:47 +0000340static void bfin_spi_u16_duplex(struct master_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700341{
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700342 /* discard old RX data and clear RXS */
343 bfin_spi_dummy_read(drv_data);
344
345 while (drv_data->rx < drv_data->rx_end) {
Bryan Wubb90eb02007-12-04 23:45:18 -0800346 write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700347 drv_data->tx += 2;
Bryan Wubb90eb02007-12-04 23:45:18 -0800348 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
Bryan Wud8c05002007-12-04 23:45:21 -0800349 cpu_relax();
Bryan Wubb90eb02007-12-04 23:45:18 -0800350 *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700351 drv_data->rx += 2;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700352 }
353}
354
Mike Frysinger9c4542c2009-09-24 01:04:04 +0000355static const struct transfer_ops bfin_transfer_ops_u16 = {
356 .write = bfin_spi_u16_writer,
357 .read = bfin_spi_u16_reader,
358 .duplex = bfin_spi_u16_duplex,
359};
360
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700361/* test if ther is more transfer to be done */
Mike Frysingerb9f139a2009-09-24 01:27:47 +0000362static void *bfin_spi_next_transfer(struct master_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700363{
364 struct spi_message *msg = drv_data->cur_msg;
365 struct spi_transfer *trans = drv_data->cur_transfer;
366
367 /* Move to next transfer */
368 if (trans->transfer_list.next != &msg->transfers) {
369 drv_data->cur_transfer =
370 list_entry(trans->transfer_list.next,
371 struct spi_transfer, transfer_list);
372 return RUNNING_STATE;
373 } else
374 return DONE_STATE;
375}
376
377/*
378 * caller already set message->status;
379 * dma and pio irqs are blocked give finished message back
380 */
Mike Frysingerb9f139a2009-09-24 01:27:47 +0000381static void bfin_spi_giveback(struct master_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700382{
Mike Frysingerb9f139a2009-09-24 01:27:47 +0000383 struct slave_data *chip = drv_data->cur_chip;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700384 struct spi_transfer *last_transfer;
385 unsigned long flags;
386 struct spi_message *msg;
387
388 spin_lock_irqsave(&drv_data->lock, flags);
389 msg = drv_data->cur_msg;
390 drv_data->cur_msg = NULL;
391 drv_data->cur_transfer = NULL;
392 drv_data->cur_chip = NULL;
393 queue_work(drv_data->workqueue, &drv_data->pump_messages);
394 spin_unlock_irqrestore(&drv_data->lock, flags);
395
396 last_transfer = list_entry(msg->transfers.prev,
397 struct spi_transfer, transfer_list);
398
399 msg->state = NULL;
400
Bryan Wufad91c82007-12-04 23:45:14 -0800401 if (!drv_data->cs_change)
Mike Frysinger138f97c2009-04-06 19:00:50 -0700402 bfin_spi_cs_deactive(drv_data, chip);
Bryan Wufad91c82007-12-04 23:45:14 -0800403
Yi Lib9b2a762009-04-06 19:00:49 -0700404 /* Not stop spi in autobuffer mode */
405 if (drv_data->tx_dma != 0xFFFF)
406 bfin_spi_disable(drv_data);
407
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700408 if (msg->complete)
409 msg->complete(msg->context);
410}
411
Yi Lif6a6d962009-06-03 09:46:22 +0000412/* spi data irq handler */
413static irqreturn_t bfin_spi_pio_irq_handler(int irq, void *dev_id)
414{
Mike Frysingerb9f139a2009-09-24 01:27:47 +0000415 struct master_data *drv_data = dev_id;
416 struct slave_data *chip = drv_data->cur_chip;
Yi Lif6a6d962009-06-03 09:46:22 +0000417 struct spi_message *msg = drv_data->cur_msg;
418 int n_bytes = drv_data->n_bytes;
419
420 /* wait until transfer finished. */
421 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
422 cpu_relax();
423
424 if ((drv_data->tx && drv_data->tx >= drv_data->tx_end) ||
425 (drv_data->rx && drv_data->rx >= (drv_data->rx_end - n_bytes))) {
426 /* last read */
427 if (drv_data->rx) {
428 dev_dbg(&drv_data->pdev->dev, "last read\n");
429 if (n_bytes == 2)
430 *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
431 else if (n_bytes == 1)
432 *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
433 drv_data->rx += n_bytes;
434 }
435
436 msg->actual_length += drv_data->len_in_bytes;
437 if (drv_data->cs_change)
438 bfin_spi_cs_deactive(drv_data, chip);
439 /* Move to next transfer */
440 msg->state = bfin_spi_next_transfer(drv_data);
441
442 disable_irq(drv_data->spi_irq);
443
444 /* Schedule transfer tasklet */
445 tasklet_schedule(&drv_data->pump_transfers);
446 return IRQ_HANDLED;
447 }
448
449 if (drv_data->rx && drv_data->tx) {
450 /* duplex */
451 dev_dbg(&drv_data->pdev->dev, "duplex: write_TDBR\n");
452 if (drv_data->n_bytes == 2) {
453 *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
454 write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
455 } else if (drv_data->n_bytes == 1) {
456 *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
457 write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
458 }
459 } else if (drv_data->rx) {
460 /* read */
461 dev_dbg(&drv_data->pdev->dev, "read: write_TDBR\n");
462 if (drv_data->n_bytes == 2)
463 *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
464 else if (drv_data->n_bytes == 1)
465 *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
466 write_TDBR(drv_data, chip->idle_tx_val);
467 } else if (drv_data->tx) {
468 /* write */
469 dev_dbg(&drv_data->pdev->dev, "write: write_TDBR\n");
470 bfin_spi_dummy_read(drv_data);
471 if (drv_data->n_bytes == 2)
472 write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
473 else if (drv_data->n_bytes == 1)
474 write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
475 }
476
477 if (drv_data->tx)
478 drv_data->tx += n_bytes;
479 if (drv_data->rx)
480 drv_data->rx += n_bytes;
481
482 return IRQ_HANDLED;
483}
484
Mike Frysinger138f97c2009-04-06 19:00:50 -0700485static irqreturn_t bfin_spi_dma_irq_handler(int irq, void *dev_id)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700486{
Mike Frysingerb9f139a2009-09-24 01:27:47 +0000487 struct master_data *drv_data = dev_id;
488 struct slave_data *chip = drv_data->cur_chip;
Bryan Wubb90eb02007-12-04 23:45:18 -0800489 struct spi_message *msg = drv_data->cur_msg;
Mike Frysingeraaaf9392009-04-06 19:00:42 -0700490 unsigned long timeout;
Mike Frysingerd24bd1d2009-04-06 19:00:38 -0700491 unsigned short dmastat = get_dma_curr_irqstat(drv_data->dma_channel);
Mike Frysinger04b95d22009-04-06 19:00:35 -0700492 u16 spistat = read_STAT(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700493
Mike Frysingerd24bd1d2009-04-06 19:00:38 -0700494 dev_dbg(&drv_data->pdev->dev,
495 "in dma_irq_handler dmastat:0x%x spistat:0x%x\n",
496 dmastat, spistat);
497
Bryan Wubb90eb02007-12-04 23:45:18 -0800498 clear_dma_irqstat(drv_data->dma_channel);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700499
500 /*
Bryan Wud6fe89b2007-06-11 17:34:17 +0800501 * wait for the last transaction shifted out. HRM states:
502 * at this point there may still be data in the SPI DMA FIFO waiting
503 * to be transmitted ... software needs to poll TXS in the SPI_STAT
504 * register until it goes low for 2 successive reads
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700505 */
506 if (drv_data->tx != NULL) {
Bryan Wubb90eb02007-12-04 23:45:18 -0800507 while ((read_STAT(drv_data) & TXS) ||
508 (read_STAT(drv_data) & TXS))
Bryan Wud8c05002007-12-04 23:45:21 -0800509 cpu_relax();
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700510 }
511
Mike Frysingeraaaf9392009-04-06 19:00:42 -0700512 dev_dbg(&drv_data->pdev->dev,
513 "in dma_irq_handler dmastat:0x%x spistat:0x%x\n",
514 dmastat, read_STAT(drv_data));
515
516 timeout = jiffies + HZ;
Bryan Wubb90eb02007-12-04 23:45:18 -0800517 while (!(read_STAT(drv_data) & SPIF))
Mike Frysingeraaaf9392009-04-06 19:00:42 -0700518 if (!time_before(jiffies, timeout)) {
519 dev_warn(&drv_data->pdev->dev, "timeout waiting for SPIF");
520 break;
521 } else
522 cpu_relax();
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700523
Mike Frysinger40a29452009-04-06 19:00:38 -0700524 if ((dmastat & DMA_ERR) && (spistat & RBSY)) {
Mike Frysinger04b95d22009-04-06 19:00:35 -0700525 msg->state = ERROR_STATE;
526 dev_err(&drv_data->pdev->dev, "dma receive: fifo/buffer overflow\n");
527 } else {
528 msg->actual_length += drv_data->len_in_bytes;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700529
Mike Frysinger04b95d22009-04-06 19:00:35 -0700530 if (drv_data->cs_change)
Mike Frysinger138f97c2009-04-06 19:00:50 -0700531 bfin_spi_cs_deactive(drv_data, chip);
Bryan Wufad91c82007-12-04 23:45:14 -0800532
Mike Frysinger04b95d22009-04-06 19:00:35 -0700533 /* Move to next transfer */
Mike Frysinger138f97c2009-04-06 19:00:50 -0700534 msg->state = bfin_spi_next_transfer(drv_data);
Mike Frysinger04b95d22009-04-06 19:00:35 -0700535 }
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700536
537 /* Schedule transfer tasklet */
538 tasklet_schedule(&drv_data->pump_transfers);
539
540 /* free the irq handler before next transfer */
Bryan Wu88b40362007-05-21 18:32:16 +0800541 dev_dbg(&drv_data->pdev->dev,
542 "disable dma channel irq%d\n",
Bryan Wubb90eb02007-12-04 23:45:18 -0800543 drv_data->dma_channel);
544 dma_disable_irq(drv_data->dma_channel);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700545
546 return IRQ_HANDLED;
547}
548
Mike Frysinger138f97c2009-04-06 19:00:50 -0700549static void bfin_spi_pump_transfers(unsigned long data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700550{
Mike Frysingerb9f139a2009-09-24 01:27:47 +0000551 struct master_data *drv_data = (struct master_data *)data;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700552 struct spi_message *message = NULL;
553 struct spi_transfer *transfer = NULL;
554 struct spi_transfer *previous = NULL;
Mike Frysingerb9f139a2009-09-24 01:27:47 +0000555 struct slave_data *chip = NULL;
Bryan Wu88b40362007-05-21 18:32:16 +0800556 u8 width;
557 u16 cr, dma_width, dma_config;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700558 u32 tranf_success = 1;
Vitja Makarov8eeb12e2008-05-01 04:35:03 -0700559 u8 full_duplex = 0;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700560
561 /* Get current state information */
562 message = drv_data->cur_msg;
563 transfer = drv_data->cur_transfer;
564 chip = drv_data->cur_chip;
Bryan Wu092e1fd2007-12-04 23:45:23 -0800565
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700566 /*
567 * if msg is error or done, report it back using complete() callback
568 */
569
570 /* Handle for abort */
571 if (message->state == ERROR_STATE) {
Mike Frysingerd24bd1d2009-04-06 19:00:38 -0700572 dev_dbg(&drv_data->pdev->dev, "transfer: we've hit an error\n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700573 message->status = -EIO;
Mike Frysinger138f97c2009-04-06 19:00:50 -0700574 bfin_spi_giveback(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700575 return;
576 }
577
578 /* Handle end of message */
579 if (message->state == DONE_STATE) {
Mike Frysingerd24bd1d2009-04-06 19:00:38 -0700580 dev_dbg(&drv_data->pdev->dev, "transfer: all done!\n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700581 message->status = 0;
Mike Frysinger138f97c2009-04-06 19:00:50 -0700582 bfin_spi_giveback(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700583 return;
584 }
585
586 /* Delay if requested at end of transfer */
587 if (message->state == RUNNING_STATE) {
Mike Frysingerd24bd1d2009-04-06 19:00:38 -0700588 dev_dbg(&drv_data->pdev->dev, "transfer: still running ...\n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700589 previous = list_entry(transfer->transfer_list.prev,
590 struct spi_transfer, transfer_list);
591 if (previous->delay_usecs)
592 udelay(previous->delay_usecs);
593 }
594
Mike Frysingerab09e042009-09-23 23:32:34 +0000595 /* Flush any existing transfers that may be sitting in the hardware */
Mike Frysinger138f97c2009-04-06 19:00:50 -0700596 if (bfin_spi_flush(drv_data) == 0) {
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700597 dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
598 message->status = -EIO;
Mike Frysinger138f97c2009-04-06 19:00:50 -0700599 bfin_spi_giveback(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700600 return;
601 }
602
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700603 if (transfer->len == 0) {
604 /* Move to next transfer of this msg */
605 message->state = bfin_spi_next_transfer(drv_data);
606 /* Schedule next transfer tasklet */
607 tasklet_schedule(&drv_data->pump_transfers);
608 }
609
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700610 if (transfer->tx_buf != NULL) {
611 drv_data->tx = (void *)transfer->tx_buf;
612 drv_data->tx_end = drv_data->tx + transfer->len;
Bryan Wu88b40362007-05-21 18:32:16 +0800613 dev_dbg(&drv_data->pdev->dev, "tx_buf is %p, tx_end is %p\n",
614 transfer->tx_buf, drv_data->tx_end);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700615 } else {
616 drv_data->tx = NULL;
617 }
618
619 if (transfer->rx_buf != NULL) {
Vitja Makarov8eeb12e2008-05-01 04:35:03 -0700620 full_duplex = transfer->tx_buf != NULL;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700621 drv_data->rx = transfer->rx_buf;
622 drv_data->rx_end = drv_data->rx + transfer->len;
Bryan Wu88b40362007-05-21 18:32:16 +0800623 dev_dbg(&drv_data->pdev->dev, "rx_buf is %p, rx_end is %p\n",
624 transfer->rx_buf, drv_data->rx_end);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700625 } else {
626 drv_data->rx = NULL;
627 }
628
629 drv_data->rx_dma = transfer->rx_dma;
630 drv_data->tx_dma = transfer->tx_dma;
631 drv_data->len_in_bytes = transfer->len;
Bryan Wufad91c82007-12-04 23:45:14 -0800632 drv_data->cs_change = transfer->cs_change;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700633
Bryan Wu092e1fd2007-12-04 23:45:23 -0800634 /* Bits per word setup */
635 switch (transfer->bits_per_word) {
636 case 8:
637 drv_data->n_bytes = 1;
638 width = CFG_SPI_WORDSIZE8;
Mike Frysinger9c4542c2009-09-24 01:04:04 +0000639 drv_data->ops = &bfin_transfer_ops_u8;
Bryan Wu092e1fd2007-12-04 23:45:23 -0800640 break;
641
642 case 16:
643 drv_data->n_bytes = 2;
644 width = CFG_SPI_WORDSIZE16;
Mike Frysinger9c4542c2009-09-24 01:04:04 +0000645 drv_data->ops = &bfin_transfer_ops_u16;
Bryan Wu092e1fd2007-12-04 23:45:23 -0800646 break;
647
648 default:
649 /* No change, the same as default setting */
Yi Lif6a6d962009-06-03 09:46:22 +0000650 transfer->bits_per_word = chip->bits_per_word;
Bryan Wu092e1fd2007-12-04 23:45:23 -0800651 drv_data->n_bytes = chip->n_bytes;
652 width = chip->width;
Mike Frysinger9c4542c2009-09-24 01:04:04 +0000653 drv_data->ops = chip->ops;
Bryan Wu092e1fd2007-12-04 23:45:23 -0800654 break;
655 }
656 cr = (read_CTRL(drv_data) & (~BIT_CTL_TIMOD));
657 cr |= (width << 8);
658 write_CTRL(drv_data, cr);
659
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700660 if (width == CFG_SPI_WORDSIZE16) {
661 drv_data->len = (transfer->len) >> 1;
662 } else {
663 drv_data->len = transfer->len;
664 }
Mike Frysinger4fb98ef2008-04-08 17:41:57 -0700665 dev_dbg(&drv_data->pdev->dev,
Mike Frysinger9c4542c2009-09-24 01:04:04 +0000666 "transfer: drv_data->ops is %p, chip->ops is %p, u8_ops is %p\n",
667 drv_data->ops, chip->ops, &bfin_transfer_ops_u8);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700668
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700669 message->state = RUNNING_STATE;
670 dma_config = 0;
671
Bryan Wu092e1fd2007-12-04 23:45:23 -0800672 /* Speed setup (surely valid because already checked) */
673 if (transfer->speed_hz)
674 write_BAUD(drv_data, hz_to_spi_baud(transfer->speed_hz));
675 else
676 write_BAUD(drv_data, chip->baud);
677
Bryan Wubb90eb02007-12-04 23:45:18 -0800678 write_STAT(drv_data, BIT_STAT_CLR);
679 cr = (read_CTRL(drv_data) & (~BIT_CTL_TIMOD));
Yi Lib9b2a762009-04-06 19:00:49 -0700680 if (drv_data->cs_change)
Mike Frysinger138f97c2009-04-06 19:00:50 -0700681 bfin_spi_cs_active(drv_data, chip);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700682
Bryan Wu88b40362007-05-21 18:32:16 +0800683 dev_dbg(&drv_data->pdev->dev,
684 "now pumping a transfer: width is %d, len is %d\n",
685 width, transfer->len);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700686
687 /*
Vitja Makarov8cf58582009-04-06 19:00:31 -0700688 * Try to map dma buffer and do a dma transfer. If successful use,
689 * different way to r/w according to the enable_dma settings and if
690 * we are not doing a full duplex transfer (since the hardware does
691 * not support full duplex DMA transfers).
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700692 */
Vitja Makarov8eeb12e2008-05-01 04:35:03 -0700693 if (!full_duplex && drv_data->cur_chip->enable_dma
694 && drv_data->len > 6) {
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700695
Mike Frysinger11d6f592009-04-06 19:00:41 -0700696 unsigned long dma_start_addr, flags;
Mike Frysinger7aec3562009-04-06 19:00:36 -0700697
Bryan Wubb90eb02007-12-04 23:45:18 -0800698 disable_dma(drv_data->dma_channel);
699 clear_dma_irqstat(drv_data->dma_channel);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700700
701 /* config dma channel */
Bryan Wu88b40362007-05-21 18:32:16 +0800702 dev_dbg(&drv_data->pdev->dev, "doing dma transfer\n");
Mike Frysinger7aec3562009-04-06 19:00:36 -0700703 set_dma_x_count(drv_data->dma_channel, drv_data->len);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700704 if (width == CFG_SPI_WORDSIZE16) {
Bryan Wubb90eb02007-12-04 23:45:18 -0800705 set_dma_x_modify(drv_data->dma_channel, 2);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700706 dma_width = WDSIZE_16;
707 } else {
Bryan Wubb90eb02007-12-04 23:45:18 -0800708 set_dma_x_modify(drv_data->dma_channel, 1);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700709 dma_width = WDSIZE_8;
710 }
711
Sonic Zhang3f479a62007-12-04 23:45:18 -0800712 /* poll for SPI completion before start */
Bryan Wubb90eb02007-12-04 23:45:18 -0800713 while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
Bryan Wud8c05002007-12-04 23:45:21 -0800714 cpu_relax();
Sonic Zhang3f479a62007-12-04 23:45:18 -0800715
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700716 /* dirty hack for autobuffer DMA mode */
717 if (drv_data->tx_dma == 0xFFFF) {
Bryan Wu88b40362007-05-21 18:32:16 +0800718 dev_dbg(&drv_data->pdev->dev,
719 "doing autobuffer DMA out.\n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700720
721 /* no irq in autobuffer mode */
722 dma_config =
723 (DMAFLOW_AUTO | RESTART | dma_width | DI_EN);
Bryan Wubb90eb02007-12-04 23:45:18 -0800724 set_dma_config(drv_data->dma_channel, dma_config);
725 set_dma_start_addr(drv_data->dma_channel,
Bryan Wua32c6912007-12-04 23:45:15 -0800726 (unsigned long)drv_data->tx);
Bryan Wubb90eb02007-12-04 23:45:18 -0800727 enable_dma(drv_data->dma_channel);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700728
Sonic Zhang07612e52007-12-04 23:45:21 -0800729 /* start SPI transfer */
Mike Frysinger11d6f592009-04-06 19:00:41 -0700730 write_CTRL(drv_data, cr | BIT_CTL_TIMOD_DMA_TX);
Sonic Zhang07612e52007-12-04 23:45:21 -0800731
732 /* just return here, there can only be one transfer
733 * in this mode
734 */
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700735 message->status = 0;
Mike Frysinger138f97c2009-04-06 19:00:50 -0700736 bfin_spi_giveback(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700737 return;
738 }
739
740 /* In dma mode, rx or tx must be NULL in one transfer */
Mike Frysinger7aec3562009-04-06 19:00:36 -0700741 dma_config = (RESTART | dma_width | DI_EN);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700742 if (drv_data->rx != NULL) {
743 /* set transfer mode, and enable SPI */
Mike Frysingerd24bd1d2009-04-06 19:00:38 -0700744 dev_dbg(&drv_data->pdev->dev, "doing DMA in to %p (size %zx)\n",
745 drv_data->rx, drv_data->len_in_bytes);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700746
Vitja Makarov8cf58582009-04-06 19:00:31 -0700747 /* invalidate caches, if needed */
Jie Zhang67834fa2009-06-10 06:26:26 +0000748 if (bfin_addr_dcacheable((unsigned long) drv_data->rx))
Vitja Makarov8cf58582009-04-06 19:00:31 -0700749 invalidate_dcache_range((unsigned long) drv_data->rx,
750 (unsigned long) (drv_data->rx +
Mike Frysingerace32862009-04-06 19:00:34 -0700751 drv_data->len_in_bytes));
Vitja Makarov8cf58582009-04-06 19:00:31 -0700752
Mike Frysinger7aec3562009-04-06 19:00:36 -0700753 dma_config |= WNR;
754 dma_start_addr = (unsigned long)drv_data->rx;
Mike Frysingerb31e27a2009-04-06 19:00:39 -0700755 cr |= BIT_CTL_TIMOD_DMA_RX | BIT_CTL_SENDOPT;
Sonic Zhang07612e52007-12-04 23:45:21 -0800756
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700757 } else if (drv_data->tx != NULL) {
Bryan Wu88b40362007-05-21 18:32:16 +0800758 dev_dbg(&drv_data->pdev->dev, "doing DMA out.\n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700759
Vitja Makarov8cf58582009-04-06 19:00:31 -0700760 /* flush caches, if needed */
Jie Zhang67834fa2009-06-10 06:26:26 +0000761 if (bfin_addr_dcacheable((unsigned long) drv_data->tx))
Vitja Makarov8cf58582009-04-06 19:00:31 -0700762 flush_dcache_range((unsigned long) drv_data->tx,
763 (unsigned long) (drv_data->tx +
Mike Frysingerace32862009-04-06 19:00:34 -0700764 drv_data->len_in_bytes));
Vitja Makarov8cf58582009-04-06 19:00:31 -0700765
Mike Frysinger7aec3562009-04-06 19:00:36 -0700766 dma_start_addr = (unsigned long)drv_data->tx;
Mike Frysingerb31e27a2009-04-06 19:00:39 -0700767 cr |= BIT_CTL_TIMOD_DMA_TX;
Sonic Zhang07612e52007-12-04 23:45:21 -0800768
Mike Frysinger7aec3562009-04-06 19:00:36 -0700769 } else
770 BUG();
771
Mike Frysinger11d6f592009-04-06 19:00:41 -0700772 /* oh man, here there be monsters ... and i dont mean the
773 * fluffy cute ones from pixar, i mean the kind that'll eat
774 * your data, kick your dog, and love it all. do *not* try
775 * and change these lines unless you (1) heavily test DMA
776 * with SPI flashes on a loaded system (e.g. ping floods),
777 * (2) know just how broken the DMA engine interaction with
778 * the SPI peripheral is, and (3) have someone else to blame
779 * when you screw it all up anyways.
780 */
Mike Frysinger7aec3562009-04-06 19:00:36 -0700781 set_dma_start_addr(drv_data->dma_channel, dma_start_addr);
Mike Frysinger11d6f592009-04-06 19:00:41 -0700782 set_dma_config(drv_data->dma_channel, dma_config);
783 local_irq_save(flags);
Mike Frysingera963ea82009-04-06 19:00:43 -0700784 SSYNC();
Mike Frysinger11d6f592009-04-06 19:00:41 -0700785 write_CTRL(drv_data, cr);
Mike Frysingera963ea82009-04-06 19:00:43 -0700786 enable_dma(drv_data->dma_channel);
Mike Frysinger11d6f592009-04-06 19:00:41 -0700787 dma_enable_irq(drv_data->dma_channel);
788 local_irq_restore(flags);
Mike Frysinger7aec3562009-04-06 19:00:36 -0700789
Yi Lif6a6d962009-06-03 09:46:22 +0000790 return;
791 }
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700792
Yi Lif6a6d962009-06-03 09:46:22 +0000793 if (chip->pio_interrupt) {
794 /* use write mode. spi irq should have been disabled */
795 cr = (read_CTRL(drv_data) & (~BIT_CTL_TIMOD));
Wolfgang Muees93b61bd2009-04-06 19:00:53 -0700796 write_CTRL(drv_data, (cr | CFG_SPI_WRITE));
797
Yi Lif6a6d962009-06-03 09:46:22 +0000798 /* discard old RX data and clear RXS */
799 bfin_spi_dummy_read(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700800
Yi Lif6a6d962009-06-03 09:46:22 +0000801 /* start transfer */
802 if (drv_data->tx == NULL)
803 write_TDBR(drv_data, chip->idle_tx_val);
804 else {
805 if (transfer->bits_per_word == 8)
806 write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
807 else if (transfer->bits_per_word == 16)
808 write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
809 drv_data->tx += drv_data->n_bytes;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700810 }
811
Yi Lif6a6d962009-06-03 09:46:22 +0000812 /* once TDBR is empty, interrupt is triggered */
813 enable_irq(drv_data->spi_irq);
814 return;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700815 }
Yi Lif6a6d962009-06-03 09:46:22 +0000816
817 /* IO mode */
818 dev_dbg(&drv_data->pdev->dev, "doing IO transfer\n");
819
820 /* we always use SPI_WRITE mode. SPI_READ mode
821 seems to have problems with setting up the
822 output value in TDBR prior to the transfer. */
823 write_CTRL(drv_data, (cr | CFG_SPI_WRITE));
824
825 if (full_duplex) {
826 /* full duplex mode */
827 BUG_ON((drv_data->tx_end - drv_data->tx) !=
828 (drv_data->rx_end - drv_data->rx));
829 dev_dbg(&drv_data->pdev->dev,
830 "IO duplex: cr is 0x%x\n", cr);
831
Mike Frysinger9c4542c2009-09-24 01:04:04 +0000832 drv_data->ops->duplex(drv_data);
Yi Lif6a6d962009-06-03 09:46:22 +0000833
834 if (drv_data->tx != drv_data->tx_end)
835 tranf_success = 0;
836 } else if (drv_data->tx != NULL) {
837 /* write only half duplex */
838 dev_dbg(&drv_data->pdev->dev,
839 "IO write: cr is 0x%x\n", cr);
840
Mike Frysinger9c4542c2009-09-24 01:04:04 +0000841 drv_data->ops->write(drv_data);
Yi Lif6a6d962009-06-03 09:46:22 +0000842
843 if (drv_data->tx != drv_data->tx_end)
844 tranf_success = 0;
845 } else if (drv_data->rx != NULL) {
846 /* read only half duplex */
847 dev_dbg(&drv_data->pdev->dev,
848 "IO read: cr is 0x%x\n", cr);
849
Mike Frysinger9c4542c2009-09-24 01:04:04 +0000850 drv_data->ops->read(drv_data);
Yi Lif6a6d962009-06-03 09:46:22 +0000851 if (drv_data->rx != drv_data->rx_end)
852 tranf_success = 0;
853 }
854
855 if (!tranf_success) {
856 dev_dbg(&drv_data->pdev->dev,
857 "IO write error!\n");
858 message->state = ERROR_STATE;
859 } else {
860 /* Update total byte transfered */
861 message->actual_length += drv_data->len_in_bytes;
862 /* Move to next transfer of this msg */
863 message->state = bfin_spi_next_transfer(drv_data);
864 if (drv_data->cs_change)
865 bfin_spi_cs_deactive(drv_data, chip);
866 }
867
868 /* Schedule next transfer tasklet */
869 tasklet_schedule(&drv_data->pump_transfers);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700870}
871
872/* pop a msg from queue and kick off real transfer */
Mike Frysinger138f97c2009-04-06 19:00:50 -0700873static void bfin_spi_pump_messages(struct work_struct *work)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700874{
Mike Frysingerb9f139a2009-09-24 01:27:47 +0000875 struct master_data *drv_data;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700876 unsigned long flags;
877
Mike Frysingerb9f139a2009-09-24 01:27:47 +0000878 drv_data = container_of(work, struct master_data, pump_messages);
Bryan Wu131b17d2007-12-04 23:45:12 -0800879
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700880 /* Lock queue and check for queue work */
881 spin_lock_irqsave(&drv_data->lock, flags);
Mike Frysingerf4f50c32009-09-24 00:41:49 +0000882 if (list_empty(&drv_data->queue) || !drv_data->running) {
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700883 /* pumper kicked off but no work to do */
884 drv_data->busy = 0;
885 spin_unlock_irqrestore(&drv_data->lock, flags);
886 return;
887 }
888
889 /* Make sure we are not already running a message */
890 if (drv_data->cur_msg) {
891 spin_unlock_irqrestore(&drv_data->lock, flags);
892 return;
893 }
894
895 /* Extract head of queue */
896 drv_data->cur_msg = list_entry(drv_data->queue.next,
897 struct spi_message, queue);
Bryan Wu5fec5b52007-12-04 23:45:13 -0800898
899 /* Setup the SSP using the per chip configuration */
900 drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
Mike Frysinger138f97c2009-04-06 19:00:50 -0700901 bfin_spi_restore_state(drv_data);
Bryan Wu5fec5b52007-12-04 23:45:13 -0800902
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700903 list_del_init(&drv_data->cur_msg->queue);
904
905 /* Initial message state */
906 drv_data->cur_msg->state = START_STATE;
907 drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
908 struct spi_transfer, transfer_list);
909
Bryan Wu5fec5b52007-12-04 23:45:13 -0800910 dev_dbg(&drv_data->pdev->dev, "got a message to pump, "
911 "state is set to: baud %d, flag 0x%x, ctl 0x%x\n",
912 drv_data->cur_chip->baud, drv_data->cur_chip->flag,
913 drv_data->cur_chip->ctl_reg);
Bryan Wu131b17d2007-12-04 23:45:12 -0800914
915 dev_dbg(&drv_data->pdev->dev,
Bryan Wu88b40362007-05-21 18:32:16 +0800916 "the first transfer len is %d\n",
917 drv_data->cur_transfer->len);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700918
919 /* Mark as busy and launch transfers */
920 tasklet_schedule(&drv_data->pump_transfers);
921
922 drv_data->busy = 1;
923 spin_unlock_irqrestore(&drv_data->lock, flags);
924}
925
926/*
927 * got a msg to transfer, queue it in drv_data->queue.
928 * And kick off message pumper
929 */
Mike Frysinger138f97c2009-04-06 19:00:50 -0700930static int bfin_spi_transfer(struct spi_device *spi, struct spi_message *msg)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700931{
Mike Frysingerb9f139a2009-09-24 01:27:47 +0000932 struct master_data *drv_data = spi_master_get_devdata(spi->master);
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700933 unsigned long flags;
934
935 spin_lock_irqsave(&drv_data->lock, flags);
936
Mike Frysingerf4f50c32009-09-24 00:41:49 +0000937 if (!drv_data->running) {
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700938 spin_unlock_irqrestore(&drv_data->lock, flags);
939 return -ESHUTDOWN;
940 }
941
942 msg->actual_length = 0;
943 msg->status = -EINPROGRESS;
944 msg->state = START_STATE;
945
Bryan Wu88b40362007-05-21 18:32:16 +0800946 dev_dbg(&spi->dev, "adding an msg in transfer() \n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700947 list_add_tail(&msg->queue, &drv_data->queue);
948
Mike Frysingerf4f50c32009-09-24 00:41:49 +0000949 if (drv_data->running && !drv_data->busy)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700950 queue_work(drv_data->workqueue, &drv_data->pump_messages);
951
952 spin_unlock_irqrestore(&drv_data->lock, flags);
953
954 return 0;
955}
956
Sonic Zhang12e17c42007-12-04 23:45:16 -0800957#define MAX_SPI_SSEL 7
958
Mike Frysinger4160bde2009-04-06 19:00:40 -0700959static u16 ssel[][MAX_SPI_SSEL] = {
Sonic Zhang12e17c42007-12-04 23:45:16 -0800960 {P_SPI0_SSEL1, P_SPI0_SSEL2, P_SPI0_SSEL3,
961 P_SPI0_SSEL4, P_SPI0_SSEL5,
962 P_SPI0_SSEL6, P_SPI0_SSEL7},
963
964 {P_SPI1_SSEL1, P_SPI1_SSEL2, P_SPI1_SSEL3,
965 P_SPI1_SSEL4, P_SPI1_SSEL5,
966 P_SPI1_SSEL6, P_SPI1_SSEL7},
967
968 {P_SPI2_SSEL1, P_SPI2_SSEL2, P_SPI2_SSEL3,
969 P_SPI2_SSEL4, P_SPI2_SSEL5,
970 P_SPI2_SSEL6, P_SPI2_SSEL7},
971};
972
Mike Frysingerab09e042009-09-23 23:32:34 +0000973/* setup for devices (may be called multiple times -- not just first setup) */
Mike Frysinger138f97c2009-04-06 19:00:50 -0700974static int bfin_spi_setup(struct spi_device *spi)
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700975{
Daniel Mackac01e972009-03-25 00:18:35 +0000976 struct bfin5xx_spi_chip *chip_info;
Mike Frysingerb9f139a2009-09-24 01:27:47 +0000977 struct slave_data *chip = NULL;
978 struct master_data *drv_data = spi_master_get_devdata(spi->master);
Daniel Mackac01e972009-03-25 00:18:35 +0000979 int ret = -EINVAL;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700980
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700981 if (spi->bits_per_word != 8 && spi->bits_per_word != 16)
Daniel Mackac01e972009-03-25 00:18:35 +0000982 goto error;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700983
984 /* Only alloc (or use chip_info) on first setup */
Daniel Mackac01e972009-03-25 00:18:35 +0000985 chip_info = NULL;
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700986 chip = spi_get_ctldata(spi);
987 if (chip == NULL) {
Daniel Mackac01e972009-03-25 00:18:35 +0000988 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
989 if (!chip) {
990 dev_err(&spi->dev, "cannot allocate chip data\n");
991 ret = -ENOMEM;
992 goto error;
993 }
Wu, Bryana5f6abd2007-05-06 14:50:34 -0700994
995 chip->enable_dma = 0;
996 chip_info = spi->controller_data;
997 }
998
999 /* chip_info isn't always needed */
1000 if (chip_info) {
Mike Frysinger2ed35512007-12-04 23:45:14 -08001001 /* Make sure people stop trying to set fields via ctl_reg
1002 * when they should actually be using common SPI framework.
1003 * Currently we let through: WOM EMISO PSSE GM SZ TIMOD.
1004 * Not sure if a user actually needs/uses any of these,
1005 * but let's assume (for now) they do.
1006 */
1007 if (chip_info->ctl_reg & (SPE|MSTR|CPOL|CPHA|LSBF|SIZE)) {
1008 dev_err(&spi->dev, "do not set bits in ctl_reg "
1009 "that the SPI framework manages\n");
Daniel Mackac01e972009-03-25 00:18:35 +00001010 goto error;
Mike Frysinger2ed35512007-12-04 23:45:14 -08001011 }
1012
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001013 chip->enable_dma = chip_info->enable_dma != 0
1014 && drv_data->master_info->enable_dma;
1015 chip->ctl_reg = chip_info->ctl_reg;
1016 chip->bits_per_word = chip_info->bits_per_word;
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001017 chip->cs_chg_udelay = chip_info->cs_chg_udelay;
Michael Hennerich42c78b22009-04-06 19:00:51 -07001018 chip->cs_gpio = chip_info->cs_gpio;
Wolfgang Muees93b61bd2009-04-06 19:00:53 -07001019 chip->idle_tx_val = chip_info->idle_tx_val;
Yi Lif6a6d962009-06-03 09:46:22 +00001020 chip->pio_interrupt = chip_info->pio_interrupt;
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001021 }
1022
1023 /* translate common spi framework into our register */
1024 if (spi->mode & SPI_CPOL)
1025 chip->ctl_reg |= CPOL;
1026 if (spi->mode & SPI_CPHA)
1027 chip->ctl_reg |= CPHA;
1028 if (spi->mode & SPI_LSB_FIRST)
1029 chip->ctl_reg |= LSBF;
1030 /* we dont support running in slave mode (yet?) */
1031 chip->ctl_reg |= MSTR;
1032
1033 /*
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001034 * Notice: for blackfin, the speed_hz is the value of register
1035 * SPI_BAUD, not the real baudrate
1036 */
1037 chip->baud = hz_to_spi_baud(spi->max_speed_hz);
Barry Song82216102009-06-17 10:10:53 +00001038 chip->flag = (1 << (spi->chip_select)) << 8;
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001039 chip->chip_select_num = spi->chip_select;
1040
1041 switch (chip->bits_per_word) {
1042 case 8:
1043 chip->n_bytes = 1;
1044 chip->width = CFG_SPI_WORDSIZE8;
Mike Frysinger9c4542c2009-09-24 01:04:04 +00001045 chip->ops = &bfin_transfer_ops_u8;
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001046 break;
1047
1048 case 16:
1049 chip->n_bytes = 2;
1050 chip->width = CFG_SPI_WORDSIZE16;
Mike Frysinger9c4542c2009-09-24 01:04:04 +00001051 chip->ops = &bfin_transfer_ops_u16;
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001052 break;
1053
1054 default:
1055 dev_err(&spi->dev, "%d bits_per_word is not supported\n",
1056 chip->bits_per_word);
Daniel Mackac01e972009-03-25 00:18:35 +00001057 goto error;
1058 }
1059
Yi Lif6a6d962009-06-03 09:46:22 +00001060 if (chip->enable_dma && chip->pio_interrupt) {
1061 dev_err(&spi->dev, "enable_dma is set, "
1062 "do not set pio_interrupt\n");
1063 goto error;
1064 }
Daniel Mackac01e972009-03-25 00:18:35 +00001065 /*
1066 * if any one SPI chip is registered and wants DMA, request the
1067 * DMA channel for it
1068 */
1069 if (chip->enable_dma && !drv_data->dma_requested) {
1070 /* register dma irq handler */
1071 ret = request_dma(drv_data->dma_channel, "BFIN_SPI_DMA");
1072 if (ret) {
1073 dev_err(&spi->dev,
1074 "Unable to request BlackFin SPI DMA channel\n");
1075 goto error;
1076 }
1077 drv_data->dma_requested = 1;
1078
1079 ret = set_dma_callback(drv_data->dma_channel,
1080 bfin_spi_dma_irq_handler, drv_data);
1081 if (ret) {
1082 dev_err(&spi->dev, "Unable to set dma callback\n");
1083 goto error;
1084 }
1085 dma_disable_irq(drv_data->dma_channel);
1086 }
1087
Yi Lif6a6d962009-06-03 09:46:22 +00001088 if (chip->pio_interrupt && !drv_data->irq_requested) {
1089 ret = request_irq(drv_data->spi_irq, bfin_spi_pio_irq_handler,
1090 IRQF_DISABLED, "BFIN_SPI", drv_data);
1091 if (ret) {
1092 dev_err(&spi->dev, "Unable to register spi IRQ\n");
1093 goto error;
1094 }
1095 drv_data->irq_requested = 1;
1096 /* we use write mode, spi irq has to be disabled here */
1097 disable_irq(drv_data->spi_irq);
1098 }
1099
Daniel Mackac01e972009-03-25 00:18:35 +00001100 if (chip->chip_select_num == 0) {
1101 ret = gpio_request(chip->cs_gpio, spi->modalias);
1102 if (ret) {
1103 dev_err(&spi->dev, "gpio_request() error\n");
1104 goto pin_error;
1105 }
1106 gpio_direction_output(chip->cs_gpio, 1);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001107 }
1108
Joe Perches898eb712007-10-18 03:06:30 -07001109 dev_dbg(&spi->dev, "setup spi chip %s, width is %d, dma is %d\n",
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001110 spi->modalias, chip->width, chip->enable_dma);
Bryan Wu88b40362007-05-21 18:32:16 +08001111 dev_dbg(&spi->dev, "ctl_reg is 0x%x, flag_reg is 0x%x\n",
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001112 chip->ctl_reg, chip->flag);
1113
1114 spi_set_ctldata(spi, chip);
1115
Sonic Zhang12e17c42007-12-04 23:45:16 -08001116 dev_dbg(&spi->dev, "chip select number is %d\n", chip->chip_select_num);
Daniel Mackac01e972009-03-25 00:18:35 +00001117 if (chip->chip_select_num > 0 &&
1118 chip->chip_select_num <= spi->master->num_chipselect) {
1119 ret = peripheral_request(ssel[spi->master->bus_num]
1120 [chip->chip_select_num-1], spi->modalias);
1121 if (ret) {
1122 dev_err(&spi->dev, "peripheral_request() error\n");
1123 goto pin_error;
1124 }
1125 }
Sonic Zhang12e17c42007-12-04 23:45:16 -08001126
Barry Song82216102009-06-17 10:10:53 +00001127 bfin_spi_cs_enable(drv_data, chip);
Mike Frysinger138f97c2009-04-06 19:00:50 -07001128 bfin_spi_cs_deactive(drv_data, chip);
Sonic Zhang07612e52007-12-04 23:45:21 -08001129
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001130 return 0;
Daniel Mackac01e972009-03-25 00:18:35 +00001131
1132 pin_error:
1133 if (chip->chip_select_num == 0)
1134 gpio_free(chip->cs_gpio);
1135 else
1136 peripheral_free(ssel[spi->master->bus_num]
1137 [chip->chip_select_num - 1]);
1138 error:
1139 if (chip) {
1140 if (drv_data->dma_requested)
1141 free_dma(drv_data->dma_channel);
1142 drv_data->dma_requested = 0;
1143
1144 kfree(chip);
1145 /* prevent free 'chip' twice */
1146 spi_set_ctldata(spi, NULL);
1147 }
1148
1149 return ret;
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001150}
1151
1152/*
1153 * callback for spi framework.
1154 * clean driver specific data
1155 */
Mike Frysinger138f97c2009-04-06 19:00:50 -07001156static void bfin_spi_cleanup(struct spi_device *spi)
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001157{
Mike Frysingerb9f139a2009-09-24 01:27:47 +00001158 struct slave_data *chip = spi_get_ctldata(spi);
1159 struct master_data *drv_data = spi_master_get_devdata(spi->master);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001160
Mike Frysingere7d02e32009-04-06 19:00:51 -07001161 if (!chip)
1162 return;
1163
Sonic Zhang12e17c42007-12-04 23:45:16 -08001164 if ((chip->chip_select_num > 0)
Barry Song82216102009-06-17 10:10:53 +00001165 && (chip->chip_select_num <= spi->master->num_chipselect)) {
Sonic Zhang12e17c42007-12-04 23:45:16 -08001166 peripheral_free(ssel[spi->master->bus_num]
1167 [chip->chip_select_num-1]);
Barry Song82216102009-06-17 10:10:53 +00001168 bfin_spi_cs_disable(drv_data, chip);
1169 }
Sonic Zhang12e17c42007-12-04 23:45:16 -08001170
Michael Hennerich42c78b22009-04-06 19:00:51 -07001171 if (chip->chip_select_num == 0)
1172 gpio_free(chip->cs_gpio);
1173
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001174 kfree(chip);
Daniel Mackac01e972009-03-25 00:18:35 +00001175 /* prevent free 'chip' twice */
1176 spi_set_ctldata(spi, NULL);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001177}
1178
Mike Frysingerb9f139a2009-09-24 01:27:47 +00001179static inline int bfin_spi_init_queue(struct master_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001180{
1181 INIT_LIST_HEAD(&drv_data->queue);
1182 spin_lock_init(&drv_data->lock);
1183
Mike Frysingerf4f50c32009-09-24 00:41:49 +00001184 drv_data->running = false;
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001185 drv_data->busy = 0;
1186
1187 /* init transfer tasklet */
1188 tasklet_init(&drv_data->pump_transfers,
Mike Frysinger138f97c2009-04-06 19:00:50 -07001189 bfin_spi_pump_transfers, (unsigned long)drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001190
1191 /* init messages workqueue */
Mike Frysinger138f97c2009-04-06 19:00:50 -07001192 INIT_WORK(&drv_data->pump_messages, bfin_spi_pump_messages);
Kay Sievers6c7377a2009-03-24 16:38:21 -07001193 drv_data->workqueue = create_singlethread_workqueue(
1194 dev_name(drv_data->master->dev.parent));
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001195 if (drv_data->workqueue == NULL)
1196 return -EBUSY;
1197
1198 return 0;
1199}
1200
Mike Frysingerb9f139a2009-09-24 01:27:47 +00001201static inline int bfin_spi_start_queue(struct master_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001202{
1203 unsigned long flags;
1204
1205 spin_lock_irqsave(&drv_data->lock, flags);
1206
Mike Frysingerf4f50c32009-09-24 00:41:49 +00001207 if (drv_data->running || drv_data->busy) {
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001208 spin_unlock_irqrestore(&drv_data->lock, flags);
1209 return -EBUSY;
1210 }
1211
Mike Frysingerf4f50c32009-09-24 00:41:49 +00001212 drv_data->running = true;
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001213 drv_data->cur_msg = NULL;
1214 drv_data->cur_transfer = NULL;
1215 drv_data->cur_chip = NULL;
1216 spin_unlock_irqrestore(&drv_data->lock, flags);
1217
1218 queue_work(drv_data->workqueue, &drv_data->pump_messages);
1219
1220 return 0;
1221}
1222
Mike Frysingerb9f139a2009-09-24 01:27:47 +00001223static inline int bfin_spi_stop_queue(struct master_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001224{
1225 unsigned long flags;
1226 unsigned limit = 500;
1227 int status = 0;
1228
1229 spin_lock_irqsave(&drv_data->lock, flags);
1230
1231 /*
1232 * This is a bit lame, but is optimized for the common execution path.
1233 * A wait_queue on the drv_data->busy could be used, but then the common
1234 * execution path (pump_messages) would be required to call wake_up or
1235 * friends on every SPI message. Do this instead
1236 */
Mike Frysingerf4f50c32009-09-24 00:41:49 +00001237 drv_data->running = false;
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001238 while (!list_empty(&drv_data->queue) && drv_data->busy && limit--) {
1239 spin_unlock_irqrestore(&drv_data->lock, flags);
1240 msleep(10);
1241 spin_lock_irqsave(&drv_data->lock, flags);
1242 }
1243
1244 if (!list_empty(&drv_data->queue) || drv_data->busy)
1245 status = -EBUSY;
1246
1247 spin_unlock_irqrestore(&drv_data->lock, flags);
1248
1249 return status;
1250}
1251
Mike Frysingerb9f139a2009-09-24 01:27:47 +00001252static inline int bfin_spi_destroy_queue(struct master_data *drv_data)
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001253{
1254 int status;
1255
Mike Frysinger138f97c2009-04-06 19:00:50 -07001256 status = bfin_spi_stop_queue(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001257 if (status != 0)
1258 return status;
1259
1260 destroy_workqueue(drv_data->workqueue);
1261
1262 return 0;
1263}
1264
Mike Frysinger138f97c2009-04-06 19:00:50 -07001265static int __init bfin_spi_probe(struct platform_device *pdev)
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001266{
1267 struct device *dev = &pdev->dev;
1268 struct bfin5xx_spi_master *platform_info;
1269 struct spi_master *master;
Mike Frysinger2a045132009-09-24 01:28:54 +00001270 struct master_data *drv_data;
Bryan Wua32c6912007-12-04 23:45:15 -08001271 struct resource *res;
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001272 int status = 0;
1273
1274 platform_info = dev->platform_data;
1275
1276 /* Allocate master with space for drv_data */
Mike Frysinger2a045132009-09-24 01:28:54 +00001277 master = spi_alloc_master(dev, sizeof(*drv_data));
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001278 if (!master) {
1279 dev_err(&pdev->dev, "can not alloc spi_master\n");
1280 return -ENOMEM;
1281 }
Bryan Wu131b17d2007-12-04 23:45:12 -08001282
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001283 drv_data = spi_master_get_devdata(master);
1284 drv_data->master = master;
1285 drv_data->master_info = platform_info;
1286 drv_data->pdev = pdev;
Bryan Wu003d9222007-12-04 23:45:22 -08001287 drv_data->pin_req = platform_info->pin_req;
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001288
David Brownelle7db06b2009-06-17 16:26:04 -07001289 /* the spi->mode bits supported by this driver: */
1290 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST;
1291
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001292 master->bus_num = pdev->id;
1293 master->num_chipselect = platform_info->num_chipselect;
Mike Frysinger138f97c2009-04-06 19:00:50 -07001294 master->cleanup = bfin_spi_cleanup;
1295 master->setup = bfin_spi_setup;
1296 master->transfer = bfin_spi_transfer;
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001297
Bryan Wua32c6912007-12-04 23:45:15 -08001298 /* Find and map our resources */
1299 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1300 if (res == NULL) {
1301 dev_err(dev, "Cannot get IORESOURCE_MEM\n");
1302 status = -ENOENT;
1303 goto out_error_get_res;
1304 }
1305
hartleys74947b82009-12-14 22:33:43 +00001306 drv_data->regs_base = ioremap(res->start, resource_size(res));
Bryan Wuf4521262007-12-04 23:45:22 -08001307 if (drv_data->regs_base == NULL) {
Bryan Wua32c6912007-12-04 23:45:15 -08001308 dev_err(dev, "Cannot map IO\n");
1309 status = -ENXIO;
1310 goto out_error_ioremap;
1311 }
1312
Yi Lif6a6d962009-06-03 09:46:22 +00001313 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
1314 if (res == NULL) {
Bryan Wua32c6912007-12-04 23:45:15 -08001315 dev_err(dev, "No DMA channel specified\n");
1316 status = -ENOENT;
Yi Lif6a6d962009-06-03 09:46:22 +00001317 goto out_error_free_io;
1318 }
1319 drv_data->dma_channel = res->start;
1320
1321 drv_data->spi_irq = platform_get_irq(pdev, 0);
1322 if (drv_data->spi_irq < 0) {
1323 dev_err(dev, "No spi pio irq specified\n");
1324 status = -ENOENT;
1325 goto out_error_free_io;
Bryan Wua32c6912007-12-04 23:45:15 -08001326 }
1327
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001328 /* Initial and start queue */
Mike Frysinger138f97c2009-04-06 19:00:50 -07001329 status = bfin_spi_init_queue(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001330 if (status != 0) {
Bryan Wua32c6912007-12-04 23:45:15 -08001331 dev_err(dev, "problem initializing queue\n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001332 goto out_error_queue_alloc;
1333 }
Bryan Wua32c6912007-12-04 23:45:15 -08001334
Mike Frysinger138f97c2009-04-06 19:00:50 -07001335 status = bfin_spi_start_queue(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001336 if (status != 0) {
Bryan Wua32c6912007-12-04 23:45:15 -08001337 dev_err(dev, "problem starting queue\n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001338 goto out_error_queue_alloc;
1339 }
1340
Vitja Makarovf9e522c2008-04-08 17:41:57 -07001341 status = peripheral_request_list(drv_data->pin_req, DRV_NAME);
1342 if (status != 0) {
1343 dev_err(&pdev->dev, ": Requesting Peripherals failed\n");
1344 goto out_error_queue_alloc;
1345 }
1346
Wolfgang Mueesbb8beecd2009-05-22 01:11:02 +00001347 /* Reset SPI registers. If these registers were used by the boot loader,
1348 * the sky may fall on your head if you enable the dma controller.
1349 */
1350 write_CTRL(drv_data, BIT_CTL_CPHA | BIT_CTL_MASTER);
1351 write_FLAG(drv_data, 0xFF00);
1352
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001353 /* Register with the SPI framework */
1354 platform_set_drvdata(pdev, drv_data);
1355 status = spi_register_master(master);
1356 if (status != 0) {
Bryan Wua32c6912007-12-04 23:45:15 -08001357 dev_err(dev, "problem registering spi master\n");
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001358 goto out_error_queue_alloc;
1359 }
Bryan Wua32c6912007-12-04 23:45:15 -08001360
Bryan Wuf4521262007-12-04 23:45:22 -08001361 dev_info(dev, "%s, Version %s, regs_base@%p, dma channel@%d\n",
Bryan Wubb90eb02007-12-04 23:45:18 -08001362 DRV_DESC, DRV_VERSION, drv_data->regs_base,
1363 drv_data->dma_channel);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001364 return status;
1365
Michael Hennerichcc2f81a2007-12-04 23:45:13 -08001366out_error_queue_alloc:
Mike Frysinger138f97c2009-04-06 19:00:50 -07001367 bfin_spi_destroy_queue(drv_data);
Yi Lif6a6d962009-06-03 09:46:22 +00001368out_error_free_io:
Bryan Wubb90eb02007-12-04 23:45:18 -08001369 iounmap((void *) drv_data->regs_base);
Bryan Wua32c6912007-12-04 23:45:15 -08001370out_error_ioremap:
1371out_error_get_res:
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001372 spi_master_put(master);
Michael Hennerichcc2f81a2007-12-04 23:45:13 -08001373
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001374 return status;
1375}
1376
1377/* stop hardware and remove the driver */
Mike Frysinger138f97c2009-04-06 19:00:50 -07001378static int __devexit bfin_spi_remove(struct platform_device *pdev)
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001379{
Mike Frysingerb9f139a2009-09-24 01:27:47 +00001380 struct master_data *drv_data = platform_get_drvdata(pdev);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001381 int status = 0;
1382
1383 if (!drv_data)
1384 return 0;
1385
1386 /* Remove the queue */
Mike Frysinger138f97c2009-04-06 19:00:50 -07001387 status = bfin_spi_destroy_queue(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001388 if (status != 0)
1389 return status;
1390
1391 /* Disable the SSP at the peripheral and SOC level */
1392 bfin_spi_disable(drv_data);
1393
1394 /* Release DMA */
1395 if (drv_data->master_info->enable_dma) {
Bryan Wubb90eb02007-12-04 23:45:18 -08001396 if (dma_channel_active(drv_data->dma_channel))
1397 free_dma(drv_data->dma_channel);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001398 }
1399
Yi Lif6a6d962009-06-03 09:46:22 +00001400 if (drv_data->irq_requested) {
1401 free_irq(drv_data->spi_irq, drv_data);
1402 drv_data->irq_requested = 0;
1403 }
1404
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001405 /* Disconnect from the SPI framework */
1406 spi_unregister_master(drv_data->master);
1407
Bryan Wu003d9222007-12-04 23:45:22 -08001408 peripheral_free_list(drv_data->pin_req);
Michael Hennerichcc2f81a2007-12-04 23:45:13 -08001409
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001410 /* Prevent double remove */
1411 platform_set_drvdata(pdev, NULL);
1412
1413 return 0;
1414}
1415
1416#ifdef CONFIG_PM
Mike Frysinger138f97c2009-04-06 19:00:50 -07001417static int bfin_spi_suspend(struct platform_device *pdev, pm_message_t state)
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001418{
Mike Frysingerb9f139a2009-09-24 01:27:47 +00001419 struct master_data *drv_data = platform_get_drvdata(pdev);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001420 int status = 0;
1421
Mike Frysinger138f97c2009-04-06 19:00:50 -07001422 status = bfin_spi_stop_queue(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001423 if (status != 0)
1424 return status;
1425
1426 /* stop hardware */
1427 bfin_spi_disable(drv_data);
1428
1429 return 0;
1430}
1431
Mike Frysinger138f97c2009-04-06 19:00:50 -07001432static int bfin_spi_resume(struct platform_device *pdev)
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001433{
Mike Frysingerb9f139a2009-09-24 01:27:47 +00001434 struct master_data *drv_data = platform_get_drvdata(pdev);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001435 int status = 0;
1436
1437 /* Enable the SPI interface */
1438 bfin_spi_enable(drv_data);
1439
1440 /* Start the queue running */
Mike Frysinger138f97c2009-04-06 19:00:50 -07001441 status = bfin_spi_start_queue(drv_data);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001442 if (status != 0) {
1443 dev_err(&pdev->dev, "problem starting queue (%d)\n", status);
1444 return status;
1445 }
1446
1447 return 0;
1448}
1449#else
Mike Frysinger138f97c2009-04-06 19:00:50 -07001450#define bfin_spi_suspend NULL
1451#define bfin_spi_resume NULL
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001452#endif /* CONFIG_PM */
1453
Kay Sievers7e38c3c2008-04-10 21:29:20 -07001454MODULE_ALIAS("platform:bfin-spi");
Mike Frysinger138f97c2009-04-06 19:00:50 -07001455static struct platform_driver bfin_spi_driver = {
David Brownellfc3ba952007-08-30 23:56:24 -07001456 .driver = {
Bryan Wua32c6912007-12-04 23:45:15 -08001457 .name = DRV_NAME,
Bryan Wu88b40362007-05-21 18:32:16 +08001458 .owner = THIS_MODULE,
1459 },
Mike Frysinger138f97c2009-04-06 19:00:50 -07001460 .suspend = bfin_spi_suspend,
1461 .resume = bfin_spi_resume,
1462 .remove = __devexit_p(bfin_spi_remove),
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001463};
1464
Mike Frysinger138f97c2009-04-06 19:00:50 -07001465static int __init bfin_spi_init(void)
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001466{
Mike Frysinger138f97c2009-04-06 19:00:50 -07001467 return platform_driver_probe(&bfin_spi_driver, bfin_spi_probe);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001468}
Mike Frysinger138f97c2009-04-06 19:00:50 -07001469module_init(bfin_spi_init);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001470
Mike Frysinger138f97c2009-04-06 19:00:50 -07001471static void __exit bfin_spi_exit(void)
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001472{
Mike Frysinger138f97c2009-04-06 19:00:50 -07001473 platform_driver_unregister(&bfin_spi_driver);
Wu, Bryana5f6abd2007-05-06 14:50:34 -07001474}
Mike Frysinger138f97c2009-04-06 19:00:50 -07001475module_exit(bfin_spi_exit);