blob: 0c3368b36e6cd1f31f1e61b5fd98b02b7e6b20c1 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2005 Stephane Marchesin
3 * Copyright 2008 Stuart Bennett
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
21 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
22 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 */
25
26#include <linux/swab.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100028#include "drmP.h"
29#include "drm.h"
30#include "drm_sarea.h"
31#include "drm_crtc_helper.h"
32#include <linux/vgaarb.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100033#include <linux/vga_switcheroo.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100034
35#include "nouveau_drv.h"
36#include "nouveau_drm.h"
Dave Airlie38651672010-03-30 05:34:13 +000037#include "nouveau_fbcon.h"
Ben Skeggsa8eaebc2010-09-01 15:24:31 +100038#include "nouveau_ramht.h"
Ben Skeggs330c5982010-09-16 15:39:49 +100039#include "nouveau_pm.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100040#include "nv50_display.h"
41
Ben Skeggs6ee73862009-12-11 19:24:15 +100042static void nouveau_stub_takedown(struct drm_device *dev) {}
Ben Skeggsee2e0132010-07-26 09:28:25 +100043static int nouveau_stub_init(struct drm_device *dev) { return 0; }
Ben Skeggs6ee73862009-12-11 19:24:15 +100044
45static int nouveau_init_engine_ptrs(struct drm_device *dev)
46{
47 struct drm_nouveau_private *dev_priv = dev->dev_private;
48 struct nouveau_engine *engine = &dev_priv->engine;
49
50 switch (dev_priv->chipset & 0xf0) {
51 case 0x00:
52 engine->instmem.init = nv04_instmem_init;
53 engine->instmem.takedown = nv04_instmem_takedown;
54 engine->instmem.suspend = nv04_instmem_suspend;
55 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +100056 engine->instmem.get = nv04_instmem_get;
57 engine->instmem.put = nv04_instmem_put;
58 engine->instmem.map = nv04_instmem_map;
59 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +100060 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +100061 engine->mc.init = nv04_mc_init;
62 engine->mc.takedown = nv04_mc_takedown;
63 engine->timer.init = nv04_timer_init;
64 engine->timer.read = nv04_timer_read;
65 engine->timer.takedown = nv04_timer_takedown;
66 engine->fb.init = nv04_fb_init;
67 engine->fb.takedown = nv04_fb_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +100068 engine->fifo.channels = 16;
69 engine->fifo.init = nv04_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +100070 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +100071 engine->fifo.disable = nv04_fifo_disable;
72 engine->fifo.enable = nv04_fifo_enable;
73 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +010074 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +100075 engine->fifo.channel_id = nv04_fifo_channel_id;
76 engine->fifo.create_context = nv04_fifo_create_context;
77 engine->fifo.destroy_context = nv04_fifo_destroy_context;
78 engine->fifo.load_context = nv04_fifo_load_context;
79 engine->fifo.unload_context = nv04_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +020080 engine->display.early_init = nv04_display_early_init;
81 engine->display.late_takedown = nv04_display_late_takedown;
82 engine->display.create = nv04_display_create;
Francisco Jerezc88c2e02010-07-24 17:37:33 +020083 engine->display.destroy = nv04_display_destroy;
Ben Skeggs2a44e492011-11-09 11:36:33 +100084 engine->display.init = nv04_display_init;
85 engine->display.fini = nv04_display_fini;
Ben Skeggsee2e0132010-07-26 09:28:25 +100086 engine->gpio.init = nouveau_stub_init;
87 engine->gpio.takedown = nouveau_stub_takedown;
88 engine->gpio.get = NULL;
89 engine->gpio.set = NULL;
90 engine->gpio.irq_enable = NULL;
Ben Skeggs36f13172011-10-27 10:24:12 +100091 engine->pm.clocks_get = nv04_pm_clocks_get;
92 engine->pm.clocks_pre = nv04_pm_clocks_pre;
93 engine->pm.clocks_set = nv04_pm_clocks_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +100094 engine->vram.init = nouveau_mem_detect;
Ben Skeggs24f246a2011-06-10 13:36:08 +100095 engine->vram.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +100096 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +100097 break;
98 case 0x10:
99 engine->instmem.init = nv04_instmem_init;
100 engine->instmem.takedown = nv04_instmem_takedown;
101 engine->instmem.suspend = nv04_instmem_suspend;
102 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000103 engine->instmem.get = nv04_instmem_get;
104 engine->instmem.put = nv04_instmem_put;
105 engine->instmem.map = nv04_instmem_map;
106 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000107 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000108 engine->mc.init = nv04_mc_init;
109 engine->mc.takedown = nv04_mc_takedown;
110 engine->timer.init = nv04_timer_init;
111 engine->timer.read = nv04_timer_read;
112 engine->timer.takedown = nv04_timer_takedown;
113 engine->fb.init = nv10_fb_init;
114 engine->fb.takedown = nv10_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200115 engine->fb.init_tile_region = nv10_fb_init_tile_region;
116 engine->fb.set_tile_region = nv10_fb_set_tile_region;
117 engine->fb.free_tile_region = nv10_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000118 engine->fifo.channels = 32;
119 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000120 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000121 engine->fifo.disable = nv04_fifo_disable;
122 engine->fifo.enable = nv04_fifo_enable;
123 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100124 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000125 engine->fifo.channel_id = nv10_fifo_channel_id;
126 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200127 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000128 engine->fifo.load_context = nv10_fifo_load_context;
129 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200130 engine->display.early_init = nv04_display_early_init;
131 engine->display.late_takedown = nv04_display_late_takedown;
132 engine->display.create = nv04_display_create;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200133 engine->display.destroy = nv04_display_destroy;
Ben Skeggs2a44e492011-11-09 11:36:33 +1000134 engine->display.init = nv04_display_init;
135 engine->display.fini = nv04_display_fini;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000136 engine->gpio.init = nouveau_stub_init;
137 engine->gpio.takedown = nouveau_stub_takedown;
138 engine->gpio.get = nv10_gpio_get;
139 engine->gpio.set = nv10_gpio_set;
140 engine->gpio.irq_enable = NULL;
Ben Skeggs36f13172011-10-27 10:24:12 +1000141 engine->pm.clocks_get = nv04_pm_clocks_get;
142 engine->pm.clocks_pre = nv04_pm_clocks_pre;
143 engine->pm.clocks_set = nv04_pm_clocks_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000144 engine->vram.init = nouveau_mem_detect;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000145 engine->vram.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000146 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000147 break;
148 case 0x20:
149 engine->instmem.init = nv04_instmem_init;
150 engine->instmem.takedown = nv04_instmem_takedown;
151 engine->instmem.suspend = nv04_instmem_suspend;
152 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000153 engine->instmem.get = nv04_instmem_get;
154 engine->instmem.put = nv04_instmem_put;
155 engine->instmem.map = nv04_instmem_map;
156 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000157 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000158 engine->mc.init = nv04_mc_init;
159 engine->mc.takedown = nv04_mc_takedown;
160 engine->timer.init = nv04_timer_init;
161 engine->timer.read = nv04_timer_read;
162 engine->timer.takedown = nv04_timer_takedown;
163 engine->fb.init = nv10_fb_init;
164 engine->fb.takedown = nv10_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200165 engine->fb.init_tile_region = nv10_fb_init_tile_region;
166 engine->fb.set_tile_region = nv10_fb_set_tile_region;
167 engine->fb.free_tile_region = nv10_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000168 engine->fifo.channels = 32;
169 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000170 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000171 engine->fifo.disable = nv04_fifo_disable;
172 engine->fifo.enable = nv04_fifo_enable;
173 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100174 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000175 engine->fifo.channel_id = nv10_fifo_channel_id;
176 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200177 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000178 engine->fifo.load_context = nv10_fifo_load_context;
179 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200180 engine->display.early_init = nv04_display_early_init;
181 engine->display.late_takedown = nv04_display_late_takedown;
182 engine->display.create = nv04_display_create;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200183 engine->display.destroy = nv04_display_destroy;
Ben Skeggs2a44e492011-11-09 11:36:33 +1000184 engine->display.init = nv04_display_init;
185 engine->display.fini = nv04_display_fini;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000186 engine->gpio.init = nouveau_stub_init;
187 engine->gpio.takedown = nouveau_stub_takedown;
188 engine->gpio.get = nv10_gpio_get;
189 engine->gpio.set = nv10_gpio_set;
190 engine->gpio.irq_enable = NULL;
Ben Skeggs36f13172011-10-27 10:24:12 +1000191 engine->pm.clocks_get = nv04_pm_clocks_get;
192 engine->pm.clocks_pre = nv04_pm_clocks_pre;
193 engine->pm.clocks_set = nv04_pm_clocks_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000194 engine->vram.init = nouveau_mem_detect;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000195 engine->vram.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000196 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000197 break;
198 case 0x30:
199 engine->instmem.init = nv04_instmem_init;
200 engine->instmem.takedown = nv04_instmem_takedown;
201 engine->instmem.suspend = nv04_instmem_suspend;
202 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000203 engine->instmem.get = nv04_instmem_get;
204 engine->instmem.put = nv04_instmem_put;
205 engine->instmem.map = nv04_instmem_map;
206 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000207 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000208 engine->mc.init = nv04_mc_init;
209 engine->mc.takedown = nv04_mc_takedown;
210 engine->timer.init = nv04_timer_init;
211 engine->timer.read = nv04_timer_read;
212 engine->timer.takedown = nv04_timer_takedown;
Francisco Jerez8bded182010-07-21 21:08:11 +0200213 engine->fb.init = nv30_fb_init;
214 engine->fb.takedown = nv30_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200215 engine->fb.init_tile_region = nv30_fb_init_tile_region;
216 engine->fb.set_tile_region = nv10_fb_set_tile_region;
217 engine->fb.free_tile_region = nv30_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000218 engine->fifo.channels = 32;
219 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000220 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000221 engine->fifo.disable = nv04_fifo_disable;
222 engine->fifo.enable = nv04_fifo_enable;
223 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100224 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000225 engine->fifo.channel_id = nv10_fifo_channel_id;
226 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200227 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000228 engine->fifo.load_context = nv10_fifo_load_context;
229 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200230 engine->display.early_init = nv04_display_early_init;
231 engine->display.late_takedown = nv04_display_late_takedown;
232 engine->display.create = nv04_display_create;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200233 engine->display.destroy = nv04_display_destroy;
Ben Skeggs2a44e492011-11-09 11:36:33 +1000234 engine->display.init = nv04_display_init;
235 engine->display.fini = nv04_display_fini;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000236 engine->gpio.init = nouveau_stub_init;
237 engine->gpio.takedown = nouveau_stub_takedown;
238 engine->gpio.get = nv10_gpio_get;
239 engine->gpio.set = nv10_gpio_set;
240 engine->gpio.irq_enable = NULL;
Ben Skeggs36f13172011-10-27 10:24:12 +1000241 engine->pm.clocks_get = nv04_pm_clocks_get;
242 engine->pm.clocks_pre = nv04_pm_clocks_pre;
243 engine->pm.clocks_set = nv04_pm_clocks_set;
Ben Skeggs442b6262010-09-16 16:25:26 +1000244 engine->pm.voltage_get = nouveau_voltage_gpio_get;
245 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000246 engine->vram.init = nouveau_mem_detect;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000247 engine->vram.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000248 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000249 break;
250 case 0x40:
251 case 0x60:
252 engine->instmem.init = nv04_instmem_init;
253 engine->instmem.takedown = nv04_instmem_takedown;
254 engine->instmem.suspend = nv04_instmem_suspend;
255 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000256 engine->instmem.get = nv04_instmem_get;
257 engine->instmem.put = nv04_instmem_put;
258 engine->instmem.map = nv04_instmem_map;
259 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000260 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000261 engine->mc.init = nv40_mc_init;
262 engine->mc.takedown = nv40_mc_takedown;
263 engine->timer.init = nv04_timer_init;
264 engine->timer.read = nv04_timer_read;
265 engine->timer.takedown = nv04_timer_takedown;
266 engine->fb.init = nv40_fb_init;
267 engine->fb.takedown = nv40_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200268 engine->fb.init_tile_region = nv30_fb_init_tile_region;
269 engine->fb.set_tile_region = nv40_fb_set_tile_region;
270 engine->fb.free_tile_region = nv30_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000271 engine->fifo.channels = 32;
272 engine->fifo.init = nv40_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000273 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000274 engine->fifo.disable = nv04_fifo_disable;
275 engine->fifo.enable = nv04_fifo_enable;
276 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100277 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000278 engine->fifo.channel_id = nv10_fifo_channel_id;
279 engine->fifo.create_context = nv40_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200280 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000281 engine->fifo.load_context = nv40_fifo_load_context;
282 engine->fifo.unload_context = nv40_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200283 engine->display.early_init = nv04_display_early_init;
284 engine->display.late_takedown = nv04_display_late_takedown;
285 engine->display.create = nv04_display_create;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200286 engine->display.destroy = nv04_display_destroy;
Ben Skeggs2a44e492011-11-09 11:36:33 +1000287 engine->display.init = nv04_display_init;
288 engine->display.fini = nv04_display_fini;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000289 engine->gpio.init = nouveau_stub_init;
290 engine->gpio.takedown = nouveau_stub_takedown;
291 engine->gpio.get = nv10_gpio_get;
292 engine->gpio.set = nv10_gpio_set;
293 engine->gpio.irq_enable = NULL;
Ben Skeggs1262a202011-07-18 15:15:34 +1000294 engine->pm.clocks_get = nv40_pm_clocks_get;
295 engine->pm.clocks_pre = nv40_pm_clocks_pre;
296 engine->pm.clocks_set = nv40_pm_clocks_set;
Ben Skeggs442b6262010-09-16 16:25:26 +1000297 engine->pm.voltage_get = nouveau_voltage_gpio_get;
298 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Francisco Jerez8155cac2010-09-23 20:58:38 +0200299 engine->pm.temp_get = nv40_temp_get;
Ben Skeggs69346182011-09-17 02:11:39 +1000300 engine->pm.pwm_get = nv40_pm_pwm_get;
301 engine->pm.pwm_set = nv40_pm_pwm_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000302 engine->vram.init = nouveau_mem_detect;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000303 engine->vram.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000304 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000305 break;
306 case 0x50:
307 case 0x80: /* gotta love NVIDIA's consistency.. */
308 case 0x90:
Ben Skeggsd9f61c22011-07-04 13:25:17 +1000309 case 0xa0:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000310 engine->instmem.init = nv50_instmem_init;
311 engine->instmem.takedown = nv50_instmem_takedown;
312 engine->instmem.suspend = nv50_instmem_suspend;
313 engine->instmem.resume = nv50_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000314 engine->instmem.get = nv50_instmem_get;
315 engine->instmem.put = nv50_instmem_put;
316 engine->instmem.map = nv50_instmem_map;
317 engine->instmem.unmap = nv50_instmem_unmap;
Ben Skeggs734ee832010-07-15 11:02:54 +1000318 if (dev_priv->chipset == 0x50)
319 engine->instmem.flush = nv50_instmem_flush;
320 else
321 engine->instmem.flush = nv84_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000322 engine->mc.init = nv50_mc_init;
323 engine->mc.takedown = nv50_mc_takedown;
324 engine->timer.init = nv04_timer_init;
325 engine->timer.read = nv04_timer_read;
326 engine->timer.takedown = nv04_timer_takedown;
Marcin Koƛcielnicki304424e2010-03-01 00:18:39 +0000327 engine->fb.init = nv50_fb_init;
328 engine->fb.takedown = nv50_fb_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000329 engine->fifo.channels = 128;
330 engine->fifo.init = nv50_fifo_init;
331 engine->fifo.takedown = nv50_fifo_takedown;
332 engine->fifo.disable = nv04_fifo_disable;
333 engine->fifo.enable = nv04_fifo_enable;
334 engine->fifo.reassign = nv04_fifo_reassign;
335 engine->fifo.channel_id = nv50_fifo_channel_id;
336 engine->fifo.create_context = nv50_fifo_create_context;
337 engine->fifo.destroy_context = nv50_fifo_destroy_context;
338 engine->fifo.load_context = nv50_fifo_load_context;
339 engine->fifo.unload_context = nv50_fifo_unload_context;
Ben Skeggs56ac7472010-10-22 10:26:24 +1000340 engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200341 engine->display.early_init = nv50_display_early_init;
342 engine->display.late_takedown = nv50_display_late_takedown;
343 engine->display.create = nv50_display_create;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200344 engine->display.destroy = nv50_display_destroy;
Ben Skeggs2a44e492011-11-09 11:36:33 +1000345 engine->display.init = nv50_display_init;
346 engine->display.fini = nv50_display_fini;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000347 engine->gpio.init = nv50_gpio_init;
Ben Skeggs2cbd4c82010-11-03 10:18:04 +1000348 engine->gpio.takedown = nv50_gpio_fini;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000349 engine->gpio.get = nv50_gpio_get;
350 engine->gpio.set = nv50_gpio_set;
Ben Skeggsfce2bad2010-11-11 16:14:56 +1000351 engine->gpio.irq_register = nv50_gpio_irq_register;
352 engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000353 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000354 switch (dev_priv->chipset) {
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000355 case 0x84:
356 case 0x86:
357 case 0x92:
358 case 0x94:
359 case 0x96:
360 case 0x98:
361 case 0xa0:
Ben Skeggs5f801982010-10-22 08:44:09 +1000362 case 0xaa:
363 case 0xac:
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000364 case 0x50:
Ben Skeggsf3fbaf32011-10-26 09:11:02 +1000365 engine->pm.clocks_get = nv50_pm_clocks_get;
366 engine->pm.clocks_pre = nv50_pm_clocks_pre;
367 engine->pm.clocks_set = nv50_pm_clocks_set;
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000368 break;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000369 default:
Ben Skeggsca94a712011-06-17 15:38:48 +1000370 engine->pm.clocks_get = nva3_pm_clocks_get;
371 engine->pm.clocks_pre = nva3_pm_clocks_pre;
372 engine->pm.clocks_set = nva3_pm_clocks_set;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000373 break;
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000374 }
Ben Skeggs02c30ca2010-09-16 16:17:35 +1000375 engine->pm.voltage_get = nouveau_voltage_gpio_get;
376 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Francisco Jerez8155cac2010-09-23 20:58:38 +0200377 if (dev_priv->chipset >= 0x84)
378 engine->pm.temp_get = nv84_temp_get;
379 else
380 engine->pm.temp_get = nv40_temp_get;
Ben Skeggs5a4267a2011-09-17 02:01:24 +1000381 engine->pm.pwm_get = nv50_pm_pwm_get;
382 engine->pm.pwm_set = nv50_pm_pwm_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000383 engine->vram.init = nv50_vram_init;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000384 engine->vram.takedown = nv50_vram_fini;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000385 engine->vram.get = nv50_vram_new;
386 engine->vram.put = nv50_vram_del;
387 engine->vram.flags_valid = nv50_vram_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000388 break;
Ben Skeggsd9f61c22011-07-04 13:25:17 +1000389 case 0xc0:
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000390 engine->instmem.init = nvc0_instmem_init;
391 engine->instmem.takedown = nvc0_instmem_takedown;
392 engine->instmem.suspend = nvc0_instmem_suspend;
393 engine->instmem.resume = nvc0_instmem_resume;
Ben Skeggs8984e042010-11-15 11:48:33 +1000394 engine->instmem.get = nv50_instmem_get;
395 engine->instmem.put = nv50_instmem_put;
396 engine->instmem.map = nv50_instmem_map;
397 engine->instmem.unmap = nv50_instmem_unmap;
398 engine->instmem.flush = nv84_instmem_flush;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000399 engine->mc.init = nv50_mc_init;
400 engine->mc.takedown = nv50_mc_takedown;
401 engine->timer.init = nv04_timer_init;
402 engine->timer.read = nv04_timer_read;
403 engine->timer.takedown = nv04_timer_takedown;
404 engine->fb.init = nvc0_fb_init;
405 engine->fb.takedown = nvc0_fb_takedown;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000406 engine->fifo.channels = 128;
407 engine->fifo.init = nvc0_fifo_init;
408 engine->fifo.takedown = nvc0_fifo_takedown;
409 engine->fifo.disable = nvc0_fifo_disable;
410 engine->fifo.enable = nvc0_fifo_enable;
411 engine->fifo.reassign = nvc0_fifo_reassign;
412 engine->fifo.channel_id = nvc0_fifo_channel_id;
413 engine->fifo.create_context = nvc0_fifo_create_context;
414 engine->fifo.destroy_context = nvc0_fifo_destroy_context;
415 engine->fifo.load_context = nvc0_fifo_load_context;
416 engine->fifo.unload_context = nvc0_fifo_unload_context;
417 engine->display.early_init = nv50_display_early_init;
418 engine->display.late_takedown = nv50_display_late_takedown;
419 engine->display.create = nv50_display_create;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000420 engine->display.destroy = nv50_display_destroy;
Ben Skeggs2a44e492011-11-09 11:36:33 +1000421 engine->display.init = nv50_display_init;
422 engine->display.fini = nv50_display_fini;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000423 engine->gpio.init = nv50_gpio_init;
424 engine->gpio.takedown = nouveau_stub_takedown;
425 engine->gpio.get = nv50_gpio_get;
426 engine->gpio.set = nv50_gpio_set;
Ben Skeggsfce2bad2010-11-11 16:14:56 +1000427 engine->gpio.irq_register = nv50_gpio_irq_register;
428 engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000429 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggs8984e042010-11-15 11:48:33 +1000430 engine->vram.init = nvc0_vram_init;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000431 engine->vram.takedown = nv50_vram_fini;
Ben Skeggs8984e042010-11-15 11:48:33 +1000432 engine->vram.get = nvc0_vram_new;
433 engine->vram.put = nv50_vram_del;
434 engine->vram.flags_valid = nvc0_vram_flags_valid;
Martin Peres74cfad12011-05-12 22:40:47 +0200435 engine->pm.temp_get = nv84_temp_get;
Ben Skeggs354d0782011-06-19 01:44:36 +1000436 engine->pm.clocks_get = nvc0_pm_clocks_get;
Ben Skeggs3c71c232011-06-09 17:34:02 +1000437 engine->pm.voltage_get = nouveau_voltage_gpio_get;
Ben Skeggsda1dc4c2011-06-10 12:07:09 +1000438 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Ben Skeggs5a4267a2011-09-17 02:01:24 +1000439 engine->pm.pwm_get = nv50_pm_pwm_get;
440 engine->pm.pwm_set = nv50_pm_pwm_set;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000441 break;
Ben Skeggsd9f61c22011-07-04 13:25:17 +1000442 case 0xd0:
443 engine->instmem.init = nvc0_instmem_init;
444 engine->instmem.takedown = nvc0_instmem_takedown;
445 engine->instmem.suspend = nvc0_instmem_suspend;
446 engine->instmem.resume = nvc0_instmem_resume;
447 engine->instmem.get = nv50_instmem_get;
448 engine->instmem.put = nv50_instmem_put;
449 engine->instmem.map = nv50_instmem_map;
450 engine->instmem.unmap = nv50_instmem_unmap;
451 engine->instmem.flush = nv84_instmem_flush;
452 engine->mc.init = nv50_mc_init;
453 engine->mc.takedown = nv50_mc_takedown;
454 engine->timer.init = nv04_timer_init;
455 engine->timer.read = nv04_timer_read;
456 engine->timer.takedown = nv04_timer_takedown;
457 engine->fb.init = nvc0_fb_init;
458 engine->fb.takedown = nvc0_fb_takedown;
459 engine->fifo.channels = 128;
460 engine->fifo.init = nvc0_fifo_init;
461 engine->fifo.takedown = nvc0_fifo_takedown;
462 engine->fifo.disable = nvc0_fifo_disable;
463 engine->fifo.enable = nvc0_fifo_enable;
464 engine->fifo.reassign = nvc0_fifo_reassign;
465 engine->fifo.channel_id = nvc0_fifo_channel_id;
466 engine->fifo.create_context = nvc0_fifo_create_context;
467 engine->fifo.destroy_context = nvc0_fifo_destroy_context;
468 engine->fifo.load_context = nvc0_fifo_load_context;
469 engine->fifo.unload_context = nvc0_fifo_unload_context;
470 engine->display.early_init = nouveau_stub_init;
471 engine->display.late_takedown = nouveau_stub_takedown;
Ben Skeggs26f6d882011-07-04 16:25:18 +1000472 engine->display.create = nvd0_display_create;
Ben Skeggs26f6d882011-07-04 16:25:18 +1000473 engine->display.destroy = nvd0_display_destroy;
Ben Skeggs2a44e492011-11-09 11:36:33 +1000474 engine->display.init = nvd0_display_init;
475 engine->display.fini = nvd0_display_fini;
Ben Skeggsd7f81722011-07-03 02:57:35 +1000476 engine->gpio.init = nv50_gpio_init;
Ben Skeggsd9f61c22011-07-04 13:25:17 +1000477 engine->gpio.takedown = nouveau_stub_takedown;
Ben Skeggsd7f81722011-07-03 02:57:35 +1000478 engine->gpio.get = nvd0_gpio_get;
479 engine->gpio.set = nvd0_gpio_set;
480 engine->gpio.irq_register = nv50_gpio_irq_register;
481 engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
482 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggsd9f61c22011-07-04 13:25:17 +1000483 engine->vram.init = nvc0_vram_init;
484 engine->vram.takedown = nv50_vram_fini;
485 engine->vram.get = nvc0_vram_new;
486 engine->vram.put = nv50_vram_del;
487 engine->vram.flags_valid = nvc0_vram_flags_valid;
Martin Peres61091832011-10-22 01:40:40 +0200488 engine->pm.temp_get = nv84_temp_get;
Ben Skeggs4784e4a2011-07-04 14:06:07 +1000489 engine->pm.clocks_get = nvc0_pm_clocks_get;
490 engine->pm.voltage_get = nouveau_voltage_gpio_get;
491 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Ben Skeggsd9f61c22011-07-04 13:25:17 +1000492 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000493 default:
494 NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
495 return 1;
496 }
497
Ben Skeggs03bc9672011-07-04 13:14:05 +1000498 /* headless mode */
499 if (nouveau_modeset == 2) {
500 engine->display.early_init = nouveau_stub_init;
501 engine->display.late_takedown = nouveau_stub_takedown;
502 engine->display.create = nouveau_stub_init;
503 engine->display.init = nouveau_stub_init;
504 engine->display.destroy = nouveau_stub_takedown;
505 }
506
Ben Skeggs6ee73862009-12-11 19:24:15 +1000507 return 0;
508}
509
510static unsigned int
511nouveau_vga_set_decode(void *priv, bool state)
512{
Marcin Koƛcielnicki9967b942010-02-08 00:20:17 +0000513 struct drm_device *dev = priv;
514 struct drm_nouveau_private *dev_priv = dev->dev_private;
515
516 if (dev_priv->chipset >= 0x40)
517 nv_wr32(dev, 0x88054, state);
518 else
519 nv_wr32(dev, 0x1854, state);
520
Ben Skeggs6ee73862009-12-11 19:24:15 +1000521 if (state)
522 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
523 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
524 else
525 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
526}
527
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000528static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
529 enum vga_switcheroo_state state)
530{
Dave Airliefbf81762010-06-01 09:09:06 +1000531 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000532 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
533 if (state == VGA_SWITCHEROO_ON) {
534 printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000535 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000536 nouveau_pci_resume(pdev);
Dave Airliefbf81762010-06-01 09:09:06 +1000537 drm_kms_helper_poll_enable(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000538 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000539 } else {
540 printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000541 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airliefbf81762010-06-01 09:09:06 +1000542 drm_kms_helper_poll_disable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000543 nouveau_pci_suspend(pdev, pmm);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000544 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000545 }
546}
547
Dave Airlie8d608aa2010-12-07 08:57:57 +1000548static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
549{
550 struct drm_device *dev = pci_get_drvdata(pdev);
551 nouveau_fbcon_output_poll_changed(dev);
552}
553
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000554static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
555{
556 struct drm_device *dev = pci_get_drvdata(pdev);
557 bool can_switch;
558
559 spin_lock(&dev->count_lock);
560 can_switch = (dev->open_count == 0);
561 spin_unlock(&dev->count_lock);
562 return can_switch;
563}
564
Ben Skeggs6ee73862009-12-11 19:24:15 +1000565int
566nouveau_card_init(struct drm_device *dev)
567{
568 struct drm_nouveau_private *dev_priv = dev->dev_private;
569 struct nouveau_engine *engine;
Ben Skeggseea55c82011-04-18 08:57:51 +1000570 int ret, e = 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000571
Ben Skeggs6ee73862009-12-11 19:24:15 +1000572 vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000573 vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
Dave Airlie8d608aa2010-12-07 08:57:57 +1000574 nouveau_switcheroo_reprobe,
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000575 nouveau_switcheroo_can_switch);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000576
577 /* Initialise internal driver API hooks */
578 ret = nouveau_init_engine_ptrs(dev);
579 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000580 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000581 engine = &dev_priv->engine;
Ben Skeggscff5c132010-10-06 16:16:59 +1000582 spin_lock_init(&dev_priv->channels.lock);
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200583 spin_lock_init(&dev_priv->tile.lock);
Maarten Maathuisff9e5272010-02-01 20:58:27 +0100584 spin_lock_init(&dev_priv->context_switch_lock);
Ben Skeggs04eb34a2011-04-06 13:28:35 +1000585 spin_lock_init(&dev_priv->vm_lock);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000586
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200587 /* Make the CRTCs and I2C buses accessible */
588 ret = engine->display.early_init(dev);
589 if (ret)
590 goto out;
591
Ben Skeggs6ee73862009-12-11 19:24:15 +1000592 /* Parse BIOS tables / Run init tables if card not POSTed */
Ben Skeggscd0b0722010-06-01 15:56:22 +1000593 ret = nouveau_bios_init(dev);
594 if (ret)
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200595 goto out_display_early;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000596
Ben Skeggs4c5df492011-10-28 10:59:45 +1000597 /* workaround an odd issue on nvc1 by disabling the device's
598 * nosnoop capability. hopefully won't cause issues until a
599 * better fix is found - assuming there is one...
600 */
601 if (dev_priv->chipset == 0xc1) {
602 nv_mask(dev, 0x00088080, 0x00000800, 0x00000000);
603 }
604
Ben Skeggs330c5982010-09-16 15:39:49 +1000605 nouveau_pm_init(dev);
606
Ben Skeggs24f246a2011-06-10 13:36:08 +1000607 ret = engine->vram.init(dev);
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000608 if (ret)
609 goto out_bios;
610
Ben Skeggs6ee73862009-12-11 19:24:15 +1000611 ret = nouveau_gpuobj_init(dev);
612 if (ret)
Ben Skeggsfbd28952010-09-01 15:24:34 +1000613 goto out_vram;
614
615 ret = engine->instmem.init(dev);
616 if (ret)
617 goto out_gpuobj;
618
Ben Skeggs24f246a2011-06-10 13:36:08 +1000619 ret = nouveau_mem_vram_init(dev);
Ben Skeggsfbd28952010-09-01 15:24:34 +1000620 if (ret)
621 goto out_instmem;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000622
Ben Skeggs24f246a2011-06-10 13:36:08 +1000623 ret = nouveau_mem_gart_init(dev);
624 if (ret)
625 goto out_ttmvram;
626
Ben Skeggs6ee73862009-12-11 19:24:15 +1000627 /* PMC */
628 ret = engine->mc.init(dev);
629 if (ret)
Ben Skeggsfbd28952010-09-01 15:24:34 +1000630 goto out_gart;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000631
Ben Skeggsee2e0132010-07-26 09:28:25 +1000632 /* PGPIO */
633 ret = engine->gpio.init(dev);
634 if (ret)
635 goto out_mc;
636
Ben Skeggs6ee73862009-12-11 19:24:15 +1000637 /* PTIMER */
638 ret = engine->timer.init(dev);
639 if (ret)
Ben Skeggsee2e0132010-07-26 09:28:25 +1000640 goto out_gpio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000641
642 /* PFB */
643 ret = engine->fb.init(dev);
644 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000645 goto out_timer;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000646
Ben Skeggsaba99a82011-05-25 14:48:50 +1000647 if (!dev_priv->noaccel) {
Ben Skeggs18b54c42011-05-25 15:22:33 +1000648 switch (dev_priv->card_type) {
649 case NV_04:
650 nv04_graph_create(dev);
651 break;
652 case NV_10:
653 nv10_graph_create(dev);
654 break;
655 case NV_20:
656 case NV_30:
657 nv20_graph_create(dev);
658 break;
659 case NV_40:
660 nv40_graph_create(dev);
661 break;
662 case NV_50:
663 nv50_graph_create(dev);
664 break;
665 case NV_C0:
Ben Skeggs06784092011-07-11 15:57:54 +1000666 case NV_D0:
Ben Skeggs18b54c42011-05-25 15:22:33 +1000667 nvc0_graph_create(dev);
668 break;
669 default:
Ben Skeggs7ff54412011-03-18 10:25:59 +1000670 break;
671 }
Ben Skeggs7ff54412011-03-18 10:25:59 +1000672
Ben Skeggs18b54c42011-05-25 15:22:33 +1000673 switch (dev_priv->chipset) {
674 case 0x84:
675 case 0x86:
676 case 0x92:
677 case 0x94:
678 case 0x96:
679 case 0xa0:
680 nv84_crypt_create(dev);
681 break;
Ben Skeggs8f27c542011-08-11 14:58:06 +1000682 case 0x98:
683 case 0xaa:
684 case 0xac:
685 nv98_crypt_create(dev);
686 break;
Ben Skeggs18b54c42011-05-25 15:22:33 +1000687 }
Ben Skeggsa02ccc72011-04-04 16:08:24 +1000688
Ben Skeggs18b54c42011-05-25 15:22:33 +1000689 switch (dev_priv->card_type) {
690 case NV_50:
691 switch (dev_priv->chipset) {
692 case 0xa3:
693 case 0xa5:
694 case 0xa8:
695 case 0xaf:
696 nva3_copy_create(dev);
697 break;
698 }
699 break;
700 case NV_C0:
701 nvc0_copy_create(dev, 0);
702 nvc0_copy_create(dev, 1);
703 break;
704 default:
705 break;
706 }
707
Ben Skeggs8f27c542011-08-11 14:58:06 +1000708 if (dev_priv->chipset >= 0xa3 || dev_priv->chipset == 0x98) {
709 nv84_bsp_create(dev);
710 nv84_vp_create(dev);
711 nv98_ppp_create(dev);
712 } else
713 if (dev_priv->chipset >= 0x84) {
714 nv50_mpeg_create(dev);
715 nv84_bsp_create(dev);
716 nv84_vp_create(dev);
717 } else
718 if (dev_priv->chipset >= 0x50) {
719 nv50_mpeg_create(dev);
720 } else
Ben Skeggs52d07332011-06-23 16:44:05 +1000721 if (dev_priv->card_type == NV_40 ||
722 dev_priv->chipset == 0x31 ||
723 dev_priv->chipset == 0x34 ||
Ben Skeggs8f27c542011-08-11 14:58:06 +1000724 dev_priv->chipset == 0x36) {
Ben Skeggs323dcac2011-06-23 16:21:21 +1000725 nv31_mpeg_create(dev);
Ben Skeggs8f27c542011-08-11 14:58:06 +1000726 }
Ben Skeggs18b54c42011-05-25 15:22:33 +1000727
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000728 for (e = 0; e < NVOBJ_ENGINE_NR; e++) {
729 if (dev_priv->eng[e]) {
730 ret = dev_priv->eng[e]->init(dev, e);
731 if (ret)
732 goto out_engine;
733 }
734 }
735
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000736 /* PFIFO */
737 ret = engine->fifo.init(dev);
738 if (ret)
Ben Skeggsa82dd492011-04-01 13:56:05 +1000739 goto out_engine;
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000740 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000741
Ben Skeggs1575b362011-07-04 11:55:39 +1000742 ret = nouveau_irq_init(dev);
743 if (ret)
744 goto out_fifo;
745
Ben Skeggs27d50302011-10-06 12:46:40 +1000746 ret = nouveau_display_create(dev);
Ben Skeggse88efe02010-07-09 10:56:08 +1000747 if (ret)
Ben Skeggs1575b362011-07-04 11:55:39 +1000748 goto out_irq;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000749
Ben Skeggs10b461e2011-08-02 19:29:37 +1000750 nouveau_backlight_init(dev);
751
Ben Skeggsa82dd492011-04-01 13:56:05 +1000752 if (dev_priv->eng[NVOBJ_ENGINE_GR]) {
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200753 ret = nouveau_fence_init(dev);
Ben Skeggs0735f622009-12-16 14:28:55 +1000754 if (ret)
Ben Skeggs1575b362011-07-04 11:55:39 +1000755 goto out_disp;
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200756
Ben Skeggs1575b362011-07-04 11:55:39 +1000757 ret = nouveau_channel_alloc(dev, &dev_priv->channel, NULL,
758 NvDmaFB, NvDmaTT);
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200759 if (ret)
760 goto out_fence;
Ben Skeggs1575b362011-07-04 11:55:39 +1000761
762 mutex_unlock(&dev_priv->channel->mutex);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000763 }
764
Ben Skeggs1575b362011-07-04 11:55:39 +1000765 if (dev->mode_config.num_crtc) {
766 ret = drm_vblank_init(dev, dev->mode_config.num_crtc);
767 if (ret)
768 goto out_chan;
769
770 nouveau_fbcon_init(dev);
771 drm_kms_helper_poll_init(dev);
772 }
773
Ben Skeggs6ee73862009-12-11 19:24:15 +1000774 return 0;
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000775
Ben Skeggs1575b362011-07-04 11:55:39 +1000776out_chan:
777 nouveau_channel_put_unlocked(&dev_priv->channel);
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200778out_fence:
779 nouveau_fence_fini(dev);
Ben Skeggs1575b362011-07-04 11:55:39 +1000780out_disp:
Ben Skeggs10b461e2011-08-02 19:29:37 +1000781 nouveau_backlight_exit(dev);
Ben Skeggs27d50302011-10-06 12:46:40 +1000782 nouveau_display_destroy(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000783out_irq:
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000784 nouveau_irq_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000785out_fifo:
Ben Skeggsaba99a82011-05-25 14:48:50 +1000786 if (!dev_priv->noaccel)
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000787 engine->fifo.takedown(dev);
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000788out_engine:
Ben Skeggsaba99a82011-05-25 14:48:50 +1000789 if (!dev_priv->noaccel) {
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000790 for (e = e - 1; e >= 0; e--) {
Ben Skeggs2703c212011-04-01 09:50:18 +1000791 if (!dev_priv->eng[e])
792 continue;
Ben Skeggs6c320fe2011-07-20 11:22:33 +1000793 dev_priv->eng[e]->fini(dev, e, false);
Ben Skeggs2703c212011-04-01 09:50:18 +1000794 dev_priv->eng[e]->destroy(dev,e );
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000795 }
796 }
797
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000798 engine->fb.takedown(dev);
799out_timer:
800 engine->timer.takedown(dev);
Ben Skeggsee2e0132010-07-26 09:28:25 +1000801out_gpio:
802 engine->gpio.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000803out_mc:
804 engine->mc.takedown(dev);
Ben Skeggsfbd28952010-09-01 15:24:34 +1000805out_gart:
806 nouveau_mem_gart_fini(dev);
Ben Skeggs24f246a2011-06-10 13:36:08 +1000807out_ttmvram:
808 nouveau_mem_vram_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000809out_instmem:
810 engine->instmem.takedown(dev);
Ben Skeggsfbd28952010-09-01 15:24:34 +1000811out_gpuobj:
812 nouveau_gpuobj_takedown(dev);
813out_vram:
Ben Skeggs24f246a2011-06-10 13:36:08 +1000814 engine->vram.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000815out_bios:
Ben Skeggs330c5982010-09-16 15:39:49 +1000816 nouveau_pm_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000817 nouveau_bios_takedown(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200818out_display_early:
819 engine->display.late_takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000820out:
821 vga_client_register(dev->pdev, NULL, NULL, NULL);
822 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000823}
824
825static void nouveau_card_takedown(struct drm_device *dev)
826{
827 struct drm_nouveau_private *dev_priv = dev->dev_private;
828 struct nouveau_engine *engine = &dev_priv->engine;
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000829 int e;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000830
Ben Skeggs1575b362011-07-04 11:55:39 +1000831 if (dev->mode_config.num_crtc) {
832 drm_kms_helper_poll_fini(dev);
833 nouveau_fbcon_fini(dev);
834 drm_vblank_cleanup(dev);
835 }
Ben Skeggs06b75e32011-06-08 18:29:12 +1000836
Ben Skeggsa82dd492011-04-01 13:56:05 +1000837 if (dev_priv->channel) {
Francisco Jerez36c952e2010-10-18 03:01:34 +0200838 nouveau_channel_put_unlocked(&dev_priv->channel);
Ben Skeggs06b75e32011-06-08 18:29:12 +1000839 nouveau_fence_fini(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000840 }
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000841
Ben Skeggs10b461e2011-08-02 19:29:37 +1000842 nouveau_backlight_exit(dev);
Ben Skeggs27d50302011-10-06 12:46:40 +1000843 nouveau_display_destroy(dev);
Ben Skeggs06b75e32011-06-08 18:29:12 +1000844
Ben Skeggsaba99a82011-05-25 14:48:50 +1000845 if (!dev_priv->noaccel) {
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000846 engine->fifo.takedown(dev);
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000847 for (e = NVOBJ_ENGINE_NR - 1; e >= 0; e--) {
848 if (dev_priv->eng[e]) {
Ben Skeggs6c320fe2011-07-20 11:22:33 +1000849 dev_priv->eng[e]->fini(dev, e, false);
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000850 dev_priv->eng[e]->destroy(dev,e );
851 }
852 }
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000853 }
854 engine->fb.takedown(dev);
855 engine->timer.takedown(dev);
Ben Skeggsee2e0132010-07-26 09:28:25 +1000856 engine->gpio.takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000857 engine->mc.takedown(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200858 engine->display.late_takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000859
Jimmy Rentz97666102011-04-17 16:15:09 -0400860 if (dev_priv->vga_ram) {
861 nouveau_bo_unpin(dev_priv->vga_ram);
862 nouveau_bo_ref(NULL, &dev_priv->vga_ram);
863 }
864
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000865 mutex_lock(&dev->struct_mutex);
866 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
867 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
868 mutex_unlock(&dev->struct_mutex);
Ben Skeggsfbd28952010-09-01 15:24:34 +1000869 nouveau_mem_gart_fini(dev);
Ben Skeggs24f246a2011-06-10 13:36:08 +1000870 nouveau_mem_vram_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000871
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000872 engine->instmem.takedown(dev);
Ben Skeggsfbd28952010-09-01 15:24:34 +1000873 nouveau_gpuobj_takedown(dev);
Ben Skeggs24f246a2011-06-10 13:36:08 +1000874 engine->vram.takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000875
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000876 nouveau_irq_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000877
Ben Skeggs330c5982010-09-16 15:39:49 +1000878 nouveau_pm_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000879 nouveau_bios_takedown(dev);
880
881 vga_client_register(dev->pdev, NULL, NULL, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000882}
883
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000884int
885nouveau_open(struct drm_device *dev, struct drm_file *file_priv)
886{
Ben Skeggsfe32b162011-06-03 10:07:08 +1000887 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000888 struct nouveau_fpriv *fpriv;
Ben Skeggse41f26e2011-06-07 15:35:37 +1000889 int ret;
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000890
891 fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
892 if (unlikely(!fpriv))
893 return -ENOMEM;
894
895 spin_lock_init(&fpriv->lock);
Ben Skeggse8a863c2011-06-01 19:18:48 +1000896 INIT_LIST_HEAD(&fpriv->channels);
897
Ben Skeggse41f26e2011-06-07 15:35:37 +1000898 if (dev_priv->card_type == NV_50) {
899 ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0020000000ULL,
900 &fpriv->vm);
901 if (ret) {
902 kfree(fpriv);
903 return ret;
904 }
905 } else
906 if (dev_priv->card_type >= NV_C0) {
Ben Skeggs5de80372011-06-08 18:17:41 +1000907 ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0008000000ULL,
908 &fpriv->vm);
909 if (ret) {
910 kfree(fpriv);
911 return ret;
912 }
Ben Skeggse41f26e2011-06-07 15:35:37 +1000913 }
Ben Skeggsfe32b162011-06-03 10:07:08 +1000914
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000915 file_priv->driver_priv = fpriv;
916 return 0;
917}
918
Ben Skeggs6ee73862009-12-11 19:24:15 +1000919/* here a client dies, release the stuff that was allocated for its
920 * file_priv */
921void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
922{
923 nouveau_channel_cleanup(dev, file_priv);
924}
925
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000926void
927nouveau_postclose(struct drm_device *dev, struct drm_file *file_priv)
928{
929 struct nouveau_fpriv *fpriv = nouveau_fpriv(file_priv);
Ben Skeggsfe32b162011-06-03 10:07:08 +1000930 nouveau_vm_ref(NULL, &fpriv->vm, NULL);
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000931 kfree(fpriv);
932}
933
Ben Skeggs6ee73862009-12-11 19:24:15 +1000934/* first module load, setup the mmio/fb mapping */
935/* KMS: we need mmio at load time, not when the first drm client opens. */
936int nouveau_firstopen(struct drm_device *dev)
937{
938 return 0;
939}
940
941/* if we have an OF card, copy vbios to RAMIN */
942static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
943{
944#if defined(__powerpc__)
945 int size, i;
946 const uint32_t *bios;
947 struct device_node *dn = pci_device_to_OF_node(dev->pdev);
948 if (!dn) {
949 NV_INFO(dev, "Unable to get the OF node\n");
950 return;
951 }
952
953 bios = of_get_property(dn, "NVDA,BMP", &size);
954 if (bios) {
955 for (i = 0; i < size; i += 4)
956 nv_wi32(dev, i, bios[i/4]);
957 NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
958 } else {
959 NV_INFO(dev, "Unable to get the OF bios\n");
960 }
961#endif
962}
963
Marcin Slusarz06415c52010-05-16 17:29:56 +0200964static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
965{
966 struct pci_dev *pdev = dev->pdev;
967 struct apertures_struct *aper = alloc_apertures(3);
968 if (!aper)
969 return NULL;
970
971 aper->ranges[0].base = pci_resource_start(pdev, 1);
972 aper->ranges[0].size = pci_resource_len(pdev, 1);
973 aper->count = 1;
974
975 if (pci_resource_len(pdev, 2)) {
976 aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
977 aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
978 aper->count++;
979 }
980
981 if (pci_resource_len(pdev, 3)) {
982 aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
983 aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
984 aper->count++;
985 }
986
987 return aper;
988}
989
990static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
991{
992 struct drm_nouveau_private *dev_priv = dev->dev_private;
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200993 bool primary = false;
Marcin Slusarz06415c52010-05-16 17:29:56 +0200994 dev_priv->apertures = nouveau_get_apertures(dev);
995 if (!dev_priv->apertures)
996 return -ENOMEM;
997
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200998#ifdef CONFIG_X86
999 primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
1000#endif
Emil Velikovf2129492011-03-19 23:31:52 +00001001
Marcin Slusarz3b9676e2010-05-16 17:33:09 +02001002 remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
Marcin Slusarz06415c52010-05-16 17:29:56 +02001003 return 0;
1004}
1005
Ben Skeggs6ee73862009-12-11 19:24:15 +10001006int nouveau_load(struct drm_device *dev, unsigned long flags)
1007{
1008 struct drm_nouveau_private *dev_priv;
Ben Skeggsf2cbe462011-07-21 15:39:06 +10001009 uint32_t reg0, strap;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001010 resource_size_t mmio_start_offs;
Ben Skeggscd0b0722010-06-01 15:56:22 +10001011 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001012
1013 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
Dan Carpentera0d069e2010-07-30 17:04:32 +02001014 if (!dev_priv) {
1015 ret = -ENOMEM;
1016 goto err_out;
1017 }
Ben Skeggs6ee73862009-12-11 19:24:15 +10001018 dev->dev_private = dev_priv;
1019 dev_priv->dev = dev;
1020
1021 dev_priv->flags = flags & NOUVEAU_FLAGS;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001022
1023 NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
1024 dev->pci_vendor, dev->pci_device, dev->pdev->class);
1025
Ben Skeggs6ee73862009-12-11 19:24:15 +10001026 /* resource 0 is mmio regs */
1027 /* resource 1 is linear FB */
1028 /* resource 2 is RAMIN (mmio regs + 0x1000000) */
1029 /* resource 6 is bios */
1030
1031 /* map the mmio regs */
1032 mmio_start_offs = pci_resource_start(dev->pdev, 0);
1033 dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
1034 if (!dev_priv->mmio) {
1035 NV_ERROR(dev, "Unable to initialize the mmio mapping. "
1036 "Please report your setup to " DRIVER_EMAIL "\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +02001037 ret = -EINVAL;
Tejun Heod82f8e62011-01-26 17:49:18 +01001038 goto err_priv;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001039 }
1040 NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
1041 (unsigned long long)mmio_start_offs);
1042
1043#ifdef __BIG_ENDIAN
1044 /* Put the card in BE mode if it's not */
Ben Skeggs08975542011-06-14 10:16:17 +10001045 if (nv_rd32(dev, NV03_PMC_BOOT_1) != 0x01000001)
1046 nv_wr32(dev, NV03_PMC_BOOT_1, 0x01000001);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001047
1048 DRM_MEMORYBARRIER();
1049#endif
1050
1051 /* Time to determine the card architecture */
1052 reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
1053
1054 /* We're dealing with >=NV10 */
1055 if ((reg0 & 0x0f000000) > 0) {
1056 /* Bit 27-20 contain the architecture in hex */
1057 dev_priv->chipset = (reg0 & 0xff00000) >> 20;
1058 /* NV04 or NV05 */
1059 } else if ((reg0 & 0xff00fff0) == 0x20004000) {
Ben Skeggs1dee7a92010-01-07 13:47:57 +10001060 if (reg0 & 0x00f00000)
1061 dev_priv->chipset = 0x05;
1062 else
1063 dev_priv->chipset = 0x04;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001064 } else
1065 dev_priv->chipset = 0xff;
1066
1067 switch (dev_priv->chipset & 0xf0) {
1068 case 0x00:
1069 case 0x10:
1070 case 0x20:
1071 case 0x30:
1072 dev_priv->card_type = dev_priv->chipset & 0xf0;
1073 break;
1074 case 0x40:
1075 case 0x60:
1076 dev_priv->card_type = NV_40;
1077 break;
1078 case 0x50:
1079 case 0x80:
1080 case 0x90:
1081 case 0xa0:
1082 dev_priv->card_type = NV_50;
1083 break;
Ben Skeggs4b223ee2010-08-03 10:00:56 +10001084 case 0xc0:
1085 dev_priv->card_type = NV_C0;
1086 break;
Ben Skeggsd9f61c22011-07-04 13:25:17 +10001087 case 0xd0:
1088 dev_priv->card_type = NV_D0;
1089 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001090 default:
1091 NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
Dan Carpentera0d069e2010-07-30 17:04:32 +02001092 ret = -EINVAL;
1093 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001094 }
1095
1096 NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
1097 dev_priv->card_type, reg0);
1098
Ben Skeggsf2cbe462011-07-21 15:39:06 +10001099 /* determine frequency of timing crystal */
1100 strap = nv_rd32(dev, 0x101000);
1101 if ( dev_priv->chipset < 0x17 ||
1102 (dev_priv->chipset >= 0x20 && dev_priv->chipset <= 0x25))
1103 strap &= 0x00000040;
1104 else
1105 strap &= 0x00400040;
1106
1107 switch (strap) {
1108 case 0x00000000: dev_priv->crystal = 13500; break;
1109 case 0x00000040: dev_priv->crystal = 14318; break;
1110 case 0x00400000: dev_priv->crystal = 27000; break;
1111 case 0x00400040: dev_priv->crystal = 25000; break;
1112 }
1113
1114 NV_DEBUG(dev, "crystal freq: %dKHz\n", dev_priv->crystal);
1115
Ben Skeggsaba99a82011-05-25 14:48:50 +10001116 /* Determine whether we'll attempt acceleration or not, some
1117 * cards are disabled by default here due to them being known
1118 * non-functional, or never been tested due to lack of hw.
1119 */
1120 dev_priv->noaccel = !!nouveau_noaccel;
1121 if (nouveau_noaccel == -1) {
1122 switch (dev_priv->chipset) {
Ben Skeggs06784092011-07-11 15:57:54 +10001123 case 0xd9: /* known broken */
Ben Skeggsad830d22011-05-27 16:18:10 +10001124 NV_INFO(dev, "acceleration disabled by default, pass "
1125 "noaccel=0 to force enable\n");
Ben Skeggsaba99a82011-05-25 14:48:50 +10001126 dev_priv->noaccel = true;
1127 break;
1128 default:
1129 dev_priv->noaccel = false;
1130 break;
1131 }
1132 }
1133
Ben Skeggscd0b0722010-06-01 15:56:22 +10001134 ret = nouveau_remove_conflicting_drivers(dev);
1135 if (ret)
Dan Carpentera0d069e2010-07-30 17:04:32 +02001136 goto err_mmio;
Marcin Slusarz06415c52010-05-16 17:29:56 +02001137
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001138 /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001139 if (dev_priv->card_type >= NV_40) {
1140 int ramin_bar = 2;
1141 if (pci_resource_len(dev->pdev, ramin_bar) == 0)
1142 ramin_bar = 3;
1143
1144 dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
Ben Skeggs6d696302010-06-02 10:16:24 +10001145 dev_priv->ramin =
1146 ioremap(pci_resource_start(dev->pdev, ramin_bar),
Ben Skeggs6ee73862009-12-11 19:24:15 +10001147 dev_priv->ramin_size);
1148 if (!dev_priv->ramin) {
Marcin Slusarzff920bf2011-08-22 23:28:56 +02001149 NV_ERROR(dev, "Failed to map PRAMIN BAR\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +02001150 ret = -ENOMEM;
1151 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001152 }
Ben Skeggs6d696302010-06-02 10:16:24 +10001153 } else {
Ben Skeggs6ee73862009-12-11 19:24:15 +10001154 dev_priv->ramin_size = 1 * 1024 * 1024;
1155 dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
Ben Skeggs6d696302010-06-02 10:16:24 +10001156 dev_priv->ramin_size);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001157 if (!dev_priv->ramin) {
1158 NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +02001159 ret = -ENOMEM;
1160 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001161 }
1162 }
1163
1164 nouveau_OF_copy_vbios_to_ramin(dev);
1165
1166 /* Special flags */
1167 if (dev->pci_device == 0x01a0)
1168 dev_priv->flags |= NV_NFORCE;
1169 else if (dev->pci_device == 0x01f0)
1170 dev_priv->flags |= NV_NFORCE2;
1171
1172 /* For kernel modesetting, init card now and bring up fbcon */
Ben Skeggscd0b0722010-06-01 15:56:22 +10001173 ret = nouveau_card_init(dev);
1174 if (ret)
Dan Carpentera0d069e2010-07-30 17:04:32 +02001175 goto err_ramin;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001176
1177 return 0;
Dan Carpentera0d069e2010-07-30 17:04:32 +02001178
1179err_ramin:
1180 iounmap(dev_priv->ramin);
1181err_mmio:
1182 iounmap(dev_priv->mmio);
Dan Carpentera0d069e2010-07-30 17:04:32 +02001183err_priv:
1184 kfree(dev_priv);
1185 dev->dev_private = NULL;
1186err_out:
1187 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001188}
1189
Ben Skeggs6ee73862009-12-11 19:24:15 +10001190void nouveau_lastclose(struct drm_device *dev)
1191{
Dave Airlie5ccb3772010-12-07 13:56:26 +10001192 vga_switcheroo_process_delayed_switch();
Ben Skeggs6ee73862009-12-11 19:24:15 +10001193}
1194
1195int nouveau_unload(struct drm_device *dev)
1196{
1197 struct drm_nouveau_private *dev_priv = dev->dev_private;
1198
Ben Skeggscd0b0722010-06-01 15:56:22 +10001199 nouveau_card_takedown(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001200
1201 iounmap(dev_priv->mmio);
1202 iounmap(dev_priv->ramin);
1203
1204 kfree(dev_priv);
1205 dev->dev_private = NULL;
1206 return 0;
1207}
1208
Ben Skeggs6ee73862009-12-11 19:24:15 +10001209int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
1210 struct drm_file *file_priv)
1211{
1212 struct drm_nouveau_private *dev_priv = dev->dev_private;
1213 struct drm_nouveau_getparam *getparam = data;
1214
Ben Skeggs6ee73862009-12-11 19:24:15 +10001215 switch (getparam->param) {
1216 case NOUVEAU_GETPARAM_CHIPSET_ID:
1217 getparam->value = dev_priv->chipset;
1218 break;
1219 case NOUVEAU_GETPARAM_PCI_VENDOR:
1220 getparam->value = dev->pci_vendor;
1221 break;
1222 case NOUVEAU_GETPARAM_PCI_DEVICE:
1223 getparam->value = dev->pci_device;
1224 break;
1225 case NOUVEAU_GETPARAM_BUS_TYPE:
Dave Airlie8410ea32010-12-15 03:16:38 +10001226 if (drm_pci_device_is_agp(dev))
Ben Skeggs6ee73862009-12-11 19:24:15 +10001227 getparam->value = NV_AGP;
Jon Mason58b65422011-06-27 16:07:50 +00001228 else if (pci_is_pcie(dev->pdev))
Ben Skeggs6ee73862009-12-11 19:24:15 +10001229 getparam->value = NV_PCIE;
1230 else
1231 getparam->value = NV_PCI;
1232 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001233 case NOUVEAU_GETPARAM_FB_SIZE:
1234 getparam->value = dev_priv->fb_available_size;
1235 break;
1236 case NOUVEAU_GETPARAM_AGP_SIZE:
1237 getparam->value = dev_priv->gart_info.aper_size;
1238 break;
1239 case NOUVEAU_GETPARAM_VM_VRAM_BASE:
Ben Skeggs6d6c5a12010-11-16 10:17:53 +10001240 getparam->value = 0; /* deprecated */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001241 break;
Marcin Koƛcielnicki7fc74f12010-05-23 11:36:04 +00001242 case NOUVEAU_GETPARAM_PTIMER_TIME:
1243 getparam->value = dev_priv->engine.timer.read(dev);
1244 break;
Francisco Jerezf13b3262010-10-10 06:01:08 +02001245 case NOUVEAU_GETPARAM_HAS_BO_USAGE:
1246 getparam->value = 1;
1247 break;
Francisco Jerez332b2422010-10-20 23:35:40 +02001248 case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
Ben Skeggsbd57e7f2011-07-12 12:06:36 +10001249 getparam->value = dev_priv->card_type < NV_D0;
Francisco Jerez332b2422010-10-20 23:35:40 +02001250 break;
Marcin Koƛcielnicki69c97002010-01-26 18:39:20 +00001251 case NOUVEAU_GETPARAM_GRAPH_UNITS:
1252 /* NV40 and NV50 versions are quite different, but register
1253 * address is the same. User is supposed to know the card
1254 * family anyway... */
1255 if (dev_priv->chipset >= 0x40) {
1256 getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
1257 break;
1258 }
1259 /* FALLTHRU */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001260 default:
Francisco Jerez1397b422010-10-12 03:17:43 +02001261 NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001262 return -EINVAL;
1263 }
1264
1265 return 0;
1266}
1267
1268int
1269nouveau_ioctl_setparam(struct drm_device *dev, void *data,
1270 struct drm_file *file_priv)
1271{
1272 struct drm_nouveau_setparam *setparam = data;
1273
Ben Skeggs6ee73862009-12-11 19:24:15 +10001274 switch (setparam->param) {
1275 default:
Francisco Jerez1397b422010-10-12 03:17:43 +02001276 NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001277 return -EINVAL;
1278 }
1279
1280 return 0;
1281}
1282
1283/* Wait until (value(reg) & mask) == val, up until timeout has hit */
Ben Skeggs12fb9522010-11-19 14:32:56 +10001284bool
1285nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
1286 uint32_t reg, uint32_t mask, uint32_t val)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001287{
1288 struct drm_nouveau_private *dev_priv = dev->dev_private;
1289 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1290 uint64_t start = ptimer->read(dev);
1291
1292 do {
1293 if ((nv_rd32(dev, reg) & mask) == val)
1294 return true;
1295 } while (ptimer->read(dev) - start < timeout);
1296
1297 return false;
1298}
1299
Ben Skeggs12fb9522010-11-19 14:32:56 +10001300/* Wait until (value(reg) & mask) != val, up until timeout has hit */
1301bool
1302nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
1303 uint32_t reg, uint32_t mask, uint32_t val)
1304{
1305 struct drm_nouveau_private *dev_priv = dev->dev_private;
1306 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1307 uint64_t start = ptimer->read(dev);
1308
1309 do {
1310 if ((nv_rd32(dev, reg) & mask) != val)
1311 return true;
1312 } while (ptimer->read(dev) - start < timeout);
1313
1314 return false;
1315}
1316
Ben Skeggs78e29332011-06-18 16:27:24 +10001317/* Wait until cond(data) == true, up until timeout has hit */
1318bool
1319nouveau_wait_cb(struct drm_device *dev, u64 timeout,
1320 bool (*cond)(void *), void *data)
1321{
1322 struct drm_nouveau_private *dev_priv = dev->dev_private;
1323 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1324 u64 start = ptimer->read(dev);
1325
1326 do {
1327 if (cond(data) == true)
1328 return true;
1329 } while (ptimer->read(dev) - start < timeout);
1330
1331 return false;
1332}
1333
Ben Skeggs6ee73862009-12-11 19:24:15 +10001334/* Waits for PGRAPH to go completely idle */
1335bool nouveau_wait_for_idle(struct drm_device *dev)
1336{
Francisco Jerez0541324a2010-10-18 16:15:15 +02001337 struct drm_nouveau_private *dev_priv = dev->dev_private;
1338 uint32_t mask = ~0;
1339
1340 if (dev_priv->card_type == NV_40)
1341 mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
1342
1343 if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
Ben Skeggs6ee73862009-12-11 19:24:15 +10001344 NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
1345 nv_rd32(dev, NV04_PGRAPH_STATUS));
1346 return false;
1347 }
1348
1349 return true;
1350}
1351