blob: d7d058fa19a428e5503c919979e5a6e1e5e5e0b2 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * PCI Express PCI Hot Plug Driver
3 *
4 * Copyright (C) 1995,2001 Compaq Computer Corporation
5 * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
6 * Copyright (C) 2001 IBM Corp.
7 * Copyright (C) 2003-2004 Intel Corporation
8 *
9 * All rights reserved.
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or (at
14 * your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
19 * NON INFRINGEMENT. See the GNU General Public License for more
20 * details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25 *
Kristen Accardi8cf4c192005-08-16 15:16:10 -070026 * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027 *
28 */
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/kernel.h>
31#include <linux/module.h>
32#include <linux/types.h>
Tim Schmielaude259682006-01-08 01:02:05 -080033#include <linux/signal.h>
34#include <linux/jiffies.h>
35#include <linux/timer.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/pci.h>
Andrew Morton5d1b8c92005-11-13 16:06:39 -080037#include <linux/interrupt.h>
Kristen Carlson Accardi34d03412007-01-09 13:02:36 -080038#include <linux/time.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090039#include <linux/slab.h>
Andrew Morton5d1b8c92005-11-13 16:06:39 -080040
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include "../pci.h"
42#include "pciehp.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
Bjorn Helgaascd84d342013-05-09 11:26:16 -060044static inline struct pci_dev *ctrl_dev(struct controller *ctrl)
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080045{
Bjorn Helgaascd84d342013-05-09 11:26:16 -060046 return ctrl->pcie->port;
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080047}
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080049static irqreturn_t pcie_isr(int irq, void *dev_id);
50static void start_int_poll_timer(struct controller *ctrl, int sec);
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
52/* This is the interrupt polling timeout function. */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080053static void int_poll_timeout(unsigned long data)
Linus Torvalds1da177e2005-04-16 15:20:36 -070054{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080055 struct controller *ctrl = (struct controller *)data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Linus Torvalds1da177e2005-04-16 15:20:36 -070057 /* Poll for interrupt events. regs == NULL => polling */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080058 pcie_isr(0, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080060 init_timer(&ctrl->poll_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070061 if (!pciehp_poll_time)
Kenji Kaneshige40730d12007-08-09 16:09:38 -070062 pciehp_poll_time = 2; /* default polling interval is 2 sec */
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080064 start_int_poll_timer(ctrl, pciehp_poll_time);
Linus Torvalds1da177e2005-04-16 15:20:36 -070065}
66
67/* This function starts the interrupt polling timer. */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080068static void start_int_poll_timer(struct controller *ctrl, int sec)
Linus Torvalds1da177e2005-04-16 15:20:36 -070069{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080070 /* Clamp to sane value */
71 if ((sec <= 0) || (sec > 60))
Bjorn Helgaasf7625982013-11-14 11:28:18 -070072 sec = 2;
Linus Torvalds1da177e2005-04-16 15:20:36 -070073
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080074 ctrl->poll_timer.function = &int_poll_timeout;
75 ctrl->poll_timer.data = (unsigned long)ctrl;
76 ctrl->poll_timer.expires = jiffies + sec * HZ;
77 add_timer(&ctrl->poll_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070078}
79
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -070080static inline int pciehp_request_irq(struct controller *ctrl)
81{
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +090082 int retval, irq = ctrl->pcie->irq;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -070083
84 /* Install interrupt polling timer. Start with 10 sec delay */
85 if (pciehp_poll_mode) {
86 init_timer(&ctrl->poll_timer);
87 start_int_poll_timer(ctrl, 10);
88 return 0;
89 }
90
91 /* Installs the interrupt handler */
92 retval = request_irq(irq, pcie_isr, IRQF_SHARED, MY_NAME, ctrl);
93 if (retval)
Taku Izumi7f2feec2008-09-05 12:11:26 +090094 ctrl_err(ctrl, "Cannot get irq %d for the hotplug controller\n",
95 irq);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -070096 return retval;
97}
98
99static inline void pciehp_free_irq(struct controller *ctrl)
100{
101 if (pciehp_poll_mode)
102 del_timer_sync(&ctrl->poll_timer);
103 else
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +0900104 free_irq(ctrl->pcie->irq, ctrl);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700105}
106
Kenji Kaneshige563f1192008-06-20 12:05:52 +0900107static int pcie_poll_cmd(struct controller *ctrl)
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900108{
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600109 struct pci_dev *pdev = ctrl_dev(ctrl);
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900110 u16 slot_status;
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700111 int timeout = 1000;
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900112
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700113 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
114 if (slot_status & PCI_EXP_SLTSTA_CC) {
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600115 pcie_capability_write_word(pdev, PCI_EXP_SLTSTA,
116 PCI_EXP_SLTSTA_CC);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900117 return 1;
Kenji Kaneshige820943b2008-06-20 12:04:33 +0900118 }
Adrian Bunka5827f42008-08-28 01:05:26 +0300119 while (timeout > 0) {
Kenji Kaneshige66618ba2008-06-20 12:05:12 +0900120 msleep(10);
121 timeout -= 10;
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700122 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
123 if (slot_status & PCI_EXP_SLTSTA_CC) {
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600124 pcie_capability_write_word(pdev, PCI_EXP_SLTSTA,
125 PCI_EXP_SLTSTA_CC);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900126 return 1;
Kenji Kaneshige820943b2008-06-20 12:04:33 +0900127 }
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900128 }
129 return 0; /* timeout */
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900130}
131
Kenji Kaneshige563f1192008-06-20 12:05:52 +0900132static void pcie_wait_cmd(struct controller *ctrl, int poll)
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800133{
Kenji Kaneshige262303fe2006-12-21 17:01:10 -0800134 unsigned int msecs = pciehp_poll_mode ? 2500 : 1000;
135 unsigned long timeout = msecs_to_jiffies(msecs);
136 int rc;
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800137
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900138 if (poll)
139 rc = pcie_poll_cmd(ctrl);
140 else
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900141 rc = wait_event_timeout(ctrl->queue, !ctrl->cmd_busy, timeout);
Kenji Kaneshige262303fe2006-12-21 17:01:10 -0800142 if (!rc)
Taku Izumi7f2feec2008-09-05 12:11:26 +0900143 ctrl_dbg(ctrl, "Command not completed in 1000 msec\n");
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800144}
145
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700146/**
147 * pcie_write_cmd - Issue controller command
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700148 * @ctrl: controller to which the command is issued
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700149 * @cmd: command value written to slot control register
150 * @mask: bitmask of slot control register to be modified
151 */
Bjorn Helgaas6dae6202013-12-14 13:06:16 -0700152static void pcie_write_cmd(struct controller *ctrl, u16 cmd, u16 mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153{
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600154 struct pci_dev *pdev = ctrl_dev(ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 u16 slot_status;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700156 u16 slot_ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800158 mutex_lock(&ctrl->ctrl_lock);
159
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700160 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900161 if (slot_status & PCI_EXP_SLTSTA_CC) {
Kenji Kaneshige58086392008-05-27 19:04:30 +0900162 if (!ctrl->no_cmd_complete) {
163 /*
164 * After 1 sec and CMD_COMPLETED still not set, just
165 * proceed forward to issue the next command according
166 * to spec. Just print out the error message.
167 */
Taku Izumi18b341b2008-10-23 11:47:32 +0900168 ctrl_dbg(ctrl, "CMD_COMPLETED not clear after 1 sec\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900169 } else if (!NO_CMD_CMPL(ctrl)) {
170 /*
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700171 * This controller seems to notify of command completed
Kenji Kaneshige58086392008-05-27 19:04:30 +0900172 * event even though it supports none of power
173 * controller, attention led, power led and EMI.
174 */
Taku Izumi18b341b2008-10-23 11:47:32 +0900175 ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Need to "
176 "wait for command completed event.\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900177 ctrl->no_cmd_complete = 0;
178 } else {
Taku Izumi18b341b2008-10-23 11:47:32 +0900179 ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Maybe "
180 "the controller is broken.\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900181 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 }
183
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700184 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &slot_ctrl);
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700185 slot_ctrl &= ~mask;
Kenji Kaneshigeb7aa1f12008-04-25 14:39:14 -0700186 slot_ctrl |= (cmd & mask);
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700187 ctrl->cmd_busy = 1;
Kenji Kaneshige2d32a9a2008-04-25 14:39:02 -0700188 smp_mb();
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700189 pcie_capability_write_word(pdev, PCI_EXP_SLTCTL, slot_ctrl);
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700190
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800191 /*
192 * Wait for command completion.
193 */
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700194 if (!ctrl->no_cmd_complete) {
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900195 int poll = 0;
196 /*
197 * if hotplug interrupt is not enabled or command
198 * completed interrupt is not enabled, we need to poll
199 * command completed event.
200 */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900201 if (!(slot_ctrl & PCI_EXP_SLTCTL_HPIE) ||
202 !(slot_ctrl & PCI_EXP_SLTCTL_CCIE))
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900203 poll = 1;
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900204 pcie_wait_cmd(ctrl, poll);
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900205 }
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800206 mutex_unlock(&ctrl->ctrl_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207}
208
Rajat Jain47033892014-02-04 18:28:43 -0800209bool pciehp_check_link_active(struct controller *ctrl)
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900210{
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600211 struct pci_dev *pdev = ctrl_dev(ctrl);
Yinghai Lu4e2ce402012-01-27 10:55:12 -0800212 u16 lnk_status;
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700213 bool ret;
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900214
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700215 pcie_capability_read_word(pdev, PCI_EXP_LNKSTA, &lnk_status);
Yinghai Lu4e2ce402012-01-27 10:55:12 -0800216 ret = !!(lnk_status & PCI_EXP_LNKSTA_DLLLA);
217
218 if (ret)
219 ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status);
220
221 return ret;
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900222}
223
Yinghai Lubffe4f72012-01-27 10:55:13 -0800224static void __pcie_wait_link_active(struct controller *ctrl, bool active)
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900225{
226 int timeout = 1000;
227
Rajat Jain47033892014-02-04 18:28:43 -0800228 if (pciehp_check_link_active(ctrl) == active)
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900229 return;
230 while (timeout > 0) {
231 msleep(10);
232 timeout -= 10;
Rajat Jain47033892014-02-04 18:28:43 -0800233 if (pciehp_check_link_active(ctrl) == active)
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900234 return;
235 }
Yinghai Lubffe4f72012-01-27 10:55:13 -0800236 ctrl_dbg(ctrl, "Data Link Layer Link Active not %s in 1000 msec\n",
237 active ? "set" : "cleared");
238}
239
240static void pcie_wait_link_active(struct controller *ctrl)
241{
242 __pcie_wait_link_active(ctrl, true);
243}
244
Yinghai Lu2f5d8e42012-01-27 10:55:11 -0800245static bool pci_bus_check_dev(struct pci_bus *bus, int devfn)
246{
247 u32 l;
248 int count = 0;
249 int delay = 1000, step = 20;
250 bool found = false;
251
252 do {
253 found = pci_bus_read_dev_vendor_id(bus, devfn, &l, 0);
254 count++;
255
256 if (found)
257 break;
258
259 msleep(step);
260 delay -= step;
261 } while (delay > 0);
262
263 if (count > 1 && pciehp_debug)
264 printk(KERN_DEBUG "pci %04x:%02x:%02x.%d id reading try %d times with interval %d ms to get %08x\n",
265 pci_domain_nr(bus), bus->number, PCI_SLOT(devfn),
266 PCI_FUNC(devfn), count, step, l);
267
268 return found;
269}
270
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900271int pciehp_check_link_status(struct controller *ctrl)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272{
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600273 struct pci_dev *pdev = ctrl_dev(ctrl);
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700274 bool found;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 u16 lnk_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900277 /*
278 * Data Link Layer Link Active Reporting must be capable for
279 * hot-plug capable downstream port. But old controller might
280 * not implement it. In this case, we wait for 1000 ms.
281 */
Kenji Kaneshige0cab0842011-07-11 10:15:45 +0900282 if (ctrl->link_active_reporting)
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900283 pcie_wait_link_active(ctrl);
Kenji Kaneshige0cab0842011-07-11 10:15:45 +0900284 else
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900285 msleep(1000);
286
Yinghai Lu2f5d8e42012-01-27 10:55:11 -0800287 /* wait 100ms before read pci conf, and try in 1s */
288 msleep(100);
289 found = pci_bus_check_dev(ctrl->pcie->port->subordinate,
290 PCI_DEVFN(0, 0));
Kenji Kaneshige0027cb32011-11-10 16:40:37 +0900291
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700292 pcie_capability_read_word(pdev, PCI_EXP_LNKSTA, &lnk_status);
Taku Izumi7f2feec2008-09-05 12:11:26 +0900293 ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900294 if ((lnk_status & PCI_EXP_LNKSTA_LT) ||
295 !(lnk_status & PCI_EXP_LNKSTA_NLW)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900296 ctrl_err(ctrl, "Link Training Error occurs \n");
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700297 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 }
299
Yinghai Lufdbd3ce2011-11-07 07:53:23 -0800300 pcie_update_link_speed(ctrl->pcie->port->subordinate, lnk_status);
301
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700302 if (!found)
303 return -1;
Yinghai Lu2f5d8e42012-01-27 10:55:11 -0800304
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700305 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306}
307
Yinghai Lu7f822992012-01-27 10:55:14 -0800308static int __pciehp_link_set(struct controller *ctrl, bool enable)
309{
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600310 struct pci_dev *pdev = ctrl_dev(ctrl);
Yinghai Lu7f822992012-01-27 10:55:14 -0800311 u16 lnk_ctrl;
Yinghai Lu7f822992012-01-27 10:55:14 -0800312
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700313 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &lnk_ctrl);
Yinghai Lu7f822992012-01-27 10:55:14 -0800314
315 if (enable)
316 lnk_ctrl &= ~PCI_EXP_LNKCTL_LD;
317 else
318 lnk_ctrl |= PCI_EXP_LNKCTL_LD;
319
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700320 pcie_capability_write_word(pdev, PCI_EXP_LNKCTL, lnk_ctrl);
Yinghai Lu7f822992012-01-27 10:55:14 -0800321 ctrl_dbg(ctrl, "%s: lnk_ctrl = %x\n", __func__, lnk_ctrl);
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700322 return 0;
Yinghai Lu7f822992012-01-27 10:55:14 -0800323}
324
325static int pciehp_link_enable(struct controller *ctrl)
326{
327 return __pciehp_link_set(ctrl, true);
328}
329
Bjorn Helgaas6dae6202013-12-14 13:06:16 -0700330void pciehp_get_attention_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800332 struct controller *ctrl = slot->ctrl;
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600333 struct pci_dev *pdev = ctrl_dev(ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 u16 slot_ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700336 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &slot_ctrl);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900337 ctrl_dbg(ctrl, "%s: SLOTCTRL %x, value read %x\n", __func__,
338 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700340 switch (slot_ctrl & PCI_EXP_SLTCTL_AIC) {
341 case PCI_EXP_SLTCTL_ATTN_IND_ON:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 *status = 1; /* On */
343 break;
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700344 case PCI_EXP_SLTCTL_ATTN_IND_BLINK:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 *status = 2; /* Blink */
346 break;
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700347 case PCI_EXP_SLTCTL_ATTN_IND_OFF:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 *status = 0; /* Off */
349 break;
350 default:
351 *status = 0xFF;
352 break;
353 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354}
355
Bjorn Helgaas6dae6202013-12-14 13:06:16 -0700356void pciehp_get_power_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800358 struct controller *ctrl = slot->ctrl;
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600359 struct pci_dev *pdev = ctrl_dev(ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 u16 slot_ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700362 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &slot_ctrl);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900363 ctrl_dbg(ctrl, "%s: SLOTCTRL %x value read %x\n", __func__,
364 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700366 switch (slot_ctrl & PCI_EXP_SLTCTL_PCC) {
367 case PCI_EXP_SLTCTL_PWR_ON:
368 *status = 1; /* On */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 break;
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700370 case PCI_EXP_SLTCTL_PWR_OFF:
371 *status = 0; /* Off */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 break;
373 default:
374 *status = 0xFF;
375 break;
376 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377}
378
Bjorn Helgaas6dae6202013-12-14 13:06:16 -0700379void pciehp_get_latch_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380{
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700381 struct pci_dev *pdev = ctrl_dev(slot->ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 u16 slot_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700384 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900385 *status = !!(slot_status & PCI_EXP_SLTSTA_MRLSS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386}
387
Bjorn Helgaas6dae6202013-12-14 13:06:16 -0700388void pciehp_get_adapter_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389{
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700390 struct pci_dev *pdev = ctrl_dev(slot->ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 u16 slot_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700393 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900394 *status = !!(slot_status & PCI_EXP_SLTSTA_PDS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395}
396
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900397int pciehp_query_power_fault(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398{
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700399 struct pci_dev *pdev = ctrl_dev(slot->ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 u16 slot_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700402 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900403 return !!(slot_status & PCI_EXP_SLTSTA_PFD);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404}
405
Bjorn Helgaas6dae6202013-12-14 13:06:16 -0700406void pciehp_set_attention_status(struct slot *slot, u8 value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800408 struct controller *ctrl = slot->ctrl;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700409 u16 slot_cmd;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410
Bjorn Helgaasaf9ab792013-12-15 17:23:54 -0700411 if (!ATTN_LED(ctrl))
412 return;
413
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 switch (value) {
Kenji Kaneshige445f7982009-10-05 17:42:59 +0900415 case 0 : /* turn off */
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700416 slot_cmd = PCI_EXP_SLTCTL_ATTN_IND_OFF;
Kenji Kaneshige445f7982009-10-05 17:42:59 +0900417 break;
418 case 1: /* turn on */
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700419 slot_cmd = PCI_EXP_SLTCTL_ATTN_IND_ON;
Kenji Kaneshige445f7982009-10-05 17:42:59 +0900420 break;
421 case 2: /* turn blink */
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700422 slot_cmd = PCI_EXP_SLTCTL_ATTN_IND_BLINK;
Kenji Kaneshige445f7982009-10-05 17:42:59 +0900423 break;
424 default:
Bjorn Helgaas6dae6202013-12-14 13:06:16 -0700425 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426 }
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900427 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
428 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700429 pcie_write_cmd(ctrl, slot_cmd, PCI_EXP_SLTCTL_AIC);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430}
431
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900432void pciehp_green_led_on(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800434 struct controller *ctrl = slot->ctrl;
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700435
Bjorn Helgaasaf9ab792013-12-15 17:23:54 -0700436 if (!PWR_LED(ctrl))
437 return;
438
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700439 pcie_write_cmd(ctrl, PCI_EXP_SLTCTL_PWR_IND_ON, PCI_EXP_SLTCTL_PIC);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900440 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700441 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL,
442 PCI_EXP_SLTCTL_PWR_IND_ON);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443}
444
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900445void pciehp_green_led_off(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800447 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448
Bjorn Helgaasaf9ab792013-12-15 17:23:54 -0700449 if (!PWR_LED(ctrl))
450 return;
451
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700452 pcie_write_cmd(ctrl, PCI_EXP_SLTCTL_PWR_IND_OFF, PCI_EXP_SLTCTL_PIC);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900453 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700454 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL,
455 PCI_EXP_SLTCTL_PWR_IND_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456}
457
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900458void pciehp_green_led_blink(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800460 struct controller *ctrl = slot->ctrl;
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700461
Bjorn Helgaasaf9ab792013-12-15 17:23:54 -0700462 if (!PWR_LED(ctrl))
463 return;
464
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700465 pcie_write_cmd(ctrl, PCI_EXP_SLTCTL_PWR_IND_BLINK, PCI_EXP_SLTCTL_PIC);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900466 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700467 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL,
468 PCI_EXP_SLTCTL_PWR_IND_BLINK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469}
470
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900471int pciehp_power_on_slot(struct slot * slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800473 struct controller *ctrl = slot->ctrl;
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600474 struct pci_dev *pdev = ctrl_dev(ctrl);
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700475 u16 slot_status;
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700476 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477
Rajesh Shah5a49f202005-11-23 15:44:54 -0800478 /* Clear sticky power-fault bit from previous power failures */
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700479 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &slot_status);
Bjorn Helgaas2f2ed41c2013-12-14 13:06:40 -0700480 if (slot_status & PCI_EXP_SLTSTA_PFD)
481 pcie_capability_write_word(pdev, PCI_EXP_SLTSTA,
482 PCI_EXP_SLTSTA_PFD);
Kenji Kaneshige5651c482009-11-13 15:14:10 +0900483 ctrl->power_fault_detected = 0;
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800484
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700485 pcie_write_cmd(ctrl, PCI_EXP_SLTCTL_PWR_ON, PCI_EXP_SLTCTL_PCC);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900486 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700487 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL,
488 PCI_EXP_SLTCTL_PWR_ON);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489
Yinghai Lu2debd922012-01-27 10:55:15 -0800490 retval = pciehp_link_enable(ctrl);
491 if (retval)
492 ctrl_err(ctrl, "%s: Can not enable the link!\n", __func__);
493
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494 return retval;
495}
496
Bjorn Helgaas6dae6202013-12-14 13:06:16 -0700497void pciehp_power_off_slot(struct slot * slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800499 struct controller *ctrl = slot->ctrl;
Kenji Kaneshigef1050a32007-12-20 19:45:09 +0900500
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700501 pcie_write_cmd(ctrl, PCI_EXP_SLTCTL_PWR_OFF, PCI_EXP_SLTCTL_PCC);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900502 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
Bjorn Helgaase7b4f0d72013-12-14 13:06:53 -0700503 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL,
504 PCI_EXP_SLTCTL_PWR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505}
506
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800507static irqreturn_t pcie_isr(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800509 struct controller *ctrl = (struct controller *)dev_id;
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600510 struct pci_dev *pdev = ctrl_dev(ctrl);
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900511 struct slot *slot = ctrl->slot;
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700512 u16 detected, intr_loc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700514 /*
515 * In order to guarantee that all interrupt events are
516 * serviced, we need to re-inspect Slot Status register after
517 * clearing what is presumed to be the last pending interrupt.
518 */
519 intr_loc = 0;
520 do {
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700521 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &detected);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900523 detected &= (PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD |
524 PCI_EXP_SLTSTA_MRLSC | PCI_EXP_SLTSTA_PDC |
Rajat Jaine48f1b62014-02-04 18:29:10 -0800525 PCI_EXP_SLTSTA_CC | PCI_EXP_SLTSTA_DLLSC);
Kenji Kaneshige81b840c2009-02-03 15:06:13 +0900526 detected &= ~intr_loc;
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700527 intr_loc |= detected;
528 if (!intr_loc)
529 return IRQ_NONE;
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700530 if (detected)
531 pcie_capability_write_word(pdev, PCI_EXP_SLTSTA,
532 intr_loc);
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700533 } while (detected);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534
Taku Izumi7f2feec2008-09-05 12:11:26 +0900535 ctrl_dbg(ctrl, "%s: intr_loc %x\n", __func__, intr_loc);
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700536
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700537 /* Check Command Complete Interrupt Pending */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900538 if (intr_loc & PCI_EXP_SLTSTA_CC) {
Kenji Kaneshige262303fe2006-12-21 17:01:10 -0800539 ctrl->cmd_busy = 0;
Kenji Kaneshige2d32a9a2008-04-25 14:39:02 -0700540 smp_mb();
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900541 wake_up(&ctrl->queue);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 }
543
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900544 if (!(intr_loc & ~PCI_EXP_SLTSTA_CC))
Kenji Kaneshigedbd79ae2008-05-27 19:03:16 +0900545 return IRQ_HANDLED;
546
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700547 /* Check MRL Sensor Changed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900548 if (intr_loc & PCI_EXP_SLTSTA_MRLSC)
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900549 pciehp_handle_switch_change(slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800550
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700551 /* Check Attention Button Pressed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900552 if (intr_loc & PCI_EXP_SLTSTA_ABP)
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900553 pciehp_handle_attention_button(slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800554
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700555 /* Check Presence Detect Changed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900556 if (intr_loc & PCI_EXP_SLTSTA_PDC)
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900557 pciehp_handle_presence_change(slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800558
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700559 /* Check Power Fault Detected */
Kenji Kaneshige99f01692009-02-03 15:06:16 +0900560 if ((intr_loc & PCI_EXP_SLTSTA_PFD) && !ctrl->power_fault_detected) {
561 ctrl->power_fault_detected = 1;
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900562 pciehp_handle_power_fault(slot);
Kenji Kaneshige99f01692009-02-03 15:06:16 +0900563 }
Rajat Jaine48f1b62014-02-04 18:29:10 -0800564
565 if (intr_loc & PCI_EXP_SLTSTA_DLLSC)
566 pciehp_handle_linkstate_change(slot);
567
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568 return IRQ_HANDLED;
569}
570
Bjorn Helgaas6dae6202013-12-14 13:06:16 -0700571void pcie_enable_notification(struct controller *ctrl)
Mark Lordecdde932007-11-21 15:07:55 -0800572{
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700573 u16 cmd, mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574
Kenji Kaneshige5651c482009-11-13 15:14:10 +0900575 /*
576 * TBD: Power fault detected software notification support.
577 *
578 * Power fault detected software notification is not enabled
579 * now, because it caused power fault detected interrupt storm
580 * on some machines. On those machines, power fault detected
581 * bit in the slot status register was set again immediately
582 * when it is cleared in the interrupt service routine, and
583 * next power fault detected interrupt was notified again.
584 */
Rajat Jain4f854f22014-02-04 18:29:23 -0800585
586 /*
587 * Always enable link events: thus link-up and link-down shall
588 * always be treated as hotplug and unplug respectively. Enable
589 * presence detect only if Attention Button is not present.
590 */
591 cmd = PCI_EXP_SLTCTL_DLLSCE;
Kenji Kaneshigeae416e62008-04-25 14:39:06 -0700592 if (ATTN_BUTTN(ctrl))
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900593 cmd |= PCI_EXP_SLTCTL_ABPE;
Rajat Jain4f854f22014-02-04 18:29:23 -0800594 else
595 cmd |= PCI_EXP_SLTCTL_PDCE;
Kenji Kaneshigeae416e62008-04-25 14:39:06 -0700596 if (MRL_SENS(ctrl))
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900597 cmd |= PCI_EXP_SLTCTL_MRLSCE;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700598 if (!pciehp_poll_mode)
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900599 cmd |= PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700600
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900601 mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
602 PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
Rajat Jain4f854f22014-02-04 18:29:23 -0800603 PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE |
604 PCI_EXP_SLTCTL_DLLSCE);
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700605
Bjorn Helgaas6dae6202013-12-14 13:06:16 -0700606 pcie_write_cmd(ctrl, cmd, mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607}
Mark Lord08e7a7d2007-11-28 15:11:46 -0800608
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900609static void pcie_disable_notification(struct controller *ctrl)
610{
611 u16 mask;
Bjorn Helgaas6dae6202013-12-14 13:06:16 -0700612
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900613 mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
614 PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
Kenji Kaneshigef22daf12009-10-05 17:40:02 +0900615 PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE |
616 PCI_EXP_SLTCTL_DLLSCE);
Bjorn Helgaas6dae6202013-12-14 13:06:16 -0700617 pcie_write_cmd(ctrl, 0, mask);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900618}
619
Alex Williamson2e35afa2013-08-08 14:09:37 -0600620/*
621 * pciehp has a 1:1 bus:slot relationship so we ultimately want a secondary
Rajat Jain2b3940b2014-02-18 18:53:19 -0800622 * bus reset of the bridge, but at the same time we want to ensure that it is
623 * not seen as a hot-unplug, followed by the hot-plug of the device. Thus,
624 * disable link state notification and presence detection change notification
625 * momentarily, if we see that they could interfere. Also, clear any spurious
Alex Williamson2e35afa2013-08-08 14:09:37 -0600626 * events after.
627 */
628int pciehp_reset_slot(struct slot *slot, int probe)
629{
630 struct controller *ctrl = slot->ctrl;
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600631 struct pci_dev *pdev = ctrl_dev(ctrl);
Rajat Jain06a8d892014-02-04 18:30:40 -0800632 u16 stat_mask = 0, ctrl_mask = 0;
Alex Williamson2e35afa2013-08-08 14:09:37 -0600633
634 if (probe)
635 return 0;
636
Rajat Jain2b3940b2014-02-18 18:53:19 -0800637 if (!ATTN_BUTTN(ctrl)) {
Rajat Jain06a8d892014-02-04 18:30:40 -0800638 ctrl_mask |= PCI_EXP_SLTCTL_PDCE;
639 stat_mask |= PCI_EXP_SLTSTA_PDC;
Alex Williamson2e35afa2013-08-08 14:09:37 -0600640 }
Rajat Jain06a8d892014-02-04 18:30:40 -0800641 ctrl_mask |= PCI_EXP_SLTCTL_DLLSCE;
642 stat_mask |= PCI_EXP_SLTSTA_DLLSC;
643
644 pcie_write_cmd(ctrl, 0, ctrl_mask);
645 if (pciehp_poll_mode)
646 del_timer_sync(&ctrl->poll_timer);
Alex Williamson2e35afa2013-08-08 14:09:37 -0600647
648 pci_reset_bridge_secondary_bus(ctrl->pcie->port);
649
Rajat Jain06a8d892014-02-04 18:30:40 -0800650 pcie_capability_write_word(pdev, PCI_EXP_SLTSTA, stat_mask);
651 pcie_write_cmd(ctrl, ctrl_mask, ctrl_mask);
652 if (pciehp_poll_mode)
653 int_poll_timeout(ctrl->poll_timer.data);
Alex Williamson2e35afa2013-08-08 14:09:37 -0600654
655 return 0;
656}
657
Eric W. Biedermandbc7e1e2009-01-28 19:31:18 -0800658int pcie_init_notification(struct controller *ctrl)
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900659{
660 if (pciehp_request_irq(ctrl))
661 return -1;
Bjorn Helgaas6dae6202013-12-14 13:06:16 -0700662 pcie_enable_notification(ctrl);
Eric W. Biedermandbc7e1e2009-01-28 19:31:18 -0800663 ctrl->notification_enabled = 1;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900664 return 0;
665}
666
667static void pcie_shutdown_notification(struct controller *ctrl)
668{
Eric W. Biedermandbc7e1e2009-01-28 19:31:18 -0800669 if (ctrl->notification_enabled) {
670 pcie_disable_notification(ctrl);
671 pciehp_free_irq(ctrl);
672 ctrl->notification_enabled = 0;
673 }
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900674}
675
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900676static int pcie_init_slot(struct controller *ctrl)
677{
678 struct slot *slot;
679
680 slot = kzalloc(sizeof(*slot), GFP_KERNEL);
681 if (!slot)
682 return -ENOMEM;
683
Kees Cookd8537542013-07-03 15:04:57 -0700684 slot->wq = alloc_workqueue("pciehp-%u", 0, 0, PSN(ctrl));
Yijing Wangc2be6f92013-01-11 10:15:54 +0800685 if (!slot->wq)
686 goto abort;
687
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900688 slot->ctrl = ctrl;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900689 mutex_init(&slot->lock);
Rajat Jain50b52fd2014-02-04 18:31:11 -0800690 mutex_init(&slot->hotplug_lock);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900691 INIT_DELAYED_WORK(&slot->work, pciehp_queue_pushbutton_work);
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900692 ctrl->slot = slot;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900693 return 0;
Yijing Wangc2be6f92013-01-11 10:15:54 +0800694abort:
695 kfree(slot);
696 return -ENOMEM;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900697}
698
699static void pcie_cleanup_slot(struct controller *ctrl)
700{
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900701 struct slot *slot = ctrl->slot;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900702 cancel_delayed_work(&slot->work);
Yijing Wangc2be6f92013-01-11 10:15:54 +0800703 destroy_workqueue(slot->wq);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900704 kfree(slot);
705}
706
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700707static inline void dbg_ctrl(struct controller *ctrl)
708{
709 int i;
710 u16 reg16;
Kenji Kaneshige385e2492009-09-15 17:30:14 +0900711 struct pci_dev *pdev = ctrl->pcie->port;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700712
713 if (!pciehp_debug)
714 return;
715
Taku Izumi7f2feec2008-09-05 12:11:26 +0900716 ctrl_info(ctrl, "Hotplug Controller:\n");
717 ctrl_info(ctrl, " Seg/Bus/Dev/Func/IRQ : %s IRQ %d\n",
718 pci_name(pdev), pdev->irq);
719 ctrl_info(ctrl, " Vendor ID : 0x%04x\n", pdev->vendor);
720 ctrl_info(ctrl, " Device ID : 0x%04x\n", pdev->device);
721 ctrl_info(ctrl, " Subsystem ID : 0x%04x\n",
722 pdev->subsystem_device);
723 ctrl_info(ctrl, " Subsystem Vendor ID : 0x%04x\n",
724 pdev->subsystem_vendor);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900725 ctrl_info(ctrl, " PCIe Cap offset : 0x%02x\n",
726 pci_pcie_cap(pdev));
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700727 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
728 if (!pci_resource_len(pdev, i))
729 continue;
Bjorn Helgaase1944c62010-03-16 15:53:08 -0600730 ctrl_info(ctrl, " PCI resource [%d] : %pR\n",
731 i, &pdev->resource[i]);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700732 }
Taku Izumi7f2feec2008-09-05 12:11:26 +0900733 ctrl_info(ctrl, "Slot Capabilities : 0x%08x\n", ctrl->slot_cap);
Kenji Kaneshiged54798f2009-09-15 17:28:53 +0900734 ctrl_info(ctrl, " Physical Slot Number : %d\n", PSN(ctrl));
Taku Izumi7f2feec2008-09-05 12:11:26 +0900735 ctrl_info(ctrl, " Attention Button : %3s\n",
736 ATTN_BUTTN(ctrl) ? "yes" : "no");
737 ctrl_info(ctrl, " Power Controller : %3s\n",
738 POWER_CTRL(ctrl) ? "yes" : "no");
739 ctrl_info(ctrl, " MRL Sensor : %3s\n",
740 MRL_SENS(ctrl) ? "yes" : "no");
741 ctrl_info(ctrl, " Attention Indicator : %3s\n",
742 ATTN_LED(ctrl) ? "yes" : "no");
743 ctrl_info(ctrl, " Power Indicator : %3s\n",
744 PWR_LED(ctrl) ? "yes" : "no");
745 ctrl_info(ctrl, " Hot-Plug Surprise : %3s\n",
746 HP_SUPR_RM(ctrl) ? "yes" : "no");
747 ctrl_info(ctrl, " EMI Present : %3s\n",
748 EMI(ctrl) ? "yes" : "no");
749 ctrl_info(ctrl, " Command Completed : %3s\n",
750 NO_CMD_CMPL(ctrl) ? "no" : "yes");
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600751 pcie_capability_read_word(pdev, PCI_EXP_SLTSTA, &reg16);
Taku Izumi7f2feec2008-09-05 12:11:26 +0900752 ctrl_info(ctrl, "Slot Status : 0x%04x\n", reg16);
Bjorn Helgaascd84d342013-05-09 11:26:16 -0600753 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &reg16);
Taku Izumi7f2feec2008-09-05 12:11:26 +0900754 ctrl_info(ctrl, "Slot Control : 0x%04x\n", reg16);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700755}
756
Bjorn Helgaasafe24782013-12-14 13:06:36 -0700757#define FLAG(x,y) (((x) & (y)) ? '+' : '-')
758
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900759struct controller *pcie_init(struct pcie_device *dev)
Mark Lord08e7a7d2007-11-28 15:11:46 -0800760{
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900761 struct controller *ctrl;
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900762 u32 slot_cap, link_cap;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700763 struct pci_dev *pdev = dev->port;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800764
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900765 ctrl = kzalloc(sizeof(*ctrl), GFP_KERNEL);
766 if (!ctrl) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900767 dev_err(&dev->device, "%s: Out of memory\n", __func__);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900768 goto abort;
769 }
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +0900770 ctrl->pcie = dev;
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700771 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &slot_cap);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700772 ctrl->slot_cap = slot_cap;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700773 mutex_init(&ctrl->ctrl_lock);
774 init_waitqueue_head(&ctrl->queue);
775 dbg_ctrl(ctrl);
Kenji Kaneshige58086392008-05-27 19:04:30 +0900776 /*
777 * Controller doesn't notify of command completion if the "No
778 * Command Completed Support" bit is set in Slot Capability
779 * register or the controller supports none of power
780 * controller, attention led, power led and EMI.
781 */
782 if (NO_CMD_CMPL(ctrl) ||
783 !(POWER_CTRL(ctrl) | ATTN_LED(ctrl) | PWR_LED(ctrl) | EMI(ctrl)))
784 ctrl->no_cmd_complete = 1;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800785
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900786 /* Check if Data Link Layer Link Active Reporting is implemented */
Bjorn Helgaas1a84b992013-12-14 13:06:07 -0700787 pcie_capability_read_dword(pdev, PCI_EXP_LNKCAP, &link_cap);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900788 if (link_cap & PCI_EXP_LNKCAP_DLLLARC) {
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900789 ctrl_dbg(ctrl, "Link Active Reporting supported\n");
790 ctrl->link_active_reporting = 1;
791 }
792
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900793 /* Clear all remaining event bits in Slot Status register */
Bjorn Helgaasdf726482013-12-14 13:06:47 -0700794 pcie_capability_write_word(pdev, PCI_EXP_SLTSTA,
795 PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD |
796 PCI_EXP_SLTSTA_MRLSC | PCI_EXP_SLTSTA_PDC |
797 PCI_EXP_SLTSTA_CC);
Mark Lord08e7a7d2007-11-28 15:11:46 -0800798
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700799 /* Disable software notification */
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900800 pcie_disable_notification(ctrl);
Mark Lordecdde932007-11-21 15:07:55 -0800801
Bjorn Helgaasafe24782013-12-14 13:06:36 -0700802 ctrl_info(ctrl, "Slot #%d AttnBtn%c AttnInd%c PwrInd%c PwrCtrl%c MRL%c Interlock%c NoCompl%c LLActRep%c\n",
803 (slot_cap & PCI_EXP_SLTCAP_PSN) >> 19,
804 FLAG(slot_cap, PCI_EXP_SLTCAP_ABP),
805 FLAG(slot_cap, PCI_EXP_SLTCAP_AIP),
806 FLAG(slot_cap, PCI_EXP_SLTCAP_PIP),
807 FLAG(slot_cap, PCI_EXP_SLTCAP_PCP),
808 FLAG(slot_cap, PCI_EXP_SLTCAP_MRLSP),
809 FLAG(slot_cap, PCI_EXP_SLTCAP_EIP),
810 FLAG(slot_cap, PCI_EXP_SLTCAP_NCCS),
811 FLAG(link_cap, PCI_EXP_LNKCAP_DLLLARC));
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700812
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900813 if (pcie_init_slot(ctrl))
814 goto abort_ctrl;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700815
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900816 return ctrl;
817
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900818abort_ctrl:
819 kfree(ctrl);
Mark Lord08e7a7d2007-11-28 15:11:46 -0800820abort:
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900821 return NULL;
822}
823
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900824void pciehp_release_ctrl(struct controller *ctrl)
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900825{
826 pcie_shutdown_notification(ctrl);
827 pcie_cleanup_slot(ctrl);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900828 kfree(ctrl);
Mark Lord08e7a7d2007-11-28 15:11:46 -0800829}