blob: 8df879afc1fe28e1692d5dea29a4ba20da1f016f [file] [log] [blame]
Lakshmi Narayana Kalavalac0dac062016-12-01 17:20:09 -08001/*
2 * Copyright (c) 2017, The Linux Foundation. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 and
6 * only version 2 as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 */
13
14&soc {
15 qcom,cam-req-mgr {
16 compatible = "qcom,cam-req-mgr";
17 status = "ok";
18 };
Jigarkumar Zala861231152017-02-28 14:05:11 -080019
Pavan Kumar Chilamkurthi6bc57c12017-05-31 22:16:55 -070020 cam_csiphy0: qcom,csiphy@ac65000 {
Jigarkumar Zala861231152017-02-28 14:05:11 -080021 cell-index = <0>;
22 compatible = "qcom,csiphy-v1.0", "qcom,csiphy";
23 reg = <0x0ac65000 0x1000>;
24 reg-names = "csiphy";
Alok Pandey1837a202017-06-25 20:39:56 +053025 reg-cam-base = <0x65000>;
Jigarkumar Zala861231152017-02-28 14:05:11 -080026 interrupts = <0 477 0>;
27 interrupt-names = "csiphy";
28 gdscr-supply = <&titan_top_gdsc>;
Alok Pandey1837a202017-06-25 20:39:56 +053029 regulator-names = "gdscr";
30 csi-vdd-voltage = <1200000>;
31 mipi-csi-vdd-supply = <&pm8998_l26>;
Jigarkumar Zala861231152017-02-28 14:05:11 -080032 clocks = <&clock_camcc CAM_CC_CAMNOC_AXI_CLK>,
33 <&clock_camcc CAM_CC_SOC_AHB_CLK>,
34 <&clock_camcc CAM_CC_SLOW_AHB_CLK_SRC>,
35 <&clock_camcc CAM_CC_CPAS_AHB_CLK>,
36 <&clock_camcc CAM_CC_CPHY_RX_CLK_SRC>,
37 <&clock_camcc CAM_CC_CSIPHY0_CLK>,
38 <&clock_camcc CAM_CC_CSI0PHYTIMER_CLK_SRC>,
Soundrapandian Jeyaprakashb1638752017-07-25 15:14:53 -070039 <&clock_camcc CAM_CC_CSI0PHYTIMER_CLK>;
Jigarkumar Zala861231152017-02-28 14:05:11 -080040 clock-names = "camnoc_axi_clk",
41 "soc_ahb_clk",
42 "slow_ahb_src_clk",
43 "cpas_ahb_clk",
44 "cphy_rx_clk_src",
45 "csiphy0_clk",
46 "csi0phytimer_clk_src",
Soundrapandian Jeyaprakashb1638752017-07-25 15:14:53 -070047 "csi0phytimer_clk";
Alok Pandey1837a202017-06-25 20:39:56 +053048 clock-cntl-level = "turbo";
49 clock-rates =
Soundrapandian Jeyaprakashb1638752017-07-25 15:14:53 -070050 <0 0 0 0 320000000 0 269333333 0>;
Jigarkumar Zala861231152017-02-28 14:05:11 -080051 status = "ok";
52 };
53
Pavan Kumar Chilamkurthi6bc57c12017-05-31 22:16:55 -070054 cam_csiphy1: qcom,csiphy@ac66000{
Jigarkumar Zala861231152017-02-28 14:05:11 -080055 cell-index = <1>;
56 compatible = "qcom,csiphy-v1.0", "qcom,csiphy";
57 reg = <0xac66000 0x1000>;
58 reg-names = "csiphy";
Alok Pandey1837a202017-06-25 20:39:56 +053059 reg-cam-base = <0x66000>;
Jigarkumar Zala861231152017-02-28 14:05:11 -080060 interrupts = <0 478 0>;
61 interrupt-names = "csiphy";
62 gdscr-supply = <&titan_top_gdsc>;
Alok Pandey1837a202017-06-25 20:39:56 +053063 regulator-names = "gdscr";
64 csi-vdd-voltage = <1200000>;
65 mipi-csi-vdd-supply = <&pm8998_l26>;
Jigarkumar Zala861231152017-02-28 14:05:11 -080066 clocks = <&clock_camcc CAM_CC_CAMNOC_AXI_CLK>,
67 <&clock_camcc CAM_CC_SOC_AHB_CLK>,
68 <&clock_camcc CAM_CC_SLOW_AHB_CLK_SRC>,
69 <&clock_camcc CAM_CC_CPAS_AHB_CLK>,
70 <&clock_camcc CAM_CC_CPHY_RX_CLK_SRC>,
71 <&clock_camcc CAM_CC_CSIPHY1_CLK>,
72 <&clock_camcc CAM_CC_CSI1PHYTIMER_CLK_SRC>,
Soundrapandian Jeyaprakashb1638752017-07-25 15:14:53 -070073 <&clock_camcc CAM_CC_CSI1PHYTIMER_CLK>;
Jigarkumar Zala861231152017-02-28 14:05:11 -080074 clock-names = "camnoc_axi_clk",
75 "soc_ahb_clk",
76 "slow_ahb_src_clk",
77 "cpas_ahb_clk",
78 "cphy_rx_clk_src",
79 "csiphy1_clk",
80 "csi1phytimer_clk_src",
Soundrapandian Jeyaprakashb1638752017-07-25 15:14:53 -070081 "csi1phytimer_clk";
Alok Pandey1837a202017-06-25 20:39:56 +053082 clock-cntl-level = "turbo";
83 clock-rates =
Soundrapandian Jeyaprakashb1638752017-07-25 15:14:53 -070084 <0 0 0 0 320000000 0 269333333 0>;
Jigarkumar Zala861231152017-02-28 14:05:11 -080085
86 status = "ok";
87 };
88
Pavan Kumar Chilamkurthi6bc57c12017-05-31 22:16:55 -070089 cam_csiphy2: qcom,csiphy@ac67000 {
Jigarkumar Zala861231152017-02-28 14:05:11 -080090 cell-index = <2>;
91 compatible = "qcom,csiphy-v1.0", "qcom,csiphy";
92 reg = <0xac67000 0x1000>;
93 reg-names = "csiphy";
Alok Pandey1837a202017-06-25 20:39:56 +053094 reg-cam-base = <0x67000>;
Jigarkumar Zala861231152017-02-28 14:05:11 -080095 interrupts = <0 479 0>;
96 interrupt-names = "csiphy";
97 gdscr-supply = <&titan_top_gdsc>;
Alok Pandey1837a202017-06-25 20:39:56 +053098 regulator-names = "gdscr";
99 csi-vdd-voltage = <1200000>;
100 mipi-csi-vdd-supply = <&pm8998_l26>;
Jigarkumar Zala861231152017-02-28 14:05:11 -0800101 clocks = <&clock_camcc CAM_CC_CAMNOC_AXI_CLK>,
102 <&clock_camcc CAM_CC_SOC_AHB_CLK>,
103 <&clock_camcc CAM_CC_SLOW_AHB_CLK_SRC>,
104 <&clock_camcc CAM_CC_CPAS_AHB_CLK>,
105 <&clock_camcc CAM_CC_CPHY_RX_CLK_SRC>,
106 <&clock_camcc CAM_CC_CSIPHY2_CLK>,
107 <&clock_camcc CAM_CC_CSI2PHYTIMER_CLK_SRC>,
Soundrapandian Jeyaprakashb1638752017-07-25 15:14:53 -0700108 <&clock_camcc CAM_CC_CSI2PHYTIMER_CLK>;
Jigarkumar Zala861231152017-02-28 14:05:11 -0800109 clock-names = "camnoc_axi_clk",
110 "soc_ahb_clk",
111 "slow_ahb_src_clk",
112 "cpas_ahb_clk",
113 "cphy_rx_clk_src",
114 "csiphy2_clk",
115 "csi2phytimer_clk_src",
Soundrapandian Jeyaprakashb1638752017-07-25 15:14:53 -0700116 "csi2phytimer_clk";
Alok Pandey1837a202017-06-25 20:39:56 +0530117 clock-cntl-level = "turbo";
118 clock-rates =
Soundrapandian Jeyaprakashb1638752017-07-25 15:14:53 -0700119 <0 0 0 0 320000000 0 269333333 0>;
Jigarkumar Zala861231152017-02-28 14:05:11 -0800120 status = "ok";
121 };
122
Pavan Kumar Chilamkurthi6bc57c12017-05-31 22:16:55 -0700123 cam_cci: qcom,cci@ac4a000 {
Jigarkumar Zala861231152017-02-28 14:05:11 -0800124 cell-index = <0>;
125 compatible = "qcom,cci";
Jigarkumar Zala861231152017-02-28 14:05:11 -0800126 #address-cells = <1>;
127 #size-cells = <0>;
Alok Pandey1837a202017-06-25 20:39:56 +0530128 reg = <0xac4a000 0x4000>;
Jigarkumar Zala861231152017-02-28 14:05:11 -0800129 reg-names = "cci";
Alok Pandey1837a202017-06-25 20:39:56 +0530130 reg-cam-base = <0x4a000>;
Jigarkumar Zala861231152017-02-28 14:05:11 -0800131 interrupt-names = "cci";
Alok Pandey1837a202017-06-25 20:39:56 +0530132 interrupts = <0 460 0>;
Jigarkumar Zala861231152017-02-28 14:05:11 -0800133 status = "ok";
134 gdscr-supply = <&titan_top_gdsc>;
Alok Pandey1837a202017-06-25 20:39:56 +0530135 regulator-names = "gdscr";
Jigarkumar Zala861231152017-02-28 14:05:11 -0800136 clocks = <&clock_camcc CAM_CC_CAMNOC_AXI_CLK>,
137 <&clock_camcc CAM_CC_SOC_AHB_CLK>,
138 <&clock_camcc CAM_CC_SLOW_AHB_CLK_SRC>,
139 <&clock_camcc CAM_CC_CPAS_AHB_CLK>,
140 <&clock_camcc CAM_CC_CCI_CLK>,
141 <&clock_camcc CAM_CC_CCI_CLK_SRC>;
142 clock-names = "camnoc_axi_clk",
143 "soc_ahb_clk",
144 "slow_ahb_src_clk",
145 "cpas_ahb_clk",
146 "cci_clk",
147 "cci_clk_src";
Alok Pandey1837a202017-06-25 20:39:56 +0530148 src-clock-name = "cci_clk_src";
149 clock-cntl-level = "turbo";
150 clock-rates = <0 0 0 0 0 37500000>;
151 pinctrl-names = "cam_default", "cam_suspend";
Jigarkumar Zala861231152017-02-28 14:05:11 -0800152 pinctrl-0 = <&cci0_active &cci1_active>;
153 pinctrl-1 = <&cci0_suspend &cci1_suspend>;
154 gpios = <&tlmm 17 0>,
155 <&tlmm 18 0>,
156 <&tlmm 19 0>,
157 <&tlmm 20 0>;
Alok Pandey1837a202017-06-25 20:39:56 +0530158 gpio-req-tbl-num = <0 1 2 3>;
159 gpio-req-tbl-flags = <1 1 1 1>;
160 gpio-req-tbl-label = "CCI_I2C_DATA0",
Jigarkumar Zala861231152017-02-28 14:05:11 -0800161 "CCI_I2C_CLK0",
162 "CCI_I2C_DATA1",
163 "CCI_I2C_CLK1";
164
165 i2c_freq_100Khz: qcom,i2c_standard_mode {
Jigarkumar Zalaebfabb12017-08-15 16:32:19 -0700166 hw-thigh = <201>;
167 hw-tlow = <174>;
168 hw-tsu-sto = <204>;
169 hw-tsu-sta = <231>;
170 hw-thd-dat = <22>;
171 hw-thd-sta = <162>;
172 hw-tbuf = <227>;
173 hw-scl-stretch-en = <0>;
174 hw-trdhld = <6>;
175 hw-tsp = <3>;
176 cci-clk-src = <37500000>;
Jigarkumar Zala861231152017-02-28 14:05:11 -0800177 status = "ok";
178 };
179
180 i2c_freq_400Khz: qcom,i2c_fast_mode {
Jigarkumar Zalaebfabb12017-08-15 16:32:19 -0700181 hw-thigh = <38>;
182 hw-tlow = <56>;
183 hw-tsu-sto = <40>;
184 hw-tsu-sta = <40>;
185 hw-thd-dat = <22>;
186 hw-thd-sta = <35>;
187 hw-tbuf = <62>;
188 hw-scl-stretch-en = <0>;
189 hw-trdhld = <6>;
190 hw-tsp = <3>;
191 cci-clk-src = <37500000>;
Jigarkumar Zala861231152017-02-28 14:05:11 -0800192 status = "ok";
193 };
194
195 i2c_freq_custom: qcom,i2c_custom_mode {
Jigarkumar Zalaebfabb12017-08-15 16:32:19 -0700196 hw-thigh = <38>;
197 hw-tlow = <56>;
198 hw-tsu-sto = <40>;
199 hw-tsu-sta = <40>;
200 hw-thd-dat = <22>;
201 hw-thd-sta = <35>;
202 hw-tbuf = <62>;
203 hw-scl-stretch-en = <1>;
204 hw-trdhld = <6>;
205 hw-tsp = <3>;
206 cci-clk-src = <37500000>;
Jigarkumar Zala861231152017-02-28 14:05:11 -0800207 status = "ok";
208 };
209
210 i2c_freq_1Mhz: qcom,i2c_fast_plus_mode {
Jigarkumar Zalaebfabb12017-08-15 16:32:19 -0700211 hw-thigh = <16>;
212 hw-tlow = <22>;
213 hw-tsu-sto = <17>;
214 hw-tsu-sta = <18>;
215 hw-thd-dat = <16>;
216 hw-thd-sta = <15>;
217 hw-tbuf = <24>;
218 hw-scl-stretch-en = <0>;
219 hw-trdhld = <3>;
220 hw-tsp = <3>;
221 cci-clk-src = <37500000>;
Jigarkumar Zala861231152017-02-28 14:05:11 -0800222 status = "ok";
223 };
224 };
Seemanta Duttadf1dde72017-04-05 17:33:02 -0700225
226 qcom,cam_smmu {
227 compatible = "qcom,msm-cam-smmu";
228 status = "ok";
229
230 msm_cam_smmu_ife {
231 compatible = "qcom,msm-cam-smmu-cb";
Patrick Daly8cb8d962017-05-08 14:46:09 -0700232 iommus = <&apps_smmu 0x808 0x0>,
233 <&apps_smmu 0x810 0x8>,
234 <&apps_smmu 0xc08 0x0>,
235 <&apps_smmu 0xc10 0x8>;
Seemanta Duttadf1dde72017-04-05 17:33:02 -0700236 label = "ife";
237 ife_iova_mem_map: iova-mem-map {
238 /* IO region is approximately 3.4 GB */
239 iova-mem-region-io {
240 iova-region-name = "io";
241 iova-region-start = <0x7400000>;
242 iova-region-len = <0xd8c00000>;
243 iova-region-id = <0x3>;
244 status = "ok";
245 };
246 };
247 };
248
Rajakumar Govindaram0e33b712017-07-19 15:31:04 -0700249 msm_cam_smmu_jpeg {
250 compatible = "qcom,msm-cam-smmu-cb";
251 iommus = <&apps_smmu 0x1060 0x8>,
252 <&apps_smmu 0x1068 0x8>;
253 label = "jpeg";
254 jpeg_iova_mem_map: iova-mem-map {
255 /* IO region is approximately 3.4 GB */
256 iova-mem-region-io {
257 iova-region-name = "io";
258 iova-region-start = <0x7400000>;
259 iova-region-len = <0xd8c00000>;
260 iova-region-id = <0x3>;
261 status = "ok";
262 };
263 };
264 };
265
Seemanta Duttadf1dde72017-04-05 17:33:02 -0700266 msm_cam_icp_fw {
267 compatible = "qcom,msm-cam-smmu-fw-dev";
268 label="icp";
269 memory-region = <&pil_camera_mem>;
270 };
271
272 msm_cam_smmu_icp {
273 compatible = "qcom,msm-cam-smmu-cb";
Patrick Daly8cb8d962017-05-08 14:46:09 -0700274 iommus = <&apps_smmu 0x1078 0x2>,
275 <&apps_smmu 0x1020 0x8>,
276 <&apps_smmu 0x1040 0x8>,
277 <&apps_smmu 0x1030 0x0>,
278 <&apps_smmu 0x1050 0x0>;
Seemanta Duttadf1dde72017-04-05 17:33:02 -0700279 label = "icp";
280 icp_iova_mem_map: iova-mem-map {
281 iova-mem-region-firmware {
282 /* Firmware region is 5MB */
283 iova-region-name = "firmware";
284 iova-region-start = <0x0>;
285 iova-region-len = <0x500000>;
286 iova-region-id = <0x0>;
287 status = "ok";
288 };
289
290 iova-mem-region-shared {
291 /* Shared region is 100MB long */
292 iova-region-name = "shared";
293 iova-region-start = <0x7400000>;
294 iova-region-len = <0x6400000>;
295 iova-region-id = <0x1>;
296 status = "ok";
297 };
298
299 iova-mem-region-io {
300 /* IO region is approximately 3.3 GB */
301 iova-region-name = "io";
302 iova-region-start = <0xd800000>;
303 iova-region-len = <0xd2800000>;
304 iova-region-id = <0x3>;
305 status = "ok";
306 };
307 };
308 };
309
310 msm_cam_smmu_cpas_cdm {
311 compatible = "qcom,msm-cam-smmu-cb";
Patrick Daly8cb8d962017-05-08 14:46:09 -0700312 iommus = <&apps_smmu 0x1000 0x0>;
Seemanta Duttadf1dde72017-04-05 17:33:02 -0700313 label = "cpas-cdm0";
314 cpas_cdm_iova_mem_map: iova-mem-map {
315 iova-mem-region-io {
316 /* IO region is approximately 3.4 GB */
317 iova-region-name = "io";
318 iova-region-start = <0x7400000>;
319 iova-region-len = <0xd8c00000>;
320 iova-region-id = <0x3>;
321 status = "ok";
322 };
323 };
324 };
325
326 msm_cam_smmu_secure {
327 compatible = "qcom,msm-cam-smmu-cb";
Patrick Daly8cb8d962017-05-08 14:46:09 -0700328 iommus = <&apps_smmu 0x1001 0x0>;
Seemanta Duttadf1dde72017-04-05 17:33:02 -0700329 label = "cam-secure";
330 cam_secure_iova_mem_map: iova-mem-map {
331 /* Secure IO region is approximately 3.4 GB */
332 iova-mem-region-io {
333 iova-region-name = "io";
334 iova-region-start = <0x7400000>;
335 iova-region-len = <0xd8c00000>;
336 iova-region-id = <0x3>;
337 status = "ok";
338 };
339 };
340 };
Pavan Kumar Chilamkurthib2cd6dd2017-07-30 02:25:23 -0700341
342 msm_cam_smmu_fd {
343 compatible = "qcom,msm-cam-smmu-cb";
344 iommus = <&apps_smmu 0x1070 0x0>;
345 label = "fd";
346 fd_iova_mem_map: iova-mem-map {
347 iova-mem-region-io {
348 /* IO region is approximately 3.4 GB */
349 iova-region-name = "io";
350 iova-region-start = <0x7400000>;
351 iova-region-len = <0xd8c00000>;
352 iova-region-id = <0x3>;
353 status = "ok";
354 };
355 };
356 };
Seemanta Duttadf1dde72017-04-05 17:33:02 -0700357 };
Pavan Kumar Chilamkurthib6aa86d2017-05-01 23:47:11 -0700358
359 qcom,cam-cpas@ac40000 {
360 cell-index = <0>;
361 compatible = "qcom,cam-cpas";
362 label = "cpas";
363 arch-compat = "cpas_top";
364 status = "ok";
365 reg-names = "cam_cpas_top", "cam_camnoc";
366 reg = <0xac40000 0x1000>,
367 <0xac42000 0x5000>;
368 reg-cam-base = <0x40000 0x42000>;
369 interrupt-names = "cpas_camnoc";
370 interrupts = <0 459 0>;
371 regulator-names = "camss-vdd";
372 camss-vdd-supply = <&titan_top_gdsc>;
373 clock-names = "gcc_ahb_clk",
374 "gcc_axi_clk",
375 "soc_ahb_clk",
Pavan Kumar Chilamkurthib6aa86d2017-05-01 23:47:11 -0700376 "slow_ahb_clk_src",
Lakshmi Narayana Kalavala238c2b22017-06-08 17:43:57 -0700377 "cpas_ahb_clk",
Pavan Kumar Chilamkurthib6aa86d2017-05-01 23:47:11 -0700378 "camnoc_axi_clk";
379 clocks = <&clock_gcc GCC_CAMERA_AHB_CLK>,
380 <&clock_gcc GCC_CAMERA_AXI_CLK>,
381 <&clock_camcc CAM_CC_SOC_AHB_CLK>,
Pavan Kumar Chilamkurthib6aa86d2017-05-01 23:47:11 -0700382 <&clock_camcc CAM_CC_SLOW_AHB_CLK_SRC>,
Lakshmi Narayana Kalavala238c2b22017-06-08 17:43:57 -0700383 <&clock_camcc CAM_CC_CPAS_AHB_CLK>,
Pavan Kumar Chilamkurthib6aa86d2017-05-01 23:47:11 -0700384 <&clock_camcc CAM_CC_CAMNOC_AXI_CLK>;
385 src-clock-name = "slow_ahb_clk_src";
Jeyaprakash Soundrapandian33362ba2017-06-23 22:18:50 -0700386 clock-rates = <0 0 0 0 0 0>,
387 <0 0 0 19200000 0 0>,
388 <0 0 0 60000000 0 0>,
389 <0 0 0 66660000 0 0>,
390 <0 0 0 73840000 0 0>,
391 <0 0 0 80000000 0 0>,
392 <0 0 0 80000000 0 0>;
393 clock-cntl-level = "suspend", "minsvs", "lowsvs", "svs",
394 "svs_l1", "nominal", "turbo";
Pavan Kumar Chilamkurthib6aa86d2017-05-01 23:47:11 -0700395 qcom,msm-bus,name = "cam_ahb";
Jeyaprakash Soundrapandian33362ba2017-06-23 22:18:50 -0700396 qcom,msm-bus,num-cases = <7>;
Pavan Kumar Chilamkurthib6aa86d2017-05-01 23:47:11 -0700397 qcom,msm-bus,num-paths = <1>;
398 qcom,msm-bus,vectors-KBps =
399 <MSM_BUS_MASTER_AMPSS_M0
400 MSM_BUS_SLAVE_CAMERA_CFG 0 0>,
401 <MSM_BUS_MASTER_AMPSS_M0
Jeyaprakash Soundrapandian33362ba2017-06-23 22:18:50 -0700402 MSM_BUS_SLAVE_CAMERA_CFG 0 180000>,
403 <MSM_BUS_MASTER_AMPSS_M0
404 MSM_BUS_SLAVE_CAMERA_CFG 0 180000>,
405 <MSM_BUS_MASTER_AMPSS_M0
406 MSM_BUS_SLAVE_CAMERA_CFG 0 300000>,
407 <MSM_BUS_MASTER_AMPSS_M0
Pavan Kumar Chilamkurthib6aa86d2017-05-01 23:47:11 -0700408 MSM_BUS_SLAVE_CAMERA_CFG 0 300000>,
409 <MSM_BUS_MASTER_AMPSS_M0
410 MSM_BUS_SLAVE_CAMERA_CFG 0 640000>,
411 <MSM_BUS_MASTER_AMPSS_M0
412 MSM_BUS_SLAVE_CAMERA_CFG 0 640000>;
Pavan Kumar Chilamkurthi071f3d22017-05-31 22:33:48 -0700413 vdd-corners = <RPMH_REGULATOR_LEVEL_OFF
414 RPMH_REGULATOR_LEVEL_RETENTION
415 RPMH_REGULATOR_LEVEL_MIN_SVS
416 RPMH_REGULATOR_LEVEL_LOW_SVS
417 RPMH_REGULATOR_LEVEL_SVS
418 RPMH_REGULATOR_LEVEL_SVS_L1
419 RPMH_REGULATOR_LEVEL_NOM
420 RPMH_REGULATOR_LEVEL_NOM_L1
421 RPMH_REGULATOR_LEVEL_NOM_L2
422 RPMH_REGULATOR_LEVEL_TURBO
423 RPMH_REGULATOR_LEVEL_TURBO_L1>;
424 vdd-corner-ahb-mapping = "suspend", "suspend",
Jeyaprakash Soundrapandian33362ba2017-06-23 22:18:50 -0700425 "minsvs", "lowsvs", "svs", "svs_l1",
Pavan Kumar Chilamkurthi071f3d22017-05-31 22:33:48 -0700426 "nominal", "nominal", "nominal",
427 "turbo", "turbo";
Pavan Kumar Chilamkurthib6aa86d2017-05-01 23:47:11 -0700428 client-id-based;
429 client-names =
430 "csiphy0", "csiphy1", "csiphy2", "cci0",
Pavan Kumar Chilamkurthi4e070ba2017-05-12 14:47:04 -0700431 "csid0", "csid1", "csid2",
Pavan Kumar Chilamkurthib6aa86d2017-05-01 23:47:11 -0700432 "ife0", "ife1", "ife2", "ipe0",
433 "ipe1", "cam-cdm-intf0", "cpas-cdm0", "bps0",
Rajakumar Govindaram0e33b712017-07-19 15:31:04 -0700434 "icp0", "jpeg-dma0", "jpeg-enc0", "fd0";
Pavan Kumar Chilamkurthib6aa86d2017-05-01 23:47:11 -0700435 client-axi-port-names =
436 "cam_hf_1", "cam_hf_2", "cam_hf_2", "cam_sf_1",
Pavan Kumar Chilamkurthi4e070ba2017-05-12 14:47:04 -0700437 "cam_hf_1", "cam_hf_2", "cam_hf_2",
Pavan Kumar Chilamkurthib6aa86d2017-05-01 23:47:11 -0700438 "cam_hf_1", "cam_hf_2", "cam_hf_2", "cam_sf_1",
439 "cam_sf_1", "cam_sf_1", "cam_sf_1", "cam_sf_1",
440 "cam_sf_1", "cam_sf_1", "cam_sf_1", "cam_sf_1";
441 client-bus-camnoc-based;
442 qcom,axi-port-list {
443 qcom,axi-port1 {
444 qcom,axi-port-name = "cam_hf_1";
445 qcom,axi-port-mnoc {
446 qcom,msm-bus,name = "cam_hf_1_mnoc";
447 qcom,msm-bus-vector-dyn-vote;
448 qcom,msm-bus,num-cases = <2>;
449 qcom,msm-bus,num-paths = <1>;
450 qcom,msm-bus,vectors-KBps =
Pavan Kumar Chilamkurthid34fd882017-06-01 01:53:09 -0700451 <MSM_BUS_MASTER_CAMNOC_HF0
452 MSM_BUS_SLAVE_EBI_CH0 0 0>,
453 <MSM_BUS_MASTER_CAMNOC_HF0
454 MSM_BUS_SLAVE_EBI_CH0 0 0>;
Pavan Kumar Chilamkurthib6aa86d2017-05-01 23:47:11 -0700455 };
456 qcom,axi-port-camnoc {
457 qcom,msm-bus,name = "cam_hf_1_camnoc";
458 qcom,msm-bus-vector-dyn-vote;
459 qcom,msm-bus,num-cases = <2>;
460 qcom,msm-bus,num-paths = <1>;
461 qcom,msm-bus,vectors-KBps =
Pavan Kumar Chilamkurthid34fd882017-06-01 01:53:09 -0700462 <MSM_BUS_MASTER_CAMNOC_HF0_UNCOMP
463 MSM_BUS_SLAVE_CAMNOC_UNCOMP 0 0>,
464 <MSM_BUS_MASTER_CAMNOC_HF0_UNCOMP
465 MSM_BUS_SLAVE_CAMNOC_UNCOMP 0 0>;
Pavan Kumar Chilamkurthib6aa86d2017-05-01 23:47:11 -0700466 };
467 };
468 qcom,axi-port2 {
469 qcom,axi-port-name = "cam_hf_2";
470 qcom,axi-port-mnoc {
471 qcom,msm-bus,name = "cam_hf_2_mnoc";
472 qcom,msm-bus-vector-dyn-vote;
473 qcom,msm-bus,num-cases = <2>;
474 qcom,msm-bus,num-paths = <1>;
475 qcom,msm-bus,vectors-KBps =
Pavan Kumar Chilamkurthid34fd882017-06-01 01:53:09 -0700476 <MSM_BUS_MASTER_CAMNOC_HF1
477 MSM_BUS_SLAVE_EBI_CH0 0 0>,
478 <MSM_BUS_MASTER_CAMNOC_HF1
479 MSM_BUS_SLAVE_EBI_CH0 0 0>;
Pavan Kumar Chilamkurthib6aa86d2017-05-01 23:47:11 -0700480 };
481 qcom,axi-port-camnoc {
Pavan Kumar Chilamkurthid34fd882017-06-01 01:53:09 -0700482 qcom,msm-bus,name = "cam_hf_2_camnoc";
Pavan Kumar Chilamkurthib6aa86d2017-05-01 23:47:11 -0700483 qcom,msm-bus-vector-dyn-vote;
484 qcom,msm-bus,num-cases = <2>;
485 qcom,msm-bus,num-paths = <1>;
486 qcom,msm-bus,vectors-KBps =
Pavan Kumar Chilamkurthid34fd882017-06-01 01:53:09 -0700487 <MSM_BUS_MASTER_CAMNOC_HF1_UNCOMP
488 MSM_BUS_SLAVE_CAMNOC_UNCOMP 0 0>,
489 <MSM_BUS_MASTER_CAMNOC_HF1_UNCOMP
490 MSM_BUS_SLAVE_CAMNOC_UNCOMP 0 0>;
Pavan Kumar Chilamkurthib6aa86d2017-05-01 23:47:11 -0700491 };
492 };
493 qcom,axi-port3 {
494 qcom,axi-port-name = "cam_sf_1";
495 qcom,axi-port-mnoc {
496 qcom,msm-bus,name = "cam_sf_1_mnoc";
497 qcom,msm-bus-vector-dyn-vote;
498 qcom,msm-bus,num-cases = <2>;
499 qcom,msm-bus,num-paths = <1>;
500 qcom,msm-bus,vectors-KBps =
Pavan Kumar Chilamkurthid34fd882017-06-01 01:53:09 -0700501 <MSM_BUS_MASTER_CAMNOC_SF
502 MSM_BUS_SLAVE_EBI_CH0 0 0>,
503 <MSM_BUS_MASTER_CAMNOC_SF
504 MSM_BUS_SLAVE_EBI_CH0 0 0>;
Pavan Kumar Chilamkurthib6aa86d2017-05-01 23:47:11 -0700505 };
506 qcom,axi-port-camnoc {
507 qcom,msm-bus,name = "cam_sf_1_camnoc";
508 qcom,msm-bus-vector-dyn-vote;
509 qcom,msm-bus,num-cases = <2>;
510 qcom,msm-bus,num-paths = <1>;
511 qcom,msm-bus,vectors-KBps =
Pavan Kumar Chilamkurthid34fd882017-06-01 01:53:09 -0700512 <MSM_BUS_MASTER_CAMNOC_SF_UNCOMP
513 MSM_BUS_SLAVE_CAMNOC_UNCOMP 0 0>,
514 <MSM_BUS_MASTER_CAMNOC_SF_UNCOMP
515 MSM_BUS_SLAVE_CAMNOC_UNCOMP 0 0>;
Pavan Kumar Chilamkurthib6aa86d2017-05-01 23:47:11 -0700516 };
517 };
518 };
519 };
Hariram Purushothamane87b44e02017-03-29 13:53:01 -0700520
521 qcom,cam-cdm-intf {
522 compatible = "qcom,cam-cdm-intf";
523 cell-index = <0>;
524 label = "cam-cdm-intf";
525 num-hw-cdm = <1>;
Hariram Purushothaman91c8cb52017-04-24 21:53:36 -0700526 cdm-client-names = "vfe",
Rajakumar Govindaram0e33b712017-07-19 15:31:04 -0700527 "jpegdma",
528 "jpegenc",
Hariram Purushothamane87b44e02017-03-29 13:53:01 -0700529 "fd";
530 status = "ok";
531 };
532
533 qcom,cpas-cdm0@ac48000 {
534 cell-index = <0>;
535 compatible = "qcom,cam170-cpas-cdm0";
536 label = "cpas-cdm";
537 reg = <0xac48000 0x1000>;
538 reg-names = "cpas-cdm";
539 reg-cam-base = <0x48000>;
540 interrupts = <0 461 0>;
541 interrupt-names = "cpas-cdm";
542 regulator-names = "camss";
543 camss-supply = <&titan_top_gdsc>;
544 clock-names = "gcc_camera_ahb",
545 "gcc_camera_axi",
546 "cam_cc_soc_ahb_clk",
547 "cam_cc_cpas_ahb_clk",
548 "cam_cc_camnoc_axi_clk";
549 clocks = <&clock_gcc GCC_CAMERA_AHB_CLK>,
550 <&clock_gcc GCC_CAMERA_AXI_CLK>,
551 <&clock_camcc CAM_CC_SOC_AHB_CLK>,
552 <&clock_camcc CAM_CC_CPAS_AHB_CLK>,
553 <&clock_camcc CAM_CC_CAMNOC_AXI_CLK>;
554 clock-rates = <0 0 0 0 0>;
Jeyaprakash Soundrapandian33362ba2017-06-23 22:18:50 -0700555 clock-cntl-level = "svs";
Hariram Purushothaman91c8cb52017-04-24 21:53:36 -0700556 cdm-client-names = "ife";
Hariram Purushothamane87b44e02017-03-29 13:53:01 -0700557 status = "ok";
558 };
Jing Zhoud4020692017-02-09 15:16:49 -0800559
560 qcom,cam-isp {
561 compatible = "qcom,cam-isp";
562 arch-compat = "ife";
563 status = "ok";
564 };
565
Pavan Kumar Chilamkurthi6bc57c12017-05-31 22:16:55 -0700566 cam_csid0: qcom,csid0@acb3000 {
Jing Zhoud4020692017-02-09 15:16:49 -0800567 cell-index = <0>;
568 compatible = "qcom,csid170";
569 reg-names = "csid";
570 reg = <0xacb3000 0x1000>;
571 reg-cam-base = <0xb3000>;
572 interrupt-names = "csid";
573 interrupts = <0 464 0>;
574 regulator-names = "camss", "ife0";
575 camss-supply = <&titan_top_gdsc>;
576 ife0-supply = <&ife_0_gdsc>;
577 clock-names = "camera_ahb",
578 "camera_axi",
579 "soc_ahb_clk",
580 "cpas_ahb_clk",
581 "slow_ahb_clk_src",
582 "ife_csid_clk",
583 "ife_csid_clk_src",
584 "ife_cphy_rx_clk",
585 "cphy_rx_clk_src",
586 "ife_clk",
587 "ife_clk_src",
588 "camnoc_axi_clk",
589 "ife_axi_clk";
590 clocks = <&clock_gcc GCC_CAMERA_AHB_CLK>,
591 <&clock_gcc GCC_CAMERA_AXI_CLK>,
592 <&clock_camcc CAM_CC_SOC_AHB_CLK>,
593 <&clock_camcc CAM_CC_CPAS_AHB_CLK>,
594 <&clock_camcc CAM_CC_SLOW_AHB_CLK_SRC>,
595 <&clock_camcc CAM_CC_IFE_0_CSID_CLK>,
596 <&clock_camcc CAM_CC_IFE_0_CSID_CLK_SRC>,
597 <&clock_camcc CAM_CC_IFE_0_CPHY_RX_CLK>,
598 <&clock_camcc CAM_CC_CPHY_RX_CLK_SRC>,
599 <&clock_camcc CAM_CC_IFE_0_CLK>,
600 <&clock_camcc CAM_CC_IFE_0_CLK_SRC>,
601 <&clock_camcc CAM_CC_CAMNOC_AXI_CLK>,
602 <&clock_camcc CAM_CC_IFE_0_AXI_CLK>;
Jeyaprakash Soundrapandian33362ba2017-06-23 22:18:50 -0700603 clock-rates = <0 0 0 0 0 0 500000000 0 0 0 600000000 0 0>;
604 clock-cntl-level = "turbo";
Jing Zhoud4020692017-02-09 15:16:49 -0800605 src-clock-name = "ife_csid_clk_src";
606 status = "ok";
607 };
608
Pavan Kumar Chilamkurthi6bc57c12017-05-31 22:16:55 -0700609 cam_vfe0: qcom,vfe0@acaf000 {
Jing Zhoud4020692017-02-09 15:16:49 -0800610 cell-index = <0>;
611 compatible = "qcom,vfe170";
612 reg-names = "ife";
613 reg = <0xacaf000 0x4000>;
614 reg-cam-base = <0xaf000>;
615 interrupt-names = "ife";
616 interrupts = <0 465 0>;
617 regulator-names = "camss", "ife0";
618 camss-supply = <&titan_top_gdsc>;
619 ife0-supply = <&ife_0_gdsc>;
620 clock-names = "camera_ahb",
621 "camera_axi",
622 "soc_ahb_clk",
623 "cpas_ahb_clk",
624 "slow_ahb_clk_src",
625 "ife_clk",
626 "ife_clk_src",
627 "camnoc_axi_clk",
628 "ife_axi_clk";
629 clocks = <&clock_gcc GCC_CAMERA_AHB_CLK>,
630 <&clock_gcc GCC_CAMERA_AXI_CLK>,
631 <&clock_camcc CAM_CC_SOC_AHB_CLK>,
632 <&clock_camcc CAM_CC_CPAS_AHB_CLK>,
633 <&clock_camcc CAM_CC_SLOW_AHB_CLK_SRC>,
634 <&clock_camcc CAM_CC_IFE_0_CLK>,
635 <&clock_camcc CAM_CC_IFE_0_CLK_SRC>,
636 <&clock_camcc CAM_CC_CAMNOC_AXI_CLK>,
637 <&clock_camcc CAM_CC_IFE_0_AXI_CLK>;
Harsh Shahff6bc352017-05-16 18:03:08 -0700638 clock-rates = <0 0 0 0 0 0 600000000 0 0>;
Jeyaprakash Soundrapandian33362ba2017-06-23 22:18:50 -0700639 clock-cntl-level = "turbo";
Jing Zhoud4020692017-02-09 15:16:49 -0800640 src-clock-name = "ife_clk_src";
641 clock-names-option = "ife_dsp_clk";
642 clocks-option = <&clock_camcc CAM_CC_IFE_0_DSP_CLK>;
643 clock-rates-option = <404000000>;
644 status = "ok";
645 };
646
Pavan Kumar Chilamkurthi6bc57c12017-05-31 22:16:55 -0700647 cam_csid1: qcom,csid1@acba000 {
Jing Zhoud4020692017-02-09 15:16:49 -0800648 cell-index = <1>;
649 compatible = "qcom,csid170";
650 reg-names = "csid";
651 reg = <0xacba000 0x1000>;
652 reg-cam-base = <0xba000>;
653 interrupt-names = "csid";
654 interrupts = <0 466 0>;
655 regulator-names = "camss", "ife1";
656 camss-supply = <&titan_top_gdsc>;
657 ife1-supply = <&ife_1_gdsc>;
658 clock-names = "camera_ahb",
659 "camera_axi",
660 "soc_ahb_clk",
661 "cpas_ahb_clk",
662 "slow_ahb_clk_src",
663 "ife_csid_clk",
664 "ife_csid_clk_src",
665 "ife_cphy_rx_clk",
666 "cphy_rx_clk_src",
667 "ife_clk",
668 "ife_clk_src",
669 "camnoc_axi_clk",
670 "ife_axi_clk";
671 clocks = <&clock_gcc GCC_CAMERA_AHB_CLK>,
672 <&clock_gcc GCC_CAMERA_AXI_CLK>,
673 <&clock_camcc CAM_CC_SOC_AHB_CLK>,
674 <&clock_camcc CAM_CC_CPAS_AHB_CLK>,
675 <&clock_camcc CAM_CC_SLOW_AHB_CLK_SRC>,
676 <&clock_camcc CAM_CC_IFE_1_CSID_CLK>,
677 <&clock_camcc CAM_CC_IFE_1_CSID_CLK_SRC>,
678 <&clock_camcc CAM_CC_IFE_1_CPHY_RX_CLK>,
679 <&clock_camcc CAM_CC_CPHY_RX_CLK_SRC>,
680 <&clock_camcc CAM_CC_IFE_1_CLK>,
681 <&clock_camcc CAM_CC_IFE_1_CLK_SRC>,
682 <&clock_camcc CAM_CC_CAMNOC_AXI_CLK>,
683 <&clock_camcc CAM_CC_IFE_1_AXI_CLK>;
Jeyaprakash Soundrapandian33362ba2017-06-23 22:18:50 -0700684 clock-rates = <0 0 0 0 0 0 500000000 0 0 0 600000000 0 0>;
685 clock-cntl-level = "turbo";
Jing Zhoud4020692017-02-09 15:16:49 -0800686 src-clock-name = "ife_csid_clk_src";
687 status = "ok";
688 };
689
Pavan Kumar Chilamkurthi6bc57c12017-05-31 22:16:55 -0700690 cam_vfe1: qcom,vfe1@acb6000 {
Jing Zhoud4020692017-02-09 15:16:49 -0800691 cell-index = <1>;
692 compatible = "qcom,vfe170";
693 reg-names = "ife";
694 reg = <0xacb6000 0x4000>;
695 reg-cam-base = <0xb6000>;
696 interrupt-names = "ife";
697 interrupts = <0 467 0>;
698 regulator-names = "camss", "ife1";
699 camss-supply = <&titan_top_gdsc>;
700 ife1-supply = <&ife_1_gdsc>;
701 clock-names = "camera_ahb",
702 "camera_axi",
703 "soc_ahb_clk",
704 "cpas_ahb_clk",
705 "slow_ahb_clk_src",
706 "ife_clk",
707 "ife_clk_src",
708 "camnoc_axi_clk",
709 "ife_axi_clk";
710 clocks = <&clock_gcc GCC_CAMERA_AHB_CLK>,
711 <&clock_gcc GCC_CAMERA_AXI_CLK>,
712 <&clock_camcc CAM_CC_SOC_AHB_CLK>,
713 <&clock_camcc CAM_CC_CPAS_AHB_CLK>,
714 <&clock_camcc CAM_CC_SLOW_AHB_CLK_SRC>,
715 <&clock_camcc CAM_CC_IFE_1_CLK>,
716 <&clock_camcc CAM_CC_IFE_1_CLK_SRC>,
717 <&clock_camcc CAM_CC_CAMNOC_AXI_CLK>,
718 <&clock_camcc CAM_CC_IFE_1_AXI_CLK>;
Harsh Shahff6bc352017-05-16 18:03:08 -0700719 clock-rates = <0 0 0 0 0 0 600000000 0 0>;
Jeyaprakash Soundrapandian33362ba2017-06-23 22:18:50 -0700720 clock-cntl-level = "turbo";
Jing Zhoud4020692017-02-09 15:16:49 -0800721 src-clock-name = "ife_clk_src";
722 clock-names-option = "ife_dsp_clk";
723 clocks-option = <&clock_camcc CAM_CC_IFE_1_DSP_CLK>;
724 clock-rates-option = <404000000>;
725 status = "ok";
726 };
727
Pavan Kumar Chilamkurthi6bc57c12017-05-31 22:16:55 -0700728 cam_csid_lite: qcom,csid-lite@acc8000 {
Jing Zhoud4020692017-02-09 15:16:49 -0800729 cell-index = <2>;
730 compatible = "qcom,csid-lite170";
731 reg-names = "csid-lite";
732 reg = <0xacc8000 0x1000>;
733 reg-cam-base = <0xc8000>;
734 interrupt-names = "csid-lite";
735 interrupts = <0 468 0>;
736 regulator-names = "camss";
737 camss-supply = <&titan_top_gdsc>;
738 clock-names = "camera_ahb",
739 "camera_axi",
740 "soc_ahb_clk",
741 "cpas_ahb_clk",
742 "slow_ahb_clk_src",
743 "ife_csid_clk",
744 "ife_csid_clk_src",
745 "ife_cphy_rx_clk",
746 "cphy_rx_clk_src",
747 "ife_clk",
748 "ife_clk_src",
749 "camnoc_axi_clk";
750 clocks = <&clock_gcc GCC_CAMERA_AHB_CLK>,
751 <&clock_gcc GCC_CAMERA_AXI_CLK>,
752 <&clock_camcc CAM_CC_SOC_AHB_CLK>,
753 <&clock_camcc CAM_CC_CPAS_AHB_CLK>,
754 <&clock_camcc CAM_CC_SLOW_AHB_CLK_SRC>,
755 <&clock_camcc CAM_CC_IFE_LITE_CSID_CLK>,
756 <&clock_camcc CAM_CC_IFE_LITE_CSID_CLK_SRC>,
757 <&clock_camcc CAM_CC_IFE_LITE_CPHY_RX_CLK>,
758 <&clock_camcc CAM_CC_CPHY_RX_CLK_SRC>,
759 <&clock_camcc CAM_CC_IFE_LITE_CLK>,
760 <&clock_camcc CAM_CC_IFE_LITE_CLK_SRC>,
761 <&clock_camcc CAM_CC_CAMNOC_AXI_CLK>;
Jeyaprakash Soundrapandian33362ba2017-06-23 22:18:50 -0700762 clock-rates = <0 0 0 0 0 0 384000000 0 0 0 404000000 0>;
763 clock-cntl-level = "turbo";
Jing Zhoud4020692017-02-09 15:16:49 -0800764 src-clock-name = "ife_csid_clk_src";
765 status = "ok";
766 };
767
Pavan Kumar Chilamkurthi6bc57c12017-05-31 22:16:55 -0700768 cam_vfe_lite: qcom,vfe-lite@acc4000 {
Jing Zhoud4020692017-02-09 15:16:49 -0800769 cell-index = <2>;
770 compatible = "qcom,vfe-lite170";
771 reg-names = "ife-lite";
772 reg = <0xacc4000 0x4000>;
773 reg-cam-base = <0xc4000>;
774 interrupt-names = "ife-lite";
775 interrupts = <0 469 0>;
776 regulator-names = "camss";
777 camss-supply = <&titan_top_gdsc>;
778 clock-names = "camera_ahb",
779 "camera_axi",
780 "soc_ahb_clk",
781 "cpas_ahb_clk",
782 "slow_ahb_clk_src",
783 "ife_clk",
784 "ife_clk_src",
785 "camnoc_axi_clk";
786 clocks = <&clock_gcc GCC_CAMERA_AHB_CLK>,
787 <&clock_gcc GCC_CAMERA_AXI_CLK>,
788 <&clock_camcc CAM_CC_SOC_AHB_CLK>,
789 <&clock_camcc CAM_CC_CPAS_AHB_CLK>,
790 <&clock_camcc CAM_CC_SLOW_AHB_CLK_SRC>,
791 <&clock_camcc CAM_CC_IFE_LITE_CLK>,
792 <&clock_camcc CAM_CC_IFE_LITE_CLK_SRC>,
793 <&clock_camcc CAM_CC_CAMNOC_AXI_CLK>;
Jeyaprakash Soundrapandian33362ba2017-06-23 22:18:50 -0700794 clock-rates = <0 0 0 0 0 0 404000000 0>;
795 clock-cntl-level = "turbo";
Jing Zhoud4020692017-02-09 15:16:49 -0800796 src-clock-name = "ife_clk_src";
797 status = "ok";
798 };
Hariram Purushothaman71b8d632017-05-15 14:49:59 -0700799
800 qcom,cam-icp {
801 compatible = "qcom,cam-icp";
802 compat-hw-name = "qcom,a5",
803 "qcom,ipe0",
804 "qcom,ipe1",
805 "qcom,bps";
806 num-a5 = <1>;
807 num-ipe = <2>;
808 num-bps = <1>;
809 status = "ok";
810 };
811
Pavan Kumar Chilamkurthi6bc57c12017-05-31 22:16:55 -0700812 cam_a5: qcom,a5@ac00000 {
Hariram Purushothaman71b8d632017-05-15 14:49:59 -0700813 cell-index = <0>;
Suresh Vankadara22697d32017-07-03 12:14:09 -0700814 compatible = "qcom,cam-a5";
Hariram Purushothaman71b8d632017-05-15 14:49:59 -0700815 reg = <0xac00000 0x6000>,
816 <0xac10000 0x8000>,
817 <0xac18000 0x3000>;
818 reg-names = "a5_qgic", "a5_sierra", "a5_csr";
819 reg-cam-base = <0x00000 0x10000 0x18000>;
820 interrupts = <0 463 0>;
821 interrupt-names = "a5";
822 regulator-names = "camss-vdd";
823 camss-vdd-supply = <&titan_top_gdsc>;
824 clock-names = "gcc_cam_ahb_clk",
825 "gcc_cam_axi_clk",
Lakshmi Narayana Kalavala238c2b22017-06-08 17:43:57 -0700826 "soc_fast_ahb",
Hariram Purushothaman71b8d632017-05-15 14:49:59 -0700827 "soc_ahb_clk",
828 "cpas_ahb_clk",
829 "camnoc_axi_clk",
830 "icp_apb_clk",
Hariram Purushothaman71b8d632017-05-15 14:49:59 -0700831 "icp_clk",
Lakshmi Narayana Kalavalae5f367a2017-05-25 11:36:18 -0700832 "icp_clk_src";
Hariram Purushothaman71b8d632017-05-15 14:49:59 -0700833 clocks = <&clock_gcc GCC_CAMERA_AHB_CLK>,
834 <&clock_gcc GCC_CAMERA_AXI_CLK>,
Lakshmi Narayana Kalavala238c2b22017-06-08 17:43:57 -0700835 <&clock_camcc CAM_CC_FAST_AHB_CLK_SRC>,
Hariram Purushothaman71b8d632017-05-15 14:49:59 -0700836 <&clock_camcc CAM_CC_SOC_AHB_CLK>,
837 <&clock_camcc CAM_CC_CPAS_AHB_CLK>,
838 <&clock_camcc CAM_CC_CAMNOC_AXI_CLK>,
839 <&clock_camcc CAM_CC_ICP_APB_CLK>,
Hariram Purushothaman71b8d632017-05-15 14:49:59 -0700840 <&clock_camcc CAM_CC_ICP_CLK>,
Lakshmi Narayana Kalavalae5f367a2017-05-25 11:36:18 -0700841 <&clock_camcc CAM_CC_ICP_CLK_SRC>;
Hariram Purushothaman71b8d632017-05-15 14:49:59 -0700842
Lakshmi Narayana Kalavala238c2b22017-06-08 17:43:57 -0700843 clock-rates = <0 0 400000000 0 0 0 0 0 600000000>;
Jeyaprakash Soundrapandian33362ba2017-06-23 22:18:50 -0700844 clock-cntl-level = "turbo";
Hariram Purushothaman71b8d632017-05-15 14:49:59 -0700845 fw_name = "CAMERA_ICP.elf";
846 status = "ok";
847 };
848
Pavan Kumar Chilamkurthi6bc57c12017-05-31 22:16:55 -0700849 cam_ipe0: qcom,ipe0 {
Hariram Purushothaman71b8d632017-05-15 14:49:59 -0700850 cell-index = <0>;
Suresh Vankadara22697d32017-07-03 12:14:09 -0700851 compatible = "qcom,cam-ipe";
Hariram Purushothaman71b8d632017-05-15 14:49:59 -0700852 regulator-names = "ipe0-vdd";
853 ipe0-vdd-supply = <&ipe_0_gdsc>;
854 clock-names = "ipe_0_ahb_clk",
855 "ipe_0_areg_clk",
856 "ipe_0_axi_clk",
857 "ipe_0_clk",
858 "ipe_0_clk_src";
Suresh Vankadara34494fc2017-08-12 18:18:09 +0530859 src-clock-name = "ipe_0_clk_src";
Hariram Purushothaman71b8d632017-05-15 14:49:59 -0700860 clocks = <&clock_camcc CAM_CC_IPE_0_AHB_CLK>,
861 <&clock_camcc CAM_CC_IPE_0_AREG_CLK>,
862 <&clock_camcc CAM_CC_IPE_0_AXI_CLK>,
863 <&clock_camcc CAM_CC_IPE_0_CLK>,
864 <&clock_camcc CAM_CC_IPE_0_CLK_SRC>;
865
Suresh Vankadara34494fc2017-08-12 18:18:09 +0530866 clock-rates = <0 0 0 0 240000000>,
867 <0 0 0 0 404000000>,
868 <0 0 0 0 480000000>,
869 <0 0 0 0 538000000>,
870 <0 0 0 0 600000000>;
871 clock-cntl-level = "lowsvs", "svs",
872 "svs_l1", "nominal", "turbo";
Hariram Purushothaman71b8d632017-05-15 14:49:59 -0700873 status = "ok";
874 };
875
Pavan Kumar Chilamkurthi6bc57c12017-05-31 22:16:55 -0700876 cam_ipe1: qcom,ipe1 {
Hariram Purushothaman71b8d632017-05-15 14:49:59 -0700877 cell-index = <1>;
Suresh Vankadara22697d32017-07-03 12:14:09 -0700878 compatible = "qcom,cam-ipe";
Hariram Purushothaman71b8d632017-05-15 14:49:59 -0700879 regulator-names = "ipe1-vdd";
880 ipe1-vdd-supply = <&ipe_1_gdsc>;
881 clock-names = "ipe_1_ahb_clk",
882 "ipe_1_areg_clk",
883 "ipe_1_axi_clk",
884 "ipe_1_clk",
885 "ipe_1_clk_src";
Suresh Vankadara34494fc2017-08-12 18:18:09 +0530886 src-clock-name = "ipe_1_clk_src";
Hariram Purushothaman71b8d632017-05-15 14:49:59 -0700887 clocks = <&clock_camcc CAM_CC_IPE_1_AHB_CLK>,
888 <&clock_camcc CAM_CC_IPE_1_AREG_CLK>,
889 <&clock_camcc CAM_CC_IPE_1_AXI_CLK>,
890 <&clock_camcc CAM_CC_IPE_1_CLK>,
891 <&clock_camcc CAM_CC_IPE_1_CLK_SRC>;
892
Suresh Vankadara34494fc2017-08-12 18:18:09 +0530893 clock-rates = <0 0 0 0 240000000>,
894 <0 0 0 0 404000000>,
895 <0 0 0 0 480000000>,
896 <0 0 0 0 538000000>,
897 <0 0 0 0 600000000>;
898 clock-cntl-level = "lowsvs", "svs",
899 "svs_l1", "nominal", "turbo";
Hariram Purushothaman71b8d632017-05-15 14:49:59 -0700900 status = "ok";
901 };
902
Pavan Kumar Chilamkurthi6bc57c12017-05-31 22:16:55 -0700903 cam_bps: qcom,bps {
Hariram Purushothaman71b8d632017-05-15 14:49:59 -0700904 cell-index = <0>;
Suresh Vankadara22697d32017-07-03 12:14:09 -0700905 compatible = "qcom,cam-bps";
Hariram Purushothaman71b8d632017-05-15 14:49:59 -0700906 regulator-names = "bps-vdd";
907 bps-vdd-supply = <&bps_gdsc>;
908 clock-names = "bps_ahb_clk",
909 "bps_areg_clk",
910 "bps_axi_clk",
911 "bps_clk",
912 "bps_clk_src";
Suresh Vankadara34494fc2017-08-12 18:18:09 +0530913 src-clock-name = "bps_clk_src";
Hariram Purushothaman71b8d632017-05-15 14:49:59 -0700914 clocks = <&clock_camcc CAM_CC_BPS_AHB_CLK>,
915 <&clock_camcc CAM_CC_BPS_AREG_CLK>,
916 <&clock_camcc CAM_CC_BPS_AXI_CLK>,
917 <&clock_camcc CAM_CC_BPS_CLK>,
918 <&clock_camcc CAM_CC_BPS_CLK_SRC>;
919
Suresh Vankadara34494fc2017-08-12 18:18:09 +0530920 clock-rates = <0 0 0 0 200000000>,
921 <0 0 0 0 404000000>,
922 <0 0 0 0 480000000>,
923 <0 0 0 0 600000000>,
924 <0 0 0 0 600000000>;
925 clock-cntl-level = "lowsvs", "svs",
926 "svs_l1", "nominal", "turbo";
Hariram Purushothaman71b8d632017-05-15 14:49:59 -0700927 status = "ok";
928 };
Rajakumar Govindaram0e33b712017-07-19 15:31:04 -0700929
930 qcom,cam-jpeg {
931 compatible = "qcom,cam-jpeg";
932 compat-hw-name = "qcom,jpegenc",
933 "qcom,jpegdma";
934 num-jpeg-enc = <1>;
935 num-jpeg-dma = <1>;
936 status = "ok";
937 };
938
939 cam_jpeg_enc: qcom,jpegenc@ac4e000 {
940 cell-index = <0>;
941 compatible = "qcom,cam_jpeg_enc";
942 reg-names = "jpege_hw";
943 reg = <0xac4e000 0x4000>;
944 reg-cam-base = <0x4e000>;
945 interrupt-names = "jpeg";
946 interrupts = <0 474 0>;
947 regulator-names = "camss-vdd";
948 camss-vdd-supply = <&titan_top_gdsc>;
949 clock-names = "camera_ahb",
950 "camera_axi",
951 "soc_ahb_clk",
952 "cpas_ahb_clk",
953 "camnoc_axi_clk",
954 "jpegenc_clk_src",
955 "jpegenc_clk";
956 clocks = <&clock_gcc GCC_CAMERA_AHB_CLK>,
957 <&clock_gcc GCC_CAMERA_AXI_CLK>,
958 <&clock_camcc CAM_CC_SOC_AHB_CLK>,
959 <&clock_camcc CAM_CC_CPAS_AHB_CLK>,
960 <&clock_camcc CAM_CC_CAMNOC_AXI_CLK>,
961 <&clock_camcc CAM_CC_JPEG_CLK_SRC>,
962 <&clock_camcc CAM_CC_JPEG_CLK>;
963
964 clock-rates = <0 0 0 0 0 600000000 0>;
965 src-clock-name = "jpegenc_clk_src";
966 clock-cntl-level = "nominal";
967 status = "ok";
968 };
969
970 cam_jpeg_dma: qcom,jpegdma@0xac52000{
971 cell-index = <0>;
972 compatible = "qcom,cam_jpeg_dma";
973 reg-names = "jpegdma_hw";
974 reg = <0xac52000 0x4000>;
975 reg-cam-base = <0x52000>;
976 interrupt-names = "jpegdma";
977 interrupts = <0 475 0>;
978 regulator-names = "camss-vdd";
979 camss-vdd-supply = <&titan_top_gdsc>;
980 clock-names = "camera_ahb",
981 "camera_axi",
982 "soc_ahb_clk",
983 "cpas_ahb_clk",
984 "camnoc_axi_clk",
985 "jpegdma_clk_src",
986 "jpegdma_clk";
987 clocks = <&clock_gcc GCC_CAMERA_AHB_CLK>,
988 <&clock_gcc GCC_CAMERA_AXI_CLK>,
989 <&clock_camcc CAM_CC_SOC_AHB_CLK>,
990 <&clock_camcc CAM_CC_CPAS_AHB_CLK>,
991 <&clock_camcc CAM_CC_CAMNOC_AXI_CLK>,
992 <&clock_camcc CAM_CC_JPEG_CLK_SRC>,
993 <&clock_camcc CAM_CC_JPEG_CLK>;
994
995 clock-rates = <0 0 0 0 0 600000000 0>;
996 src-clock-name = "jpegdma_clk_src";
997 clock-cntl-level = "nominal";
998 status = "ok";
999 };
1000
Pavan Kumar Chilamkurthib2cd6dd2017-07-30 02:25:23 -07001001 qcom,cam-fd {
1002 compatible = "qcom,cam-fd";
1003 compat-hw-name = "qcom,fd";
1004 num-fd = <1>;
1005 status = "ok";
1006 };
1007
1008 cam_fd: qcom,fd@ac5a000 {
1009 cell-index = <0>;
1010 compatible = "qcom,fd41";
1011 reg-names = "fd_core", "fd_wrapper";
1012 reg = <0xac5a000 0x1000>,
1013 <0xac5b000 0x400>;
1014 reg-cam-base = <0x5a000 0x5b000>;
1015 interrupt-names = "fd";
1016 interrupts = <0 462 0>;
1017 regulator-names = "camss-vdd";
1018 camss-vdd-supply = <&titan_top_gdsc>;
1019 clock-names = "gcc_ahb_clk",
1020 "gcc_axi_clk",
1021 "soc_ahb_clk",
1022 "cpas_ahb_clk",
1023 "camnoc_axi_clk",
1024 "fd_core_clk_src",
1025 "fd_core_clk",
1026 "fd_core_uar_clk";
1027 clocks = <&clock_gcc GCC_CAMERA_AHB_CLK>,
1028 <&clock_gcc GCC_CAMERA_AXI_CLK>,
1029 <&clock_camcc CAM_CC_SOC_AHB_CLK>,
1030 <&clock_camcc CAM_CC_CPAS_AHB_CLK>,
1031 <&clock_camcc CAM_CC_CAMNOC_AXI_CLK>,
1032 <&clock_camcc CAM_CC_FD_CORE_CLK_SRC>,
1033 <&clock_camcc CAM_CC_FD_CORE_CLK>,
1034 <&clock_camcc CAM_CC_FD_CORE_UAR_CLK>;
1035 src-clock-name = "fd_core_clk_src";
1036 clock-cntl-level = "svs";
1037 clock-rates = <0 0 0 0 0 400000000 0 0>;
1038 status = "ok";
1039 };
Lakshmi Narayana Kalavalac0dac062016-12-01 17:20:09 -08001040};