blob: b67b54a800bb7ff399b785d83f0e81fd1936ba99 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Paul Fulghum0ff1b2c2005-11-13 16:07:19 -08002 * $Id: synclink.c,v 4.38 2005/11/07 16:30:34 paulkf Exp $
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Device driver for Microgate SyncLink ISA and PCI
5 * high speed multiprotocol serial adapters.
6 *
7 * written by Paul Fulghum for Microgate Corporation
8 * paulkf@microgate.com
9 *
10 * Microgate and SyncLink are trademarks of Microgate Corporation
11 *
12 * Derived from serial.c written by Theodore Ts'o and Linus Torvalds
13 *
14 * Original release 01/11/99
15 *
16 * This code is released under the GNU General Public License (GPL)
17 *
18 * This driver is primarily intended for use in synchronous
19 * HDLC mode. Asynchronous mode is also provided.
20 *
21 * When operating in synchronous mode, each call to mgsl_write()
22 * contains exactly one complete HDLC frame. Calling mgsl_put_char
23 * will start assembling an HDLC frame that will not be sent until
24 * mgsl_flush_chars or mgsl_write is called.
25 *
26 * Synchronous receive data is reported as complete frames. To accomplish
27 * this, the TTY flip buffer is bypassed (too small to hold largest
28 * frame and may fragment frames) and the line discipline
29 * receive entry point is called directly.
30 *
31 * This driver has been tested with a slightly modified ppp.c driver
32 * for synchronous PPP.
33 *
34 * 2000/02/16
35 * Added interface for syncppp.c driver (an alternate synchronous PPP
36 * implementation that also supports Cisco HDLC). Each device instance
37 * registers as a tty device AND a network device (if dosyncppp option
38 * is set for the device). The functionality is determined by which
39 * device interface is opened.
40 *
41 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
42 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
43 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
44 * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
45 * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
46 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
47 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
48 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
49 * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
50 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED
51 * OF THE POSSIBILITY OF SUCH DAMAGE.
52 */
53
54#if defined(__i386__)
55# define BREAKPOINT() asm(" int $3");
56#else
57# define BREAKPOINT() { }
58#endif
59
60#define MAX_ISA_DEVICES 10
61#define MAX_PCI_DEVICES 10
62#define MAX_TOTAL_DEVICES 20
63
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#include <linux/module.h>
65#include <linux/errno.h>
66#include <linux/signal.h>
67#include <linux/sched.h>
68#include <linux/timer.h>
69#include <linux/interrupt.h>
70#include <linux/pci.h>
71#include <linux/tty.h>
72#include <linux/tty_flip.h>
73#include <linux/serial.h>
74#include <linux/major.h>
75#include <linux/string.h>
76#include <linux/fcntl.h>
77#include <linux/ptrace.h>
78#include <linux/ioport.h>
79#include <linux/mm.h>
Alexey Dobriyand3378292009-03-31 15:19:18 -070080#include <linux/seq_file.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070081#include <linux/slab.h>
82#include <linux/delay.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070083#include <linux/netdevice.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070084#include <linux/vmalloc.h>
85#include <linux/init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070086#include <linux/ioctl.h>
Robert P. J. Day3dd12472008-02-06 01:37:17 -080087#include <linux/synclink.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
Linus Torvalds1da177e2005-04-16 15:20:36 -070089#include <asm/io.h>
90#include <asm/irq.h>
91#include <asm/dma.h>
92#include <linux/bitops.h>
93#include <asm/types.h>
94#include <linux/termios.h>
95#include <linux/workqueue.h>
96#include <linux/hdlc.h>
Paul Fulghum0ff1b2c2005-11-13 16:07:19 -080097#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070098
Paul Fulghumaf69c7f2006-12-06 20:40:24 -080099#if defined(CONFIG_HDLC) || (defined(CONFIG_HDLC_MODULE) && defined(CONFIG_SYNCLINK_MODULE))
100#define SYNCLINK_GENERIC_HDLC 1
101#else
102#define SYNCLINK_GENERIC_HDLC 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103#endif
104
105#define GET_USER(error,value,addr) error = get_user(value,addr)
106#define COPY_FROM_USER(error,dest,src,size) error = copy_from_user(dest,src,size) ? -EFAULT : 0
107#define PUT_USER(error,value,addr) error = put_user(value,addr)
108#define COPY_TO_USER(error,dest,src,size) error = copy_to_user(dest,src,size) ? -EFAULT : 0
109
110#include <asm/uaccess.h>
111
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112#define RCLRVALUE 0xffff
113
114static MGSL_PARAMS default_params = {
115 MGSL_MODE_HDLC, /* unsigned long mode */
116 0, /* unsigned char loopback; */
117 HDLC_FLAG_UNDERRUN_ABORT15, /* unsigned short flags; */
118 HDLC_ENCODING_NRZI_SPACE, /* unsigned char encoding; */
119 0, /* unsigned long clock_speed; */
120 0xff, /* unsigned char addr_filter; */
121 HDLC_CRC_16_CCITT, /* unsigned short crc_type; */
122 HDLC_PREAMBLE_LENGTH_8BITS, /* unsigned char preamble_length; */
123 HDLC_PREAMBLE_PATTERN_NONE, /* unsigned char preamble; */
124 9600, /* unsigned long data_rate; */
125 8, /* unsigned char data_bits; */
126 1, /* unsigned char stop_bits; */
127 ASYNC_PARITY_NONE /* unsigned char parity; */
128};
129
130#define SHARED_MEM_ADDRESS_SIZE 0x40000
Paul Fulghum623a4392006-10-17 00:09:27 -0700131#define BUFFERLISTSIZE 4096
132#define DMABUFFERSIZE 4096
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133#define MAXRXFRAMES 7
134
135typedef struct _DMABUFFERENTRY
136{
137 u32 phys_addr; /* 32-bit flat physical address of data buffer */
Paul Fulghum4a918bc2005-09-09 13:02:12 -0700138 volatile u16 count; /* buffer size/data count */
139 volatile u16 status; /* Control/status field */
140 volatile u16 rcc; /* character count field */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141 u16 reserved; /* padding required by 16C32 */
142 u32 link; /* 32-bit flat link to next buffer entry */
143 char *virt_addr; /* virtual address of data buffer */
144 u32 phys_entry; /* physical address of this buffer entry */
Paul Fulghum0ff1b2c2005-11-13 16:07:19 -0800145 dma_addr_t dma_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146} DMABUFFERENTRY, *DMAPBUFFERENTRY;
147
148/* The queue of BH actions to be performed */
149
150#define BH_RECEIVE 1
151#define BH_TRANSMIT 2
152#define BH_STATUS 4
153
154#define IO_PIN_SHUTDOWN_LIMIT 100
155
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156struct _input_signal_events {
157 int ri_up;
158 int ri_down;
159 int dsr_up;
160 int dsr_down;
161 int dcd_up;
162 int dcd_down;
163 int cts_up;
164 int cts_down;
165};
166
167/* transmit holding buffer definitions*/
168#define MAX_TX_HOLDING_BUFFERS 5
169struct tx_holding_buffer {
170 int buffer_size;
171 unsigned char * buffer;
172};
173
174
175/*
176 * Device instance data structure
177 */
178
179struct mgsl_struct {
180 int magic;
Alan Cox8fb06c72008-07-16 21:56:46 +0100181 struct tty_port port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 int line;
183 int hw_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184
185 struct mgsl_icount icount;
186
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187 int timeout;
188 int x_char; /* xon/xoff character */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 u16 read_status_mask;
190 u16 ignore_status_mask;
191 unsigned char *xmit_buf;
192 int xmit_head;
193 int xmit_tail;
194 int xmit_cnt;
195
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196 wait_queue_head_t status_event_wait_q;
197 wait_queue_head_t event_wait_q;
198 struct timer_list tx_timer; /* HDLC transmit timeout timer */
199 struct mgsl_struct *next_device; /* device list link */
200
201 spinlock_t irq_spinlock; /* spinlock for synchronizing with ISR */
202 struct work_struct task; /* task structure for scheduling bh */
203
204 u32 EventMask; /* event trigger mask */
205 u32 RecordedEvents; /* pending events */
206
207 u32 max_frame_size; /* as set by device config */
208
209 u32 pending_bh;
210
Joe Perches0fab6de2008-04-28 02:14:02 -0700211 bool bh_running; /* Protection from multiple */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212 int isr_overflow;
Joe Perches0fab6de2008-04-28 02:14:02 -0700213 bool bh_requested;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214
215 int dcd_chkcount; /* check counts to prevent */
216 int cts_chkcount; /* too many IRQs if a signal */
217 int dsr_chkcount; /* is floating */
218 int ri_chkcount;
219
220 char *buffer_list; /* virtual address of Rx & Tx buffer lists */
Paul Fulghum0ff1b2c2005-11-13 16:07:19 -0800221 u32 buffer_list_phys;
222 dma_addr_t buffer_list_dma_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223
224 unsigned int rx_buffer_count; /* count of total allocated Rx buffers */
225 DMABUFFERENTRY *rx_buffer_list; /* list of receive buffer entries */
226 unsigned int current_rx_buffer;
227
228 int num_tx_dma_buffers; /* number of tx dma frames required */
229 int tx_dma_buffers_used;
230 unsigned int tx_buffer_count; /* count of total allocated Tx buffers */
231 DMABUFFERENTRY *tx_buffer_list; /* list of transmit buffer entries */
232 int start_tx_dma_buffer; /* tx dma buffer to start tx dma operation */
233 int current_tx_buffer; /* next tx dma buffer to be loaded */
234
235 unsigned char *intermediate_rxbuffer;
236
237 int num_tx_holding_buffers; /* number of tx holding buffer allocated */
238 int get_tx_holding_index; /* next tx holding buffer for adapter to load */
239 int put_tx_holding_index; /* next tx holding buffer to store user request */
240 int tx_holding_count; /* number of tx holding buffers waiting */
241 struct tx_holding_buffer tx_holding_buffers[MAX_TX_HOLDING_BUFFERS];
242
Joe Perches0fab6de2008-04-28 02:14:02 -0700243 bool rx_enabled;
244 bool rx_overflow;
245 bool rx_rcc_underrun;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246
Joe Perches0fab6de2008-04-28 02:14:02 -0700247 bool tx_enabled;
248 bool tx_active;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249 u32 idle_mode;
250
251 u16 cmr_value;
252 u16 tcsr_value;
253
254 char device_name[25]; /* device instance name */
255
256 unsigned int bus_type; /* expansion bus type (ISA,EISA,PCI) */
257 unsigned char bus; /* expansion bus number (zero based) */
258 unsigned char function; /* PCI device number */
259
260 unsigned int io_base; /* base I/O address of adapter */
261 unsigned int io_addr_size; /* size of the I/O address range */
Joe Perches0fab6de2008-04-28 02:14:02 -0700262 bool io_addr_requested; /* true if I/O address requested */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263
264 unsigned int irq_level; /* interrupt level */
265 unsigned long irq_flags;
Joe Perches0fab6de2008-04-28 02:14:02 -0700266 bool irq_requested; /* true if IRQ requested */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267
268 unsigned int dma_level; /* DMA channel */
Joe Perches0fab6de2008-04-28 02:14:02 -0700269 bool dma_requested; /* true if dma channel requested */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270
271 u16 mbre_bit;
272 u16 loopback_bits;
273 u16 usc_idle_mode;
274
275 MGSL_PARAMS params; /* communications parameters */
276
277 unsigned char serial_signals; /* current serial signal states */
278
Joe Perches0fab6de2008-04-28 02:14:02 -0700279 bool irq_occurred; /* for diagnostics use */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280 unsigned int init_error; /* Initialization startup error (DIAGS) */
281 int fDiagnosticsmode; /* Driver in Diagnostic mode? (DIAGS) */
282
283 u32 last_mem_alloc;
284 unsigned char* memory_base; /* shared memory address (PCI only) */
285 u32 phys_memory_base;
Joe Perches0fab6de2008-04-28 02:14:02 -0700286 bool shared_mem_requested;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287
288 unsigned char* lcr_base; /* local config registers (PCI only) */
289 u32 phys_lcr_base;
290 u32 lcr_offset;
Joe Perches0fab6de2008-04-28 02:14:02 -0700291 bool lcr_mem_requested;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292
293 u32 misc_ctrl_value;
Paul Fulghuma6b68a62012-12-03 11:13:24 -0600294 char *flag_buf;
Joe Perches0fab6de2008-04-28 02:14:02 -0700295 bool drop_rts_on_tx_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296
Joe Perches0fab6de2008-04-28 02:14:02 -0700297 bool loopmode_insert_requested;
298 bool loopmode_send_done_requested;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299
300 struct _input_signal_events input_signal_events;
301
302 /* generic HDLC device parts */
303 int netcount;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 spinlock_t netlock;
305
Paul Fulghumaf69c7f2006-12-06 20:40:24 -0800306#if SYNCLINK_GENERIC_HDLC
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 struct net_device *netdev;
308#endif
309};
310
311#define MGSL_MAGIC 0x5401
312
313/*
314 * The size of the serial xmit buffer is 1 page, or 4096 bytes
315 */
316#ifndef SERIAL_XMIT_SIZE
317#define SERIAL_XMIT_SIZE 4096
318#endif
319
320/*
321 * These macros define the offsets used in calculating the
322 * I/O address of the specified USC registers.
323 */
324
325
326#define DCPIN 2 /* Bit 1 of I/O address */
327#define SDPIN 4 /* Bit 2 of I/O address */
328
329#define DCAR 0 /* DMA command/address register */
330#define CCAR SDPIN /* channel command/address register */
331#define DATAREG DCPIN + SDPIN /* serial data register */
332#define MSBONLY 0x41
333#define LSBONLY 0x40
334
335/*
336 * These macros define the register address (ordinal number)
337 * used for writing address/value pairs to the USC.
338 */
339
340#define CMR 0x02 /* Channel mode Register */
341#define CCSR 0x04 /* Channel Command/status Register */
342#define CCR 0x06 /* Channel Control Register */
343#define PSR 0x08 /* Port status Register */
344#define PCR 0x0a /* Port Control Register */
345#define TMDR 0x0c /* Test mode Data Register */
346#define TMCR 0x0e /* Test mode Control Register */
347#define CMCR 0x10 /* Clock mode Control Register */
348#define HCR 0x12 /* Hardware Configuration Register */
349#define IVR 0x14 /* Interrupt Vector Register */
350#define IOCR 0x16 /* Input/Output Control Register */
351#define ICR 0x18 /* Interrupt Control Register */
352#define DCCR 0x1a /* Daisy Chain Control Register */
353#define MISR 0x1c /* Misc Interrupt status Register */
354#define SICR 0x1e /* status Interrupt Control Register */
355#define RDR 0x20 /* Receive Data Register */
356#define RMR 0x22 /* Receive mode Register */
357#define RCSR 0x24 /* Receive Command/status Register */
358#define RICR 0x26 /* Receive Interrupt Control Register */
359#define RSR 0x28 /* Receive Sync Register */
360#define RCLR 0x2a /* Receive count Limit Register */
361#define RCCR 0x2c /* Receive Character count Register */
362#define TC0R 0x2e /* Time Constant 0 Register */
363#define TDR 0x30 /* Transmit Data Register */
364#define TMR 0x32 /* Transmit mode Register */
365#define TCSR 0x34 /* Transmit Command/status Register */
366#define TICR 0x36 /* Transmit Interrupt Control Register */
367#define TSR 0x38 /* Transmit Sync Register */
368#define TCLR 0x3a /* Transmit count Limit Register */
369#define TCCR 0x3c /* Transmit Character count Register */
370#define TC1R 0x3e /* Time Constant 1 Register */
371
372
373/*
374 * MACRO DEFINITIONS FOR DMA REGISTERS
375 */
376
377#define DCR 0x06 /* DMA Control Register (shared) */
378#define DACR 0x08 /* DMA Array count Register (shared) */
379#define BDCR 0x12 /* Burst/Dwell Control Register (shared) */
380#define DIVR 0x14 /* DMA Interrupt Vector Register (shared) */
381#define DICR 0x18 /* DMA Interrupt Control Register (shared) */
382#define CDIR 0x1a /* Clear DMA Interrupt Register (shared) */
383#define SDIR 0x1c /* Set DMA Interrupt Register (shared) */
384
385#define TDMR 0x02 /* Transmit DMA mode Register */
386#define TDIAR 0x1e /* Transmit DMA Interrupt Arm Register */
387#define TBCR 0x2a /* Transmit Byte count Register */
388#define TARL 0x2c /* Transmit Address Register (low) */
389#define TARU 0x2e /* Transmit Address Register (high) */
390#define NTBCR 0x3a /* Next Transmit Byte count Register */
391#define NTARL 0x3c /* Next Transmit Address Register (low) */
392#define NTARU 0x3e /* Next Transmit Address Register (high) */
393
394#define RDMR 0x82 /* Receive DMA mode Register (non-shared) */
395#define RDIAR 0x9e /* Receive DMA Interrupt Arm Register */
396#define RBCR 0xaa /* Receive Byte count Register */
397#define RARL 0xac /* Receive Address Register (low) */
398#define RARU 0xae /* Receive Address Register (high) */
399#define NRBCR 0xba /* Next Receive Byte count Register */
400#define NRARL 0xbc /* Next Receive Address Register (low) */
401#define NRARU 0xbe /* Next Receive Address Register (high) */
402
403
404/*
405 * MACRO DEFINITIONS FOR MODEM STATUS BITS
406 */
407
408#define MODEMSTATUS_DTR 0x80
409#define MODEMSTATUS_DSR 0x40
410#define MODEMSTATUS_RTS 0x20
411#define MODEMSTATUS_CTS 0x10
412#define MODEMSTATUS_RI 0x04
413#define MODEMSTATUS_DCD 0x01
414
415
416/*
417 * Channel Command/Address Register (CCAR) Command Codes
418 */
419
420#define RTCmd_Null 0x0000
421#define RTCmd_ResetHighestIus 0x1000
422#define RTCmd_TriggerChannelLoadDma 0x2000
423#define RTCmd_TriggerRxDma 0x2800
424#define RTCmd_TriggerTxDma 0x3000
425#define RTCmd_TriggerRxAndTxDma 0x3800
426#define RTCmd_PurgeRxFifo 0x4800
427#define RTCmd_PurgeTxFifo 0x5000
428#define RTCmd_PurgeRxAndTxFifo 0x5800
429#define RTCmd_LoadRcc 0x6800
430#define RTCmd_LoadTcc 0x7000
431#define RTCmd_LoadRccAndTcc 0x7800
432#define RTCmd_LoadTC0 0x8800
433#define RTCmd_LoadTC1 0x9000
434#define RTCmd_LoadTC0AndTC1 0x9800
435#define RTCmd_SerialDataLSBFirst 0xa000
436#define RTCmd_SerialDataMSBFirst 0xa800
437#define RTCmd_SelectBigEndian 0xb000
438#define RTCmd_SelectLittleEndian 0xb800
439
440
441/*
442 * DMA Command/Address Register (DCAR) Command Codes
443 */
444
445#define DmaCmd_Null 0x0000
446#define DmaCmd_ResetTxChannel 0x1000
447#define DmaCmd_ResetRxChannel 0x1200
448#define DmaCmd_StartTxChannel 0x2000
449#define DmaCmd_StartRxChannel 0x2200
450#define DmaCmd_ContinueTxChannel 0x3000
451#define DmaCmd_ContinueRxChannel 0x3200
452#define DmaCmd_PauseTxChannel 0x4000
453#define DmaCmd_PauseRxChannel 0x4200
454#define DmaCmd_AbortTxChannel 0x5000
455#define DmaCmd_AbortRxChannel 0x5200
456#define DmaCmd_InitTxChannel 0x7000
457#define DmaCmd_InitRxChannel 0x7200
458#define DmaCmd_ResetHighestDmaIus 0x8000
459#define DmaCmd_ResetAllChannels 0x9000
460#define DmaCmd_StartAllChannels 0xa000
461#define DmaCmd_ContinueAllChannels 0xb000
462#define DmaCmd_PauseAllChannels 0xc000
463#define DmaCmd_AbortAllChannels 0xd000
464#define DmaCmd_InitAllChannels 0xf000
465
466#define TCmd_Null 0x0000
467#define TCmd_ClearTxCRC 0x2000
468#define TCmd_SelectTicrTtsaData 0x4000
469#define TCmd_SelectTicrTxFifostatus 0x5000
470#define TCmd_SelectTicrIntLevel 0x6000
471#define TCmd_SelectTicrdma_level 0x7000
472#define TCmd_SendFrame 0x8000
473#define TCmd_SendAbort 0x9000
474#define TCmd_EnableDleInsertion 0xc000
475#define TCmd_DisableDleInsertion 0xd000
476#define TCmd_ClearEofEom 0xe000
477#define TCmd_SetEofEom 0xf000
478
479#define RCmd_Null 0x0000
480#define RCmd_ClearRxCRC 0x2000
481#define RCmd_EnterHuntmode 0x3000
482#define RCmd_SelectRicrRtsaData 0x4000
483#define RCmd_SelectRicrRxFifostatus 0x5000
484#define RCmd_SelectRicrIntLevel 0x6000
485#define RCmd_SelectRicrdma_level 0x7000
486
487/*
488 * Bits for enabling and disabling IRQs in Interrupt Control Register (ICR)
489 */
490
491#define RECEIVE_STATUS BIT5
492#define RECEIVE_DATA BIT4
493#define TRANSMIT_STATUS BIT3
494#define TRANSMIT_DATA BIT2
495#define IO_PIN BIT1
496#define MISC BIT0
497
498
499/*
500 * Receive status Bits in Receive Command/status Register RCSR
501 */
502
503#define RXSTATUS_SHORT_FRAME BIT8
504#define RXSTATUS_CODE_VIOLATION BIT8
505#define RXSTATUS_EXITED_HUNT BIT7
506#define RXSTATUS_IDLE_RECEIVED BIT6
507#define RXSTATUS_BREAK_RECEIVED BIT5
508#define RXSTATUS_ABORT_RECEIVED BIT5
509#define RXSTATUS_RXBOUND BIT4
510#define RXSTATUS_CRC_ERROR BIT3
511#define RXSTATUS_FRAMING_ERROR BIT3
512#define RXSTATUS_ABORT BIT2
513#define RXSTATUS_PARITY_ERROR BIT2
514#define RXSTATUS_OVERRUN BIT1
515#define RXSTATUS_DATA_AVAILABLE BIT0
516#define RXSTATUS_ALL 0x01f6
517#define usc_UnlatchRxstatusBits(a,b) usc_OutReg( (a), RCSR, (u16)((b) & RXSTATUS_ALL) )
518
519/*
520 * Values for setting transmit idle mode in
521 * Transmit Control/status Register (TCSR)
522 */
523#define IDLEMODE_FLAGS 0x0000
524#define IDLEMODE_ALT_ONE_ZERO 0x0100
525#define IDLEMODE_ZERO 0x0200
526#define IDLEMODE_ONE 0x0300
527#define IDLEMODE_ALT_MARK_SPACE 0x0500
528#define IDLEMODE_SPACE 0x0600
529#define IDLEMODE_MARK 0x0700
530#define IDLEMODE_MASK 0x0700
531
532/*
533 * IUSC revision identifiers
534 */
535#define IUSC_SL1660 0x4d44
536#define IUSC_PRE_SL1660 0x4553
537
538/*
539 * Transmit status Bits in Transmit Command/status Register (TCSR)
540 */
541
542#define TCSR_PRESERVE 0x0F00
543
544#define TCSR_UNDERWAIT BIT11
545#define TXSTATUS_PREAMBLE_SENT BIT7
546#define TXSTATUS_IDLE_SENT BIT6
547#define TXSTATUS_ABORT_SENT BIT5
548#define TXSTATUS_EOF_SENT BIT4
549#define TXSTATUS_EOM_SENT BIT4
550#define TXSTATUS_CRC_SENT BIT3
551#define TXSTATUS_ALL_SENT BIT2
552#define TXSTATUS_UNDERRUN BIT1
553#define TXSTATUS_FIFO_EMPTY BIT0
554#define TXSTATUS_ALL 0x00fa
555#define usc_UnlatchTxstatusBits(a,b) usc_OutReg( (a), TCSR, (u16)((a)->tcsr_value + ((b) & 0x00FF)) )
556
557
558#define MISCSTATUS_RXC_LATCHED BIT15
559#define MISCSTATUS_RXC BIT14
560#define MISCSTATUS_TXC_LATCHED BIT13
561#define MISCSTATUS_TXC BIT12
562#define MISCSTATUS_RI_LATCHED BIT11
563#define MISCSTATUS_RI BIT10
564#define MISCSTATUS_DSR_LATCHED BIT9
565#define MISCSTATUS_DSR BIT8
566#define MISCSTATUS_DCD_LATCHED BIT7
567#define MISCSTATUS_DCD BIT6
568#define MISCSTATUS_CTS_LATCHED BIT5
569#define MISCSTATUS_CTS BIT4
570#define MISCSTATUS_RCC_UNDERRUN BIT3
571#define MISCSTATUS_DPLL_NO_SYNC BIT2
572#define MISCSTATUS_BRG1_ZERO BIT1
573#define MISCSTATUS_BRG0_ZERO BIT0
574
575#define usc_UnlatchIostatusBits(a,b) usc_OutReg((a),MISR,(u16)((b) & 0xaaa0))
576#define usc_UnlatchMiscstatusBits(a,b) usc_OutReg((a),MISR,(u16)((b) & 0x000f))
577
578#define SICR_RXC_ACTIVE BIT15
579#define SICR_RXC_INACTIVE BIT14
Alexandru Juncue06922a2013-07-27 11:14:39 +0300580#define SICR_RXC (BIT15|BIT14)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581#define SICR_TXC_ACTIVE BIT13
582#define SICR_TXC_INACTIVE BIT12
Alexandru Juncue06922a2013-07-27 11:14:39 +0300583#define SICR_TXC (BIT13|BIT12)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584#define SICR_RI_ACTIVE BIT11
585#define SICR_RI_INACTIVE BIT10
Alexandru Juncue06922a2013-07-27 11:14:39 +0300586#define SICR_RI (BIT11|BIT10)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587#define SICR_DSR_ACTIVE BIT9
588#define SICR_DSR_INACTIVE BIT8
Alexandru Juncue06922a2013-07-27 11:14:39 +0300589#define SICR_DSR (BIT9|BIT8)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590#define SICR_DCD_ACTIVE BIT7
591#define SICR_DCD_INACTIVE BIT6
Alexandru Juncue06922a2013-07-27 11:14:39 +0300592#define SICR_DCD (BIT7|BIT6)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593#define SICR_CTS_ACTIVE BIT5
594#define SICR_CTS_INACTIVE BIT4
Alexandru Juncue06922a2013-07-27 11:14:39 +0300595#define SICR_CTS (BIT5|BIT4)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596#define SICR_RCC_UNDERFLOW BIT3
597#define SICR_DPLL_NO_SYNC BIT2
598#define SICR_BRG1_ZERO BIT1
599#define SICR_BRG0_ZERO BIT0
600
601void usc_DisableMasterIrqBit( struct mgsl_struct *info );
602void usc_EnableMasterIrqBit( struct mgsl_struct *info );
603void usc_EnableInterrupts( struct mgsl_struct *info, u16 IrqMask );
604void usc_DisableInterrupts( struct mgsl_struct *info, u16 IrqMask );
605void usc_ClearIrqPendingBits( struct mgsl_struct *info, u16 IrqMask );
606
607#define usc_EnableInterrupts( a, b ) \
608 usc_OutReg( (a), ICR, (u16)((usc_InReg((a),ICR) & 0xff00) + 0xc0 + (b)) )
609
610#define usc_DisableInterrupts( a, b ) \
611 usc_OutReg( (a), ICR, (u16)((usc_InReg((a),ICR) & 0xff00) + 0x80 + (b)) )
612
613#define usc_EnableMasterIrqBit(a) \
614 usc_OutReg( (a), ICR, (u16)((usc_InReg((a),ICR) & 0x0f00) + 0xb000) )
615
616#define usc_DisableMasterIrqBit(a) \
617 usc_OutReg( (a), ICR, (u16)(usc_InReg((a),ICR) & 0x7f00) )
618
619#define usc_ClearIrqPendingBits( a, b ) usc_OutReg( (a), DCCR, 0x40 + (b) )
620
621/*
622 * Transmit status Bits in Transmit Control status Register (TCSR)
623 * and Transmit Interrupt Control Register (TICR) (except BIT2, BIT0)
624 */
625
626#define TXSTATUS_PREAMBLE_SENT BIT7
627#define TXSTATUS_IDLE_SENT BIT6
628#define TXSTATUS_ABORT_SENT BIT5
629#define TXSTATUS_EOF BIT4
630#define TXSTATUS_CRC_SENT BIT3
631#define TXSTATUS_ALL_SENT BIT2
632#define TXSTATUS_UNDERRUN BIT1
633#define TXSTATUS_FIFO_EMPTY BIT0
634
635#define DICR_MASTER BIT15
636#define DICR_TRANSMIT BIT0
637#define DICR_RECEIVE BIT1
638
639#define usc_EnableDmaInterrupts(a,b) \
640 usc_OutDmaReg( (a), DICR, (u16)(usc_InDmaReg((a),DICR) | (b)) )
641
642#define usc_DisableDmaInterrupts(a,b) \
643 usc_OutDmaReg( (a), DICR, (u16)(usc_InDmaReg((a),DICR) & ~(b)) )
644
645#define usc_EnableStatusIrqs(a,b) \
646 usc_OutReg( (a), SICR, (u16)(usc_InReg((a),SICR) | (b)) )
647
648#define usc_DisablestatusIrqs(a,b) \
649 usc_OutReg( (a), SICR, (u16)(usc_InReg((a),SICR) & ~(b)) )
650
651/* Transmit status Bits in Transmit Control status Register (TCSR) */
652/* and Transmit Interrupt Control Register (TICR) (except BIT2, BIT0) */
653
654
655#define DISABLE_UNCONDITIONAL 0
656#define DISABLE_END_OF_FRAME 1
657#define ENABLE_UNCONDITIONAL 2
658#define ENABLE_AUTO_CTS 3
659#define ENABLE_AUTO_DCD 3
660#define usc_EnableTransmitter(a,b) \
661 usc_OutReg( (a), TMR, (u16)((usc_InReg((a),TMR) & 0xfffc) | (b)) )
662#define usc_EnableReceiver(a,b) \
663 usc_OutReg( (a), RMR, (u16)((usc_InReg((a),RMR) & 0xfffc) | (b)) )
664
665static u16 usc_InDmaReg( struct mgsl_struct *info, u16 Port );
666static void usc_OutDmaReg( struct mgsl_struct *info, u16 Port, u16 Value );
667static void usc_DmaCmd( struct mgsl_struct *info, u16 Cmd );
668
669static u16 usc_InReg( struct mgsl_struct *info, u16 Port );
670static void usc_OutReg( struct mgsl_struct *info, u16 Port, u16 Value );
671static void usc_RTCmd( struct mgsl_struct *info, u16 Cmd );
672void usc_RCmd( struct mgsl_struct *info, u16 Cmd );
673void usc_TCmd( struct mgsl_struct *info, u16 Cmd );
674
675#define usc_TCmd(a,b) usc_OutReg((a), TCSR, (u16)((a)->tcsr_value + (b)))
676#define usc_RCmd(a,b) usc_OutReg((a), RCSR, (b))
677
678#define usc_SetTransmitSyncChars(a,s0,s1) usc_OutReg((a), TSR, (u16)(((u16)s0<<8)|(u16)s1))
679
680static void usc_process_rxoverrun_sync( struct mgsl_struct *info );
681static void usc_start_receiver( struct mgsl_struct *info );
682static void usc_stop_receiver( struct mgsl_struct *info );
683
684static void usc_start_transmitter( struct mgsl_struct *info );
685static void usc_stop_transmitter( struct mgsl_struct *info );
686static void usc_set_txidle( struct mgsl_struct *info );
687static void usc_load_txfifo( struct mgsl_struct *info );
688
689static void usc_enable_aux_clock( struct mgsl_struct *info, u32 DataRate );
690static void usc_enable_loopback( struct mgsl_struct *info, int enable );
691
692static void usc_get_serial_signals( struct mgsl_struct *info );
693static void usc_set_serial_signals( struct mgsl_struct *info );
694
695static void usc_reset( struct mgsl_struct *info );
696
697static void usc_set_sync_mode( struct mgsl_struct *info );
698static void usc_set_sdlc_mode( struct mgsl_struct *info );
699static void usc_set_async_mode( struct mgsl_struct *info );
700static void usc_enable_async_clock( struct mgsl_struct *info, u32 DataRate );
701
702static void usc_loopback_frame( struct mgsl_struct *info );
703
704static void mgsl_tx_timeout(unsigned long context);
705
706
707static void usc_loopmode_cancel_transmit( struct mgsl_struct * info );
708static void usc_loopmode_insert_request( struct mgsl_struct * info );
709static int usc_loopmode_active( struct mgsl_struct * info);
710static void usc_loopmode_send_done( struct mgsl_struct * info );
711
712static int mgsl_ioctl_common(struct mgsl_struct *info, unsigned int cmd, unsigned long arg);
713
Paul Fulghumaf69c7f2006-12-06 20:40:24 -0800714#if SYNCLINK_GENERIC_HDLC
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715#define dev_to_port(D) (dev_to_hdlc(D)->priv)
716static void hdlcdev_tx_done(struct mgsl_struct *info);
717static void hdlcdev_rx(struct mgsl_struct *info, char *buf, int size);
718static int hdlcdev_init(struct mgsl_struct *info);
719static void hdlcdev_exit(struct mgsl_struct *info);
720#endif
721
722/*
723 * Defines a BUS descriptor value for the PCI adapter
724 * local bus address ranges.
725 */
726
727#define BUS_DESCRIPTOR( WrHold, WrDly, RdDly, Nwdd, Nwad, Nxda, Nrdd, Nrad ) \
728(0x00400020 + \
729((WrHold) << 30) + \
730((WrDly) << 28) + \
731((RdDly) << 26) + \
732((Nwdd) << 20) + \
733((Nwad) << 15) + \
734((Nxda) << 13) + \
735((Nrdd) << 11) + \
736((Nrad) << 6) )
737
738static void mgsl_trace_block(struct mgsl_struct *info,const char* data, int count, int xmit);
739
740/*
741 * Adapter diagnostic routines
742 */
Joe Perches0fab6de2008-04-28 02:14:02 -0700743static bool mgsl_register_test( struct mgsl_struct *info );
744static bool mgsl_irq_test( struct mgsl_struct *info );
745static bool mgsl_dma_test( struct mgsl_struct *info );
746static bool mgsl_memory_test( struct mgsl_struct *info );
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747static int mgsl_adapter_test( struct mgsl_struct *info );
748
749/*
750 * device and resource management routines
751 */
752static int mgsl_claim_resources(struct mgsl_struct *info);
753static void mgsl_release_resources(struct mgsl_struct *info);
754static void mgsl_add_device(struct mgsl_struct *info);
755static struct mgsl_struct* mgsl_allocate_device(void);
756
757/*
758 * DMA buffer manupulation functions.
759 */
760static void mgsl_free_rx_frame_buffers( struct mgsl_struct *info, unsigned int StartIndex, unsigned int EndIndex );
Joe Perches0fab6de2008-04-28 02:14:02 -0700761static bool mgsl_get_rx_frame( struct mgsl_struct *info );
762static bool mgsl_get_raw_rx_frame( struct mgsl_struct *info );
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763static void mgsl_reset_rx_dma_buffers( struct mgsl_struct *info );
764static void mgsl_reset_tx_dma_buffers( struct mgsl_struct *info );
765static int num_free_tx_dma_buffers(struct mgsl_struct *info);
766static void mgsl_load_tx_dma_buffer( struct mgsl_struct *info, const char *Buffer, unsigned int BufferSize);
767static void mgsl_load_pci_memory(char* TargetPtr, const char* SourcePtr, unsigned short count);
768
769/*
770 * DMA and Shared Memory buffer allocation and formatting
771 */
772static int mgsl_allocate_dma_buffers(struct mgsl_struct *info);
773static void mgsl_free_dma_buffers(struct mgsl_struct *info);
774static int mgsl_alloc_frame_memory(struct mgsl_struct *info, DMABUFFERENTRY *BufferList,int Buffercount);
775static void mgsl_free_frame_memory(struct mgsl_struct *info, DMABUFFERENTRY *BufferList,int Buffercount);
776static int mgsl_alloc_buffer_list_memory(struct mgsl_struct *info);
777static void mgsl_free_buffer_list_memory(struct mgsl_struct *info);
778static int mgsl_alloc_intermediate_rxbuffer_memory(struct mgsl_struct *info);
779static void mgsl_free_intermediate_rxbuffer_memory(struct mgsl_struct *info);
780static int mgsl_alloc_intermediate_txbuffer_memory(struct mgsl_struct *info);
781static void mgsl_free_intermediate_txbuffer_memory(struct mgsl_struct *info);
Joe Perches0fab6de2008-04-28 02:14:02 -0700782static bool load_next_tx_holding_buffer(struct mgsl_struct *info);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783static int save_tx_buffer_request(struct mgsl_struct *info,const char *Buffer, unsigned int BufferSize);
784
785/*
786 * Bottom half interrupt handlers
787 */
David Howellsc4028952006-11-22 14:57:56 +0000788static void mgsl_bh_handler(struct work_struct *work);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789static void mgsl_bh_receive(struct mgsl_struct *info);
790static void mgsl_bh_transmit(struct mgsl_struct *info);
791static void mgsl_bh_status(struct mgsl_struct *info);
792
793/*
794 * Interrupt handler routines and dispatch table.
795 */
796static void mgsl_isr_null( struct mgsl_struct *info );
797static void mgsl_isr_transmit_data( struct mgsl_struct *info );
798static void mgsl_isr_receive_data( struct mgsl_struct *info );
799static void mgsl_isr_receive_status( struct mgsl_struct *info );
800static void mgsl_isr_transmit_status( struct mgsl_struct *info );
801static void mgsl_isr_io_pin( struct mgsl_struct *info );
802static void mgsl_isr_misc( struct mgsl_struct *info );
803static void mgsl_isr_receive_dma( struct mgsl_struct *info );
804static void mgsl_isr_transmit_dma( struct mgsl_struct *info );
805
806typedef void (*isr_dispatch_func)(struct mgsl_struct *);
807
808static isr_dispatch_func UscIsrTable[7] =
809{
810 mgsl_isr_null,
811 mgsl_isr_misc,
812 mgsl_isr_io_pin,
813 mgsl_isr_transmit_data,
814 mgsl_isr_transmit_status,
815 mgsl_isr_receive_data,
816 mgsl_isr_receive_status
817};
818
819/*
820 * ioctl call handlers
821 */
Alan Cox60b33c12011-02-14 16:26:14 +0000822static int tiocmget(struct tty_struct *tty);
Alan Cox20b9d172011-02-14 16:26:50 +0000823static int tiocmset(struct tty_struct *tty,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824 unsigned int set, unsigned int clear);
825static int mgsl_get_stats(struct mgsl_struct * info, struct mgsl_icount
826 __user *user_icount);
827static int mgsl_get_params(struct mgsl_struct * info, MGSL_PARAMS __user *user_params);
828static int mgsl_set_params(struct mgsl_struct * info, MGSL_PARAMS __user *new_params);
829static int mgsl_get_txidle(struct mgsl_struct * info, int __user *idle_mode);
830static int mgsl_set_txidle(struct mgsl_struct * info, int idle_mode);
831static int mgsl_txenable(struct mgsl_struct * info, int enable);
832static int mgsl_txabort(struct mgsl_struct * info);
833static int mgsl_rxenable(struct mgsl_struct * info, int enable);
834static int mgsl_wait_event(struct mgsl_struct * info, int __user *mask);
835static int mgsl_loopmode_send_done( struct mgsl_struct * info );
836
837/* set non-zero on successful registration with PCI subsystem */
Joe Perches0fab6de2008-04-28 02:14:02 -0700838static bool pci_registered;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839
840/*
841 * Global linked list of SyncLink devices
842 */
843static struct mgsl_struct *mgsl_device_list;
844static int mgsl_device_count;
845
846/*
847 * Set this param to non-zero to load eax with the
848 * .text section address and breakpoint on module load.
849 * This is useful for use with gdb and add-symbol-file command.
850 */
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030851static bool break_on_load;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852
853/*
854 * Driver major number, defaults to zero to get auto
855 * assigned major number. May be forced as module parameter.
856 */
857static int ttymajor;
858
859/*
860 * Array of user specified options for ISA adapters.
861 */
862static int io[MAX_ISA_DEVICES];
863static int irq[MAX_ISA_DEVICES];
864static int dma[MAX_ISA_DEVICES];
865static int debug_level;
866static int maxframe[MAX_TOTAL_DEVICES];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867static int txdmabufs[MAX_TOTAL_DEVICES];
868static int txholdbufs[MAX_TOTAL_DEVICES];
869
870module_param(break_on_load, bool, 0);
871module_param(ttymajor, int, 0);
872module_param_array(io, int, NULL, 0);
873module_param_array(irq, int, NULL, 0);
874module_param_array(dma, int, NULL, 0);
875module_param(debug_level, int, 0);
876module_param_array(maxframe, int, NULL, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877module_param_array(txdmabufs, int, NULL, 0);
878module_param_array(txholdbufs, int, NULL, 0);
879
880static char *driver_name = "SyncLink serial driver";
Paul Fulghum0ff1b2c2005-11-13 16:07:19 -0800881static char *driver_version = "$Revision: 4.38 $";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882
883static int synclink_init_one (struct pci_dev *dev,
884 const struct pci_device_id *ent);
885static void synclink_remove_one (struct pci_dev *dev);
886
887static struct pci_device_id synclink_pci_tbl[] = {
888 { PCI_VENDOR_ID_MICROGATE, PCI_DEVICE_ID_MICROGATE_USC, PCI_ANY_ID, PCI_ANY_ID, },
889 { PCI_VENDOR_ID_MICROGATE, 0x0210, PCI_ANY_ID, PCI_ANY_ID, },
890 { 0, }, /* terminate list */
891};
892MODULE_DEVICE_TABLE(pci, synclink_pci_tbl);
893
894MODULE_LICENSE("GPL");
895
896static struct pci_driver synclink_pci_driver = {
897 .name = "synclink",
898 .id_table = synclink_pci_tbl,
899 .probe = synclink_init_one,
Bill Pemberton91116cb2012-11-19 13:21:06 -0500900 .remove = synclink_remove_one,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901};
902
903static struct tty_driver *serial_driver;
904
905/* number of characters left in xmit buffer before we ask for more */
906#define WAKEUP_CHARS 256
907
908
909static void mgsl_change_params(struct mgsl_struct *info);
910static void mgsl_wait_until_sent(struct tty_struct *tty, int timeout);
911
912/*
913 * 1st function defined in .text section. Calling this function in
914 * init_module() followed by a breakpoint allows a remote debugger
915 * (gdb) to get the .text address for the add-symbol-file command.
916 * This allows remote debugging of dynamically loadable modules.
917 */
918static void* mgsl_get_text_ptr(void)
919{
920 return mgsl_get_text_ptr;
921}
922
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923static inline int mgsl_paranoia_check(struct mgsl_struct *info,
924 char *name, const char *routine)
925{
926#ifdef MGSL_PARANOIA_CHECK
927 static const char *badmagic =
928 "Warning: bad magic number for mgsl struct (%s) in %s\n";
929 static const char *badinfo =
930 "Warning: null mgsl_struct for (%s) in %s\n";
931
932 if (!info) {
933 printk(badinfo, name, routine);
934 return 1;
935 }
936 if (info->magic != MGSL_MAGIC) {
937 printk(badmagic, name, routine);
938 return 1;
939 }
940#else
941 if (!info)
942 return 1;
943#endif
944 return 0;
945}
946
947/**
948 * line discipline callback wrappers
949 *
950 * The wrappers maintain line discipline references
951 * while calling into the line discipline.
952 *
953 * ldisc_receive_buf - pass receive data to line discipline
954 */
955
956static void ldisc_receive_buf(struct tty_struct *tty,
957 const __u8 *data, char *flags, int count)
958{
959 struct tty_ldisc *ld;
960 if (!tty)
961 return;
962 ld = tty_ldisc_ref(tty);
963 if (ld) {
Alan Coxa352def2008-07-16 21:53:12 +0100964 if (ld->ops->receive_buf)
965 ld->ops->receive_buf(tty, data, flags, count);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966 tty_ldisc_deref(ld);
967 }
968}
969
970/* mgsl_stop() throttle (stop) transmitter
971 *
972 * Arguments: tty pointer to tty info structure
973 * Return Value: None
974 */
975static void mgsl_stop(struct tty_struct *tty)
976{
Alan Coxc9f19e92009-01-02 13:47:26 +0000977 struct mgsl_struct *info = tty->driver_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978 unsigned long flags;
979
980 if (mgsl_paranoia_check(info, tty->name, "mgsl_stop"))
981 return;
982
983 if ( debug_level >= DEBUG_LEVEL_INFO )
984 printk("mgsl_stop(%s)\n",info->device_name);
985
986 spin_lock_irqsave(&info->irq_spinlock,flags);
987 if (info->tx_enabled)
988 usc_stop_transmitter(info);
989 spin_unlock_irqrestore(&info->irq_spinlock,flags);
990
991} /* end of mgsl_stop() */
992
993/* mgsl_start() release (start) transmitter
994 *
995 * Arguments: tty pointer to tty info structure
996 * Return Value: None
997 */
998static void mgsl_start(struct tty_struct *tty)
999{
Alan Coxc9f19e92009-01-02 13:47:26 +00001000 struct mgsl_struct *info = tty->driver_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001 unsigned long flags;
1002
1003 if (mgsl_paranoia_check(info, tty->name, "mgsl_start"))
1004 return;
1005
1006 if ( debug_level >= DEBUG_LEVEL_INFO )
1007 printk("mgsl_start(%s)\n",info->device_name);
1008
1009 spin_lock_irqsave(&info->irq_spinlock,flags);
1010 if (!info->tx_enabled)
1011 usc_start_transmitter(info);
1012 spin_unlock_irqrestore(&info->irq_spinlock,flags);
1013
1014} /* end of mgsl_start() */
1015
1016/*
1017 * Bottom half work queue access functions
1018 */
1019
1020/* mgsl_bh_action() Return next bottom half action to perform.
1021 * Return Value: BH action code or 0 if nothing to do.
1022 */
1023static int mgsl_bh_action(struct mgsl_struct *info)
1024{
1025 unsigned long flags;
1026 int rc = 0;
1027
1028 spin_lock_irqsave(&info->irq_spinlock,flags);
1029
1030 if (info->pending_bh & BH_RECEIVE) {
1031 info->pending_bh &= ~BH_RECEIVE;
1032 rc = BH_RECEIVE;
1033 } else if (info->pending_bh & BH_TRANSMIT) {
1034 info->pending_bh &= ~BH_TRANSMIT;
1035 rc = BH_TRANSMIT;
1036 } else if (info->pending_bh & BH_STATUS) {
1037 info->pending_bh &= ~BH_STATUS;
1038 rc = BH_STATUS;
1039 }
1040
1041 if (!rc) {
1042 /* Mark BH routine as complete */
Joe Perches0fab6de2008-04-28 02:14:02 -07001043 info->bh_running = false;
1044 info->bh_requested = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045 }
1046
1047 spin_unlock_irqrestore(&info->irq_spinlock,flags);
1048
1049 return rc;
1050}
1051
1052/*
1053 * Perform bottom half processing of work items queued by ISR.
1054 */
David Howellsc4028952006-11-22 14:57:56 +00001055static void mgsl_bh_handler(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056{
David Howellsc4028952006-11-22 14:57:56 +00001057 struct mgsl_struct *info =
1058 container_of(work, struct mgsl_struct, task);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059 int action;
1060
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061 if ( debug_level >= DEBUG_LEVEL_BH )
1062 printk( "%s(%d):mgsl_bh_handler(%s) entry\n",
1063 __FILE__,__LINE__,info->device_name);
1064
Joe Perches0fab6de2008-04-28 02:14:02 -07001065 info->bh_running = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066
1067 while((action = mgsl_bh_action(info)) != 0) {
1068
1069 /* Process work item */
1070 if ( debug_level >= DEBUG_LEVEL_BH )
1071 printk( "%s(%d):mgsl_bh_handler() work item action=%d\n",
1072 __FILE__,__LINE__,action);
1073
1074 switch (action) {
1075
1076 case BH_RECEIVE:
1077 mgsl_bh_receive(info);
1078 break;
1079 case BH_TRANSMIT:
1080 mgsl_bh_transmit(info);
1081 break;
1082 case BH_STATUS:
1083 mgsl_bh_status(info);
1084 break;
1085 default:
1086 /* unknown work item ID */
1087 printk("Unknown work item ID=%08X!\n", action);
1088 break;
1089 }
1090 }
1091
1092 if ( debug_level >= DEBUG_LEVEL_BH )
1093 printk( "%s(%d):mgsl_bh_handler(%s) exit\n",
1094 __FILE__,__LINE__,info->device_name);
1095}
1096
1097static void mgsl_bh_receive(struct mgsl_struct *info)
1098{
Joe Perches0fab6de2008-04-28 02:14:02 -07001099 bool (*get_rx_frame)(struct mgsl_struct *info) =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100 (info->params.mode == MGSL_MODE_HDLC ? mgsl_get_rx_frame : mgsl_get_raw_rx_frame);
1101
1102 if ( debug_level >= DEBUG_LEVEL_BH )
1103 printk( "%s(%d):mgsl_bh_receive(%s)\n",
1104 __FILE__,__LINE__,info->device_name);
1105
1106 do
1107 {
1108 if (info->rx_rcc_underrun) {
1109 unsigned long flags;
1110 spin_lock_irqsave(&info->irq_spinlock,flags);
1111 usc_start_receiver(info);
1112 spin_unlock_irqrestore(&info->irq_spinlock,flags);
1113 return;
1114 }
1115 } while(get_rx_frame(info));
1116}
1117
1118static void mgsl_bh_transmit(struct mgsl_struct *info)
1119{
Alan Cox8fb06c72008-07-16 21:56:46 +01001120 struct tty_struct *tty = info->port.tty;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121 unsigned long flags;
1122
1123 if ( debug_level >= DEBUG_LEVEL_BH )
1124 printk( "%s(%d):mgsl_bh_transmit() entry on %s\n",
1125 __FILE__,__LINE__,info->device_name);
1126
Jiri Slabyb963a842007-02-10 01:44:55 -08001127 if (tty)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128 tty_wakeup(tty);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129
1130 /* if transmitter idle and loopmode_send_done_requested
1131 * then start echoing RxD to TxD
1132 */
1133 spin_lock_irqsave(&info->irq_spinlock,flags);
1134 if ( !info->tx_active && info->loopmode_send_done_requested )
1135 usc_loopmode_send_done( info );
1136 spin_unlock_irqrestore(&info->irq_spinlock,flags);
1137}
1138
1139static void mgsl_bh_status(struct mgsl_struct *info)
1140{
1141 if ( debug_level >= DEBUG_LEVEL_BH )
1142 printk( "%s(%d):mgsl_bh_status() entry on %s\n",
1143 __FILE__,__LINE__,info->device_name);
1144
1145 info->ri_chkcount = 0;
1146 info->dsr_chkcount = 0;
1147 info->dcd_chkcount = 0;
1148 info->cts_chkcount = 0;
1149}
1150
1151/* mgsl_isr_receive_status()
1152 *
1153 * Service a receive status interrupt. The type of status
1154 * interrupt is indicated by the state of the RCSR.
1155 * This is only used for HDLC mode.
1156 *
1157 * Arguments: info pointer to device instance data
1158 * Return Value: None
1159 */
1160static void mgsl_isr_receive_status( struct mgsl_struct *info )
1161{
1162 u16 status = usc_InReg( info, RCSR );
1163
Alexandru Juncue06922a2013-07-27 11:14:39 +03001164 if ( debug_level >= DEBUG_LEVEL_ISR )
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165 printk("%s(%d):mgsl_isr_receive_status status=%04X\n",
1166 __FILE__,__LINE__,status);
1167
1168 if ( (status & RXSTATUS_ABORT_RECEIVED) &&
1169 info->loopmode_insert_requested &&
1170 usc_loopmode_active(info) )
1171 {
1172 ++info->icount.rxabort;
Joe Perches0fab6de2008-04-28 02:14:02 -07001173 info->loopmode_insert_requested = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174
1175 /* clear CMR:13 to start echoing RxD to TxD */
1176 info->cmr_value &= ~BIT13;
1177 usc_OutReg(info, CMR, info->cmr_value);
1178
1179 /* disable received abort irq (no longer required) */
1180 usc_OutReg(info, RICR,
1181 (usc_InReg(info, RICR) & ~RXSTATUS_ABORT_RECEIVED));
1182 }
1183
Alexandru Juncue06922a2013-07-27 11:14:39 +03001184 if (status & (RXSTATUS_EXITED_HUNT | RXSTATUS_IDLE_RECEIVED)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185 if (status & RXSTATUS_EXITED_HUNT)
1186 info->icount.exithunt++;
1187 if (status & RXSTATUS_IDLE_RECEIVED)
1188 info->icount.rxidle++;
1189 wake_up_interruptible(&info->event_wait_q);
1190 }
1191
1192 if (status & RXSTATUS_OVERRUN){
1193 info->icount.rxover++;
1194 usc_process_rxoverrun_sync( info );
1195 }
1196
1197 usc_ClearIrqPendingBits( info, RECEIVE_STATUS );
1198 usc_UnlatchRxstatusBits( info, status );
1199
1200} /* end of mgsl_isr_receive_status() */
1201
1202/* mgsl_isr_transmit_status()
1203 *
1204 * Service a transmit status interrupt
1205 * HDLC mode :end of transmit frame
1206 * Async mode:all data is sent
1207 * transmit status is indicated by bits in the TCSR.
1208 *
1209 * Arguments: info pointer to device instance data
1210 * Return Value: None
1211 */
1212static void mgsl_isr_transmit_status( struct mgsl_struct *info )
1213{
1214 u16 status = usc_InReg( info, TCSR );
1215
1216 if ( debug_level >= DEBUG_LEVEL_ISR )
1217 printk("%s(%d):mgsl_isr_transmit_status status=%04X\n",
1218 __FILE__,__LINE__,status);
1219
1220 usc_ClearIrqPendingBits( info, TRANSMIT_STATUS );
1221 usc_UnlatchTxstatusBits( info, status );
1222
1223 if ( status & (TXSTATUS_UNDERRUN | TXSTATUS_ABORT_SENT) )
1224 {
1225 /* finished sending HDLC abort. This may leave */
1226 /* the TxFifo with data from the aborted frame */
1227 /* so purge the TxFifo. Also shutdown the DMA */
1228 /* channel in case there is data remaining in */
1229 /* the DMA buffer */
1230 usc_DmaCmd( info, DmaCmd_ResetTxChannel );
1231 usc_RTCmd( info, RTCmd_PurgeTxFifo );
1232 }
1233
1234 if ( status & TXSTATUS_EOF_SENT )
1235 info->icount.txok++;
1236 else if ( status & TXSTATUS_UNDERRUN )
1237 info->icount.txunder++;
1238 else if ( status & TXSTATUS_ABORT_SENT )
1239 info->icount.txabort++;
1240 else
1241 info->icount.txunder++;
1242
Joe Perches0fab6de2008-04-28 02:14:02 -07001243 info->tx_active = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001244 info->xmit_cnt = info->xmit_head = info->xmit_tail = 0;
1245 del_timer(&info->tx_timer);
1246
1247 if ( info->drop_rts_on_tx_done ) {
1248 usc_get_serial_signals( info );
1249 if ( info->serial_signals & SerialSignal_RTS ) {
1250 info->serial_signals &= ~SerialSignal_RTS;
1251 usc_set_serial_signals( info );
1252 }
Joe Perches0fab6de2008-04-28 02:14:02 -07001253 info->drop_rts_on_tx_done = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254 }
1255
Paul Fulghumaf69c7f2006-12-06 20:40:24 -08001256#if SYNCLINK_GENERIC_HDLC
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257 if (info->netcount)
1258 hdlcdev_tx_done(info);
1259 else
1260#endif
1261 {
Alan Cox8fb06c72008-07-16 21:56:46 +01001262 if (info->port.tty->stopped || info->port.tty->hw_stopped) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263 usc_stop_transmitter(info);
1264 return;
1265 }
1266 info->pending_bh |= BH_TRANSMIT;
1267 }
1268
1269} /* end of mgsl_isr_transmit_status() */
1270
1271/* mgsl_isr_io_pin()
1272 *
1273 * Service an Input/Output pin interrupt. The type of
1274 * interrupt is indicated by bits in the MISR
1275 *
1276 * Arguments: info pointer to device instance data
1277 * Return Value: None
1278 */
1279static void mgsl_isr_io_pin( struct mgsl_struct *info )
1280{
1281 struct mgsl_icount *icount;
1282 u16 status = usc_InReg( info, MISR );
1283
1284 if ( debug_level >= DEBUG_LEVEL_ISR )
1285 printk("%s(%d):mgsl_isr_io_pin status=%04X\n",
1286 __FILE__,__LINE__,status);
1287
1288 usc_ClearIrqPendingBits( info, IO_PIN );
1289 usc_UnlatchIostatusBits( info, status );
1290
1291 if (status & (MISCSTATUS_CTS_LATCHED | MISCSTATUS_DCD_LATCHED |
1292 MISCSTATUS_DSR_LATCHED | MISCSTATUS_RI_LATCHED) ) {
1293 icount = &info->icount;
1294 /* update input line counters */
1295 if (status & MISCSTATUS_RI_LATCHED) {
1296 if ((info->ri_chkcount)++ >= IO_PIN_SHUTDOWN_LIMIT)
1297 usc_DisablestatusIrqs(info,SICR_RI);
1298 icount->rng++;
1299 if ( status & MISCSTATUS_RI )
1300 info->input_signal_events.ri_up++;
1301 else
1302 info->input_signal_events.ri_down++;
1303 }
1304 if (status & MISCSTATUS_DSR_LATCHED) {
1305 if ((info->dsr_chkcount)++ >= IO_PIN_SHUTDOWN_LIMIT)
1306 usc_DisablestatusIrqs(info,SICR_DSR);
1307 icount->dsr++;
1308 if ( status & MISCSTATUS_DSR )
1309 info->input_signal_events.dsr_up++;
1310 else
1311 info->input_signal_events.dsr_down++;
1312 }
1313 if (status & MISCSTATUS_DCD_LATCHED) {
1314 if ((info->dcd_chkcount)++ >= IO_PIN_SHUTDOWN_LIMIT)
1315 usc_DisablestatusIrqs(info,SICR_DCD);
1316 icount->dcd++;
1317 if (status & MISCSTATUS_DCD) {
1318 info->input_signal_events.dcd_up++;
1319 } else
1320 info->input_signal_events.dcd_down++;
Paul Fulghumaf69c7f2006-12-06 20:40:24 -08001321#if SYNCLINK_GENERIC_HDLC
Krzysztof Halasafbeff3c2006-07-21 14:44:55 -07001322 if (info->netcount) {
1323 if (status & MISCSTATUS_DCD)
1324 netif_carrier_on(info->netdev);
1325 else
1326 netif_carrier_off(info->netdev);
1327 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328#endif
1329 }
1330 if (status & MISCSTATUS_CTS_LATCHED)
1331 {
1332 if ((info->cts_chkcount)++ >= IO_PIN_SHUTDOWN_LIMIT)
1333 usc_DisablestatusIrqs(info,SICR_CTS);
1334 icount->cts++;
1335 if ( status & MISCSTATUS_CTS )
1336 info->input_signal_events.cts_up++;
1337 else
1338 info->input_signal_events.cts_down++;
1339 }
1340 wake_up_interruptible(&info->status_event_wait_q);
1341 wake_up_interruptible(&info->event_wait_q);
1342
Peter Hurley2d686552016-04-09 17:53:23 -07001343 if (tty_port_check_carrier(&info->port) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344 (status & MISCSTATUS_DCD_LATCHED) ) {
1345 if ( debug_level >= DEBUG_LEVEL_ISR )
1346 printk("%s CD now %s...", info->device_name,
1347 (status & MISCSTATUS_DCD) ? "on" : "off");
1348 if (status & MISCSTATUS_DCD)
Alan Cox8fb06c72008-07-16 21:56:46 +01001349 wake_up_interruptible(&info->port.open_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350 else {
1351 if ( debug_level >= DEBUG_LEVEL_ISR )
1352 printk("doing serial hangup...");
Alan Cox8fb06c72008-07-16 21:56:46 +01001353 if (info->port.tty)
1354 tty_hangup(info->port.tty);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355 }
1356 }
1357
Huang Shijief21ec3d2012-08-22 22:13:36 -04001358 if (tty_port_cts_enabled(&info->port) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07001359 (status & MISCSTATUS_CTS_LATCHED) ) {
Alan Cox8fb06c72008-07-16 21:56:46 +01001360 if (info->port.tty->hw_stopped) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361 if (status & MISCSTATUS_CTS) {
1362 if ( debug_level >= DEBUG_LEVEL_ISR )
1363 printk("CTS tx start...");
Alan Cox8fb06c72008-07-16 21:56:46 +01001364 if (info->port.tty)
1365 info->port.tty->hw_stopped = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001366 usc_start_transmitter(info);
1367 info->pending_bh |= BH_TRANSMIT;
1368 return;
1369 }
1370 } else {
1371 if (!(status & MISCSTATUS_CTS)) {
1372 if ( debug_level >= DEBUG_LEVEL_ISR )
1373 printk("CTS tx stop...");
Alan Cox8fb06c72008-07-16 21:56:46 +01001374 if (info->port.tty)
1375 info->port.tty->hw_stopped = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376 usc_stop_transmitter(info);
1377 }
1378 }
1379 }
1380 }
1381
1382 info->pending_bh |= BH_STATUS;
1383
1384 /* for diagnostics set IRQ flag */
1385 if ( status & MISCSTATUS_TXC_LATCHED ){
1386 usc_OutReg( info, SICR,
1387 (unsigned short)(usc_InReg(info,SICR) & ~(SICR_TXC_ACTIVE+SICR_TXC_INACTIVE)) );
1388 usc_UnlatchIostatusBits( info, MISCSTATUS_TXC_LATCHED );
Joe Perches0fab6de2008-04-28 02:14:02 -07001389 info->irq_occurred = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001390 }
1391
1392} /* end of mgsl_isr_io_pin() */
1393
1394/* mgsl_isr_transmit_data()
1395 *
1396 * Service a transmit data interrupt (async mode only).
1397 *
1398 * Arguments: info pointer to device instance data
1399 * Return Value: None
1400 */
1401static void mgsl_isr_transmit_data( struct mgsl_struct *info )
1402{
1403 if ( debug_level >= DEBUG_LEVEL_ISR )
1404 printk("%s(%d):mgsl_isr_transmit_data xmit_cnt=%d\n",
1405 __FILE__,__LINE__,info->xmit_cnt);
1406
1407 usc_ClearIrqPendingBits( info, TRANSMIT_DATA );
1408
Alan Cox8fb06c72008-07-16 21:56:46 +01001409 if (info->port.tty->stopped || info->port.tty->hw_stopped) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001410 usc_stop_transmitter(info);
1411 return;
1412 }
1413
1414 if ( info->xmit_cnt )
1415 usc_load_txfifo( info );
1416 else
Joe Perches0fab6de2008-04-28 02:14:02 -07001417 info->tx_active = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418
1419 if (info->xmit_cnt < WAKEUP_CHARS)
1420 info->pending_bh |= BH_TRANSMIT;
1421
1422} /* end of mgsl_isr_transmit_data() */
1423
1424/* mgsl_isr_receive_data()
1425 *
1426 * Service a receive data interrupt. This occurs
1427 * when operating in asynchronous interrupt transfer mode.
1428 * The receive data FIFO is flushed to the receive data buffers.
1429 *
1430 * Arguments: info pointer to device instance data
1431 * Return Value: None
1432 */
1433static void mgsl_isr_receive_data( struct mgsl_struct *info )
1434{
1435 int Fifocount;
1436 u16 status;
Alan Cox33f0f882006-01-09 20:54:13 -08001437 int work = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438 unsigned char DataByte;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001439 struct mgsl_icount *icount = &info->icount;
1440
1441 if ( debug_level >= DEBUG_LEVEL_ISR )
1442 printk("%s(%d):mgsl_isr_receive_data\n",
1443 __FILE__,__LINE__);
1444
1445 usc_ClearIrqPendingBits( info, RECEIVE_DATA );
1446
1447 /* select FIFO status for RICR readback */
1448 usc_RCmd( info, RCmd_SelectRicrRxFifostatus );
1449
1450 /* clear the Wordstatus bit so that status readback */
1451 /* only reflects the status of this byte */
1452 usc_OutReg( info, RICR+LSBONLY, (u16)(usc_InReg(info, RICR+LSBONLY) & ~BIT3 ));
1453
1454 /* flush the receive FIFO */
1455
1456 while( (Fifocount = (usc_InReg(info,RICR) >> 8)) ) {
Alan Cox33f0f882006-01-09 20:54:13 -08001457 int flag;
1458
Linus Torvalds1da177e2005-04-16 15:20:36 -07001459 /* read one byte from RxFIFO */
1460 outw( (inw(info->io_base + CCAR) & 0x0780) | (RDR+LSBONLY),
1461 info->io_base + CCAR );
1462 DataByte = inb( info->io_base + CCAR );
1463
1464 /* get the status of the received byte */
1465 status = usc_InReg(info, RCSR);
Alexandru Juncue06922a2013-07-27 11:14:39 +03001466 if ( status & (RXSTATUS_FRAMING_ERROR | RXSTATUS_PARITY_ERROR |
1467 RXSTATUS_OVERRUN | RXSTATUS_BREAK_RECEIVED) )
Linus Torvalds1da177e2005-04-16 15:20:36 -07001468 usc_UnlatchRxstatusBits(info,RXSTATUS_ALL);
1469
Linus Torvalds1da177e2005-04-16 15:20:36 -07001470 icount->rx++;
1471
Alan Cox33f0f882006-01-09 20:54:13 -08001472 flag = 0;
Alexandru Juncue06922a2013-07-27 11:14:39 +03001473 if ( status & (RXSTATUS_FRAMING_ERROR | RXSTATUS_PARITY_ERROR |
1474 RXSTATUS_OVERRUN | RXSTATUS_BREAK_RECEIVED) ) {
1475 printk("rxerr=%04X\n",status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476 /* update error statistics */
1477 if ( status & RXSTATUS_BREAK_RECEIVED ) {
Alexandru Juncue06922a2013-07-27 11:14:39 +03001478 status &= ~(RXSTATUS_FRAMING_ERROR | RXSTATUS_PARITY_ERROR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001479 icount->brk++;
Alexandru Juncue06922a2013-07-27 11:14:39 +03001480 } else if (status & RXSTATUS_PARITY_ERROR)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481 icount->parity++;
1482 else if (status & RXSTATUS_FRAMING_ERROR)
1483 icount->frame++;
1484 else if (status & RXSTATUS_OVERRUN) {
1485 /* must issue purge fifo cmd before */
1486 /* 16C32 accepts more receive chars */
1487 usc_RTCmd(info,RTCmd_PurgeRxFifo);
1488 icount->overrun++;
1489 }
1490
Alexandru Juncue06922a2013-07-27 11:14:39 +03001491 /* discard char if tty control flags say so */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492 if (status & info->ignore_status_mask)
1493 continue;
1494
1495 status &= info->read_status_mask;
1496
1497 if (status & RXSTATUS_BREAK_RECEIVED) {
Alan Cox33f0f882006-01-09 20:54:13 -08001498 flag = TTY_BREAK;
Alan Cox8fb06c72008-07-16 21:56:46 +01001499 if (info->port.flags & ASYNC_SAK)
Jiri Slaby2e124b42013-01-03 15:53:06 +01001500 do_SAK(info->port.tty);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001501 } else if (status & RXSTATUS_PARITY_ERROR)
Alan Cox33f0f882006-01-09 20:54:13 -08001502 flag = TTY_PARITY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503 else if (status & RXSTATUS_FRAMING_ERROR)
Alan Cox33f0f882006-01-09 20:54:13 -08001504 flag = TTY_FRAME;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505 } /* end of if (error) */
Jiri Slaby92a19f92013-01-03 15:53:03 +01001506 tty_insert_flip_char(&info->port, DataByte, flag);
Alan Cox33f0f882006-01-09 20:54:13 -08001507 if (status & RXSTATUS_OVERRUN) {
1508 /* Overrun is special, since it's
1509 * reported immediately, and doesn't
1510 * affect the current character
1511 */
Jiri Slaby92a19f92013-01-03 15:53:03 +01001512 work += tty_insert_flip_char(&info->port, 0, TTY_OVERRUN);
Alan Cox33f0f882006-01-09 20:54:13 -08001513 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514 }
1515
1516 if ( debug_level >= DEBUG_LEVEL_ISR ) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517 printk("%s(%d):rx=%d brk=%d parity=%d frame=%d overrun=%d\n",
1518 __FILE__,__LINE__,icount->rx,icount->brk,
1519 icount->parity,icount->frame,icount->overrun);
1520 }
1521
Alan Cox33f0f882006-01-09 20:54:13 -08001522 if(work)
Jiri Slaby2e124b42013-01-03 15:53:06 +01001523 tty_flip_buffer_push(&info->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001524}
1525
1526/* mgsl_isr_misc()
1527 *
Joe Perches8dfba4d2008-02-03 17:11:42 +02001528 * Service a miscellaneous interrupt source.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001529 *
1530 * Arguments: info pointer to device extension (instance data)
1531 * Return Value: None
1532 */
1533static void mgsl_isr_misc( struct mgsl_struct *info )
1534{
1535 u16 status = usc_InReg( info, MISR );
1536
1537 if ( debug_level >= DEBUG_LEVEL_ISR )
1538 printk("%s(%d):mgsl_isr_misc status=%04X\n",
1539 __FILE__,__LINE__,status);
1540
1541 if ((status & MISCSTATUS_RCC_UNDERRUN) &&
1542 (info->params.mode == MGSL_MODE_HDLC)) {
1543
1544 /* turn off receiver and rx DMA */
1545 usc_EnableReceiver(info,DISABLE_UNCONDITIONAL);
1546 usc_DmaCmd(info, DmaCmd_ResetRxChannel);
1547 usc_UnlatchRxstatusBits(info, RXSTATUS_ALL);
Alexandru Juncue06922a2013-07-27 11:14:39 +03001548 usc_ClearIrqPendingBits(info, RECEIVE_DATA | RECEIVE_STATUS);
1549 usc_DisableInterrupts(info, RECEIVE_DATA | RECEIVE_STATUS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550
1551 /* schedule BH handler to restart receiver */
1552 info->pending_bh |= BH_RECEIVE;
Joe Perches0fab6de2008-04-28 02:14:02 -07001553 info->rx_rcc_underrun = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554 }
1555
1556 usc_ClearIrqPendingBits( info, MISC );
1557 usc_UnlatchMiscstatusBits( info, status );
1558
1559} /* end of mgsl_isr_misc() */
1560
1561/* mgsl_isr_null()
1562 *
1563 * Services undefined interrupt vectors from the
1564 * USC. (hence this function SHOULD never be called)
1565 *
1566 * Arguments: info pointer to device extension (instance data)
1567 * Return Value: None
1568 */
1569static void mgsl_isr_null( struct mgsl_struct *info )
1570{
1571
1572} /* end of mgsl_isr_null() */
1573
1574/* mgsl_isr_receive_dma()
1575 *
1576 * Service a receive DMA channel interrupt.
1577 * For this driver there are two sources of receive DMA interrupts
1578 * as identified in the Receive DMA mode Register (RDMR):
1579 *
1580 * BIT3 EOA/EOL End of List, all receive buffers in receive
1581 * buffer list have been filled (no more free buffers
1582 * available). The DMA controller has shut down.
1583 *
1584 * BIT2 EOB End of Buffer. This interrupt occurs when a receive
1585 * DMA buffer is terminated in response to completion
1586 * of a good frame or a frame with errors. The status
1587 * of the frame is stored in the buffer entry in the
1588 * list of receive buffer entries.
1589 *
1590 * Arguments: info pointer to device instance data
1591 * Return Value: None
1592 */
1593static void mgsl_isr_receive_dma( struct mgsl_struct *info )
1594{
1595 u16 status;
1596
1597 /* clear interrupt pending and IUS bit for Rx DMA IRQ */
Alexandru Juncue06922a2013-07-27 11:14:39 +03001598 usc_OutDmaReg( info, CDIR, BIT9 | BIT1 );
Linus Torvalds1da177e2005-04-16 15:20:36 -07001599
1600 /* Read the receive DMA status to identify interrupt type. */
1601 /* This also clears the status bits. */
1602 status = usc_InDmaReg( info, RDMR );
1603
1604 if ( debug_level >= DEBUG_LEVEL_ISR )
1605 printk("%s(%d):mgsl_isr_receive_dma(%s) status=%04X\n",
1606 __FILE__,__LINE__,info->device_name,status);
1607
1608 info->pending_bh |= BH_RECEIVE;
1609
1610 if ( status & BIT3 ) {
Joe Perches0fab6de2008-04-28 02:14:02 -07001611 info->rx_overflow = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612 info->icount.buf_overrun++;
1613 }
1614
1615} /* end of mgsl_isr_receive_dma() */
1616
1617/* mgsl_isr_transmit_dma()
1618 *
1619 * This function services a transmit DMA channel interrupt.
1620 *
1621 * For this driver there is one source of transmit DMA interrupts
1622 * as identified in the Transmit DMA Mode Register (TDMR):
1623 *
1624 * BIT2 EOB End of Buffer. This interrupt occurs when a
1625 * transmit DMA buffer has been emptied.
1626 *
1627 * The driver maintains enough transmit DMA buffers to hold at least
1628 * one max frame size transmit frame. When operating in a buffered
1629 * transmit mode, there may be enough transmit DMA buffers to hold at
1630 * least two or more max frame size frames. On an EOB condition,
1631 * determine if there are any queued transmit buffers and copy into
1632 * transmit DMA buffers if we have room.
1633 *
1634 * Arguments: info pointer to device instance data
1635 * Return Value: None
1636 */
1637static void mgsl_isr_transmit_dma( struct mgsl_struct *info )
1638{
1639 u16 status;
1640
1641 /* clear interrupt pending and IUS bit for Tx DMA IRQ */
Alexandru Juncue06922a2013-07-27 11:14:39 +03001642 usc_OutDmaReg(info, CDIR, BIT8 | BIT0 );
Linus Torvalds1da177e2005-04-16 15:20:36 -07001643
1644 /* Read the transmit DMA status to identify interrupt type. */
1645 /* This also clears the status bits. */
1646
1647 status = usc_InDmaReg( info, TDMR );
1648
1649 if ( debug_level >= DEBUG_LEVEL_ISR )
1650 printk("%s(%d):mgsl_isr_transmit_dma(%s) status=%04X\n",
1651 __FILE__,__LINE__,info->device_name,status);
1652
1653 if ( status & BIT2 ) {
1654 --info->tx_dma_buffers_used;
1655
1656 /* if there are transmit frames queued,
1657 * try to load the next one
1658 */
1659 if ( load_next_tx_holding_buffer(info) ) {
1660 /* if call returns non-zero value, we have
1661 * at least one free tx holding buffer
1662 */
1663 info->pending_bh |= BH_TRANSMIT;
1664 }
1665 }
1666
1667} /* end of mgsl_isr_transmit_dma() */
1668
1669/* mgsl_interrupt()
1670 *
1671 * Interrupt service routine entry point.
1672 *
1673 * Arguments:
1674 *
1675 * irq interrupt number that caused interrupt
1676 * dev_id device ID supplied during interrupt registration
Linus Torvalds1da177e2005-04-16 15:20:36 -07001677 *
1678 * Return Value: None
1679 */
Jeff Garzika6f97b22007-10-31 05:20:49 -04001680static irqreturn_t mgsl_interrupt(int dummy, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001681{
Jeff Garzika6f97b22007-10-31 05:20:49 -04001682 struct mgsl_struct *info = dev_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001683 u16 UscVector;
1684 u16 DmaVector;
1685
1686 if ( debug_level >= DEBUG_LEVEL_ISR )
Jeff Garzika6f97b22007-10-31 05:20:49 -04001687 printk(KERN_DEBUG "%s(%d):mgsl_interrupt(%d)entry.\n",
1688 __FILE__, __LINE__, info->irq_level);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689
Linus Torvalds1da177e2005-04-16 15:20:36 -07001690 spin_lock(&info->irq_spinlock);
1691
1692 for(;;) {
1693 /* Read the interrupt vectors from hardware. */
1694 UscVector = usc_InReg(info, IVR) >> 9;
1695 DmaVector = usc_InDmaReg(info, DIVR);
1696
1697 if ( debug_level >= DEBUG_LEVEL_ISR )
1698 printk("%s(%d):%s UscVector=%08X DmaVector=%08X\n",
1699 __FILE__,__LINE__,info->device_name,UscVector,DmaVector);
1700
1701 if ( !UscVector && !DmaVector )
1702 break;
1703
1704 /* Dispatch interrupt vector */
1705 if ( UscVector )
1706 (*UscIsrTable[UscVector])(info);
1707 else if ( (DmaVector&(BIT10|BIT9)) == BIT10)
1708 mgsl_isr_transmit_dma(info);
1709 else
1710 mgsl_isr_receive_dma(info);
1711
1712 if ( info->isr_overflow ) {
Jeff Garzika6f97b22007-10-31 05:20:49 -04001713 printk(KERN_ERR "%s(%d):%s isr overflow irq=%d\n",
1714 __FILE__, __LINE__, info->device_name, info->irq_level);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715 usc_DisableMasterIrqBit(info);
1716 usc_DisableDmaInterrupts(info,DICR_MASTER);
1717 break;
1718 }
1719 }
1720
1721 /* Request bottom half processing if there's something
1722 * for it to do and the bh is not already running
1723 */
1724
1725 if ( info->pending_bh && !info->bh_running && !info->bh_requested ) {
1726 if ( debug_level >= DEBUG_LEVEL_ISR )
1727 printk("%s(%d):%s queueing bh task.\n",
1728 __FILE__,__LINE__,info->device_name);
1729 schedule_work(&info->task);
Joe Perches0fab6de2008-04-28 02:14:02 -07001730 info->bh_requested = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001731 }
1732
1733 spin_unlock(&info->irq_spinlock);
1734
1735 if ( debug_level >= DEBUG_LEVEL_ISR )
Jeff Garzika6f97b22007-10-31 05:20:49 -04001736 printk(KERN_DEBUG "%s(%d):mgsl_interrupt(%d)exit.\n",
1737 __FILE__, __LINE__, info->irq_level);
1738
Linus Torvalds1da177e2005-04-16 15:20:36 -07001739 return IRQ_HANDLED;
1740} /* end of mgsl_interrupt() */
1741
1742/* startup()
1743 *
1744 * Initialize and start device.
1745 *
1746 * Arguments: info pointer to device instance data
1747 * Return Value: 0 if success, otherwise error code
1748 */
1749static int startup(struct mgsl_struct * info)
1750{
1751 int retval = 0;
1752
1753 if ( debug_level >= DEBUG_LEVEL_INFO )
1754 printk("%s(%d):mgsl_startup(%s)\n",__FILE__,__LINE__,info->device_name);
1755
Alan Cox8fb06c72008-07-16 21:56:46 +01001756 if (info->port.flags & ASYNC_INITIALIZED)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001757 return 0;
1758
1759 if (!info->xmit_buf) {
1760 /* allocate a page of memory for a transmit buffer */
1761 info->xmit_buf = (unsigned char *)get_zeroed_page(GFP_KERNEL);
1762 if (!info->xmit_buf) {
1763 printk(KERN_ERR"%s(%d):%s can't allocate transmit buffer\n",
1764 __FILE__,__LINE__,info->device_name);
1765 return -ENOMEM;
1766 }
1767 }
1768
1769 info->pending_bh = 0;
1770
Paul Fulghum96612392005-09-09 13:02:13 -07001771 memset(&info->icount, 0, sizeof(info->icount));
1772
Jiri Slaby40565f12007-02-12 00:52:31 -08001773 setup_timer(&info->tx_timer, mgsl_tx_timeout, (unsigned long)info);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001774
1775 /* Allocate and claim adapter resources */
1776 retval = mgsl_claim_resources(info);
1777
1778 /* perform existence check and diagnostics */
1779 if ( !retval )
1780 retval = mgsl_adapter_test(info);
1781
1782 if ( retval ) {
Alan Cox8fb06c72008-07-16 21:56:46 +01001783 if (capable(CAP_SYS_ADMIN) && info->port.tty)
1784 set_bit(TTY_IO_ERROR, &info->port.tty->flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001785 mgsl_release_resources(info);
1786 return retval;
1787 }
1788
1789 /* program hardware for current parameters */
1790 mgsl_change_params(info);
1791
Alan Cox8fb06c72008-07-16 21:56:46 +01001792 if (info->port.tty)
1793 clear_bit(TTY_IO_ERROR, &info->port.tty->flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001794
Alan Cox8fb06c72008-07-16 21:56:46 +01001795 info->port.flags |= ASYNC_INITIALIZED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001796
1797 return 0;
1798
1799} /* end of startup() */
1800
1801/* shutdown()
1802 *
1803 * Called by mgsl_close() and mgsl_hangup() to shutdown hardware
1804 *
1805 * Arguments: info pointer to device instance data
1806 * Return Value: None
1807 */
1808static void shutdown(struct mgsl_struct * info)
1809{
1810 unsigned long flags;
1811
Alan Cox8fb06c72008-07-16 21:56:46 +01001812 if (!(info->port.flags & ASYNC_INITIALIZED))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001813 return;
1814
1815 if (debug_level >= DEBUG_LEVEL_INFO)
1816 printk("%s(%d):mgsl_shutdown(%s)\n",
1817 __FILE__,__LINE__, info->device_name );
1818
1819 /* clear status wait queue because status changes */
1820 /* can't happen after shutting down the hardware */
1821 wake_up_interruptible(&info->status_event_wait_q);
1822 wake_up_interruptible(&info->event_wait_q);
1823
Jiri Slaby40565f12007-02-12 00:52:31 -08001824 del_timer_sync(&info->tx_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001825
1826 if (info->xmit_buf) {
1827 free_page((unsigned long) info->xmit_buf);
1828 info->xmit_buf = NULL;
1829 }
1830
1831 spin_lock_irqsave(&info->irq_spinlock,flags);
1832 usc_DisableMasterIrqBit(info);
1833 usc_stop_receiver(info);
1834 usc_stop_transmitter(info);
Alexandru Juncue06922a2013-07-27 11:14:39 +03001835 usc_DisableInterrupts(info,RECEIVE_DATA | RECEIVE_STATUS |
1836 TRANSMIT_DATA | TRANSMIT_STATUS | IO_PIN | MISC );
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837 usc_DisableDmaInterrupts(info,DICR_MASTER + DICR_TRANSMIT + DICR_RECEIVE);
Alan Coxadc8d742012-07-14 15:31:47 +01001838
Linus Torvalds1da177e2005-04-16 15:20:36 -07001839 /* Disable DMAEN (Port 7, Bit 14) */
1840 /* This disconnects the DMA request signal from the ISA bus */
1841 /* on the ISA adapter. This has no effect for the PCI adapter */
1842 usc_OutReg(info, PCR, (u16)((usc_InReg(info, PCR) | BIT15) | BIT14));
Alan Coxadc8d742012-07-14 15:31:47 +01001843
Linus Torvalds1da177e2005-04-16 15:20:36 -07001844 /* Disable INTEN (Port 6, Bit12) */
1845 /* This disconnects the IRQ request signal to the ISA bus */
1846 /* on the ISA adapter. This has no effect for the PCI adapter */
1847 usc_OutReg(info, PCR, (u16)((usc_InReg(info, PCR) | BIT13) | BIT12));
Alan Coxadc8d742012-07-14 15:31:47 +01001848
1849 if (!info->port.tty || info->port.tty->termios.c_cflag & HUPCL) {
Joe Perches9fe80742013-01-27 18:21:00 -08001850 info->serial_signals &= ~(SerialSignal_RTS | SerialSignal_DTR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001851 usc_set_serial_signals(info);
1852 }
Alan Coxadc8d742012-07-14 15:31:47 +01001853
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854 spin_unlock_irqrestore(&info->irq_spinlock,flags);
1855
1856 mgsl_release_resources(info);
1857
Alan Cox8fb06c72008-07-16 21:56:46 +01001858 if (info->port.tty)
1859 set_bit(TTY_IO_ERROR, &info->port.tty->flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001860
Alan Cox8fb06c72008-07-16 21:56:46 +01001861 info->port.flags &= ~ASYNC_INITIALIZED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001862
1863} /* end of shutdown() */
1864
1865static void mgsl_program_hw(struct mgsl_struct *info)
1866{
1867 unsigned long flags;
1868
1869 spin_lock_irqsave(&info->irq_spinlock,flags);
1870
1871 usc_stop_receiver(info);
1872 usc_stop_transmitter(info);
1873 info->xmit_cnt = info->xmit_head = info->xmit_tail = 0;
1874
1875 if (info->params.mode == MGSL_MODE_HDLC ||
1876 info->params.mode == MGSL_MODE_RAW ||
1877 info->netcount)
1878 usc_set_sync_mode(info);
1879 else
1880 usc_set_async_mode(info);
1881
1882 usc_set_serial_signals(info);
1883
1884 info->dcd_chkcount = 0;
1885 info->cts_chkcount = 0;
1886 info->ri_chkcount = 0;
1887 info->dsr_chkcount = 0;
1888
Alexandru Juncue06922a2013-07-27 11:14:39 +03001889 usc_EnableStatusIrqs(info,SICR_CTS+SICR_DSR+SICR_DCD+SICR_RI);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001890 usc_EnableInterrupts(info, IO_PIN);
1891 usc_get_serial_signals(info);
1892
Alan Coxadc8d742012-07-14 15:31:47 +01001893 if (info->netcount || info->port.tty->termios.c_cflag & CREAD)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001894 usc_start_receiver(info);
1895
1896 spin_unlock_irqrestore(&info->irq_spinlock,flags);
1897}
1898
1899/* Reconfigure adapter based on new parameters
1900 */
1901static void mgsl_change_params(struct mgsl_struct *info)
1902{
1903 unsigned cflag;
1904 int bits_per_char;
1905
Alan Coxadc8d742012-07-14 15:31:47 +01001906 if (!info->port.tty)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001907 return;
1908
1909 if (debug_level >= DEBUG_LEVEL_INFO)
1910 printk("%s(%d):mgsl_change_params(%s)\n",
1911 __FILE__,__LINE__, info->device_name );
1912
Alan Coxadc8d742012-07-14 15:31:47 +01001913 cflag = info->port.tty->termios.c_cflag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001914
Joe Perches9fe80742013-01-27 18:21:00 -08001915 /* if B0 rate (hangup) specified then negate RTS and DTR */
1916 /* otherwise assert RTS and DTR */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001917 if (cflag & CBAUD)
Joe Perches9fe80742013-01-27 18:21:00 -08001918 info->serial_signals |= SerialSignal_RTS | SerialSignal_DTR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001919 else
Joe Perches9fe80742013-01-27 18:21:00 -08001920 info->serial_signals &= ~(SerialSignal_RTS | SerialSignal_DTR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001921
1922 /* byte size and parity */
1923
1924 switch (cflag & CSIZE) {
1925 case CS5: info->params.data_bits = 5; break;
1926 case CS6: info->params.data_bits = 6; break;
1927 case CS7: info->params.data_bits = 7; break;
1928 case CS8: info->params.data_bits = 8; break;
1929 /* Never happens, but GCC is too dumb to figure it out */
1930 default: info->params.data_bits = 7; break;
1931 }
1932
1933 if (cflag & CSTOPB)
1934 info->params.stop_bits = 2;
1935 else
1936 info->params.stop_bits = 1;
1937
1938 info->params.parity = ASYNC_PARITY_NONE;
1939 if (cflag & PARENB) {
1940 if (cflag & PARODD)
1941 info->params.parity = ASYNC_PARITY_ODD;
1942 else
1943 info->params.parity = ASYNC_PARITY_EVEN;
1944#ifdef CMSPAR
1945 if (cflag & CMSPAR)
1946 info->params.parity = ASYNC_PARITY_SPACE;
1947#endif
1948 }
1949
1950 /* calculate number of jiffies to transmit a full
1951 * FIFO (32 bytes) at specified data rate
1952 */
1953 bits_per_char = info->params.data_bits +
1954 info->params.stop_bits + 1;
1955
1956 /* if port data rate is set to 460800 or less then
1957 * allow tty settings to override, otherwise keep the
1958 * current data rate.
1959 */
1960 if (info->params.data_rate <= 460800)
Alan Cox8fb06c72008-07-16 21:56:46 +01001961 info->params.data_rate = tty_get_baud_rate(info->port.tty);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001962
1963 if ( info->params.data_rate ) {
1964 info->timeout = (32*HZ*bits_per_char) /
1965 info->params.data_rate;
1966 }
1967 info->timeout += HZ/50; /* Add .02 seconds of slop */
1968
Peter Hurley5604a982016-04-09 17:53:21 -07001969 tty_port_set_cts_flow(&info->port, cflag & CRTSCTS);
Peter Hurley2d686552016-04-09 17:53:23 -07001970 tty_port_set_check_carrier(&info->port, ~cflag & CLOCAL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001971
1972 /* process tty input control flags */
1973
1974 info->read_status_mask = RXSTATUS_OVERRUN;
Alan Cox8fb06c72008-07-16 21:56:46 +01001975 if (I_INPCK(info->port.tty))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001976 info->read_status_mask |= RXSTATUS_PARITY_ERROR | RXSTATUS_FRAMING_ERROR;
Alan Cox8fb06c72008-07-16 21:56:46 +01001977 if (I_BRKINT(info->port.tty) || I_PARMRK(info->port.tty))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001978 info->read_status_mask |= RXSTATUS_BREAK_RECEIVED;
1979
Alan Cox8fb06c72008-07-16 21:56:46 +01001980 if (I_IGNPAR(info->port.tty))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001981 info->ignore_status_mask |= RXSTATUS_PARITY_ERROR | RXSTATUS_FRAMING_ERROR;
Alan Cox8fb06c72008-07-16 21:56:46 +01001982 if (I_IGNBRK(info->port.tty)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001983 info->ignore_status_mask |= RXSTATUS_BREAK_RECEIVED;
1984 /* If ignoring parity and break indicators, ignore
1985 * overruns too. (For real raw support).
1986 */
Alan Cox8fb06c72008-07-16 21:56:46 +01001987 if (I_IGNPAR(info->port.tty))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001988 info->ignore_status_mask |= RXSTATUS_OVERRUN;
1989 }
1990
1991 mgsl_program_hw(info);
1992
1993} /* end of mgsl_change_params() */
1994
1995/* mgsl_put_char()
1996 *
1997 * Add a character to the transmit buffer.
1998 *
1999 * Arguments: tty pointer to tty information structure
2000 * ch character to add to transmit buffer
2001 *
2002 * Return Value: None
2003 */
Alan Cox55da7782008-04-30 00:54:07 -07002004static int mgsl_put_char(struct tty_struct *tty, unsigned char ch)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002005{
Andrew Morton07648232008-05-01 04:35:18 -07002006 struct mgsl_struct *info = tty->driver_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002007 unsigned long flags;
Andrew Morton07648232008-05-01 04:35:18 -07002008 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002009
Andrew Morton07648232008-05-01 04:35:18 -07002010 if (debug_level >= DEBUG_LEVEL_INFO) {
Andrew Morton50980212008-05-01 04:35:19 -07002011 printk(KERN_DEBUG "%s(%d):mgsl_put_char(%d) on %s\n",
Andrew Morton07648232008-05-01 04:35:18 -07002012 __FILE__, __LINE__, ch, info->device_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002013 }
2014
2015 if (mgsl_paranoia_check(info, tty->name, "mgsl_put_char"))
Alan Cox55da7782008-04-30 00:54:07 -07002016 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002017
Jiri Slabyca1cce42010-01-10 12:30:16 +01002018 if (!info->xmit_buf)
Alan Cox55da7782008-04-30 00:54:07 -07002019 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002020
Andrew Morton07648232008-05-01 04:35:18 -07002021 spin_lock_irqsave(&info->irq_spinlock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002022
Andrew Morton07648232008-05-01 04:35:18 -07002023 if ((info->params.mode == MGSL_MODE_ASYNC ) || !info->tx_active) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002024 if (info->xmit_cnt < SERIAL_XMIT_SIZE - 1) {
2025 info->xmit_buf[info->xmit_head++] = ch;
2026 info->xmit_head &= SERIAL_XMIT_SIZE-1;
2027 info->xmit_cnt++;
Alan Cox55da7782008-04-30 00:54:07 -07002028 ret = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002029 }
2030 }
Andrew Morton07648232008-05-01 04:35:18 -07002031 spin_unlock_irqrestore(&info->irq_spinlock, flags);
Alan Cox55da7782008-04-30 00:54:07 -07002032 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002033
2034} /* end of mgsl_put_char() */
2035
2036/* mgsl_flush_chars()
2037 *
2038 * Enable transmitter so remaining characters in the
2039 * transmit buffer are sent.
2040 *
2041 * Arguments: tty pointer to tty information structure
2042 * Return Value: None
2043 */
2044static void mgsl_flush_chars(struct tty_struct *tty)
2045{
Alan Coxc9f19e92009-01-02 13:47:26 +00002046 struct mgsl_struct *info = tty->driver_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002047 unsigned long flags;
2048
2049 if ( debug_level >= DEBUG_LEVEL_INFO )
2050 printk( "%s(%d):mgsl_flush_chars() entry on %s xmit_cnt=%d\n",
2051 __FILE__,__LINE__,info->device_name,info->xmit_cnt);
2052
2053 if (mgsl_paranoia_check(info, tty->name, "mgsl_flush_chars"))
2054 return;
2055
2056 if (info->xmit_cnt <= 0 || tty->stopped || tty->hw_stopped ||
2057 !info->xmit_buf)
2058 return;
2059
2060 if ( debug_level >= DEBUG_LEVEL_INFO )
2061 printk( "%s(%d):mgsl_flush_chars() entry on %s starting transmitter\n",
2062 __FILE__,__LINE__,info->device_name );
2063
2064 spin_lock_irqsave(&info->irq_spinlock,flags);
2065
2066 if (!info->tx_active) {
2067 if ( (info->params.mode == MGSL_MODE_HDLC ||
2068 info->params.mode == MGSL_MODE_RAW) && info->xmit_cnt ) {
2069 /* operating in synchronous (frame oriented) mode */
2070 /* copy data from circular xmit_buf to */
2071 /* transmit DMA buffer. */
2072 mgsl_load_tx_dma_buffer(info,
2073 info->xmit_buf,info->xmit_cnt);
2074 }
2075 usc_start_transmitter(info);
2076 }
2077
2078 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2079
2080} /* end of mgsl_flush_chars() */
2081
2082/* mgsl_write()
2083 *
2084 * Send a block of data
2085 *
2086 * Arguments:
2087 *
2088 * tty pointer to tty information structure
2089 * buf pointer to buffer containing send data
2090 * count size of send data in bytes
2091 *
2092 * Return Value: number of characters written
2093 */
2094static int mgsl_write(struct tty_struct * tty,
2095 const unsigned char *buf, int count)
2096{
2097 int c, ret = 0;
Alan Coxc9f19e92009-01-02 13:47:26 +00002098 struct mgsl_struct *info = tty->driver_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002099 unsigned long flags;
2100
2101 if ( debug_level >= DEBUG_LEVEL_INFO )
2102 printk( "%s(%d):mgsl_write(%s) count=%d\n",
2103 __FILE__,__LINE__,info->device_name,count);
2104
2105 if (mgsl_paranoia_check(info, tty->name, "mgsl_write"))
2106 goto cleanup;
2107
Jiri Slabyca1cce42010-01-10 12:30:16 +01002108 if (!info->xmit_buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002109 goto cleanup;
2110
2111 if ( info->params.mode == MGSL_MODE_HDLC ||
2112 info->params.mode == MGSL_MODE_RAW ) {
2113 /* operating in synchronous (frame oriented) mode */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002114 if (info->tx_active) {
2115
2116 if ( info->params.mode == MGSL_MODE_HDLC ) {
2117 ret = 0;
2118 goto cleanup;
2119 }
2120 /* transmitter is actively sending data -
2121 * if we have multiple transmit dma and
2122 * holding buffers, attempt to queue this
2123 * frame for transmission at a later time.
2124 */
2125 if (info->tx_holding_count >= info->num_tx_holding_buffers ) {
2126 /* no tx holding buffers available */
2127 ret = 0;
2128 goto cleanup;
2129 }
2130
2131 /* queue transmit frame request */
2132 ret = count;
2133 save_tx_buffer_request(info,buf,count);
2134
2135 /* if we have sufficient tx dma buffers,
2136 * load the next buffered tx request
2137 */
2138 spin_lock_irqsave(&info->irq_spinlock,flags);
2139 load_next_tx_holding_buffer(info);
2140 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2141 goto cleanup;
2142 }
2143
2144 /* if operating in HDLC LoopMode and the adapter */
2145 /* has yet to be inserted into the loop, we can't */
2146 /* transmit */
2147
2148 if ( (info->params.flags & HDLC_FLAG_HDLC_LOOPMODE) &&
2149 !usc_loopmode_active(info) )
2150 {
2151 ret = 0;
2152 goto cleanup;
2153 }
2154
2155 if ( info->xmit_cnt ) {
2156 /* Send accumulated from send_char() calls */
2157 /* as frame and wait before accepting more data. */
2158 ret = 0;
2159
2160 /* copy data from circular xmit_buf to */
2161 /* transmit DMA buffer. */
2162 mgsl_load_tx_dma_buffer(info,
2163 info->xmit_buf,info->xmit_cnt);
2164 if ( debug_level >= DEBUG_LEVEL_INFO )
2165 printk( "%s(%d):mgsl_write(%s) sync xmit_cnt flushing\n",
2166 __FILE__,__LINE__,info->device_name);
2167 } else {
2168 if ( debug_level >= DEBUG_LEVEL_INFO )
2169 printk( "%s(%d):mgsl_write(%s) sync transmit accepted\n",
2170 __FILE__,__LINE__,info->device_name);
2171 ret = count;
2172 info->xmit_cnt = count;
2173 mgsl_load_tx_dma_buffer(info,buf,count);
2174 }
2175 } else {
2176 while (1) {
2177 spin_lock_irqsave(&info->irq_spinlock,flags);
2178 c = min_t(int, count,
2179 min(SERIAL_XMIT_SIZE - info->xmit_cnt - 1,
2180 SERIAL_XMIT_SIZE - info->xmit_head));
2181 if (c <= 0) {
2182 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2183 break;
2184 }
2185 memcpy(info->xmit_buf + info->xmit_head, buf, c);
2186 info->xmit_head = ((info->xmit_head + c) &
2187 (SERIAL_XMIT_SIZE-1));
2188 info->xmit_cnt += c;
2189 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2190 buf += c;
2191 count -= c;
2192 ret += c;
2193 }
2194 }
2195
2196 if (info->xmit_cnt && !tty->stopped && !tty->hw_stopped) {
2197 spin_lock_irqsave(&info->irq_spinlock,flags);
2198 if (!info->tx_active)
2199 usc_start_transmitter(info);
2200 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2201 }
2202cleanup:
2203 if ( debug_level >= DEBUG_LEVEL_INFO )
2204 printk( "%s(%d):mgsl_write(%s) returning=%d\n",
2205 __FILE__,__LINE__,info->device_name,ret);
2206
2207 return ret;
2208
2209} /* end of mgsl_write() */
2210
2211/* mgsl_write_room()
2212 *
2213 * Return the count of free bytes in transmit buffer
2214 *
2215 * Arguments: tty pointer to tty info structure
2216 * Return Value: None
2217 */
2218static int mgsl_write_room(struct tty_struct *tty)
2219{
Alan Coxc9f19e92009-01-02 13:47:26 +00002220 struct mgsl_struct *info = tty->driver_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002221 int ret;
2222
2223 if (mgsl_paranoia_check(info, tty->name, "mgsl_write_room"))
2224 return 0;
2225 ret = SERIAL_XMIT_SIZE - info->xmit_cnt - 1;
2226 if (ret < 0)
2227 ret = 0;
2228
2229 if (debug_level >= DEBUG_LEVEL_INFO)
2230 printk("%s(%d):mgsl_write_room(%s)=%d\n",
2231 __FILE__,__LINE__, info->device_name,ret );
2232
2233 if ( info->params.mode == MGSL_MODE_HDLC ||
2234 info->params.mode == MGSL_MODE_RAW ) {
2235 /* operating in synchronous (frame oriented) mode */
2236 if ( info->tx_active )
2237 return 0;
2238 else
2239 return HDLC_MAX_FRAME_SIZE;
2240 }
2241
2242 return ret;
2243
2244} /* end of mgsl_write_room() */
2245
2246/* mgsl_chars_in_buffer()
2247 *
2248 * Return the count of bytes in transmit buffer
2249 *
2250 * Arguments: tty pointer to tty info structure
2251 * Return Value: None
2252 */
2253static int mgsl_chars_in_buffer(struct tty_struct *tty)
2254{
Alan Coxc9f19e92009-01-02 13:47:26 +00002255 struct mgsl_struct *info = tty->driver_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002256
2257 if (debug_level >= DEBUG_LEVEL_INFO)
2258 printk("%s(%d):mgsl_chars_in_buffer(%s)\n",
2259 __FILE__,__LINE__, info->device_name );
2260
2261 if (mgsl_paranoia_check(info, tty->name, "mgsl_chars_in_buffer"))
2262 return 0;
2263
2264 if (debug_level >= DEBUG_LEVEL_INFO)
2265 printk("%s(%d):mgsl_chars_in_buffer(%s)=%d\n",
2266 __FILE__,__LINE__, info->device_name,info->xmit_cnt );
2267
2268 if ( info->params.mode == MGSL_MODE_HDLC ||
2269 info->params.mode == MGSL_MODE_RAW ) {
2270 /* operating in synchronous (frame oriented) mode */
2271 if ( info->tx_active )
2272 return info->max_frame_size;
2273 else
2274 return 0;
2275 }
2276
2277 return info->xmit_cnt;
2278} /* end of mgsl_chars_in_buffer() */
2279
2280/* mgsl_flush_buffer()
2281 *
2282 * Discard all data in the send buffer
2283 *
2284 * Arguments: tty pointer to tty info structure
2285 * Return Value: None
2286 */
2287static void mgsl_flush_buffer(struct tty_struct *tty)
2288{
Alan Coxc9f19e92009-01-02 13:47:26 +00002289 struct mgsl_struct *info = tty->driver_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002290 unsigned long flags;
2291
2292 if (debug_level >= DEBUG_LEVEL_INFO)
2293 printk("%s(%d):mgsl_flush_buffer(%s) entry\n",
2294 __FILE__,__LINE__, info->device_name );
2295
2296 if (mgsl_paranoia_check(info, tty->name, "mgsl_flush_buffer"))
2297 return;
2298
2299 spin_lock_irqsave(&info->irq_spinlock,flags);
2300 info->xmit_cnt = info->xmit_head = info->xmit_tail = 0;
2301 del_timer(&info->tx_timer);
2302 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2303
Linus Torvalds1da177e2005-04-16 15:20:36 -07002304 tty_wakeup(tty);
2305}
2306
2307/* mgsl_send_xchar()
2308 *
2309 * Send a high-priority XON/XOFF character
2310 *
2311 * Arguments: tty pointer to tty info structure
2312 * ch character to send
2313 * Return Value: None
2314 */
2315static void mgsl_send_xchar(struct tty_struct *tty, char ch)
2316{
Alan Coxc9f19e92009-01-02 13:47:26 +00002317 struct mgsl_struct *info = tty->driver_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002318 unsigned long flags;
2319
2320 if (debug_level >= DEBUG_LEVEL_INFO)
2321 printk("%s(%d):mgsl_send_xchar(%s,%d)\n",
2322 __FILE__,__LINE__, info->device_name, ch );
2323
2324 if (mgsl_paranoia_check(info, tty->name, "mgsl_send_xchar"))
2325 return;
2326
2327 info->x_char = ch;
2328 if (ch) {
2329 /* Make sure transmit interrupts are on */
2330 spin_lock_irqsave(&info->irq_spinlock,flags);
2331 if (!info->tx_enabled)
2332 usc_start_transmitter(info);
2333 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2334 }
2335} /* end of mgsl_send_xchar() */
2336
2337/* mgsl_throttle()
2338 *
2339 * Signal remote device to throttle send data (our receive data)
2340 *
2341 * Arguments: tty pointer to tty info structure
2342 * Return Value: None
2343 */
2344static void mgsl_throttle(struct tty_struct * tty)
2345{
Alan Coxc9f19e92009-01-02 13:47:26 +00002346 struct mgsl_struct *info = tty->driver_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002347 unsigned long flags;
2348
2349 if (debug_level >= DEBUG_LEVEL_INFO)
2350 printk("%s(%d):mgsl_throttle(%s) entry\n",
2351 __FILE__,__LINE__, info->device_name );
2352
2353 if (mgsl_paranoia_check(info, tty->name, "mgsl_throttle"))
2354 return;
2355
2356 if (I_IXOFF(tty))
2357 mgsl_send_xchar(tty, STOP_CHAR(tty));
Alan Coxadc8d742012-07-14 15:31:47 +01002358
Peter Hurley9db276f2016-01-10 20:36:15 -08002359 if (C_CRTSCTS(tty)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002360 spin_lock_irqsave(&info->irq_spinlock,flags);
2361 info->serial_signals &= ~SerialSignal_RTS;
2362 usc_set_serial_signals(info);
2363 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2364 }
2365} /* end of mgsl_throttle() */
2366
2367/* mgsl_unthrottle()
2368 *
2369 * Signal remote device to stop throttling send data (our receive data)
2370 *
2371 * Arguments: tty pointer to tty info structure
2372 * Return Value: None
2373 */
2374static void mgsl_unthrottle(struct tty_struct * tty)
2375{
Alan Coxc9f19e92009-01-02 13:47:26 +00002376 struct mgsl_struct *info = tty->driver_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002377 unsigned long flags;
2378
2379 if (debug_level >= DEBUG_LEVEL_INFO)
2380 printk("%s(%d):mgsl_unthrottle(%s) entry\n",
2381 __FILE__,__LINE__, info->device_name );
2382
2383 if (mgsl_paranoia_check(info, tty->name, "mgsl_unthrottle"))
2384 return;
2385
2386 if (I_IXOFF(tty)) {
2387 if (info->x_char)
2388 info->x_char = 0;
2389 else
2390 mgsl_send_xchar(tty, START_CHAR(tty));
2391 }
Alan Coxadc8d742012-07-14 15:31:47 +01002392
Peter Hurley9db276f2016-01-10 20:36:15 -08002393 if (C_CRTSCTS(tty)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002394 spin_lock_irqsave(&info->irq_spinlock,flags);
2395 info->serial_signals |= SerialSignal_RTS;
2396 usc_set_serial_signals(info);
2397 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2398 }
2399
2400} /* end of mgsl_unthrottle() */
2401
2402/* mgsl_get_stats()
2403 *
2404 * get the current serial parameters information
2405 *
2406 * Arguments: info pointer to device instance data
2407 * user_icount pointer to buffer to hold returned stats
2408 *
2409 * Return Value: 0 if success, otherwise error code
2410 */
2411static int mgsl_get_stats(struct mgsl_struct * info, struct mgsl_icount __user *user_icount)
2412{
2413 int err;
2414
2415 if (debug_level >= DEBUG_LEVEL_INFO)
2416 printk("%s(%d):mgsl_get_params(%s)\n",
2417 __FILE__,__LINE__, info->device_name);
2418
Paul Fulghum96612392005-09-09 13:02:13 -07002419 if (!user_icount) {
2420 memset(&info->icount, 0, sizeof(info->icount));
2421 } else {
Alan Coxf6025012010-06-01 22:52:46 +02002422 mutex_lock(&info->port.mutex);
Paul Fulghum96612392005-09-09 13:02:13 -07002423 COPY_TO_USER(err, user_icount, &info->icount, sizeof(struct mgsl_icount));
Alan Coxf6025012010-06-01 22:52:46 +02002424 mutex_unlock(&info->port.mutex);
Paul Fulghum96612392005-09-09 13:02:13 -07002425 if (err)
2426 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002427 }
2428
2429 return 0;
2430
2431} /* end of mgsl_get_stats() */
2432
2433/* mgsl_get_params()
2434 *
2435 * get the current serial parameters information
2436 *
2437 * Arguments: info pointer to device instance data
2438 * user_params pointer to buffer to hold returned params
2439 *
2440 * Return Value: 0 if success, otherwise error code
2441 */
2442static int mgsl_get_params(struct mgsl_struct * info, MGSL_PARAMS __user *user_params)
2443{
2444 int err;
2445 if (debug_level >= DEBUG_LEVEL_INFO)
2446 printk("%s(%d):mgsl_get_params(%s)\n",
2447 __FILE__,__LINE__, info->device_name);
2448
Alan Coxf6025012010-06-01 22:52:46 +02002449 mutex_lock(&info->port.mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002450 COPY_TO_USER(err,user_params, &info->params, sizeof(MGSL_PARAMS));
Alan Coxf6025012010-06-01 22:52:46 +02002451 mutex_unlock(&info->port.mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002452 if (err) {
2453 if ( debug_level >= DEBUG_LEVEL_INFO )
2454 printk( "%s(%d):mgsl_get_params(%s) user buffer copy failed\n",
2455 __FILE__,__LINE__,info->device_name);
2456 return -EFAULT;
2457 }
2458
2459 return 0;
2460
2461} /* end of mgsl_get_params() */
2462
2463/* mgsl_set_params()
2464 *
2465 * set the serial parameters
2466 *
2467 * Arguments:
2468 *
2469 * info pointer to device instance data
2470 * new_params user buffer containing new serial params
2471 *
2472 * Return Value: 0 if success, otherwise error code
2473 */
2474static int mgsl_set_params(struct mgsl_struct * info, MGSL_PARAMS __user *new_params)
2475{
2476 unsigned long flags;
2477 MGSL_PARAMS tmp_params;
2478 int err;
2479
2480 if (debug_level >= DEBUG_LEVEL_INFO)
2481 printk("%s(%d):mgsl_set_params %s\n", __FILE__,__LINE__,
2482 info->device_name );
2483 COPY_FROM_USER(err,&tmp_params, new_params, sizeof(MGSL_PARAMS));
2484 if (err) {
2485 if ( debug_level >= DEBUG_LEVEL_INFO )
2486 printk( "%s(%d):mgsl_set_params(%s) user buffer copy failed\n",
2487 __FILE__,__LINE__,info->device_name);
2488 return -EFAULT;
2489 }
2490
Alan Coxf6025012010-06-01 22:52:46 +02002491 mutex_lock(&info->port.mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002492 spin_lock_irqsave(&info->irq_spinlock,flags);
2493 memcpy(&info->params,&tmp_params,sizeof(MGSL_PARAMS));
2494 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2495
2496 mgsl_change_params(info);
Alan Coxf6025012010-06-01 22:52:46 +02002497 mutex_unlock(&info->port.mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002498
2499 return 0;
2500
2501} /* end of mgsl_set_params() */
2502
2503/* mgsl_get_txidle()
2504 *
2505 * get the current transmit idle mode
2506 *
2507 * Arguments: info pointer to device instance data
2508 * idle_mode pointer to buffer to hold returned idle mode
2509 *
2510 * Return Value: 0 if success, otherwise error code
2511 */
2512static int mgsl_get_txidle(struct mgsl_struct * info, int __user *idle_mode)
2513{
2514 int err;
2515
2516 if (debug_level >= DEBUG_LEVEL_INFO)
2517 printk("%s(%d):mgsl_get_txidle(%s)=%d\n",
2518 __FILE__,__LINE__, info->device_name, info->idle_mode);
2519
2520 COPY_TO_USER(err,idle_mode, &info->idle_mode, sizeof(int));
2521 if (err) {
2522 if ( debug_level >= DEBUG_LEVEL_INFO )
2523 printk( "%s(%d):mgsl_get_txidle(%s) user buffer copy failed\n",
2524 __FILE__,__LINE__,info->device_name);
2525 return -EFAULT;
2526 }
2527
2528 return 0;
2529
2530} /* end of mgsl_get_txidle() */
2531
2532/* mgsl_set_txidle() service ioctl to set transmit idle mode
2533 *
2534 * Arguments: info pointer to device instance data
2535 * idle_mode new idle mode
2536 *
2537 * Return Value: 0 if success, otherwise error code
2538 */
2539static int mgsl_set_txidle(struct mgsl_struct * info, int idle_mode)
2540{
2541 unsigned long flags;
2542
2543 if (debug_level >= DEBUG_LEVEL_INFO)
2544 printk("%s(%d):mgsl_set_txidle(%s,%d)\n", __FILE__,__LINE__,
2545 info->device_name, idle_mode );
2546
2547 spin_lock_irqsave(&info->irq_spinlock,flags);
2548 info->idle_mode = idle_mode;
2549 usc_set_txidle( info );
2550 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2551 return 0;
2552
2553} /* end of mgsl_set_txidle() */
2554
2555/* mgsl_txenable()
2556 *
2557 * enable or disable the transmitter
2558 *
2559 * Arguments:
2560 *
2561 * info pointer to device instance data
2562 * enable 1 = enable, 0 = disable
2563 *
2564 * Return Value: 0 if success, otherwise error code
2565 */
2566static int mgsl_txenable(struct mgsl_struct * info, int enable)
2567{
2568 unsigned long flags;
2569
2570 if (debug_level >= DEBUG_LEVEL_INFO)
2571 printk("%s(%d):mgsl_txenable(%s,%d)\n", __FILE__,__LINE__,
2572 info->device_name, enable);
2573
2574 spin_lock_irqsave(&info->irq_spinlock,flags);
2575 if ( enable ) {
2576 if ( !info->tx_enabled ) {
2577
2578 usc_start_transmitter(info);
2579 /*--------------------------------------------------
2580 * if HDLC/SDLC Loop mode, attempt to insert the
2581 * station in the 'loop' by setting CMR:13. Upon
2582 * receipt of the next GoAhead (RxAbort) sequence,
2583 * the OnLoop indicator (CCSR:7) should go active
2584 * to indicate that we are on the loop
2585 *--------------------------------------------------*/
2586 if ( info->params.flags & HDLC_FLAG_HDLC_LOOPMODE )
2587 usc_loopmode_insert_request( info );
2588 }
2589 } else {
2590 if ( info->tx_enabled )
2591 usc_stop_transmitter(info);
2592 }
2593 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2594 return 0;
2595
2596} /* end of mgsl_txenable() */
2597
2598/* mgsl_txabort() abort send HDLC frame
2599 *
2600 * Arguments: info pointer to device instance data
2601 * Return Value: 0 if success, otherwise error code
2602 */
2603static int mgsl_txabort(struct mgsl_struct * info)
2604{
2605 unsigned long flags;
2606
2607 if (debug_level >= DEBUG_LEVEL_INFO)
2608 printk("%s(%d):mgsl_txabort(%s)\n", __FILE__,__LINE__,
2609 info->device_name);
2610
2611 spin_lock_irqsave(&info->irq_spinlock,flags);
2612 if ( info->tx_active && info->params.mode == MGSL_MODE_HDLC )
2613 {
2614 if ( info->params.flags & HDLC_FLAG_HDLC_LOOPMODE )
2615 usc_loopmode_cancel_transmit( info );
2616 else
2617 usc_TCmd(info,TCmd_SendAbort);
2618 }
2619 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2620 return 0;
2621
2622} /* end of mgsl_txabort() */
2623
2624/* mgsl_rxenable() enable or disable the receiver
2625 *
2626 * Arguments: info pointer to device instance data
2627 * enable 1 = enable, 0 = disable
2628 * Return Value: 0 if success, otherwise error code
2629 */
2630static int mgsl_rxenable(struct mgsl_struct * info, int enable)
2631{
2632 unsigned long flags;
2633
2634 if (debug_level >= DEBUG_LEVEL_INFO)
2635 printk("%s(%d):mgsl_rxenable(%s,%d)\n", __FILE__,__LINE__,
2636 info->device_name, enable);
2637
2638 spin_lock_irqsave(&info->irq_spinlock,flags);
2639 if ( enable ) {
2640 if ( !info->rx_enabled )
2641 usc_start_receiver(info);
2642 } else {
2643 if ( info->rx_enabled )
2644 usc_stop_receiver(info);
2645 }
2646 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2647 return 0;
2648
2649} /* end of mgsl_rxenable() */
2650
2651/* mgsl_wait_event() wait for specified event to occur
2652 *
2653 * Arguments: info pointer to device instance data
2654 * mask pointer to bitmask of events to wait for
2655 * Return Value: 0 if successful and bit mask updated with
2656 * of events triggerred,
2657 * otherwise error code
2658 */
2659static int mgsl_wait_event(struct mgsl_struct * info, int __user * mask_ptr)
2660{
2661 unsigned long flags;
2662 int s;
2663 int rc=0;
2664 struct mgsl_icount cprev, cnow;
2665 int events;
2666 int mask;
2667 struct _input_signal_events oldsigs, newsigs;
2668 DECLARE_WAITQUEUE(wait, current);
2669
2670 COPY_FROM_USER(rc,&mask, mask_ptr, sizeof(int));
2671 if (rc) {
2672 return -EFAULT;
2673 }
2674
2675 if (debug_level >= DEBUG_LEVEL_INFO)
2676 printk("%s(%d):mgsl_wait_event(%s,%d)\n", __FILE__,__LINE__,
2677 info->device_name, mask);
2678
2679 spin_lock_irqsave(&info->irq_spinlock,flags);
2680
2681 /* return immediately if state matches requested events */
2682 usc_get_serial_signals(info);
2683 s = info->serial_signals;
2684 events = mask &
2685 ( ((s & SerialSignal_DSR) ? MgslEvent_DsrActive:MgslEvent_DsrInactive) +
2686 ((s & SerialSignal_DCD) ? MgslEvent_DcdActive:MgslEvent_DcdInactive) +
2687 ((s & SerialSignal_CTS) ? MgslEvent_CtsActive:MgslEvent_CtsInactive) +
2688 ((s & SerialSignal_RI) ? MgslEvent_RiActive :MgslEvent_RiInactive) );
2689 if (events) {
2690 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2691 goto exit;
2692 }
2693
2694 /* save current irq counts */
2695 cprev = info->icount;
2696 oldsigs = info->input_signal_events;
2697
2698 /* enable hunt and idle irqs if needed */
2699 if (mask & (MgslEvent_ExitHuntMode + MgslEvent_IdleReceived)) {
2700 u16 oldreg = usc_InReg(info,RICR);
2701 u16 newreg = oldreg +
2702 (mask & MgslEvent_ExitHuntMode ? RXSTATUS_EXITED_HUNT:0) +
2703 (mask & MgslEvent_IdleReceived ? RXSTATUS_IDLE_RECEIVED:0);
2704 if (oldreg != newreg)
2705 usc_OutReg(info, RICR, newreg);
2706 }
2707
2708 set_current_state(TASK_INTERRUPTIBLE);
2709 add_wait_queue(&info->event_wait_q, &wait);
2710
2711 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2712
2713
2714 for(;;) {
2715 schedule();
2716 if (signal_pending(current)) {
2717 rc = -ERESTARTSYS;
2718 break;
2719 }
2720
2721 /* get current irq counts */
2722 spin_lock_irqsave(&info->irq_spinlock,flags);
2723 cnow = info->icount;
2724 newsigs = info->input_signal_events;
2725 set_current_state(TASK_INTERRUPTIBLE);
2726 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2727
2728 /* if no change, wait aborted for some reason */
2729 if (newsigs.dsr_up == oldsigs.dsr_up &&
2730 newsigs.dsr_down == oldsigs.dsr_down &&
2731 newsigs.dcd_up == oldsigs.dcd_up &&
2732 newsigs.dcd_down == oldsigs.dcd_down &&
2733 newsigs.cts_up == oldsigs.cts_up &&
2734 newsigs.cts_down == oldsigs.cts_down &&
2735 newsigs.ri_up == oldsigs.ri_up &&
2736 newsigs.ri_down == oldsigs.ri_down &&
2737 cnow.exithunt == cprev.exithunt &&
2738 cnow.rxidle == cprev.rxidle) {
2739 rc = -EIO;
2740 break;
2741 }
2742
2743 events = mask &
2744 ( (newsigs.dsr_up != oldsigs.dsr_up ? MgslEvent_DsrActive:0) +
2745 (newsigs.dsr_down != oldsigs.dsr_down ? MgslEvent_DsrInactive:0) +
2746 (newsigs.dcd_up != oldsigs.dcd_up ? MgslEvent_DcdActive:0) +
2747 (newsigs.dcd_down != oldsigs.dcd_down ? MgslEvent_DcdInactive:0) +
2748 (newsigs.cts_up != oldsigs.cts_up ? MgslEvent_CtsActive:0) +
2749 (newsigs.cts_down != oldsigs.cts_down ? MgslEvent_CtsInactive:0) +
2750 (newsigs.ri_up != oldsigs.ri_up ? MgslEvent_RiActive:0) +
2751 (newsigs.ri_down != oldsigs.ri_down ? MgslEvent_RiInactive:0) +
2752 (cnow.exithunt != cprev.exithunt ? MgslEvent_ExitHuntMode:0) +
2753 (cnow.rxidle != cprev.rxidle ? MgslEvent_IdleReceived:0) );
2754 if (events)
2755 break;
2756
2757 cprev = cnow;
2758 oldsigs = newsigs;
2759 }
2760
2761 remove_wait_queue(&info->event_wait_q, &wait);
2762 set_current_state(TASK_RUNNING);
2763
2764 if (mask & (MgslEvent_ExitHuntMode + MgslEvent_IdleReceived)) {
2765 spin_lock_irqsave(&info->irq_spinlock,flags);
2766 if (!waitqueue_active(&info->event_wait_q)) {
2767 /* disable enable exit hunt mode/idle rcvd IRQs */
2768 usc_OutReg(info, RICR, usc_InReg(info,RICR) &
Alexandru Juncue06922a2013-07-27 11:14:39 +03002769 ~(RXSTATUS_EXITED_HUNT | RXSTATUS_IDLE_RECEIVED));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002770 }
2771 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2772 }
2773exit:
2774 if ( rc == 0 )
2775 PUT_USER(rc, events, mask_ptr);
2776
2777 return rc;
2778
2779} /* end of mgsl_wait_event() */
2780
2781static int modem_input_wait(struct mgsl_struct *info,int arg)
2782{
2783 unsigned long flags;
2784 int rc;
2785 struct mgsl_icount cprev, cnow;
2786 DECLARE_WAITQUEUE(wait, current);
2787
2788 /* save current irq counts */
2789 spin_lock_irqsave(&info->irq_spinlock,flags);
2790 cprev = info->icount;
2791 add_wait_queue(&info->status_event_wait_q, &wait);
2792 set_current_state(TASK_INTERRUPTIBLE);
2793 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2794
2795 for(;;) {
2796 schedule();
2797 if (signal_pending(current)) {
2798 rc = -ERESTARTSYS;
2799 break;
2800 }
2801
2802 /* get new irq counts */
2803 spin_lock_irqsave(&info->irq_spinlock,flags);
2804 cnow = info->icount;
2805 set_current_state(TASK_INTERRUPTIBLE);
2806 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2807
2808 /* if no change, wait aborted for some reason */
2809 if (cnow.rng == cprev.rng && cnow.dsr == cprev.dsr &&
2810 cnow.dcd == cprev.dcd && cnow.cts == cprev.cts) {
2811 rc = -EIO;
2812 break;
2813 }
2814
2815 /* check for change in caller specified modem input */
2816 if ((arg & TIOCM_RNG && cnow.rng != cprev.rng) ||
2817 (arg & TIOCM_DSR && cnow.dsr != cprev.dsr) ||
2818 (arg & TIOCM_CD && cnow.dcd != cprev.dcd) ||
2819 (arg & TIOCM_CTS && cnow.cts != cprev.cts)) {
2820 rc = 0;
2821 break;
2822 }
2823
2824 cprev = cnow;
2825 }
2826 remove_wait_queue(&info->status_event_wait_q, &wait);
2827 set_current_state(TASK_RUNNING);
2828 return rc;
2829}
2830
2831/* return the state of the serial control and status signals
2832 */
Alan Cox60b33c12011-02-14 16:26:14 +00002833static int tiocmget(struct tty_struct *tty)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002834{
Alan Coxc9f19e92009-01-02 13:47:26 +00002835 struct mgsl_struct *info = tty->driver_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002836 unsigned int result;
2837 unsigned long flags;
2838
2839 spin_lock_irqsave(&info->irq_spinlock,flags);
2840 usc_get_serial_signals(info);
2841 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2842
2843 result = ((info->serial_signals & SerialSignal_RTS) ? TIOCM_RTS:0) +
2844 ((info->serial_signals & SerialSignal_DTR) ? TIOCM_DTR:0) +
2845 ((info->serial_signals & SerialSignal_DCD) ? TIOCM_CAR:0) +
2846 ((info->serial_signals & SerialSignal_RI) ? TIOCM_RNG:0) +
2847 ((info->serial_signals & SerialSignal_DSR) ? TIOCM_DSR:0) +
2848 ((info->serial_signals & SerialSignal_CTS) ? TIOCM_CTS:0);
2849
2850 if (debug_level >= DEBUG_LEVEL_INFO)
2851 printk("%s(%d):%s tiocmget() value=%08X\n",
2852 __FILE__,__LINE__, info->device_name, result );
2853 return result;
2854}
2855
2856/* set modem control signals (DTR/RTS)
2857 */
Alan Cox20b9d172011-02-14 16:26:50 +00002858static int tiocmset(struct tty_struct *tty,
2859 unsigned int set, unsigned int clear)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002860{
Alan Coxc9f19e92009-01-02 13:47:26 +00002861 struct mgsl_struct *info = tty->driver_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002862 unsigned long flags;
2863
2864 if (debug_level >= DEBUG_LEVEL_INFO)
2865 printk("%s(%d):%s tiocmset(%x,%x)\n",
2866 __FILE__,__LINE__,info->device_name, set, clear);
2867
2868 if (set & TIOCM_RTS)
2869 info->serial_signals |= SerialSignal_RTS;
2870 if (set & TIOCM_DTR)
2871 info->serial_signals |= SerialSignal_DTR;
2872 if (clear & TIOCM_RTS)
2873 info->serial_signals &= ~SerialSignal_RTS;
2874 if (clear & TIOCM_DTR)
2875 info->serial_signals &= ~SerialSignal_DTR;
2876
2877 spin_lock_irqsave(&info->irq_spinlock,flags);
2878 usc_set_serial_signals(info);
2879 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2880
2881 return 0;
2882}
2883
2884/* mgsl_break() Set or clear transmit break condition
2885 *
2886 * Arguments: tty pointer to tty instance data
2887 * break_state -1=set break condition, 0=clear
Alan Cox9e989662008-07-22 11:18:03 +01002888 * Return Value: error code
Linus Torvalds1da177e2005-04-16 15:20:36 -07002889 */
Alan Cox9e989662008-07-22 11:18:03 +01002890static int mgsl_break(struct tty_struct *tty, int break_state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002891{
Alan Coxc9f19e92009-01-02 13:47:26 +00002892 struct mgsl_struct * info = tty->driver_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002893 unsigned long flags;
2894
2895 if (debug_level >= DEBUG_LEVEL_INFO)
2896 printk("%s(%d):mgsl_break(%s,%d)\n",
2897 __FILE__,__LINE__, info->device_name, break_state);
2898
2899 if (mgsl_paranoia_check(info, tty->name, "mgsl_break"))
Alan Cox9e989662008-07-22 11:18:03 +01002900 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002901
2902 spin_lock_irqsave(&info->irq_spinlock,flags);
2903 if (break_state == -1)
2904 usc_OutReg(info,IOCR,(u16)(usc_InReg(info,IOCR) | BIT7));
2905 else
2906 usc_OutReg(info,IOCR,(u16)(usc_InReg(info,IOCR) & ~BIT7));
2907 spin_unlock_irqrestore(&info->irq_spinlock,flags);
Alan Cox9e989662008-07-22 11:18:03 +01002908 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002909
2910} /* end of mgsl_break() */
2911
Alan Cox05871022010-09-16 18:21:52 +01002912/*
2913 * Get counter of input serial line interrupts (DCD,RI,DSR,CTS)
2914 * Return: write counters to the user passed counter struct
2915 * NB: both 1->0 and 0->1 transitions are counted except for
2916 * RI where only 0->1 is counted.
2917 */
2918static int msgl_get_icount(struct tty_struct *tty,
2919 struct serial_icounter_struct *icount)
2920
2921{
2922 struct mgsl_struct * info = tty->driver_data;
2923 struct mgsl_icount cnow; /* kernel counter temps */
2924 unsigned long flags;
2925
2926 spin_lock_irqsave(&info->irq_spinlock,flags);
2927 cnow = info->icount;
2928 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2929
2930 icount->cts = cnow.cts;
2931 icount->dsr = cnow.dsr;
2932 icount->rng = cnow.rng;
2933 icount->dcd = cnow.dcd;
2934 icount->rx = cnow.rx;
2935 icount->tx = cnow.tx;
2936 icount->frame = cnow.frame;
2937 icount->overrun = cnow.overrun;
2938 icount->parity = cnow.parity;
2939 icount->brk = cnow.brk;
2940 icount->buf_overrun = cnow.buf_overrun;
2941 return 0;
2942}
2943
Linus Torvalds1da177e2005-04-16 15:20:36 -07002944/* mgsl_ioctl() Service an IOCTL request
2945 *
2946 * Arguments:
2947 *
2948 * tty pointer to tty instance data
Linus Torvalds1da177e2005-04-16 15:20:36 -07002949 * cmd IOCTL command code
2950 * arg command argument/context
2951 *
2952 * Return Value: 0 if success, otherwise error code
2953 */
Alan Cox6caa76b2011-02-14 16:27:22 +00002954static int mgsl_ioctl(struct tty_struct *tty,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002955 unsigned int cmd, unsigned long arg)
2956{
Alan Coxc9f19e92009-01-02 13:47:26 +00002957 struct mgsl_struct * info = tty->driver_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002958
2959 if (debug_level >= DEBUG_LEVEL_INFO)
2960 printk("%s(%d):mgsl_ioctl %s cmd=%08X\n", __FILE__,__LINE__,
2961 info->device_name, cmd );
2962
2963 if (mgsl_paranoia_check(info, tty->name, "mgsl_ioctl"))
2964 return -ENODEV;
2965
2966 if ((cmd != TIOCGSERIAL) && (cmd != TIOCSSERIAL) &&
Alan Cox05871022010-09-16 18:21:52 +01002967 (cmd != TIOCMIWAIT)) {
Peter Hurley18900ca2016-04-09 17:06:48 -07002968 if (tty_io_error(tty))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002969 return -EIO;
2970 }
2971
Alan Coxf6025012010-06-01 22:52:46 +02002972 return mgsl_ioctl_common(info, cmd, arg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002973}
2974
2975static int mgsl_ioctl_common(struct mgsl_struct *info, unsigned int cmd, unsigned long arg)
2976{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002977 void __user *argp = (void __user *)arg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002978
2979 switch (cmd) {
2980 case MGSL_IOCGPARAMS:
2981 return mgsl_get_params(info, argp);
2982 case MGSL_IOCSPARAMS:
2983 return mgsl_set_params(info, argp);
2984 case MGSL_IOCGTXIDLE:
2985 return mgsl_get_txidle(info, argp);
2986 case MGSL_IOCSTXIDLE:
2987 return mgsl_set_txidle(info,(int)arg);
2988 case MGSL_IOCTXENABLE:
2989 return mgsl_txenable(info,(int)arg);
2990 case MGSL_IOCRXENABLE:
2991 return mgsl_rxenable(info,(int)arg);
2992 case MGSL_IOCTXABORT:
2993 return mgsl_txabort(info);
2994 case MGSL_IOCGSTATS:
2995 return mgsl_get_stats(info, argp);
2996 case MGSL_IOCWAITEVENT:
2997 return mgsl_wait_event(info, argp);
2998 case MGSL_IOCLOOPTXDONE:
2999 return mgsl_loopmode_send_done(info);
3000 /* Wait for modem input (DCD,RI,DSR,CTS) change
3001 * as specified by mask in arg (TIOCM_RNG/DSR/CD/CTS)
3002 */
3003 case TIOCMIWAIT:
3004 return modem_input_wait(info,(int)arg);
3005
Linus Torvalds1da177e2005-04-16 15:20:36 -07003006 default:
3007 return -ENOIOCTLCMD;
3008 }
3009 return 0;
3010}
3011
3012/* mgsl_set_termios()
3013 *
3014 * Set new termios settings
3015 *
3016 * Arguments:
3017 *
3018 * tty pointer to tty structure
3019 * termios pointer to buffer to hold returned old termios
3020 *
3021 * Return Value: None
3022 */
Alan Cox606d0992006-12-08 02:38:45 -08003023static void mgsl_set_termios(struct tty_struct *tty, struct ktermios *old_termios)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003024{
Alan Coxc9f19e92009-01-02 13:47:26 +00003025 struct mgsl_struct *info = tty->driver_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003026 unsigned long flags;
3027
3028 if (debug_level >= DEBUG_LEVEL_INFO)
3029 printk("%s(%d):mgsl_set_termios %s\n", __FILE__,__LINE__,
3030 tty->driver->name );
3031
Linus Torvalds1da177e2005-04-16 15:20:36 -07003032 mgsl_change_params(info);
3033
3034 /* Handle transition to B0 status */
Peter Hurley9db276f2016-01-10 20:36:15 -08003035 if ((old_termios->c_cflag & CBAUD) && !C_BAUD(tty)) {
Joe Perches9fe80742013-01-27 18:21:00 -08003036 info->serial_signals &= ~(SerialSignal_RTS | SerialSignal_DTR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003037 spin_lock_irqsave(&info->irq_spinlock,flags);
3038 usc_set_serial_signals(info);
3039 spin_unlock_irqrestore(&info->irq_spinlock,flags);
3040 }
Peter Hurley9db276f2016-01-10 20:36:15 -08003041
Linus Torvalds1da177e2005-04-16 15:20:36 -07003042 /* Handle transition away from B0 status */
Peter Hurley9db276f2016-01-10 20:36:15 -08003043 if (!(old_termios->c_cflag & CBAUD) && C_BAUD(tty)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003044 info->serial_signals |= SerialSignal_DTR;
Peter Hurley97ef38b2016-04-09 17:11:36 -07003045 if (!C_CRTSCTS(tty) || !tty_throttled(tty))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003046 info->serial_signals |= SerialSignal_RTS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003047 spin_lock_irqsave(&info->irq_spinlock,flags);
3048 usc_set_serial_signals(info);
3049 spin_unlock_irqrestore(&info->irq_spinlock,flags);
3050 }
Peter Hurley9db276f2016-01-10 20:36:15 -08003051
Linus Torvalds1da177e2005-04-16 15:20:36 -07003052 /* Handle turning off CRTSCTS */
Peter Hurley9db276f2016-01-10 20:36:15 -08003053 if (old_termios->c_cflag & CRTSCTS && !C_CRTSCTS(tty)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003054 tty->hw_stopped = 0;
3055 mgsl_start(tty);
3056 }
3057
3058} /* end of mgsl_set_termios() */
3059
3060/* mgsl_close()
3061 *
3062 * Called when port is closed. Wait for remaining data to be
3063 * sent. Disable port and free resources.
3064 *
3065 * Arguments:
3066 *
3067 * tty pointer to open tty structure
3068 * filp pointer to open file object
3069 *
3070 * Return Value: None
3071 */
3072static void mgsl_close(struct tty_struct *tty, struct file * filp)
3073{
Alan Coxc9f19e92009-01-02 13:47:26 +00003074 struct mgsl_struct * info = tty->driver_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003075
3076 if (mgsl_paranoia_check(info, tty->name, "mgsl_close"))
3077 return;
3078
3079 if (debug_level >= DEBUG_LEVEL_INFO)
3080 printk("%s(%d):mgsl_close(%s) entry, count=%d\n",
Alan Cox8fb06c72008-07-16 21:56:46 +01003081 __FILE__,__LINE__, info->device_name, info->port.count);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003082
Alexandru Juncue06922a2013-07-27 11:14:39 +03003083 if (tty_port_close_start(&info->port, tty, filp) == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003084 goto cleanup;
Alan Coxf6025012010-06-01 22:52:46 +02003085
3086 mutex_lock(&info->port.mutex);
Alan Cox8fb06c72008-07-16 21:56:46 +01003087 if (info->port.flags & ASYNC_INITIALIZED)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003088 mgsl_wait_until_sent(tty, info->timeout);
Alan Cox978e5952008-04-30 00:53:59 -07003089 mgsl_flush_buffer(tty);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003090 tty_ldisc_flush(tty);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003091 shutdown(info);
Alan Coxf6025012010-06-01 22:52:46 +02003092 mutex_unlock(&info->port.mutex);
Alan Coxa6614992009-01-02 13:46:50 +00003093
3094 tty_port_close_end(&info->port, tty);
Alan Cox8fb06c72008-07-16 21:56:46 +01003095 info->port.tty = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003096cleanup:
3097 if (debug_level >= DEBUG_LEVEL_INFO)
3098 printk("%s(%d):mgsl_close(%s) exit, count=%d\n", __FILE__,__LINE__,
Alan Cox8fb06c72008-07-16 21:56:46 +01003099 tty->driver->name, info->port.count);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003100
3101} /* end of mgsl_close() */
3102
3103/* mgsl_wait_until_sent()
3104 *
3105 * Wait until the transmitter is empty.
3106 *
3107 * Arguments:
3108 *
3109 * tty pointer to tty info structure
3110 * timeout time to wait for send completion
3111 *
3112 * Return Value: None
3113 */
3114static void mgsl_wait_until_sent(struct tty_struct *tty, int timeout)
3115{
Alan Coxc9f19e92009-01-02 13:47:26 +00003116 struct mgsl_struct * info = tty->driver_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003117 unsigned long orig_jiffies, char_time;
3118
3119 if (!info )
3120 return;
3121
3122 if (debug_level >= DEBUG_LEVEL_INFO)
3123 printk("%s(%d):mgsl_wait_until_sent(%s) entry\n",
3124 __FILE__,__LINE__, info->device_name );
3125
3126 if (mgsl_paranoia_check(info, tty->name, "mgsl_wait_until_sent"))
3127 return;
3128
Alan Cox8fb06c72008-07-16 21:56:46 +01003129 if (!(info->port.flags & ASYNC_INITIALIZED))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003130 goto exit;
3131
3132 orig_jiffies = jiffies;
3133
3134 /* Set check interval to 1/5 of estimated time to
3135 * send a character, and make it at least 1. The check
3136 * interval should also be less than the timeout.
3137 * Note: use tight timings here to satisfy the NIST-PCTS.
3138 */
Alan Cox978e5952008-04-30 00:53:59 -07003139
Linus Torvalds1da177e2005-04-16 15:20:36 -07003140 if ( info->params.data_rate ) {
3141 char_time = info->timeout/(32 * 5);
3142 if (!char_time)
3143 char_time++;
3144 } else
3145 char_time = 1;
3146
3147 if (timeout)
3148 char_time = min_t(unsigned long, char_time, timeout);
3149
3150 if ( info->params.mode == MGSL_MODE_HDLC ||
3151 info->params.mode == MGSL_MODE_RAW ) {
3152 while (info->tx_active) {
3153 msleep_interruptible(jiffies_to_msecs(char_time));
3154 if (signal_pending(current))
3155 break;
3156 if (timeout && time_after(jiffies, orig_jiffies + timeout))
3157 break;
3158 }
3159 } else {
3160 while (!(usc_InReg(info,TCSR) & TXSTATUS_ALL_SENT) &&
3161 info->tx_enabled) {
3162 msleep_interruptible(jiffies_to_msecs(char_time));
3163 if (signal_pending(current))
3164 break;
3165 if (timeout && time_after(jiffies, orig_jiffies + timeout))
3166 break;
3167 }
3168 }
3169
3170exit:
3171 if (debug_level >= DEBUG_LEVEL_INFO)
3172 printk("%s(%d):mgsl_wait_until_sent(%s) exit\n",
3173 __FILE__,__LINE__, info->device_name );
3174
3175} /* end of mgsl_wait_until_sent() */
3176
3177/* mgsl_hangup()
3178 *
3179 * Called by tty_hangup() when a hangup is signaled.
3180 * This is the same as to closing all open files for the port.
3181 *
3182 * Arguments: tty pointer to associated tty object
3183 * Return Value: None
3184 */
3185static void mgsl_hangup(struct tty_struct *tty)
3186{
Alan Coxc9f19e92009-01-02 13:47:26 +00003187 struct mgsl_struct * info = tty->driver_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003188
3189 if (debug_level >= DEBUG_LEVEL_INFO)
3190 printk("%s(%d):mgsl_hangup(%s)\n",
3191 __FILE__,__LINE__, info->device_name );
3192
3193 if (mgsl_paranoia_check(info, tty->name, "mgsl_hangup"))
3194 return;
3195
3196 mgsl_flush_buffer(tty);
3197 shutdown(info);
3198
Alan Cox8fb06c72008-07-16 21:56:46 +01003199 info->port.count = 0;
Peter Hurley807c8d812016-04-09 17:53:22 -07003200 tty_port_set_active(&info->port, 0);
Alan Cox8fb06c72008-07-16 21:56:46 +01003201 info->port.tty = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003202
Alan Cox8fb06c72008-07-16 21:56:46 +01003203 wake_up_interruptible(&info->port.open_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003204
3205} /* end of mgsl_hangup() */
3206
Alan Cox31f35932009-01-02 13:45:05 +00003207/*
3208 * carrier_raised()
3209 *
3210 * Return true if carrier is raised
3211 */
3212
3213static int carrier_raised(struct tty_port *port)
3214{
3215 unsigned long flags;
3216 struct mgsl_struct *info = container_of(port, struct mgsl_struct, port);
3217
3218 spin_lock_irqsave(&info->irq_spinlock, flags);
3219 usc_get_serial_signals(info);
3220 spin_unlock_irqrestore(&info->irq_spinlock, flags);
3221 return (info->serial_signals & SerialSignal_DCD) ? 1 : 0;
3222}
3223
Alan Coxfcc8ac12009-06-11 12:24:17 +01003224static void dtr_rts(struct tty_port *port, int on)
Alan Cox5d951fb2009-01-02 13:45:19 +00003225{
3226 struct mgsl_struct *info = container_of(port, struct mgsl_struct, port);
3227 unsigned long flags;
3228
3229 spin_lock_irqsave(&info->irq_spinlock,flags);
Alan Coxfcc8ac12009-06-11 12:24:17 +01003230 if (on)
Joe Perches9fe80742013-01-27 18:21:00 -08003231 info->serial_signals |= SerialSignal_RTS | SerialSignal_DTR;
Alan Coxfcc8ac12009-06-11 12:24:17 +01003232 else
Joe Perches9fe80742013-01-27 18:21:00 -08003233 info->serial_signals &= ~(SerialSignal_RTS | SerialSignal_DTR);
Alan Cox5d951fb2009-01-02 13:45:19 +00003234 usc_set_serial_signals(info);
3235 spin_unlock_irqrestore(&info->irq_spinlock,flags);
3236}
3237
3238
Linus Torvalds1da177e2005-04-16 15:20:36 -07003239/* block_til_ready()
3240 *
3241 * Block the current process until the specified port
3242 * is ready to be opened.
3243 *
3244 * Arguments:
3245 *
3246 * tty pointer to tty info structure
3247 * filp pointer to open file object
3248 * info pointer to device instance data
3249 *
3250 * Return Value: 0 if success, otherwise error code
3251 */
3252static int block_til_ready(struct tty_struct *tty, struct file * filp,
3253 struct mgsl_struct *info)
3254{
3255 DECLARE_WAITQUEUE(wait, current);
3256 int retval;
Joe Perches0fab6de2008-04-28 02:14:02 -07003257 bool do_clocal = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003258 unsigned long flags;
Alan Cox31f35932009-01-02 13:45:05 +00003259 int dcd;
3260 struct tty_port *port = &info->port;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003261
3262 if (debug_level >= DEBUG_LEVEL_INFO)
3263 printk("%s(%d):block_til_ready on %s\n",
3264 __FILE__,__LINE__, tty->driver->name );
3265
Peter Hurley18900ca2016-04-09 17:06:48 -07003266 if (filp->f_flags & O_NONBLOCK || tty_io_error(tty)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003267 /* nonblock mode is set or port is not enabled */
Peter Hurley807c8d812016-04-09 17:53:22 -07003268 tty_port_set_active(port, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003269 return 0;
3270 }
3271
Peter Hurley9db276f2016-01-10 20:36:15 -08003272 if (C_CLOCAL(tty))
Joe Perches0fab6de2008-04-28 02:14:02 -07003273 do_clocal = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003274
3275 /* Wait for carrier detect and the line to become
3276 * free (i.e., not in use by the callout). While we are in
Alan Cox31f35932009-01-02 13:45:05 +00003277 * this loop, port->count is dropped by one, so that
Linus Torvalds1da177e2005-04-16 15:20:36 -07003278 * mgsl_close() knows when to free things. We restore it upon
3279 * exit, either normal or abnormal.
3280 */
3281
3282 retval = 0;
Alan Cox31f35932009-01-02 13:45:05 +00003283 add_wait_queue(&port->open_wait, &wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003284
3285 if (debug_level >= DEBUG_LEVEL_INFO)
3286 printk("%s(%d):block_til_ready before block on %s count=%d\n",
Alan Cox31f35932009-01-02 13:45:05 +00003287 __FILE__,__LINE__, tty->driver->name, port->count );
Linus Torvalds1da177e2005-04-16 15:20:36 -07003288
3289 spin_lock_irqsave(&info->irq_spinlock, flags);
Peter Hurleye359a4e2014-06-16 09:17:06 -04003290 port->count--;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003291 spin_unlock_irqrestore(&info->irq_spinlock, flags);
Alan Cox31f35932009-01-02 13:45:05 +00003292 port->blocked_open++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003293
3294 while (1) {
Johan Hovold78c6ccc2013-04-12 10:32:28 +02003295 if (C_BAUD(tty) && test_bit(ASYNCB_INITIALIZED, &port->flags))
Alan Cox5d951fb2009-01-02 13:45:19 +00003296 tty_port_raise_dtr_rts(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003297
3298 set_current_state(TASK_INTERRUPTIBLE);
3299
Alan Cox31f35932009-01-02 13:45:05 +00003300 if (tty_hung_up_p(filp) || !(port->flags & ASYNC_INITIALIZED)){
3301 retval = (port->flags & ASYNC_HUP_NOTIFY) ?
Linus Torvalds1da177e2005-04-16 15:20:36 -07003302 -EAGAIN : -ERESTARTSYS;
3303 break;
3304 }
Peter Hurleyfef062c2015-10-10 16:00:52 -04003305
Alan Cox31f35932009-01-02 13:45:05 +00003306 dcd = tty_port_carrier_raised(&info->port);
Peter Hurleyfef062c2015-10-10 16:00:52 -04003307 if (do_clocal || dcd)
3308 break;
3309
Linus Torvalds1da177e2005-04-16 15:20:36 -07003310 if (signal_pending(current)) {
3311 retval = -ERESTARTSYS;
3312 break;
3313 }
3314
3315 if (debug_level >= DEBUG_LEVEL_INFO)
3316 printk("%s(%d):block_til_ready blocking on %s count=%d\n",
Alan Cox31f35932009-01-02 13:45:05 +00003317 __FILE__,__LINE__, tty->driver->name, port->count );
Linus Torvalds1da177e2005-04-16 15:20:36 -07003318
Alan Cox89c8d912012-08-08 16:30:13 +01003319 tty_unlock(tty);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003320 schedule();
Alan Cox89c8d912012-08-08 16:30:13 +01003321 tty_lock(tty);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003322 }
3323
3324 set_current_state(TASK_RUNNING);
Alan Cox31f35932009-01-02 13:45:05 +00003325 remove_wait_queue(&port->open_wait, &wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003326
Alan Cox36c621d2009-01-02 13:46:10 +00003327 /* FIXME: Racy on hangup during close wait */
Peter Hurleye359a4e2014-06-16 09:17:06 -04003328 if (!tty_hung_up_p(filp))
Alan Cox31f35932009-01-02 13:45:05 +00003329 port->count++;
3330 port->blocked_open--;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003331
3332 if (debug_level >= DEBUG_LEVEL_INFO)
3333 printk("%s(%d):block_til_ready after blocking on %s count=%d\n",
Alan Cox31f35932009-01-02 13:45:05 +00003334 __FILE__,__LINE__, tty->driver->name, port->count );
Linus Torvalds1da177e2005-04-16 15:20:36 -07003335
3336 if (!retval)
Peter Hurley807c8d812016-04-09 17:53:22 -07003337 tty_port_set_active(port, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003338
3339 return retval;
3340
3341} /* end of block_til_ready() */
3342
Jiri Slaby8a3ad102012-08-07 21:48:00 +02003343static int mgsl_install(struct tty_driver *driver, struct tty_struct *tty)
3344{
3345 struct mgsl_struct *info;
3346 int line = tty->index;
3347
3348 /* verify range of specified line number */
3349 if (line >= mgsl_device_count) {
3350 printk("%s(%d):mgsl_open with invalid line #%d.\n",
3351 __FILE__, __LINE__, line);
3352 return -ENODEV;
3353 }
3354
3355 /* find the info structure for the specified line */
3356 info = mgsl_device_list;
3357 while (info && info->line != line)
3358 info = info->next_device;
3359 if (mgsl_paranoia_check(info, tty->name, "mgsl_open"))
3360 return -ENODEV;
3361 tty->driver_data = info;
3362
3363 return tty_port_install(&info->port, driver, tty);
3364}
3365
Linus Torvalds1da177e2005-04-16 15:20:36 -07003366/* mgsl_open()
3367 *
3368 * Called when a port is opened. Init and enable port.
3369 * Perform serial-specific initialization for the tty structure.
3370 *
3371 * Arguments: tty pointer to tty info structure
3372 * filp associated file pointer
3373 *
3374 * Return Value: 0 if success, otherwise error code
3375 */
3376static int mgsl_open(struct tty_struct *tty, struct file * filp)
3377{
Jiri Slaby8a3ad102012-08-07 21:48:00 +02003378 struct mgsl_struct *info = tty->driver_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003379 unsigned long flags;
Jiri Slaby8a3ad102012-08-07 21:48:00 +02003380 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003381
Alan Cox8fb06c72008-07-16 21:56:46 +01003382 info->port.tty = tty;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003383
3384 if (debug_level >= DEBUG_LEVEL_INFO)
3385 printk("%s(%d):mgsl_open(%s), old ref count = %d\n",
Alan Cox8fb06c72008-07-16 21:56:46 +01003386 __FILE__,__LINE__,tty->driver->name, info->port.count);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003387
Jiri Slabyd6c53c02013-01-03 15:53:05 +01003388 info->port.low_latency = (info->port.flags & ASYNC_LOW_LATENCY) ? 1 : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003389
3390 spin_lock_irqsave(&info->netlock, flags);
3391 if (info->netcount) {
3392 retval = -EBUSY;
3393 spin_unlock_irqrestore(&info->netlock, flags);
3394 goto cleanup;
3395 }
Alan Cox8fb06c72008-07-16 21:56:46 +01003396 info->port.count++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003397 spin_unlock_irqrestore(&info->netlock, flags);
3398
Alan Cox8fb06c72008-07-16 21:56:46 +01003399 if (info->port.count == 1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003400 /* 1st open on this device, init hardware */
3401 retval = startup(info);
3402 if (retval < 0)
3403 goto cleanup;
3404 }
3405
3406 retval = block_til_ready(tty, filp, info);
3407 if (retval) {
3408 if (debug_level >= DEBUG_LEVEL_INFO)
3409 printk("%s(%d):block_til_ready(%s) returned %d\n",
3410 __FILE__,__LINE__, info->device_name, retval);
3411 goto cleanup;
3412 }
3413
3414 if (debug_level >= DEBUG_LEVEL_INFO)
3415 printk("%s(%d):mgsl_open(%s) success\n",
3416 __FILE__,__LINE__, info->device_name);
3417 retval = 0;
3418
3419cleanup:
3420 if (retval) {
3421 if (tty->count == 1)
Alan Cox8fb06c72008-07-16 21:56:46 +01003422 info->port.tty = NULL; /* tty layer will release tty struct */
3423 if(info->port.count)
3424 info->port.count--;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003425 }
3426
3427 return retval;
3428
3429} /* end of mgsl_open() */
3430
3431/*
3432 * /proc fs routines....
3433 */
3434
Alexey Dobriyand3378292009-03-31 15:19:18 -07003435static inline void line_info(struct seq_file *m, struct mgsl_struct *info)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003436{
3437 char stat_buf[30];
Linus Torvalds1da177e2005-04-16 15:20:36 -07003438 unsigned long flags;
3439
3440 if (info->bus_type == MGSL_BUS_TYPE_PCI) {
Alexey Dobriyand3378292009-03-31 15:19:18 -07003441 seq_printf(m, "%s:PCI io:%04X irq:%d mem:%08X lcr:%08X",
Linus Torvalds1da177e2005-04-16 15:20:36 -07003442 info->device_name, info->io_base, info->irq_level,
3443 info->phys_memory_base, info->phys_lcr_base);
3444 } else {
Alexey Dobriyand3378292009-03-31 15:19:18 -07003445 seq_printf(m, "%s:(E)ISA io:%04X irq:%d dma:%d",
Linus Torvalds1da177e2005-04-16 15:20:36 -07003446 info->device_name, info->io_base,
3447 info->irq_level, info->dma_level);
3448 }
3449
3450 /* output current serial signal states */
3451 spin_lock_irqsave(&info->irq_spinlock,flags);
3452 usc_get_serial_signals(info);
3453 spin_unlock_irqrestore(&info->irq_spinlock,flags);
3454
3455 stat_buf[0] = 0;
3456 stat_buf[1] = 0;
3457 if (info->serial_signals & SerialSignal_RTS)
3458 strcat(stat_buf, "|RTS");
3459 if (info->serial_signals & SerialSignal_CTS)
3460 strcat(stat_buf, "|CTS");
3461 if (info->serial_signals & SerialSignal_DTR)
3462 strcat(stat_buf, "|DTR");
3463 if (info->serial_signals & SerialSignal_DSR)
3464 strcat(stat_buf, "|DSR");
3465 if (info->serial_signals & SerialSignal_DCD)
3466 strcat(stat_buf, "|CD");
3467 if (info->serial_signals & SerialSignal_RI)
3468 strcat(stat_buf, "|RI");
3469
3470 if (info->params.mode == MGSL_MODE_HDLC ||
3471 info->params.mode == MGSL_MODE_RAW ) {
Alexey Dobriyand3378292009-03-31 15:19:18 -07003472 seq_printf(m, " HDLC txok:%d rxok:%d",
Linus Torvalds1da177e2005-04-16 15:20:36 -07003473 info->icount.txok, info->icount.rxok);
3474 if (info->icount.txunder)
Alexey Dobriyand3378292009-03-31 15:19:18 -07003475 seq_printf(m, " txunder:%d", info->icount.txunder);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003476 if (info->icount.txabort)
Alexey Dobriyand3378292009-03-31 15:19:18 -07003477 seq_printf(m, " txabort:%d", info->icount.txabort);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003478 if (info->icount.rxshort)
Alexey Dobriyand3378292009-03-31 15:19:18 -07003479 seq_printf(m, " rxshort:%d", info->icount.rxshort);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003480 if (info->icount.rxlong)
Alexey Dobriyand3378292009-03-31 15:19:18 -07003481 seq_printf(m, " rxlong:%d", info->icount.rxlong);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003482 if (info->icount.rxover)
Alexey Dobriyand3378292009-03-31 15:19:18 -07003483 seq_printf(m, " rxover:%d", info->icount.rxover);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003484 if (info->icount.rxcrc)
Alexey Dobriyand3378292009-03-31 15:19:18 -07003485 seq_printf(m, " rxcrc:%d", info->icount.rxcrc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003486 } else {
Alexey Dobriyand3378292009-03-31 15:19:18 -07003487 seq_printf(m, " ASYNC tx:%d rx:%d",
Linus Torvalds1da177e2005-04-16 15:20:36 -07003488 info->icount.tx, info->icount.rx);
3489 if (info->icount.frame)
Alexey Dobriyand3378292009-03-31 15:19:18 -07003490 seq_printf(m, " fe:%d", info->icount.frame);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003491 if (info->icount.parity)
Alexey Dobriyand3378292009-03-31 15:19:18 -07003492 seq_printf(m, " pe:%d", info->icount.parity);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003493 if (info->icount.brk)
Alexey Dobriyand3378292009-03-31 15:19:18 -07003494 seq_printf(m, " brk:%d", info->icount.brk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003495 if (info->icount.overrun)
Alexey Dobriyand3378292009-03-31 15:19:18 -07003496 seq_printf(m, " oe:%d", info->icount.overrun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003497 }
3498
3499 /* Append serial signal status to end */
Alexey Dobriyand3378292009-03-31 15:19:18 -07003500 seq_printf(m, " %s\n", stat_buf+1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003501
Alexey Dobriyand3378292009-03-31 15:19:18 -07003502 seq_printf(m, "txactive=%d bh_req=%d bh_run=%d pending_bh=%x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07003503 info->tx_active,info->bh_requested,info->bh_running,
3504 info->pending_bh);
3505
3506 spin_lock_irqsave(&info->irq_spinlock,flags);
3507 {
3508 u16 Tcsr = usc_InReg( info, TCSR );
3509 u16 Tdmr = usc_InDmaReg( info, TDMR );
3510 u16 Ticr = usc_InReg( info, TICR );
3511 u16 Rscr = usc_InReg( info, RCSR );
3512 u16 Rdmr = usc_InDmaReg( info, RDMR );
3513 u16 Ricr = usc_InReg( info, RICR );
3514 u16 Icr = usc_InReg( info, ICR );
3515 u16 Dccr = usc_InReg( info, DCCR );
3516 u16 Tmr = usc_InReg( info, TMR );
3517 u16 Tccr = usc_InReg( info, TCCR );
3518 u16 Ccar = inw( info->io_base + CCAR );
Alexey Dobriyand3378292009-03-31 15:19:18 -07003519 seq_printf(m, "tcsr=%04X tdmr=%04X ticr=%04X rcsr=%04X rdmr=%04X\n"
Linus Torvalds1da177e2005-04-16 15:20:36 -07003520 "ricr=%04X icr =%04X dccr=%04X tmr=%04X tccr=%04X ccar=%04X\n",
3521 Tcsr,Tdmr,Ticr,Rscr,Rdmr,Ricr,Icr,Dccr,Tmr,Tccr,Ccar );
3522 }
3523 spin_unlock_irqrestore(&info->irq_spinlock,flags);
Alexey Dobriyand3378292009-03-31 15:19:18 -07003524}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003525
Alexey Dobriyand3378292009-03-31 15:19:18 -07003526/* Called to print information about devices */
3527static int mgsl_proc_show(struct seq_file *m, void *v)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003528{
Linus Torvalds1da177e2005-04-16 15:20:36 -07003529 struct mgsl_struct *info;
3530
Alexey Dobriyand3378292009-03-31 15:19:18 -07003531 seq_printf(m, "synclink driver:%s\n", driver_version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003532
3533 info = mgsl_device_list;
3534 while( info ) {
Alexey Dobriyand3378292009-03-31 15:19:18 -07003535 line_info(m, info);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003536 info = info->next_device;
3537 }
Alexey Dobriyand3378292009-03-31 15:19:18 -07003538 return 0;
3539}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003540
Alexey Dobriyand3378292009-03-31 15:19:18 -07003541static int mgsl_proc_open(struct inode *inode, struct file *file)
3542{
3543 return single_open(file, mgsl_proc_show, NULL);
3544}
3545
3546static const struct file_operations mgsl_proc_fops = {
3547 .owner = THIS_MODULE,
3548 .open = mgsl_proc_open,
3549 .read = seq_read,
3550 .llseek = seq_lseek,
3551 .release = single_release,
3552};
Linus Torvalds1da177e2005-04-16 15:20:36 -07003553
3554/* mgsl_allocate_dma_buffers()
3555 *
3556 * Allocate and format DMA buffers (ISA adapter)
3557 * or format shared memory buffers (PCI adapter).
3558 *
3559 * Arguments: info pointer to device instance data
3560 * Return Value: 0 if success, otherwise error
3561 */
3562static int mgsl_allocate_dma_buffers(struct mgsl_struct *info)
3563{
3564 unsigned short BuffersPerFrame;
3565
3566 info->last_mem_alloc = 0;
3567
3568 /* Calculate the number of DMA buffers necessary to hold the */
3569 /* largest allowable frame size. Note: If the max frame size is */
3570 /* not an even multiple of the DMA buffer size then we need to */
3571 /* round the buffer count per frame up one. */
3572
3573 BuffersPerFrame = (unsigned short)(info->max_frame_size/DMABUFFERSIZE);
3574 if ( info->max_frame_size % DMABUFFERSIZE )
3575 BuffersPerFrame++;
3576
3577 if ( info->bus_type == MGSL_BUS_TYPE_PCI ) {
3578 /*
3579 * The PCI adapter has 256KBytes of shared memory to use.
3580 * This is 64 PAGE_SIZE buffers.
3581 *
3582 * The first page is used for padding at this time so the
3583 * buffer list does not begin at offset 0 of the PCI
3584 * adapter's shared memory.
3585 *
3586 * The 2nd page is used for the buffer list. A 4K buffer
3587 * list can hold 128 DMA_BUFFER structures at 32 bytes
3588 * each.
3589 *
3590 * This leaves 62 4K pages.
3591 *
3592 * The next N pages are used for transmit frame(s). We
3593 * reserve enough 4K page blocks to hold the required
3594 * number of transmit dma buffers (num_tx_dma_buffers),
3595 * each of MaxFrameSize size.
3596 *
3597 * Of the remaining pages (62-N), determine how many can
3598 * be used to receive full MaxFrameSize inbound frames
3599 */
3600 info->tx_buffer_count = info->num_tx_dma_buffers * BuffersPerFrame;
3601 info->rx_buffer_count = 62 - info->tx_buffer_count;
3602 } else {
3603 /* Calculate the number of PAGE_SIZE buffers needed for */
3604 /* receive and transmit DMA buffers. */
3605
3606
3607 /* Calculate the number of DMA buffers necessary to */
3608 /* hold 7 max size receive frames and one max size transmit frame. */
3609 /* The receive buffer count is bumped by one so we avoid an */
3610 /* End of List condition if all receive buffers are used when */
3611 /* using linked list DMA buffers. */
3612
3613 info->tx_buffer_count = info->num_tx_dma_buffers * BuffersPerFrame;
3614 info->rx_buffer_count = (BuffersPerFrame * MAXRXFRAMES) + 6;
3615
3616 /*
3617 * limit total TxBuffers & RxBuffers to 62 4K total
3618 * (ala PCI Allocation)
3619 */
3620
3621 if ( (info->tx_buffer_count + info->rx_buffer_count) > 62 )
3622 info->rx_buffer_count = 62 - info->tx_buffer_count;
3623
3624 }
3625
3626 if ( debug_level >= DEBUG_LEVEL_INFO )
3627 printk("%s(%d):Allocating %d TX and %d RX DMA buffers.\n",
3628 __FILE__,__LINE__, info->tx_buffer_count,info->rx_buffer_count);
3629
3630 if ( mgsl_alloc_buffer_list_memory( info ) < 0 ||
3631 mgsl_alloc_frame_memory(info, info->rx_buffer_list, info->rx_buffer_count) < 0 ||
3632 mgsl_alloc_frame_memory(info, info->tx_buffer_list, info->tx_buffer_count) < 0 ||
3633 mgsl_alloc_intermediate_rxbuffer_memory(info) < 0 ||
3634 mgsl_alloc_intermediate_txbuffer_memory(info) < 0 ) {
3635 printk("%s(%d):Can't allocate DMA buffer memory\n",__FILE__,__LINE__);
3636 return -ENOMEM;
3637 }
3638
3639 mgsl_reset_rx_dma_buffers( info );
3640 mgsl_reset_tx_dma_buffers( info );
3641
3642 return 0;
3643
3644} /* end of mgsl_allocate_dma_buffers() */
3645
3646/*
3647 * mgsl_alloc_buffer_list_memory()
3648 *
3649 * Allocate a common DMA buffer for use as the
3650 * receive and transmit buffer lists.
3651 *
3652 * A buffer list is a set of buffer entries where each entry contains
3653 * a pointer to an actual buffer and a pointer to the next buffer entry
3654 * (plus some other info about the buffer).
3655 *
3656 * The buffer entries for a list are built to form a circular list so
3657 * that when the entire list has been traversed you start back at the
3658 * beginning.
3659 *
3660 * This function allocates memory for just the buffer entries.
3661 * The links (pointer to next entry) are filled in with the physical
3662 * address of the next entry so the adapter can navigate the list
3663 * using bus master DMA. The pointers to the actual buffers are filled
3664 * out later when the actual buffers are allocated.
3665 *
3666 * Arguments: info pointer to device instance data
3667 * Return Value: 0 if success, otherwise error
3668 */
3669static int mgsl_alloc_buffer_list_memory( struct mgsl_struct *info )
3670{
3671 unsigned int i;
3672
3673 if ( info->bus_type == MGSL_BUS_TYPE_PCI ) {
3674 /* PCI adapter uses shared memory. */
3675 info->buffer_list = info->memory_base + info->last_mem_alloc;
3676 info->buffer_list_phys = info->last_mem_alloc;
3677 info->last_mem_alloc += BUFFERLISTSIZE;
3678 } else {
3679 /* ISA adapter uses system memory. */
3680 /* The buffer lists are allocated as a common buffer that both */
3681 /* the processor and adapter can access. This allows the driver to */
3682 /* inspect portions of the buffer while other portions are being */
3683 /* updated by the adapter using Bus Master DMA. */
3684
Paul Fulghum0ff1b2c2005-11-13 16:07:19 -08003685 info->buffer_list = dma_alloc_coherent(NULL, BUFFERLISTSIZE, &info->buffer_list_dma_addr, GFP_KERNEL);
3686 if (info->buffer_list == NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003687 return -ENOMEM;
Paul Fulghum0ff1b2c2005-11-13 16:07:19 -08003688 info->buffer_list_phys = (u32)(info->buffer_list_dma_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003689 }
3690
3691 /* We got the memory for the buffer entry lists. */
3692 /* Initialize the memory block to all zeros. */
3693 memset( info->buffer_list, 0, BUFFERLISTSIZE );
3694
3695 /* Save virtual address pointers to the receive and */
3696 /* transmit buffer lists. (Receive 1st). These pointers will */
3697 /* be used by the processor to access the lists. */
3698 info->rx_buffer_list = (DMABUFFERENTRY *)info->buffer_list;
3699 info->tx_buffer_list = (DMABUFFERENTRY *)info->buffer_list;
3700 info->tx_buffer_list += info->rx_buffer_count;
3701
3702 /*
3703 * Build the links for the buffer entry lists such that
3704 * two circular lists are built. (Transmit and Receive).
3705 *
3706 * Note: the links are physical addresses
3707 * which are read by the adapter to determine the next
3708 * buffer entry to use.
3709 */
3710
3711 for ( i = 0; i < info->rx_buffer_count; i++ ) {
3712 /* calculate and store physical address of this buffer entry */
3713 info->rx_buffer_list[i].phys_entry =
3714 info->buffer_list_phys + (i * sizeof(DMABUFFERENTRY));
3715
3716 /* calculate and store physical address of */
3717 /* next entry in cirular list of entries */
3718
3719 info->rx_buffer_list[i].link = info->buffer_list_phys;
3720
3721 if ( i < info->rx_buffer_count - 1 )
3722 info->rx_buffer_list[i].link += (i + 1) * sizeof(DMABUFFERENTRY);
3723 }
3724
3725 for ( i = 0; i < info->tx_buffer_count; i++ ) {
3726 /* calculate and store physical address of this buffer entry */
3727 info->tx_buffer_list[i].phys_entry = info->buffer_list_phys +
3728 ((info->rx_buffer_count + i) * sizeof(DMABUFFERENTRY));
3729
3730 /* calculate and store physical address of */
3731 /* next entry in cirular list of entries */
3732
3733 info->tx_buffer_list[i].link = info->buffer_list_phys +
3734 info->rx_buffer_count * sizeof(DMABUFFERENTRY);
3735
3736 if ( i < info->tx_buffer_count - 1 )
3737 info->tx_buffer_list[i].link += (i + 1) * sizeof(DMABUFFERENTRY);
3738 }
3739
3740 return 0;
3741
3742} /* end of mgsl_alloc_buffer_list_memory() */
3743
3744/* Free DMA buffers allocated for use as the
3745 * receive and transmit buffer lists.
3746 * Warning:
3747 *
3748 * The data transfer buffers associated with the buffer list
3749 * MUST be freed before freeing the buffer list itself because
3750 * the buffer list contains the information necessary to free
3751 * the individual buffers!
3752 */
3753static void mgsl_free_buffer_list_memory( struct mgsl_struct *info )
3754{
Paul Fulghum0ff1b2c2005-11-13 16:07:19 -08003755 if (info->buffer_list && info->bus_type != MGSL_BUS_TYPE_PCI)
3756 dma_free_coherent(NULL, BUFFERLISTSIZE, info->buffer_list, info->buffer_list_dma_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003757
3758 info->buffer_list = NULL;
3759 info->rx_buffer_list = NULL;
3760 info->tx_buffer_list = NULL;
3761
3762} /* end of mgsl_free_buffer_list_memory() */
3763
3764/*
3765 * mgsl_alloc_frame_memory()
3766 *
3767 * Allocate the frame DMA buffers used by the specified buffer list.
3768 * Each DMA buffer will be one memory page in size. This is necessary
3769 * because memory can fragment enough that it may be impossible
3770 * contiguous pages.
3771 *
3772 * Arguments:
3773 *
3774 * info pointer to device instance data
3775 * BufferList pointer to list of buffer entries
3776 * Buffercount count of buffer entries in buffer list
3777 *
3778 * Return Value: 0 if success, otherwise -ENOMEM
3779 */
3780static int mgsl_alloc_frame_memory(struct mgsl_struct *info,DMABUFFERENTRY *BufferList,int Buffercount)
3781{
3782 int i;
Paul Fulghum0ff1b2c2005-11-13 16:07:19 -08003783 u32 phys_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003784
3785 /* Allocate page sized buffers for the receive buffer list */
3786
3787 for ( i = 0; i < Buffercount; i++ ) {
3788 if ( info->bus_type == MGSL_BUS_TYPE_PCI ) {
3789 /* PCI adapter uses shared memory buffers. */
3790 BufferList[i].virt_addr = info->memory_base + info->last_mem_alloc;
3791 phys_addr = info->last_mem_alloc;
3792 info->last_mem_alloc += DMABUFFERSIZE;
3793 } else {
3794 /* ISA adapter uses system memory. */
Paul Fulghum0ff1b2c2005-11-13 16:07:19 -08003795 BufferList[i].virt_addr = dma_alloc_coherent(NULL, DMABUFFERSIZE, &BufferList[i].dma_addr, GFP_KERNEL);
3796 if (BufferList[i].virt_addr == NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003797 return -ENOMEM;
Paul Fulghum0ff1b2c2005-11-13 16:07:19 -08003798 phys_addr = (u32)(BufferList[i].dma_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003799 }
3800 BufferList[i].phys_addr = phys_addr;
3801 }
3802
3803 return 0;
3804
3805} /* end of mgsl_alloc_frame_memory() */
3806
3807/*
3808 * mgsl_free_frame_memory()
3809 *
3810 * Free the buffers associated with
3811 * each buffer entry of a buffer list.
3812 *
3813 * Arguments:
3814 *
3815 * info pointer to device instance data
3816 * BufferList pointer to list of buffer entries
3817 * Buffercount count of buffer entries in buffer list
3818 *
3819 * Return Value: None
3820 */
3821static void mgsl_free_frame_memory(struct mgsl_struct *info, DMABUFFERENTRY *BufferList, int Buffercount)
3822{
3823 int i;
3824
3825 if ( BufferList ) {
3826 for ( i = 0 ; i < Buffercount ; i++ ) {
3827 if ( BufferList[i].virt_addr ) {
3828 if ( info->bus_type != MGSL_BUS_TYPE_PCI )
Paul Fulghum0ff1b2c2005-11-13 16:07:19 -08003829 dma_free_coherent(NULL, DMABUFFERSIZE, BufferList[i].virt_addr, BufferList[i].dma_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003830 BufferList[i].virt_addr = NULL;
3831 }
3832 }
3833 }
3834
3835} /* end of mgsl_free_frame_memory() */
3836
3837/* mgsl_free_dma_buffers()
3838 *
3839 * Free DMA buffers
3840 *
3841 * Arguments: info pointer to device instance data
3842 * Return Value: None
3843 */
3844static void mgsl_free_dma_buffers( struct mgsl_struct *info )
3845{
3846 mgsl_free_frame_memory( info, info->rx_buffer_list, info->rx_buffer_count );
3847 mgsl_free_frame_memory( info, info->tx_buffer_list, info->tx_buffer_count );
3848 mgsl_free_buffer_list_memory( info );
3849
3850} /* end of mgsl_free_dma_buffers() */
3851
3852
3853/*
3854 * mgsl_alloc_intermediate_rxbuffer_memory()
3855 *
3856 * Allocate a buffer large enough to hold max_frame_size. This buffer
3857 * is used to pass an assembled frame to the line discipline.
3858 *
3859 * Arguments:
3860 *
3861 * info pointer to device instance data
3862 *
3863 * Return Value: 0 if success, otherwise -ENOMEM
3864 */
3865static int mgsl_alloc_intermediate_rxbuffer_memory(struct mgsl_struct *info)
3866{
3867 info->intermediate_rxbuffer = kmalloc(info->max_frame_size, GFP_KERNEL | GFP_DMA);
3868 if ( info->intermediate_rxbuffer == NULL )
3869 return -ENOMEM;
Paul Fulghuma6b68a62012-12-03 11:13:24 -06003870 /* unused flag buffer to satisfy receive_buf calling interface */
3871 info->flag_buf = kzalloc(info->max_frame_size, GFP_KERNEL);
3872 if (!info->flag_buf) {
3873 kfree(info->intermediate_rxbuffer);
3874 info->intermediate_rxbuffer = NULL;
3875 return -ENOMEM;
3876 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003877 return 0;
3878
3879} /* end of mgsl_alloc_intermediate_rxbuffer_memory() */
3880
3881/*
3882 * mgsl_free_intermediate_rxbuffer_memory()
3883 *
3884 *
3885 * Arguments:
3886 *
3887 * info pointer to device instance data
3888 *
3889 * Return Value: None
3890 */
3891static void mgsl_free_intermediate_rxbuffer_memory(struct mgsl_struct *info)
3892{
Jesper Juhl735d5662005-11-07 01:01:29 -08003893 kfree(info->intermediate_rxbuffer);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003894 info->intermediate_rxbuffer = NULL;
Paul Fulghuma6b68a62012-12-03 11:13:24 -06003895 kfree(info->flag_buf);
3896 info->flag_buf = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003897
3898} /* end of mgsl_free_intermediate_rxbuffer_memory() */
3899
3900/*
3901 * mgsl_alloc_intermediate_txbuffer_memory()
3902 *
3903 * Allocate intermdiate transmit buffer(s) large enough to hold max_frame_size.
3904 * This buffer is used to load transmit frames into the adapter's dma transfer
3905 * buffers when there is sufficient space.
3906 *
3907 * Arguments:
3908 *
3909 * info pointer to device instance data
3910 *
3911 * Return Value: 0 if success, otherwise -ENOMEM
3912 */
3913static int mgsl_alloc_intermediate_txbuffer_memory(struct mgsl_struct *info)
3914{
3915 int i;
3916
3917 if ( debug_level >= DEBUG_LEVEL_INFO )
3918 printk("%s %s(%d) allocating %d tx holding buffers\n",
3919 info->device_name, __FILE__,__LINE__,info->num_tx_holding_buffers);
3920
3921 memset(info->tx_holding_buffers,0,sizeof(info->tx_holding_buffers));
3922
3923 for ( i=0; i<info->num_tx_holding_buffers; ++i) {
3924 info->tx_holding_buffers[i].buffer =
3925 kmalloc(info->max_frame_size, GFP_KERNEL);
Amit Choudharyd9a2f4a2007-05-08 00:26:13 -07003926 if (info->tx_holding_buffers[i].buffer == NULL) {
3927 for (--i; i >= 0; i--) {
3928 kfree(info->tx_holding_buffers[i].buffer);
3929 info->tx_holding_buffers[i].buffer = NULL;
3930 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003931 return -ENOMEM;
Amit Choudharyd9a2f4a2007-05-08 00:26:13 -07003932 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003933 }
3934
3935 return 0;
3936
3937} /* end of mgsl_alloc_intermediate_txbuffer_memory() */
3938
3939/*
3940 * mgsl_free_intermediate_txbuffer_memory()
3941 *
3942 *
3943 * Arguments:
3944 *
3945 * info pointer to device instance data
3946 *
3947 * Return Value: None
3948 */
3949static void mgsl_free_intermediate_txbuffer_memory(struct mgsl_struct *info)
3950{
3951 int i;
3952
3953 for ( i=0; i<info->num_tx_holding_buffers; ++i ) {
Jesper Juhl735d5662005-11-07 01:01:29 -08003954 kfree(info->tx_holding_buffers[i].buffer);
3955 info->tx_holding_buffers[i].buffer = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003956 }
3957
3958 info->get_tx_holding_index = 0;
3959 info->put_tx_holding_index = 0;
3960 info->tx_holding_count = 0;
3961
3962} /* end of mgsl_free_intermediate_txbuffer_memory() */
3963
3964
3965/*
3966 * load_next_tx_holding_buffer()
3967 *
3968 * attempts to load the next buffered tx request into the
3969 * tx dma buffers
3970 *
3971 * Arguments:
3972 *
3973 * info pointer to device instance data
3974 *
Joe Perches0fab6de2008-04-28 02:14:02 -07003975 * Return Value: true if next buffered tx request loaded
Linus Torvalds1da177e2005-04-16 15:20:36 -07003976 * into adapter's tx dma buffer,
Joe Perches0fab6de2008-04-28 02:14:02 -07003977 * false otherwise
Linus Torvalds1da177e2005-04-16 15:20:36 -07003978 */
Joe Perches0fab6de2008-04-28 02:14:02 -07003979static bool load_next_tx_holding_buffer(struct mgsl_struct *info)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003980{
Joe Perches0fab6de2008-04-28 02:14:02 -07003981 bool ret = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003982
3983 if ( info->tx_holding_count ) {
3984 /* determine if we have enough tx dma buffers
3985 * to accommodate the next tx frame
3986 */
3987 struct tx_holding_buffer *ptx =
3988 &info->tx_holding_buffers[info->get_tx_holding_index];
3989 int num_free = num_free_tx_dma_buffers(info);
3990 int num_needed = ptx->buffer_size / DMABUFFERSIZE;
3991 if ( ptx->buffer_size % DMABUFFERSIZE )
3992 ++num_needed;
3993
3994 if (num_needed <= num_free) {
3995 info->xmit_cnt = ptx->buffer_size;
3996 mgsl_load_tx_dma_buffer(info,ptx->buffer,ptx->buffer_size);
3997
3998 --info->tx_holding_count;
3999 if ( ++info->get_tx_holding_index >= info->num_tx_holding_buffers)
4000 info->get_tx_holding_index=0;
4001
4002 /* restart transmit timer */
4003 mod_timer(&info->tx_timer, jiffies + msecs_to_jiffies(5000));
4004
Joe Perches0fab6de2008-04-28 02:14:02 -07004005 ret = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004006 }
4007 }
4008
4009 return ret;
4010}
4011
4012/*
4013 * save_tx_buffer_request()
4014 *
4015 * attempt to store transmit frame request for later transmission
4016 *
4017 * Arguments:
4018 *
4019 * info pointer to device instance data
4020 * Buffer pointer to buffer containing frame to load
4021 * BufferSize size in bytes of frame in Buffer
4022 *
4023 * Return Value: 1 if able to store, 0 otherwise
4024 */
4025static int save_tx_buffer_request(struct mgsl_struct *info,const char *Buffer, unsigned int BufferSize)
4026{
4027 struct tx_holding_buffer *ptx;
4028
4029 if ( info->tx_holding_count >= info->num_tx_holding_buffers ) {
4030 return 0; /* all buffers in use */
4031 }
4032
4033 ptx = &info->tx_holding_buffers[info->put_tx_holding_index];
4034 ptx->buffer_size = BufferSize;
4035 memcpy( ptx->buffer, Buffer, BufferSize);
4036
4037 ++info->tx_holding_count;
4038 if ( ++info->put_tx_holding_index >= info->num_tx_holding_buffers)
4039 info->put_tx_holding_index=0;
4040
4041 return 1;
4042}
4043
4044static int mgsl_claim_resources(struct mgsl_struct *info)
4045{
4046 if (request_region(info->io_base,info->io_addr_size,"synclink") == NULL) {
4047 printk( "%s(%d):I/O address conflict on device %s Addr=%08X\n",
4048 __FILE__,__LINE__,info->device_name, info->io_base);
4049 return -ENODEV;
4050 }
Joe Perches0fab6de2008-04-28 02:14:02 -07004051 info->io_addr_requested = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004052
4053 if ( request_irq(info->irq_level,mgsl_interrupt,info->irq_flags,
4054 info->device_name, info ) < 0 ) {
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004055 printk( "%s(%d):Can't request interrupt on device %s IRQ=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07004056 __FILE__,__LINE__,info->device_name, info->irq_level );
4057 goto errout;
4058 }
Joe Perches0fab6de2008-04-28 02:14:02 -07004059 info->irq_requested = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004060
4061 if ( info->bus_type == MGSL_BUS_TYPE_PCI ) {
4062 if (request_mem_region(info->phys_memory_base,0x40000,"synclink") == NULL) {
4063 printk( "%s(%d):mem addr conflict device %s Addr=%08X\n",
4064 __FILE__,__LINE__,info->device_name, info->phys_memory_base);
4065 goto errout;
4066 }
Joe Perches0fab6de2008-04-28 02:14:02 -07004067 info->shared_mem_requested = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004068 if (request_mem_region(info->phys_lcr_base + info->lcr_offset,128,"synclink") == NULL) {
4069 printk( "%s(%d):lcr mem addr conflict device %s Addr=%08X\n",
4070 __FILE__,__LINE__,info->device_name, info->phys_lcr_base + info->lcr_offset);
4071 goto errout;
4072 }
Joe Perches0fab6de2008-04-28 02:14:02 -07004073 info->lcr_mem_requested = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004074
Alan Cox24cb2332008-04-30 00:54:19 -07004075 info->memory_base = ioremap_nocache(info->phys_memory_base,
4076 0x40000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004077 if (!info->memory_base) {
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004078 printk( "%s(%d):Can't map shared memory on device %s MemAddr=%08X\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07004079 __FILE__,__LINE__,info->device_name, info->phys_memory_base );
4080 goto errout;
4081 }
4082
4083 if ( !mgsl_memory_test(info) ) {
4084 printk( "%s(%d):Failed shared memory test %s MemAddr=%08X\n",
4085 __FILE__,__LINE__,info->device_name, info->phys_memory_base );
4086 goto errout;
4087 }
4088
Alan Cox24cb2332008-04-30 00:54:19 -07004089 info->lcr_base = ioremap_nocache(info->phys_lcr_base,
4090 PAGE_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004091 if (!info->lcr_base) {
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004092 printk( "%s(%d):Can't map LCR memory on device %s MemAddr=%08X\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07004093 __FILE__,__LINE__,info->device_name, info->phys_lcr_base );
4094 goto errout;
4095 }
Alan Cox24cb2332008-04-30 00:54:19 -07004096 info->lcr_base += info->lcr_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004097
4098 } else {
4099 /* claim DMA channel */
4100
4101 if (request_dma(info->dma_level,info->device_name) < 0){
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004102 printk( "%s(%d):Can't request DMA channel on device %s DMA=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07004103 __FILE__,__LINE__,info->device_name, info->dma_level );
4104 mgsl_release_resources( info );
4105 return -ENODEV;
4106 }
Joe Perches0fab6de2008-04-28 02:14:02 -07004107 info->dma_requested = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004108
4109 /* ISA adapter uses bus master DMA */
4110 set_dma_mode(info->dma_level,DMA_MODE_CASCADE);
4111 enable_dma(info->dma_level);
4112 }
4113
4114 if ( mgsl_allocate_dma_buffers(info) < 0 ) {
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004115 printk( "%s(%d):Can't allocate DMA buffers on device %s DMA=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07004116 __FILE__,__LINE__,info->device_name, info->dma_level );
4117 goto errout;
4118 }
4119
4120 return 0;
4121errout:
4122 mgsl_release_resources(info);
4123 return -ENODEV;
4124
4125} /* end of mgsl_claim_resources() */
4126
4127static void mgsl_release_resources(struct mgsl_struct *info)
4128{
4129 if ( debug_level >= DEBUG_LEVEL_INFO )
4130 printk( "%s(%d):mgsl_release_resources(%s) entry\n",
4131 __FILE__,__LINE__,info->device_name );
4132
4133 if ( info->irq_requested ) {
4134 free_irq(info->irq_level, info);
Joe Perches0fab6de2008-04-28 02:14:02 -07004135 info->irq_requested = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004136 }
4137 if ( info->dma_requested ) {
4138 disable_dma(info->dma_level);
4139 free_dma(info->dma_level);
Joe Perches0fab6de2008-04-28 02:14:02 -07004140 info->dma_requested = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004141 }
4142 mgsl_free_dma_buffers(info);
4143 mgsl_free_intermediate_rxbuffer_memory(info);
4144 mgsl_free_intermediate_txbuffer_memory(info);
4145
4146 if ( info->io_addr_requested ) {
4147 release_region(info->io_base,info->io_addr_size);
Joe Perches0fab6de2008-04-28 02:14:02 -07004148 info->io_addr_requested = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004149 }
4150 if ( info->shared_mem_requested ) {
4151 release_mem_region(info->phys_memory_base,0x40000);
Joe Perches0fab6de2008-04-28 02:14:02 -07004152 info->shared_mem_requested = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004153 }
4154 if ( info->lcr_mem_requested ) {
4155 release_mem_region(info->phys_lcr_base + info->lcr_offset,128);
Joe Perches0fab6de2008-04-28 02:14:02 -07004156 info->lcr_mem_requested = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004157 }
4158 if (info->memory_base){
4159 iounmap(info->memory_base);
4160 info->memory_base = NULL;
4161 }
4162 if (info->lcr_base){
4163 iounmap(info->lcr_base - info->lcr_offset);
4164 info->lcr_base = NULL;
4165 }
4166
4167 if ( debug_level >= DEBUG_LEVEL_INFO )
4168 printk( "%s(%d):mgsl_release_resources(%s) exit\n",
4169 __FILE__,__LINE__,info->device_name );
4170
4171} /* end of mgsl_release_resources() */
4172
4173/* mgsl_add_device()
4174 *
4175 * Add the specified device instance data structure to the
4176 * global linked list of devices and increment the device count.
4177 *
4178 * Arguments: info pointer to device instance data
4179 * Return Value: None
4180 */
4181static void mgsl_add_device( struct mgsl_struct *info )
4182{
4183 info->next_device = NULL;
4184 info->line = mgsl_device_count;
4185 sprintf(info->device_name,"ttySL%d",info->line);
4186
4187 if (info->line < MAX_TOTAL_DEVICES) {
4188 if (maxframe[info->line])
4189 info->max_frame_size = maxframe[info->line];
Linus Torvalds1da177e2005-04-16 15:20:36 -07004190
4191 if (txdmabufs[info->line]) {
4192 info->num_tx_dma_buffers = txdmabufs[info->line];
4193 if (info->num_tx_dma_buffers < 1)
4194 info->num_tx_dma_buffers = 1;
4195 }
4196
4197 if (txholdbufs[info->line]) {
4198 info->num_tx_holding_buffers = txholdbufs[info->line];
4199 if (info->num_tx_holding_buffers < 1)
4200 info->num_tx_holding_buffers = 1;
4201 else if (info->num_tx_holding_buffers > MAX_TX_HOLDING_BUFFERS)
4202 info->num_tx_holding_buffers = MAX_TX_HOLDING_BUFFERS;
4203 }
4204 }
4205
4206 mgsl_device_count++;
4207
4208 if ( !mgsl_device_list )
4209 mgsl_device_list = info;
4210 else {
4211 struct mgsl_struct *current_dev = mgsl_device_list;
4212 while( current_dev->next_device )
4213 current_dev = current_dev->next_device;
4214 current_dev->next_device = info;
4215 }
4216
4217 if ( info->max_frame_size < 4096 )
4218 info->max_frame_size = 4096;
4219 else if ( info->max_frame_size > 65535 )
4220 info->max_frame_size = 65535;
4221
4222 if ( info->bus_type == MGSL_BUS_TYPE_PCI ) {
4223 printk( "SyncLink PCI v%d %s: IO=%04X IRQ=%d Mem=%08X,%08X MaxFrameSize=%u\n",
4224 info->hw_version + 1, info->device_name, info->io_base, info->irq_level,
4225 info->phys_memory_base, info->phys_lcr_base,
4226 info->max_frame_size );
4227 } else {
4228 printk( "SyncLink ISA %s: IO=%04X IRQ=%d DMA=%d MaxFrameSize=%u\n",
4229 info->device_name, info->io_base, info->irq_level, info->dma_level,
4230 info->max_frame_size );
4231 }
4232
Paul Fulghumaf69c7f2006-12-06 20:40:24 -08004233#if SYNCLINK_GENERIC_HDLC
Linus Torvalds1da177e2005-04-16 15:20:36 -07004234 hdlcdev_init(info);
4235#endif
4236
4237} /* end of mgsl_add_device() */
4238
Alan Cox31f35932009-01-02 13:45:05 +00004239static const struct tty_port_operations mgsl_port_ops = {
4240 .carrier_raised = carrier_raised,
Alan Coxfcc8ac12009-06-11 12:24:17 +01004241 .dtr_rts = dtr_rts,
Alan Cox31f35932009-01-02 13:45:05 +00004242};
4243
4244
Linus Torvalds1da177e2005-04-16 15:20:36 -07004245/* mgsl_allocate_device()
4246 *
4247 * Allocate and initialize a device instance structure
4248 *
4249 * Arguments: none
4250 * Return Value: pointer to mgsl_struct if success, otherwise NULL
4251 */
4252static struct mgsl_struct* mgsl_allocate_device(void)
4253{
4254 struct mgsl_struct *info;
4255
Yoann Padioleaudd00cc42007-07-19 01:49:03 -07004256 info = kzalloc(sizeof(struct mgsl_struct),
Linus Torvalds1da177e2005-04-16 15:20:36 -07004257 GFP_KERNEL);
4258
4259 if (!info) {
4260 printk("Error can't allocate device instance data\n");
4261 } else {
Alan Cox44b7d1b2008-07-16 21:57:18 +01004262 tty_port_init(&info->port);
Alan Cox31f35932009-01-02 13:45:05 +00004263 info->port.ops = &mgsl_port_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004264 info->magic = MGSL_MAGIC;
David Howellsc4028952006-11-22 14:57:56 +00004265 INIT_WORK(&info->task, mgsl_bh_handler);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004266 info->max_frame_size = 4096;
Alan Cox44b7d1b2008-07-16 21:57:18 +01004267 info->port.close_delay = 5*HZ/10;
4268 info->port.closing_wait = 30*HZ;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004269 init_waitqueue_head(&info->status_event_wait_q);
4270 init_waitqueue_head(&info->event_wait_q);
4271 spin_lock_init(&info->irq_spinlock);
4272 spin_lock_init(&info->netlock);
4273 memcpy(&info->params,&default_params,sizeof(MGSL_PARAMS));
Alexandru Juncue06922a2013-07-27 11:14:39 +03004274 info->idle_mode = HDLC_TXIDLE_FLAGS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004275 info->num_tx_dma_buffers = 1;
4276 info->num_tx_holding_buffers = 0;
4277 }
4278
4279 return info;
4280
4281} /* end of mgsl_allocate_device()*/
4282
Jeff Dikeb68e31d2006-10-02 02:17:18 -07004283static const struct tty_operations mgsl_ops = {
Jiri Slaby8a3ad102012-08-07 21:48:00 +02004284 .install = mgsl_install,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004285 .open = mgsl_open,
4286 .close = mgsl_close,
4287 .write = mgsl_write,
4288 .put_char = mgsl_put_char,
4289 .flush_chars = mgsl_flush_chars,
4290 .write_room = mgsl_write_room,
4291 .chars_in_buffer = mgsl_chars_in_buffer,
4292 .flush_buffer = mgsl_flush_buffer,
4293 .ioctl = mgsl_ioctl,
4294 .throttle = mgsl_throttle,
4295 .unthrottle = mgsl_unthrottle,
4296 .send_xchar = mgsl_send_xchar,
4297 .break_ctl = mgsl_break,
4298 .wait_until_sent = mgsl_wait_until_sent,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004299 .set_termios = mgsl_set_termios,
4300 .stop = mgsl_stop,
4301 .start = mgsl_start,
4302 .hangup = mgsl_hangup,
4303 .tiocmget = tiocmget,
4304 .tiocmset = tiocmset,
Alan Cox05871022010-09-16 18:21:52 +01004305 .get_icount = msgl_get_icount,
Alexey Dobriyand3378292009-03-31 15:19:18 -07004306 .proc_fops = &mgsl_proc_fops,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004307};
4308
4309/*
4310 * perform tty device initialization
4311 */
4312static int mgsl_init_tty(void)
4313{
4314 int rc;
4315
4316 serial_driver = alloc_tty_driver(128);
4317 if (!serial_driver)
4318 return -ENOMEM;
4319
Linus Torvalds1da177e2005-04-16 15:20:36 -07004320 serial_driver->driver_name = "synclink";
4321 serial_driver->name = "ttySL";
4322 serial_driver->major = ttymajor;
4323 serial_driver->minor_start = 64;
4324 serial_driver->type = TTY_DRIVER_TYPE_SERIAL;
4325 serial_driver->subtype = SERIAL_TYPE_NORMAL;
4326 serial_driver->init_termios = tty_std_termios;
4327 serial_driver->init_termios.c_cflag =
4328 B9600 | CS8 | CREAD | HUPCL | CLOCAL;
Alan Cox606d0992006-12-08 02:38:45 -08004329 serial_driver->init_termios.c_ispeed = 9600;
4330 serial_driver->init_termios.c_ospeed = 9600;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004331 serial_driver->flags = TTY_DRIVER_REAL_RAW;
4332 tty_set_operations(serial_driver, &mgsl_ops);
4333 if ((rc = tty_register_driver(serial_driver)) < 0) {
4334 printk("%s(%d):Couldn't register serial driver\n",
4335 __FILE__,__LINE__);
4336 put_tty_driver(serial_driver);
4337 serial_driver = NULL;
4338 return rc;
4339 }
4340
4341 printk("%s %s, tty major#%d\n",
4342 driver_name, driver_version,
4343 serial_driver->major);
4344 return 0;
4345}
4346
4347/* enumerate user specified ISA adapters
4348 */
4349static void mgsl_enum_isa_devices(void)
4350{
4351 struct mgsl_struct *info;
4352 int i;
4353
4354 /* Check for user specified ISA devices */
4355
4356 for (i=0 ;(i < MAX_ISA_DEVICES) && io[i] && irq[i]; i++){
4357 if ( debug_level >= DEBUG_LEVEL_INFO )
4358 printk("ISA device specified io=%04X,irq=%d,dma=%d\n",
4359 io[i], irq[i], dma[i] );
4360
4361 info = mgsl_allocate_device();
4362 if ( !info ) {
4363 /* error allocating device instance data */
4364 if ( debug_level >= DEBUG_LEVEL_ERROR )
4365 printk( "can't allocate device instance data.\n");
4366 continue;
4367 }
4368
4369 /* Copy user configuration info to device instance data */
4370 info->io_base = (unsigned int)io[i];
4371 info->irq_level = (unsigned int)irq[i];
4372 info->irq_level = irq_canonicalize(info->irq_level);
4373 info->dma_level = (unsigned int)dma[i];
4374 info->bus_type = MGSL_BUS_TYPE_ISA;
4375 info->io_addr_size = 16;
4376 info->irq_flags = 0;
4377
4378 mgsl_add_device( info );
4379 }
4380}
4381
4382static void synclink_cleanup(void)
4383{
4384 int rc;
4385 struct mgsl_struct *info;
4386 struct mgsl_struct *tmp;
4387
4388 printk("Unloading %s: %s\n", driver_name, driver_version);
4389
4390 if (serial_driver) {
Greg Kroah-Hartmana271ca32015-04-30 11:22:14 +02004391 rc = tty_unregister_driver(serial_driver);
4392 if (rc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004393 printk("%s(%d) failed to unregister tty driver err=%d\n",
4394 __FILE__,__LINE__,rc);
4395 put_tty_driver(serial_driver);
4396 }
4397
4398 info = mgsl_device_list;
4399 while(info) {
Paul Fulghumaf69c7f2006-12-06 20:40:24 -08004400#if SYNCLINK_GENERIC_HDLC
Linus Torvalds1da177e2005-04-16 15:20:36 -07004401 hdlcdev_exit(info);
4402#endif
4403 mgsl_release_resources(info);
4404 tmp = info;
4405 info = info->next_device;
Jiri Slaby191c5f12012-11-15 09:49:56 +01004406 tty_port_destroy(&tmp->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004407 kfree(tmp);
4408 }
4409
Linus Torvalds1da177e2005-04-16 15:20:36 -07004410 if (pci_registered)
4411 pci_unregister_driver(&synclink_pci_driver);
4412}
4413
4414static int __init synclink_init(void)
4415{
4416 int rc;
4417
4418 if (break_on_load) {
4419 mgsl_get_text_ptr();
4420 BREAKPOINT();
4421 }
4422
4423 printk("%s %s\n", driver_name, driver_version);
4424
4425 mgsl_enum_isa_devices();
4426 if ((rc = pci_register_driver(&synclink_pci_driver)) < 0)
4427 printk("%s:failed to register PCI driver, error=%d\n",__FILE__,rc);
4428 else
Joe Perches0fab6de2008-04-28 02:14:02 -07004429 pci_registered = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004430
4431 if ((rc = mgsl_init_tty()) < 0)
4432 goto error;
4433
4434 return 0;
4435
4436error:
4437 synclink_cleanup();
4438 return rc;
4439}
4440
4441static void __exit synclink_exit(void)
4442{
4443 synclink_cleanup();
4444}
4445
4446module_init(synclink_init);
4447module_exit(synclink_exit);
4448
4449/*
4450 * usc_RTCmd()
4451 *
4452 * Issue a USC Receive/Transmit command to the
4453 * Channel Command/Address Register (CCAR).
4454 *
4455 * Notes:
4456 *
4457 * The command is encoded in the most significant 5 bits <15..11>
4458 * of the CCAR value. Bits <10..7> of the CCAR must be preserved
4459 * and Bits <6..0> must be written as zeros.
4460 *
4461 * Arguments:
4462 *
4463 * info pointer to device information structure
4464 * Cmd command mask (use symbolic macros)
4465 *
4466 * Return Value:
4467 *
4468 * None
4469 */
4470static void usc_RTCmd( struct mgsl_struct *info, u16 Cmd )
4471{
4472 /* output command to CCAR in bits <15..11> */
4473 /* preserve bits <10..7>, bits <6..0> must be zero */
4474
4475 outw( Cmd + info->loopback_bits, info->io_base + CCAR );
4476
4477 /* Read to flush write to CCAR */
4478 if ( info->bus_type == MGSL_BUS_TYPE_PCI )
4479 inw( info->io_base + CCAR );
4480
4481} /* end of usc_RTCmd() */
4482
4483/*
4484 * usc_DmaCmd()
4485 *
4486 * Issue a DMA command to the DMA Command/Address Register (DCAR).
4487 *
4488 * Arguments:
4489 *
4490 * info pointer to device information structure
4491 * Cmd DMA command mask (usc_DmaCmd_XX Macros)
4492 *
4493 * Return Value:
4494 *
4495 * None
4496 */
4497static void usc_DmaCmd( struct mgsl_struct *info, u16 Cmd )
4498{
4499 /* write command mask to DCAR */
4500 outw( Cmd + info->mbre_bit, info->io_base );
4501
4502 /* Read to flush write to DCAR */
4503 if ( info->bus_type == MGSL_BUS_TYPE_PCI )
4504 inw( info->io_base );
4505
4506} /* end of usc_DmaCmd() */
4507
4508/*
4509 * usc_OutDmaReg()
4510 *
4511 * Write a 16-bit value to a USC DMA register
4512 *
4513 * Arguments:
4514 *
4515 * info pointer to device info structure
4516 * RegAddr register address (number) for write
4517 * RegValue 16-bit value to write to register
4518 *
4519 * Return Value:
4520 *
4521 * None
4522 *
4523 */
4524static void usc_OutDmaReg( struct mgsl_struct *info, u16 RegAddr, u16 RegValue )
4525{
4526 /* Note: The DCAR is located at the adapter base address */
4527 /* Note: must preserve state of BIT8 in DCAR */
4528
4529 outw( RegAddr + info->mbre_bit, info->io_base );
4530 outw( RegValue, info->io_base );
4531
4532 /* Read to flush write to DCAR */
4533 if ( info->bus_type == MGSL_BUS_TYPE_PCI )
4534 inw( info->io_base );
4535
4536} /* end of usc_OutDmaReg() */
4537
4538/*
4539 * usc_InDmaReg()
4540 *
4541 * Read a 16-bit value from a DMA register
4542 *
4543 * Arguments:
4544 *
4545 * info pointer to device info structure
4546 * RegAddr register address (number) to read from
4547 *
4548 * Return Value:
4549 *
4550 * The 16-bit value read from register
4551 *
4552 */
4553static u16 usc_InDmaReg( struct mgsl_struct *info, u16 RegAddr )
4554{
4555 /* Note: The DCAR is located at the adapter base address */
4556 /* Note: must preserve state of BIT8 in DCAR */
4557
4558 outw( RegAddr + info->mbre_bit, info->io_base );
4559 return inw( info->io_base );
4560
4561} /* end of usc_InDmaReg() */
4562
4563/*
4564 *
4565 * usc_OutReg()
4566 *
4567 * Write a 16-bit value to a USC serial channel register
4568 *
4569 * Arguments:
4570 *
4571 * info pointer to device info structure
4572 * RegAddr register address (number) to write to
4573 * RegValue 16-bit value to write to register
4574 *
4575 * Return Value:
4576 *
4577 * None
4578 *
4579 */
4580static void usc_OutReg( struct mgsl_struct *info, u16 RegAddr, u16 RegValue )
4581{
4582 outw( RegAddr + info->loopback_bits, info->io_base + CCAR );
4583 outw( RegValue, info->io_base + CCAR );
4584
4585 /* Read to flush write to CCAR */
4586 if ( info->bus_type == MGSL_BUS_TYPE_PCI )
4587 inw( info->io_base + CCAR );
4588
4589} /* end of usc_OutReg() */
4590
4591/*
4592 * usc_InReg()
4593 *
4594 * Reads a 16-bit value from a USC serial channel register
4595 *
4596 * Arguments:
4597 *
4598 * info pointer to device extension
4599 * RegAddr register address (number) to read from
4600 *
4601 * Return Value:
4602 *
4603 * 16-bit value read from register
4604 */
4605static u16 usc_InReg( struct mgsl_struct *info, u16 RegAddr )
4606{
4607 outw( RegAddr + info->loopback_bits, info->io_base + CCAR );
4608 return inw( info->io_base + CCAR );
4609
4610} /* end of usc_InReg() */
4611
4612/* usc_set_sdlc_mode()
4613 *
4614 * Set up the adapter for SDLC DMA communications.
4615 *
4616 * Arguments: info pointer to device instance data
4617 * Return Value: NONE
4618 */
4619static void usc_set_sdlc_mode( struct mgsl_struct *info )
4620{
4621 u16 RegValue;
Joe Perches0fab6de2008-04-28 02:14:02 -07004622 bool PreSL1660;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004623
4624 /*
4625 * determine if the IUSC on the adapter is pre-SL1660. If
4626 * not, take advantage of the UnderWait feature of more
4627 * modern chips. If an underrun occurs and this bit is set,
4628 * the transmitter will idle the programmed idle pattern
4629 * until the driver has time to service the underrun. Otherwise,
4630 * the dma controller may get the cycles previously requested
4631 * and begin transmitting queued tx data.
4632 */
4633 usc_OutReg(info,TMCR,0x1f);
4634 RegValue=usc_InReg(info,TMDR);
Joe Perches0fab6de2008-04-28 02:14:02 -07004635 PreSL1660 = (RegValue == IUSC_PRE_SL1660);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004636
4637 if ( info->params.flags & HDLC_FLAG_HDLC_LOOPMODE )
4638 {
4639 /*
4640 ** Channel Mode Register (CMR)
4641 **
4642 ** <15..14> 10 Tx Sub Modes, Send Flag on Underrun
4643 ** <13> 0 0 = Transmit Disabled (initially)
4644 ** <12> 0 1 = Consecutive Idles share common 0
4645 ** <11..8> 1110 Transmitter Mode = HDLC/SDLC Loop
4646 ** <7..4> 0000 Rx Sub Modes, addr/ctrl field handling
4647 ** <3..0> 0110 Receiver Mode = HDLC/SDLC
4648 **
4649 ** 1000 1110 0000 0110 = 0x8e06
4650 */
4651 RegValue = 0x8e06;
4652
4653 /*--------------------------------------------------
4654 * ignore user options for UnderRun Actions and
4655 * preambles
4656 *--------------------------------------------------*/
4657 }
4658 else
4659 {
4660 /* Channel mode Register (CMR)
4661 *
4662 * <15..14> 00 Tx Sub modes, Underrun Action
4663 * <13> 0 1 = Send Preamble before opening flag
4664 * <12> 0 1 = Consecutive Idles share common 0
4665 * <11..8> 0110 Transmitter mode = HDLC/SDLC
4666 * <7..4> 0000 Rx Sub modes, addr/ctrl field handling
4667 * <3..0> 0110 Receiver mode = HDLC/SDLC
4668 *
4669 * 0000 0110 0000 0110 = 0x0606
4670 */
4671 if (info->params.mode == MGSL_MODE_RAW) {
4672 RegValue = 0x0001; /* Set Receive mode = external sync */
4673
4674 usc_OutReg( info, IOCR, /* Set IOCR DCD is RxSync Detect Input */
4675 (unsigned short)((usc_InReg(info, IOCR) & ~(BIT13|BIT12)) | BIT12));
4676
4677 /*
4678 * TxSubMode:
4679 * CMR <15> 0 Don't send CRC on Tx Underrun
4680 * CMR <14> x undefined
4681 * CMR <13> 0 Send preamble before openning sync
4682 * CMR <12> 0 Send 8-bit syncs, 1=send Syncs per TxLength
4683 *
4684 * TxMode:
4685 * CMR <11-8) 0100 MonoSync
4686 *
4687 * 0x00 0100 xxxx xxxx 04xx
4688 */
4689 RegValue |= 0x0400;
4690 }
4691 else {
4692
4693 RegValue = 0x0606;
4694
4695 if ( info->params.flags & HDLC_FLAG_UNDERRUN_ABORT15 )
4696 RegValue |= BIT14;
4697 else if ( info->params.flags & HDLC_FLAG_UNDERRUN_FLAG )
4698 RegValue |= BIT15;
4699 else if ( info->params.flags & HDLC_FLAG_UNDERRUN_CRC )
Alexandru Juncue06922a2013-07-27 11:14:39 +03004700 RegValue |= BIT15 | BIT14;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004701 }
4702
4703 if ( info->params.preamble != HDLC_PREAMBLE_PATTERN_NONE )
4704 RegValue |= BIT13;
4705 }
4706
4707 if ( info->params.mode == MGSL_MODE_HDLC &&
4708 (info->params.flags & HDLC_FLAG_SHARE_ZERO) )
4709 RegValue |= BIT12;
4710
4711 if ( info->params.addr_filter != 0xff )
4712 {
4713 /* set up receive address filtering */
4714 usc_OutReg( info, RSR, info->params.addr_filter );
4715 RegValue |= BIT4;
4716 }
4717
4718 usc_OutReg( info, CMR, RegValue );
4719 info->cmr_value = RegValue;
4720
4721 /* Receiver mode Register (RMR)
4722 *
4723 * <15..13> 000 encoding
4724 * <12..11> 00 FCS = 16bit CRC CCITT (x15 + x12 + x5 + 1)
4725 * <10> 1 1 = Set CRC to all 1s (use for SDLC/HDLC)
4726 * <9> 0 1 = Include Receive chars in CRC
4727 * <8> 1 1 = Use Abort/PE bit as abort indicator
4728 * <7..6> 00 Even parity
4729 * <5> 0 parity disabled
4730 * <4..2> 000 Receive Char Length = 8 bits
4731 * <1..0> 00 Disable Receiver
4732 *
4733 * 0000 0101 0000 0000 = 0x0500
4734 */
4735
4736 RegValue = 0x0500;
4737
4738 switch ( info->params.encoding ) {
4739 case HDLC_ENCODING_NRZB: RegValue |= BIT13; break;
4740 case HDLC_ENCODING_NRZI_MARK: RegValue |= BIT14; break;
Alexandru Juncue06922a2013-07-27 11:14:39 +03004741 case HDLC_ENCODING_NRZI_SPACE: RegValue |= BIT14 | BIT13; break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004742 case HDLC_ENCODING_BIPHASE_MARK: RegValue |= BIT15; break;
Alexandru Juncue06922a2013-07-27 11:14:39 +03004743 case HDLC_ENCODING_BIPHASE_SPACE: RegValue |= BIT15 | BIT13; break;
4744 case HDLC_ENCODING_BIPHASE_LEVEL: RegValue |= BIT15 | BIT14; break;
4745 case HDLC_ENCODING_DIFF_BIPHASE_LEVEL: RegValue |= BIT15 | BIT14 | BIT13; break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004746 }
4747
4748 if ( (info->params.crc_type & HDLC_CRC_MASK) == HDLC_CRC_16_CCITT )
4749 RegValue |= BIT9;
4750 else if ( (info->params.crc_type & HDLC_CRC_MASK) == HDLC_CRC_32_CCITT )
4751 RegValue |= ( BIT12 | BIT10 | BIT9 );
4752
4753 usc_OutReg( info, RMR, RegValue );
4754
4755 /* Set the Receive count Limit Register (RCLR) to 0xffff. */
4756 /* When an opening flag of an SDLC frame is recognized the */
4757 /* Receive Character count (RCC) is loaded with the value in */
4758 /* RCLR. The RCC is decremented for each received byte. The */
4759 /* value of RCC is stored after the closing flag of the frame */
4760 /* allowing the frame size to be computed. */
4761
4762 usc_OutReg( info, RCLR, RCLRVALUE );
4763
4764 usc_RCmd( info, RCmd_SelectRicrdma_level );
4765
4766 /* Receive Interrupt Control Register (RICR)
4767 *
4768 * <15..8> ? RxFIFO DMA Request Level
4769 * <7> 0 Exited Hunt IA (Interrupt Arm)
4770 * <6> 0 Idle Received IA
4771 * <5> 0 Break/Abort IA
4772 * <4> 0 Rx Bound IA
4773 * <3> 1 Queued status reflects oldest 2 bytes in FIFO
4774 * <2> 0 Abort/PE IA
4775 * <1> 1 Rx Overrun IA
4776 * <0> 0 Select TC0 value for readback
4777 *
4778 * 0000 0000 0000 1000 = 0x000a
4779 */
4780
4781 /* Carry over the Exit Hunt and Idle Received bits */
4782 /* in case they have been armed by usc_ArmEvents. */
4783
4784 RegValue = usc_InReg( info, RICR ) & 0xc0;
4785
4786 if ( info->bus_type == MGSL_BUS_TYPE_PCI )
4787 usc_OutReg( info, RICR, (u16)(0x030a | RegValue) );
4788 else
4789 usc_OutReg( info, RICR, (u16)(0x140a | RegValue) );
4790
4791 /* Unlatch all Rx status bits and clear Rx status IRQ Pending */
4792
4793 usc_UnlatchRxstatusBits( info, RXSTATUS_ALL );
4794 usc_ClearIrqPendingBits( info, RECEIVE_STATUS );
4795
4796 /* Transmit mode Register (TMR)
4797 *
4798 * <15..13> 000 encoding
4799 * <12..11> 00 FCS = 16bit CRC CCITT (x15 + x12 + x5 + 1)
4800 * <10> 1 1 = Start CRC as all 1s (use for SDLC/HDLC)
4801 * <9> 0 1 = Tx CRC Enabled
4802 * <8> 0 1 = Append CRC to end of transmit frame
4803 * <7..6> 00 Transmit parity Even
4804 * <5> 0 Transmit parity Disabled
4805 * <4..2> 000 Tx Char Length = 8 bits
4806 * <1..0> 00 Disable Transmitter
4807 *
4808 * 0000 0100 0000 0000 = 0x0400
4809 */
4810
4811 RegValue = 0x0400;
4812
4813 switch ( info->params.encoding ) {
4814 case HDLC_ENCODING_NRZB: RegValue |= BIT13; break;
4815 case HDLC_ENCODING_NRZI_MARK: RegValue |= BIT14; break;
Alexandru Juncue06922a2013-07-27 11:14:39 +03004816 case HDLC_ENCODING_NRZI_SPACE: RegValue |= BIT14 | BIT13; break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004817 case HDLC_ENCODING_BIPHASE_MARK: RegValue |= BIT15; break;
Alexandru Juncue06922a2013-07-27 11:14:39 +03004818 case HDLC_ENCODING_BIPHASE_SPACE: RegValue |= BIT15 | BIT13; break;
4819 case HDLC_ENCODING_BIPHASE_LEVEL: RegValue |= BIT15 | BIT14; break;
4820 case HDLC_ENCODING_DIFF_BIPHASE_LEVEL: RegValue |= BIT15 | BIT14 | BIT13; break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004821 }
4822
4823 if ( (info->params.crc_type & HDLC_CRC_MASK) == HDLC_CRC_16_CCITT )
Alexandru Juncue06922a2013-07-27 11:14:39 +03004824 RegValue |= BIT9 | BIT8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004825 else if ( (info->params.crc_type & HDLC_CRC_MASK) == HDLC_CRC_32_CCITT )
4826 RegValue |= ( BIT12 | BIT10 | BIT9 | BIT8);
4827
4828 usc_OutReg( info, TMR, RegValue );
4829
4830 usc_set_txidle( info );
4831
4832
4833 usc_TCmd( info, TCmd_SelectTicrdma_level );
4834
4835 /* Transmit Interrupt Control Register (TICR)
4836 *
4837 * <15..8> ? Transmit FIFO DMA Level
4838 * <7> 0 Present IA (Interrupt Arm)
4839 * <6> 0 Idle Sent IA
4840 * <5> 1 Abort Sent IA
4841 * <4> 1 EOF/EOM Sent IA
4842 * <3> 0 CRC Sent IA
4843 * <2> 1 1 = Wait for SW Trigger to Start Frame
4844 * <1> 1 Tx Underrun IA
4845 * <0> 0 TC0 constant on read back
4846 *
4847 * 0000 0000 0011 0110 = 0x0036
4848 */
4849
4850 if ( info->bus_type == MGSL_BUS_TYPE_PCI )
4851 usc_OutReg( info, TICR, 0x0736 );
4852 else
4853 usc_OutReg( info, TICR, 0x1436 );
4854
4855 usc_UnlatchTxstatusBits( info, TXSTATUS_ALL );
4856 usc_ClearIrqPendingBits( info, TRANSMIT_STATUS );
4857
4858 /*
4859 ** Transmit Command/Status Register (TCSR)
4860 **
4861 ** <15..12> 0000 TCmd
4862 ** <11> 0/1 UnderWait
4863 ** <10..08> 000 TxIdle
4864 ** <7> x PreSent
4865 ** <6> x IdleSent
4866 ** <5> x AbortSent
4867 ** <4> x EOF/EOM Sent
4868 ** <3> x CRC Sent
4869 ** <2> x All Sent
4870 ** <1> x TxUnder
4871 ** <0> x TxEmpty
4872 **
4873 ** 0000 0000 0000 0000 = 0x0000
4874 */
4875 info->tcsr_value = 0;
4876
4877 if ( !PreSL1660 )
4878 info->tcsr_value |= TCSR_UNDERWAIT;
4879
4880 usc_OutReg( info, TCSR, info->tcsr_value );
4881
4882 /* Clock mode Control Register (CMCR)
4883 *
4884 * <15..14> 00 counter 1 Source = Disabled
4885 * <13..12> 00 counter 0 Source = Disabled
4886 * <11..10> 11 BRG1 Input is TxC Pin
4887 * <9..8> 11 BRG0 Input is TxC Pin
4888 * <7..6> 01 DPLL Input is BRG1 Output
4889 * <5..3> XXX TxCLK comes from Port 0
4890 * <2..0> XXX RxCLK comes from Port 1
4891 *
4892 * 0000 1111 0111 0111 = 0x0f77
4893 */
4894
4895 RegValue = 0x0f40;
4896
4897 if ( info->params.flags & HDLC_FLAG_RXC_DPLL )
4898 RegValue |= 0x0003; /* RxCLK from DPLL */
4899 else if ( info->params.flags & HDLC_FLAG_RXC_BRG )
4900 RegValue |= 0x0004; /* RxCLK from BRG0 */
4901 else if ( info->params.flags & HDLC_FLAG_RXC_TXCPIN)
4902 RegValue |= 0x0006; /* RxCLK from TXC Input */
4903 else
4904 RegValue |= 0x0007; /* RxCLK from Port1 */
4905
4906 if ( info->params.flags & HDLC_FLAG_TXC_DPLL )
4907 RegValue |= 0x0018; /* TxCLK from DPLL */
4908 else if ( info->params.flags & HDLC_FLAG_TXC_BRG )
4909 RegValue |= 0x0020; /* TxCLK from BRG0 */
4910 else if ( info->params.flags & HDLC_FLAG_TXC_RXCPIN)
4911 RegValue |= 0x0038; /* RxCLK from TXC Input */
4912 else
4913 RegValue |= 0x0030; /* TxCLK from Port0 */
4914
4915 usc_OutReg( info, CMCR, RegValue );
4916
4917
4918 /* Hardware Configuration Register (HCR)
4919 *
4920 * <15..14> 00 CTR0 Divisor:00=32,01=16,10=8,11=4
4921 * <13> 0 CTR1DSel:0=CTR0Div determines CTR0Div
4922 * <12> 0 CVOK:0=report code violation in biphase
4923 * <11..10> 00 DPLL Divisor:00=32,01=16,10=8,11=4
4924 * <9..8> XX DPLL mode:00=disable,01=NRZ,10=Biphase,11=Biphase Level
4925 * <7..6> 00 reserved
4926 * <5> 0 BRG1 mode:0=continuous,1=single cycle
4927 * <4> X BRG1 Enable
4928 * <3..2> 00 reserved
4929 * <1> 0 BRG0 mode:0=continuous,1=single cycle
4930 * <0> 0 BRG0 Enable
4931 */
4932
4933 RegValue = 0x0000;
4934
Alexandru Juncue06922a2013-07-27 11:14:39 +03004935 if ( info->params.flags & (HDLC_FLAG_RXC_DPLL | HDLC_FLAG_TXC_DPLL) ) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004936 u32 XtalSpeed;
4937 u32 DpllDivisor;
4938 u16 Tc;
4939
4940 /* DPLL is enabled. Use BRG1 to provide continuous reference clock */
4941 /* for DPLL. DPLL mode in HCR is dependent on the encoding used. */
4942
4943 if ( info->bus_type == MGSL_BUS_TYPE_PCI )
4944 XtalSpeed = 11059200;
4945 else
4946 XtalSpeed = 14745600;
4947
4948 if ( info->params.flags & HDLC_FLAG_DPLL_DIV16 ) {
4949 DpllDivisor = 16;
4950 RegValue |= BIT10;
4951 }
4952 else if ( info->params.flags & HDLC_FLAG_DPLL_DIV8 ) {
4953 DpllDivisor = 8;
4954 RegValue |= BIT11;
4955 }
4956 else
4957 DpllDivisor = 32;
4958
4959 /* Tc = (Xtal/Speed) - 1 */
4960 /* If twice the remainder of (Xtal/Speed) is greater than Speed */
4961 /* then rounding up gives a more precise time constant. Instead */
4962 /* of rounding up and then subtracting 1 we just don't subtract */
4963 /* the one in this case. */
4964
4965 /*--------------------------------------------------
4966 * ejz: for DPLL mode, application should use the
4967 * same clock speed as the partner system, even
4968 * though clocking is derived from the input RxData.
4969 * In case the user uses a 0 for the clock speed,
4970 * default to 0xffffffff and don't try to divide by
4971 * zero
4972 *--------------------------------------------------*/
4973 if ( info->params.clock_speed )
4974 {
4975 Tc = (u16)((XtalSpeed/DpllDivisor)/info->params.clock_speed);
4976 if ( !((((XtalSpeed/DpllDivisor) % info->params.clock_speed) * 2)
4977 / info->params.clock_speed) )
4978 Tc--;
4979 }
4980 else
4981 Tc = -1;
4982
4983
4984 /* Write 16-bit Time Constant for BRG1 */
4985 usc_OutReg( info, TC1R, Tc );
4986
4987 RegValue |= BIT4; /* enable BRG1 */
4988
4989 switch ( info->params.encoding ) {
4990 case HDLC_ENCODING_NRZ:
4991 case HDLC_ENCODING_NRZB:
4992 case HDLC_ENCODING_NRZI_MARK:
4993 case HDLC_ENCODING_NRZI_SPACE: RegValue |= BIT8; break;
4994 case HDLC_ENCODING_BIPHASE_MARK:
4995 case HDLC_ENCODING_BIPHASE_SPACE: RegValue |= BIT9; break;
4996 case HDLC_ENCODING_BIPHASE_LEVEL:
Alexandru Juncue06922a2013-07-27 11:14:39 +03004997 case HDLC_ENCODING_DIFF_BIPHASE_LEVEL: RegValue |= BIT9 | BIT8; break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004998 }
4999 }
5000
5001 usc_OutReg( info, HCR, RegValue );
5002
5003
5004 /* Channel Control/status Register (CCSR)
5005 *
5006 * <15> X RCC FIFO Overflow status (RO)
5007 * <14> X RCC FIFO Not Empty status (RO)
5008 * <13> 0 1 = Clear RCC FIFO (WO)
5009 * <12> X DPLL Sync (RW)
5010 * <11> X DPLL 2 Missed Clocks status (RO)
5011 * <10> X DPLL 1 Missed Clock status (RO)
5012 * <9..8> 00 DPLL Resync on rising and falling edges (RW)
5013 * <7> X SDLC Loop On status (RO)
5014 * <6> X SDLC Loop Send status (RO)
5015 * <5> 1 Bypass counters for TxClk and RxClk (RW)
5016 * <4..2> 000 Last Char of SDLC frame has 8 bits (RW)
5017 * <1..0> 00 reserved
5018 *
5019 * 0000 0000 0010 0000 = 0x0020
5020 */
5021
5022 usc_OutReg( info, CCSR, 0x1020 );
5023
5024
5025 if ( info->params.flags & HDLC_FLAG_AUTO_CTS ) {
5026 usc_OutReg( info, SICR,
5027 (u16)(usc_InReg(info,SICR) | SICR_CTS_INACTIVE) );
5028 }
5029
5030
5031 /* enable Master Interrupt Enable bit (MIE) */
5032 usc_EnableMasterIrqBit( info );
5033
Alexandru Juncue06922a2013-07-27 11:14:39 +03005034 usc_ClearIrqPendingBits( info, RECEIVE_STATUS | RECEIVE_DATA |
5035 TRANSMIT_STATUS | TRANSMIT_DATA | MISC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005036
5037 /* arm RCC underflow interrupt */
5038 usc_OutReg(info, SICR, (u16)(usc_InReg(info,SICR) | BIT3));
5039 usc_EnableInterrupts(info, MISC);
5040
5041 info->mbre_bit = 0;
5042 outw( 0, info->io_base ); /* clear Master Bus Enable (DCAR) */
5043 usc_DmaCmd( info, DmaCmd_ResetAllChannels ); /* disable both DMA channels */
5044 info->mbre_bit = BIT8;
5045 outw( BIT8, info->io_base ); /* set Master Bus Enable (DCAR) */
5046
5047 if (info->bus_type == MGSL_BUS_TYPE_ISA) {
5048 /* Enable DMAEN (Port 7, Bit 14) */
5049 /* This connects the DMA request signal to the ISA bus */
5050 usc_OutReg(info, PCR, (u16)((usc_InReg(info, PCR) | BIT15) & ~BIT14));
5051 }
5052
5053 /* DMA Control Register (DCR)
5054 *
5055 * <15..14> 10 Priority mode = Alternating Tx/Rx
5056 * 01 Rx has priority
5057 * 00 Tx has priority
5058 *
5059 * <13> 1 Enable Priority Preempt per DCR<15..14>
5060 * (WARNING DCR<11..10> must be 00 when this is 1)
5061 * 0 Choose activate channel per DCR<11..10>
5062 *
5063 * <12> 0 Little Endian for Array/List
5064 * <11..10> 00 Both Channels can use each bus grant
5065 * <9..6> 0000 reserved
5066 * <5> 0 7 CLK - Minimum Bus Re-request Interval
5067 * <4> 0 1 = drive D/C and S/D pins
5068 * <3> 1 1 = Add one wait state to all DMA cycles.
5069 * <2> 0 1 = Strobe /UAS on every transfer.
5070 * <1..0> 11 Addr incrementing only affects LS24 bits
5071 *
5072 * 0110 0000 0000 1011 = 0x600b
5073 */
5074
5075 if ( info->bus_type == MGSL_BUS_TYPE_PCI ) {
5076 /* PCI adapter does not need DMA wait state */
5077 usc_OutDmaReg( info, DCR, 0xa00b );
5078 }
5079 else
5080 usc_OutDmaReg( info, DCR, 0x800b );
5081
5082
5083 /* Receive DMA mode Register (RDMR)
5084 *
5085 * <15..14> 11 DMA mode = Linked List Buffer mode
5086 * <13> 1 RSBinA/L = store Rx status Block in Arrary/List entry
5087 * <12> 1 Clear count of List Entry after fetching
5088 * <11..10> 00 Address mode = Increment
5089 * <9> 1 Terminate Buffer on RxBound
5090 * <8> 0 Bus Width = 16bits
5091 * <7..0> ? status Bits (write as 0s)
5092 *
5093 * 1111 0010 0000 0000 = 0xf200
5094 */
5095
5096 usc_OutDmaReg( info, RDMR, 0xf200 );
5097
5098
5099 /* Transmit DMA mode Register (TDMR)
5100 *
5101 * <15..14> 11 DMA mode = Linked List Buffer mode
5102 * <13> 1 TCBinA/L = fetch Tx Control Block from List entry
5103 * <12> 1 Clear count of List Entry after fetching
5104 * <11..10> 00 Address mode = Increment
5105 * <9> 1 Terminate Buffer on end of frame
5106 * <8> 0 Bus Width = 16bits
5107 * <7..0> ? status Bits (Read Only so write as 0)
5108 *
5109 * 1111 0010 0000 0000 = 0xf200
5110 */
5111
5112 usc_OutDmaReg( info, TDMR, 0xf200 );
5113
5114
5115 /* DMA Interrupt Control Register (DICR)
5116 *
5117 * <15> 1 DMA Interrupt Enable
5118 * <14> 0 1 = Disable IEO from USC
5119 * <13> 0 1 = Don't provide vector during IntAck
5120 * <12> 1 1 = Include status in Vector
5121 * <10..2> 0 reserved, Must be 0s
5122 * <1> 0 1 = Rx DMA Interrupt Enabled
5123 * <0> 0 1 = Tx DMA Interrupt Enabled
5124 *
5125 * 1001 0000 0000 0000 = 0x9000
5126 */
5127
5128 usc_OutDmaReg( info, DICR, 0x9000 );
5129
5130 usc_InDmaReg( info, RDMR ); /* clear pending receive DMA IRQ bits */
5131 usc_InDmaReg( info, TDMR ); /* clear pending transmit DMA IRQ bits */
5132 usc_OutDmaReg( info, CDIR, 0x0303 ); /* clear IUS and Pending for Tx and Rx */
5133
5134 /* Channel Control Register (CCR)
5135 *
5136 * <15..14> 10 Use 32-bit Tx Control Blocks (TCBs)
5137 * <13> 0 Trigger Tx on SW Command Disabled
5138 * <12> 0 Flag Preamble Disabled
5139 * <11..10> 00 Preamble Length
5140 * <9..8> 00 Preamble Pattern
5141 * <7..6> 10 Use 32-bit Rx status Blocks (RSBs)
5142 * <5> 0 Trigger Rx on SW Command Disabled
5143 * <4..0> 0 reserved
5144 *
5145 * 1000 0000 1000 0000 = 0x8080
5146 */
5147
5148 RegValue = 0x8080;
5149
5150 switch ( info->params.preamble_length ) {
5151 case HDLC_PREAMBLE_LENGTH_16BITS: RegValue |= BIT10; break;
5152 case HDLC_PREAMBLE_LENGTH_32BITS: RegValue |= BIT11; break;
Alexandru Juncue06922a2013-07-27 11:14:39 +03005153 case HDLC_PREAMBLE_LENGTH_64BITS: RegValue |= BIT11 | BIT10; break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005154 }
5155
5156 switch ( info->params.preamble ) {
Alexandru Juncue06922a2013-07-27 11:14:39 +03005157 case HDLC_PREAMBLE_PATTERN_FLAGS: RegValue |= BIT8 | BIT12; break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005158 case HDLC_PREAMBLE_PATTERN_ONES: RegValue |= BIT8; break;
5159 case HDLC_PREAMBLE_PATTERN_10: RegValue |= BIT9; break;
Alexandru Juncue06922a2013-07-27 11:14:39 +03005160 case HDLC_PREAMBLE_PATTERN_01: RegValue |= BIT9 | BIT8; break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005161 }
5162
5163 usc_OutReg( info, CCR, RegValue );
5164
5165
5166 /*
5167 * Burst/Dwell Control Register
5168 *
5169 * <15..8> 0x20 Maximum number of transfers per bus grant
5170 * <7..0> 0x00 Maximum number of clock cycles per bus grant
5171 */
5172
5173 if ( info->bus_type == MGSL_BUS_TYPE_PCI ) {
5174 /* don't limit bus occupancy on PCI adapter */
5175 usc_OutDmaReg( info, BDCR, 0x0000 );
5176 }
5177 else
5178 usc_OutDmaReg( info, BDCR, 0x2000 );
5179
5180 usc_stop_transmitter(info);
5181 usc_stop_receiver(info);
5182
5183} /* end of usc_set_sdlc_mode() */
5184
5185/* usc_enable_loopback()
5186 *
5187 * Set the 16C32 for internal loopback mode.
5188 * The TxCLK and RxCLK signals are generated from the BRG0 and
5189 * the TxD is looped back to the RxD internally.
5190 *
5191 * Arguments: info pointer to device instance data
5192 * enable 1 = enable loopback, 0 = disable
5193 * Return Value: None
5194 */
5195static void usc_enable_loopback(struct mgsl_struct *info, int enable)
5196{
5197 if (enable) {
5198 /* blank external TXD output */
Alexandru Juncue06922a2013-07-27 11:14:39 +03005199 usc_OutReg(info,IOCR,usc_InReg(info,IOCR) | (BIT7 | BIT6));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005200
5201 /* Clock mode Control Register (CMCR)
5202 *
5203 * <15..14> 00 counter 1 Disabled
5204 * <13..12> 00 counter 0 Disabled
5205 * <11..10> 11 BRG1 Input is TxC Pin
5206 * <9..8> 11 BRG0 Input is TxC Pin
5207 * <7..6> 01 DPLL Input is BRG1 Output
5208 * <5..3> 100 TxCLK comes from BRG0
5209 * <2..0> 100 RxCLK comes from BRG0
5210 *
5211 * 0000 1111 0110 0100 = 0x0f64
5212 */
5213
5214 usc_OutReg( info, CMCR, 0x0f64 );
5215
5216 /* Write 16-bit Time Constant for BRG0 */
5217 /* use clock speed if available, otherwise use 8 for diagnostics */
5218 if (info->params.clock_speed) {
5219 if (info->bus_type == MGSL_BUS_TYPE_PCI)
5220 usc_OutReg(info, TC0R, (u16)((11059200/info->params.clock_speed)-1));
5221 else
5222 usc_OutReg(info, TC0R, (u16)((14745600/info->params.clock_speed)-1));
5223 } else
5224 usc_OutReg(info, TC0R, (u16)8);
5225
5226 /* Hardware Configuration Register (HCR) Clear Bit 1, BRG0
5227 mode = Continuous Set Bit 0 to enable BRG0. */
5228 usc_OutReg( info, HCR, (u16)((usc_InReg( info, HCR ) & ~BIT1) | BIT0) );
5229
5230 /* Input/Output Control Reg, <2..0> = 100, Drive RxC pin with BRG0 */
5231 usc_OutReg(info, IOCR, (u16)((usc_InReg(info, IOCR) & 0xfff8) | 0x0004));
5232
5233 /* set Internal Data loopback mode */
5234 info->loopback_bits = 0x300;
5235 outw( 0x0300, info->io_base + CCAR );
5236 } else {
5237 /* enable external TXD output */
Alexandru Juncue06922a2013-07-27 11:14:39 +03005238 usc_OutReg(info,IOCR,usc_InReg(info,IOCR) & ~(BIT7 | BIT6));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005239
5240 /* clear Internal Data loopback mode */
5241 info->loopback_bits = 0;
5242 outw( 0,info->io_base + CCAR );
5243 }
5244
5245} /* end of usc_enable_loopback() */
5246
5247/* usc_enable_aux_clock()
5248 *
5249 * Enabled the AUX clock output at the specified frequency.
5250 *
5251 * Arguments:
5252 *
5253 * info pointer to device extension
5254 * data_rate data rate of clock in bits per second
5255 * A data rate of 0 disables the AUX clock.
5256 *
5257 * Return Value: None
5258 */
5259static void usc_enable_aux_clock( struct mgsl_struct *info, u32 data_rate )
5260{
5261 u32 XtalSpeed;
5262 u16 Tc;
5263
5264 if ( data_rate ) {
5265 if ( info->bus_type == MGSL_BUS_TYPE_PCI )
5266 XtalSpeed = 11059200;
5267 else
5268 XtalSpeed = 14745600;
5269
5270
5271 /* Tc = (Xtal/Speed) - 1 */
5272 /* If twice the remainder of (Xtal/Speed) is greater than Speed */
5273 /* then rounding up gives a more precise time constant. Instead */
5274 /* of rounding up and then subtracting 1 we just don't subtract */
5275 /* the one in this case. */
5276
5277
5278 Tc = (u16)(XtalSpeed/data_rate);
5279 if ( !(((XtalSpeed % data_rate) * 2) / data_rate) )
5280 Tc--;
5281
5282 /* Write 16-bit Time Constant for BRG0 */
5283 usc_OutReg( info, TC0R, Tc );
5284
5285 /*
5286 * Hardware Configuration Register (HCR)
5287 * Clear Bit 1, BRG0 mode = Continuous
5288 * Set Bit 0 to enable BRG0.
5289 */
5290
5291 usc_OutReg( info, HCR, (u16)((usc_InReg( info, HCR ) & ~BIT1) | BIT0) );
5292
5293 /* Input/Output Control Reg, <2..0> = 100, Drive RxC pin with BRG0 */
5294 usc_OutReg( info, IOCR, (u16)((usc_InReg(info, IOCR) & 0xfff8) | 0x0004) );
5295 } else {
5296 /* data rate == 0 so turn off BRG0 */
5297 usc_OutReg( info, HCR, (u16)(usc_InReg( info, HCR ) & ~BIT0) );
5298 }
5299
5300} /* end of usc_enable_aux_clock() */
5301
5302/*
5303 *
5304 * usc_process_rxoverrun_sync()
5305 *
5306 * This function processes a receive overrun by resetting the
5307 * receive DMA buffers and issuing a Purge Rx FIFO command
5308 * to allow the receiver to continue receiving.
5309 *
5310 * Arguments:
5311 *
5312 * info pointer to device extension
5313 *
5314 * Return Value: None
5315 */
5316static void usc_process_rxoverrun_sync( struct mgsl_struct *info )
5317{
5318 int start_index;
5319 int end_index;
5320 int frame_start_index;
Joe Perches0fab6de2008-04-28 02:14:02 -07005321 bool start_of_frame_found = false;
5322 bool end_of_frame_found = false;
5323 bool reprogram_dma = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005324
5325 DMABUFFERENTRY *buffer_list = info->rx_buffer_list;
5326 u32 phys_addr;
5327
5328 usc_DmaCmd( info, DmaCmd_PauseRxChannel );
5329 usc_RCmd( info, RCmd_EnterHuntmode );
5330 usc_RTCmd( info, RTCmd_PurgeRxFifo );
5331
5332 /* CurrentRxBuffer points to the 1st buffer of the next */
5333 /* possibly available receive frame. */
5334
5335 frame_start_index = start_index = end_index = info->current_rx_buffer;
5336
5337 /* Search for an unfinished string of buffers. This means */
5338 /* that a receive frame started (at least one buffer with */
5339 /* count set to zero) but there is no terminiting buffer */
5340 /* (status set to non-zero). */
5341
5342 while( !buffer_list[end_index].count )
5343 {
5344 /* Count field has been reset to zero by 16C32. */
5345 /* This buffer is currently in use. */
5346
5347 if ( !start_of_frame_found )
5348 {
Joe Perches0fab6de2008-04-28 02:14:02 -07005349 start_of_frame_found = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005350 frame_start_index = end_index;
Joe Perches0fab6de2008-04-28 02:14:02 -07005351 end_of_frame_found = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005352 }
5353
5354 if ( buffer_list[end_index].status )
5355 {
5356 /* Status field has been set by 16C32. */
5357 /* This is the last buffer of a received frame. */
5358
5359 /* We want to leave the buffers for this frame intact. */
5360 /* Move on to next possible frame. */
5361
Joe Perches0fab6de2008-04-28 02:14:02 -07005362 start_of_frame_found = false;
5363 end_of_frame_found = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005364 }
5365
5366 /* advance to next buffer entry in linked list */
5367 end_index++;
5368 if ( end_index == info->rx_buffer_count )
5369 end_index = 0;
5370
5371 if ( start_index == end_index )
5372 {
5373 /* The entire list has been searched with all Counts == 0 and */
5374 /* all Status == 0. The receive buffers are */
5375 /* completely screwed, reset all receive buffers! */
5376 mgsl_reset_rx_dma_buffers( info );
5377 frame_start_index = 0;
Joe Perches0fab6de2008-04-28 02:14:02 -07005378 start_of_frame_found = false;
5379 reprogram_dma = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005380 break;
5381 }
5382 }
5383
5384 if ( start_of_frame_found && !end_of_frame_found )
5385 {
5386 /* There is an unfinished string of receive DMA buffers */
5387 /* as a result of the receiver overrun. */
5388
5389 /* Reset the buffers for the unfinished frame */
5390 /* and reprogram the receive DMA controller to start */
5391 /* at the 1st buffer of unfinished frame. */
5392
5393 start_index = frame_start_index;
5394
5395 do
5396 {
5397 *((unsigned long *)&(info->rx_buffer_list[start_index++].count)) = DMABUFFERSIZE;
5398
5399 /* Adjust index for wrap around. */
5400 if ( start_index == info->rx_buffer_count )
5401 start_index = 0;
5402
5403 } while( start_index != end_index );
5404
Joe Perches0fab6de2008-04-28 02:14:02 -07005405 reprogram_dma = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005406 }
5407
5408 if ( reprogram_dma )
5409 {
5410 usc_UnlatchRxstatusBits(info,RXSTATUS_ALL);
5411 usc_ClearIrqPendingBits(info, RECEIVE_DATA|RECEIVE_STATUS);
5412 usc_UnlatchRxstatusBits(info, RECEIVE_DATA|RECEIVE_STATUS);
5413
5414 usc_EnableReceiver(info,DISABLE_UNCONDITIONAL);
5415
5416 /* This empties the receive FIFO and loads the RCC with RCLR */
5417 usc_OutReg( info, CCSR, (u16)(usc_InReg(info,CCSR) | BIT13) );
5418
5419 /* program 16C32 with physical address of 1st DMA buffer entry */
5420 phys_addr = info->rx_buffer_list[frame_start_index].phys_entry;
5421 usc_OutDmaReg( info, NRARL, (u16)phys_addr );
5422 usc_OutDmaReg( info, NRARU, (u16)(phys_addr >> 16) );
5423
5424 usc_UnlatchRxstatusBits( info, RXSTATUS_ALL );
Alexandru Juncue06922a2013-07-27 11:14:39 +03005425 usc_ClearIrqPendingBits( info, RECEIVE_DATA | RECEIVE_STATUS );
Linus Torvalds1da177e2005-04-16 15:20:36 -07005426 usc_EnableInterrupts( info, RECEIVE_STATUS );
5427
5428 /* 1. Arm End of Buffer (EOB) Receive DMA Interrupt (BIT2 of RDIAR) */
5429 /* 2. Enable Receive DMA Interrupts (BIT1 of DICR) */
5430
Alexandru Juncue06922a2013-07-27 11:14:39 +03005431 usc_OutDmaReg( info, RDIAR, BIT3 | BIT2 );
Linus Torvalds1da177e2005-04-16 15:20:36 -07005432 usc_OutDmaReg( info, DICR, (u16)(usc_InDmaReg(info,DICR) | BIT1) );
5433 usc_DmaCmd( info, DmaCmd_InitRxChannel );
5434 if ( info->params.flags & HDLC_FLAG_AUTO_DCD )
5435 usc_EnableReceiver(info,ENABLE_AUTO_DCD);
5436 else
5437 usc_EnableReceiver(info,ENABLE_UNCONDITIONAL);
5438 }
5439 else
5440 {
5441 /* This empties the receive FIFO and loads the RCC with RCLR */
5442 usc_OutReg( info, CCSR, (u16)(usc_InReg(info,CCSR) | BIT13) );
5443 usc_RTCmd( info, RTCmd_PurgeRxFifo );
5444 }
5445
5446} /* end of usc_process_rxoverrun_sync() */
5447
5448/* usc_stop_receiver()
5449 *
5450 * Disable USC receiver
5451 *
5452 * Arguments: info pointer to device instance data
5453 * Return Value: None
5454 */
5455static void usc_stop_receiver( struct mgsl_struct *info )
5456{
5457 if (debug_level >= DEBUG_LEVEL_ISR)
5458 printk("%s(%d):usc_stop_receiver(%s)\n",
5459 __FILE__,__LINE__, info->device_name );
5460
5461 /* Disable receive DMA channel. */
5462 /* This also disables receive DMA channel interrupts */
5463 usc_DmaCmd( info, DmaCmd_ResetRxChannel );
5464
5465 usc_UnlatchRxstatusBits( info, RXSTATUS_ALL );
Alexandru Juncue06922a2013-07-27 11:14:39 +03005466 usc_ClearIrqPendingBits( info, RECEIVE_DATA | RECEIVE_STATUS );
5467 usc_DisableInterrupts( info, RECEIVE_DATA | RECEIVE_STATUS );
Linus Torvalds1da177e2005-04-16 15:20:36 -07005468
5469 usc_EnableReceiver(info,DISABLE_UNCONDITIONAL);
5470
5471 /* This empties the receive FIFO and loads the RCC with RCLR */
5472 usc_OutReg( info, CCSR, (u16)(usc_InReg(info,CCSR) | BIT13) );
5473 usc_RTCmd( info, RTCmd_PurgeRxFifo );
5474
Joe Perches0fab6de2008-04-28 02:14:02 -07005475 info->rx_enabled = false;
5476 info->rx_overflow = false;
5477 info->rx_rcc_underrun = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005478
5479} /* end of stop_receiver() */
5480
5481/* usc_start_receiver()
5482 *
5483 * Enable the USC receiver
5484 *
5485 * Arguments: info pointer to device instance data
5486 * Return Value: None
5487 */
5488static void usc_start_receiver( struct mgsl_struct *info )
5489{
5490 u32 phys_addr;
5491
5492 if (debug_level >= DEBUG_LEVEL_ISR)
5493 printk("%s(%d):usc_start_receiver(%s)\n",
5494 __FILE__,__LINE__, info->device_name );
5495
5496 mgsl_reset_rx_dma_buffers( info );
5497 usc_stop_receiver( info );
5498
5499 usc_OutReg( info, CCSR, (u16)(usc_InReg(info,CCSR) | BIT13) );
5500 usc_RTCmd( info, RTCmd_PurgeRxFifo );
5501
5502 if ( info->params.mode == MGSL_MODE_HDLC ||
5503 info->params.mode == MGSL_MODE_RAW ) {
5504 /* DMA mode Transfers */
5505 /* Program the DMA controller. */
5506 /* Enable the DMA controller end of buffer interrupt. */
5507
5508 /* program 16C32 with physical address of 1st DMA buffer entry */
5509 phys_addr = info->rx_buffer_list[0].phys_entry;
5510 usc_OutDmaReg( info, NRARL, (u16)phys_addr );
5511 usc_OutDmaReg( info, NRARU, (u16)(phys_addr >> 16) );
5512
5513 usc_UnlatchRxstatusBits( info, RXSTATUS_ALL );
Alexandru Juncue06922a2013-07-27 11:14:39 +03005514 usc_ClearIrqPendingBits( info, RECEIVE_DATA | RECEIVE_STATUS );
Linus Torvalds1da177e2005-04-16 15:20:36 -07005515 usc_EnableInterrupts( info, RECEIVE_STATUS );
5516
5517 /* 1. Arm End of Buffer (EOB) Receive DMA Interrupt (BIT2 of RDIAR) */
5518 /* 2. Enable Receive DMA Interrupts (BIT1 of DICR) */
5519
Alexandru Juncue06922a2013-07-27 11:14:39 +03005520 usc_OutDmaReg( info, RDIAR, BIT3 | BIT2 );
Linus Torvalds1da177e2005-04-16 15:20:36 -07005521 usc_OutDmaReg( info, DICR, (u16)(usc_InDmaReg(info,DICR) | BIT1) );
5522 usc_DmaCmd( info, DmaCmd_InitRxChannel );
5523 if ( info->params.flags & HDLC_FLAG_AUTO_DCD )
5524 usc_EnableReceiver(info,ENABLE_AUTO_DCD);
5525 else
5526 usc_EnableReceiver(info,ENABLE_UNCONDITIONAL);
5527 } else {
5528 usc_UnlatchRxstatusBits(info, RXSTATUS_ALL);
Alexandru Juncue06922a2013-07-27 11:14:39 +03005529 usc_ClearIrqPendingBits(info, RECEIVE_DATA | RECEIVE_STATUS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005530 usc_EnableInterrupts(info, RECEIVE_DATA);
5531
5532 usc_RTCmd( info, RTCmd_PurgeRxFifo );
5533 usc_RCmd( info, RCmd_EnterHuntmode );
5534
5535 usc_EnableReceiver(info,ENABLE_UNCONDITIONAL);
5536 }
5537
5538 usc_OutReg( info, CCSR, 0x1020 );
5539
Joe Perches0fab6de2008-04-28 02:14:02 -07005540 info->rx_enabled = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005541
5542} /* end of usc_start_receiver() */
5543
5544/* usc_start_transmitter()
5545 *
5546 * Enable the USC transmitter and send a transmit frame if
5547 * one is loaded in the DMA buffers.
5548 *
5549 * Arguments: info pointer to device instance data
5550 * Return Value: None
5551 */
5552static void usc_start_transmitter( struct mgsl_struct *info )
5553{
5554 u32 phys_addr;
5555 unsigned int FrameSize;
5556
5557 if (debug_level >= DEBUG_LEVEL_ISR)
5558 printk("%s(%d):usc_start_transmitter(%s)\n",
5559 __FILE__,__LINE__, info->device_name );
5560
5561 if ( info->xmit_cnt ) {
5562
5563 /* If auto RTS enabled and RTS is inactive, then assert */
5564 /* RTS and set a flag indicating that the driver should */
5565 /* negate RTS when the transmission completes. */
5566
Joe Perches0fab6de2008-04-28 02:14:02 -07005567 info->drop_rts_on_tx_done = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005568
5569 if ( info->params.flags & HDLC_FLAG_AUTO_RTS ) {
5570 usc_get_serial_signals( info );
5571 if ( !(info->serial_signals & SerialSignal_RTS) ) {
5572 info->serial_signals |= SerialSignal_RTS;
5573 usc_set_serial_signals( info );
Joe Perches0fab6de2008-04-28 02:14:02 -07005574 info->drop_rts_on_tx_done = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005575 }
5576 }
5577
5578
5579 if ( info->params.mode == MGSL_MODE_ASYNC ) {
5580 if ( !info->tx_active ) {
5581 usc_UnlatchTxstatusBits(info, TXSTATUS_ALL);
5582 usc_ClearIrqPendingBits(info, TRANSMIT_STATUS + TRANSMIT_DATA);
5583 usc_EnableInterrupts(info, TRANSMIT_DATA);
5584 usc_load_txfifo(info);
5585 }
5586 } else {
5587 /* Disable transmit DMA controller while programming. */
5588 usc_DmaCmd( info, DmaCmd_ResetTxChannel );
5589
5590 /* Transmit DMA buffer is loaded, so program USC */
5591 /* to send the frame contained in the buffers. */
5592
5593 FrameSize = info->tx_buffer_list[info->start_tx_dma_buffer].rcc;
5594
5595 /* if operating in Raw sync mode, reset the rcc component
5596 * of the tx dma buffer entry, otherwise, the serial controller
5597 * will send a closing sync char after this count.
5598 */
5599 if ( info->params.mode == MGSL_MODE_RAW )
5600 info->tx_buffer_list[info->start_tx_dma_buffer].rcc = 0;
5601
5602 /* Program the Transmit Character Length Register (TCLR) */
5603 /* and clear FIFO (TCC is loaded with TCLR on FIFO clear) */
5604 usc_OutReg( info, TCLR, (u16)FrameSize );
5605
5606 usc_RTCmd( info, RTCmd_PurgeTxFifo );
5607
5608 /* Program the address of the 1st DMA Buffer Entry in linked list */
5609 phys_addr = info->tx_buffer_list[info->start_tx_dma_buffer].phys_entry;
5610 usc_OutDmaReg( info, NTARL, (u16)phys_addr );
5611 usc_OutDmaReg( info, NTARU, (u16)(phys_addr >> 16) );
5612
5613 usc_UnlatchTxstatusBits( info, TXSTATUS_ALL );
5614 usc_ClearIrqPendingBits( info, TRANSMIT_STATUS );
5615 usc_EnableInterrupts( info, TRANSMIT_STATUS );
5616
5617 if ( info->params.mode == MGSL_MODE_RAW &&
5618 info->num_tx_dma_buffers > 1 ) {
5619 /* When running external sync mode, attempt to 'stream' transmit */
5620 /* by filling tx dma buffers as they become available. To do this */
5621 /* we need to enable Tx DMA EOB Status interrupts : */
5622 /* */
5623 /* 1. Arm End of Buffer (EOB) Transmit DMA Interrupt (BIT2 of TDIAR) */
5624 /* 2. Enable Transmit DMA Interrupts (BIT0 of DICR) */
5625
5626 usc_OutDmaReg( info, TDIAR, BIT2|BIT3 );
5627 usc_OutDmaReg( info, DICR, (u16)(usc_InDmaReg(info,DICR) | BIT0) );
5628 }
5629
5630 /* Initialize Transmit DMA Channel */
5631 usc_DmaCmd( info, DmaCmd_InitTxChannel );
5632
5633 usc_TCmd( info, TCmd_SendFrame );
5634
Jiri Slaby40565f12007-02-12 00:52:31 -08005635 mod_timer(&info->tx_timer, jiffies +
5636 msecs_to_jiffies(5000));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005637 }
Joe Perches0fab6de2008-04-28 02:14:02 -07005638 info->tx_active = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005639 }
5640
5641 if ( !info->tx_enabled ) {
Joe Perches0fab6de2008-04-28 02:14:02 -07005642 info->tx_enabled = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005643 if ( info->params.flags & HDLC_FLAG_AUTO_CTS )
5644 usc_EnableTransmitter(info,ENABLE_AUTO_CTS);
5645 else
5646 usc_EnableTransmitter(info,ENABLE_UNCONDITIONAL);
5647 }
5648
5649} /* end of usc_start_transmitter() */
5650
5651/* usc_stop_transmitter()
5652 *
5653 * Stops the transmitter and DMA
5654 *
5655 * Arguments: info pointer to device isntance data
5656 * Return Value: None
5657 */
5658static void usc_stop_transmitter( struct mgsl_struct *info )
5659{
5660 if (debug_level >= DEBUG_LEVEL_ISR)
5661 printk("%s(%d):usc_stop_transmitter(%s)\n",
5662 __FILE__,__LINE__, info->device_name );
5663
5664 del_timer(&info->tx_timer);
5665
5666 usc_UnlatchTxstatusBits( info, TXSTATUS_ALL );
5667 usc_ClearIrqPendingBits( info, TRANSMIT_STATUS + TRANSMIT_DATA );
5668 usc_DisableInterrupts( info, TRANSMIT_STATUS + TRANSMIT_DATA );
5669
5670 usc_EnableTransmitter(info,DISABLE_UNCONDITIONAL);
5671 usc_DmaCmd( info, DmaCmd_ResetTxChannel );
5672 usc_RTCmd( info, RTCmd_PurgeTxFifo );
5673
Joe Perches0fab6de2008-04-28 02:14:02 -07005674 info->tx_enabled = false;
5675 info->tx_active = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005676
5677} /* end of usc_stop_transmitter() */
5678
5679/* usc_load_txfifo()
5680 *
5681 * Fill the transmit FIFO until the FIFO is full or
5682 * there is no more data to load.
5683 *
5684 * Arguments: info pointer to device extension (instance data)
5685 * Return Value: None
5686 */
5687static void usc_load_txfifo( struct mgsl_struct *info )
5688{
5689 int Fifocount;
5690 u8 TwoBytes[2];
5691
5692 if ( !info->xmit_cnt && !info->x_char )
5693 return;
5694
5695 /* Select transmit FIFO status readback in TICR */
5696 usc_TCmd( info, TCmd_SelectTicrTxFifostatus );
5697
5698 /* load the Transmit FIFO until FIFOs full or all data sent */
5699
5700 while( (Fifocount = usc_InReg(info, TICR) >> 8) && info->xmit_cnt ) {
5701 /* there is more space in the transmit FIFO and */
5702 /* there is more data in transmit buffer */
5703
5704 if ( (info->xmit_cnt > 1) && (Fifocount > 1) && !info->x_char ) {
5705 /* write a 16-bit word from transmit buffer to 16C32 */
5706
5707 TwoBytes[0] = info->xmit_buf[info->xmit_tail++];
5708 info->xmit_tail = info->xmit_tail & (SERIAL_XMIT_SIZE-1);
5709 TwoBytes[1] = info->xmit_buf[info->xmit_tail++];
5710 info->xmit_tail = info->xmit_tail & (SERIAL_XMIT_SIZE-1);
5711
5712 outw( *((u16 *)TwoBytes), info->io_base + DATAREG);
5713
5714 info->xmit_cnt -= 2;
5715 info->icount.tx += 2;
5716 } else {
5717 /* only 1 byte left to transmit or 1 FIFO slot left */
5718
5719 outw( (inw( info->io_base + CCAR) & 0x0780) | (TDR+LSBONLY),
5720 info->io_base + CCAR );
5721
5722 if (info->x_char) {
5723 /* transmit pending high priority char */
5724 outw( info->x_char,info->io_base + CCAR );
5725 info->x_char = 0;
5726 } else {
5727 outw( info->xmit_buf[info->xmit_tail++],info->io_base + CCAR );
5728 info->xmit_tail = info->xmit_tail & (SERIAL_XMIT_SIZE-1);
5729 info->xmit_cnt--;
5730 }
5731 info->icount.tx++;
5732 }
5733 }
5734
5735} /* end of usc_load_txfifo() */
5736
5737/* usc_reset()
5738 *
5739 * Reset the adapter to a known state and prepare it for further use.
5740 *
5741 * Arguments: info pointer to device instance data
5742 * Return Value: None
5743 */
5744static void usc_reset( struct mgsl_struct *info )
5745{
5746 if ( info->bus_type == MGSL_BUS_TYPE_PCI ) {
5747 int i;
5748 u32 readval;
5749
5750 /* Set BIT30 of Misc Control Register */
5751 /* (Local Control Register 0x50) to force reset of USC. */
5752
5753 volatile u32 *MiscCtrl = (u32 *)(info->lcr_base + 0x50);
5754 u32 *LCR0BRDR = (u32 *)(info->lcr_base + 0x28);
5755
5756 info->misc_ctrl_value |= BIT30;
5757 *MiscCtrl = info->misc_ctrl_value;
5758
5759 /*
5760 * Force at least 170ns delay before clearing
5761 * reset bit. Each read from LCR takes at least
5762 * 30ns so 10 times for 300ns to be safe.
5763 */
5764 for(i=0;i<10;i++)
5765 readval = *MiscCtrl;
5766
5767 info->misc_ctrl_value &= ~BIT30;
5768 *MiscCtrl = info->misc_ctrl_value;
5769
5770 *LCR0BRDR = BUS_DESCRIPTOR(
5771 1, // Write Strobe Hold (0-3)
5772 2, // Write Strobe Delay (0-3)
5773 2, // Read Strobe Delay (0-3)
5774 0, // NWDD (Write data-data) (0-3)
5775 4, // NWAD (Write Addr-data) (0-31)
5776 0, // NXDA (Read/Write Data-Addr) (0-3)
5777 0, // NRDD (Read Data-Data) (0-3)
5778 5 // NRAD (Read Addr-Data) (0-31)
5779 );
5780 } else {
5781 /* do HW reset */
5782 outb( 0,info->io_base + 8 );
5783 }
5784
5785 info->mbre_bit = 0;
5786 info->loopback_bits = 0;
5787 info->usc_idle_mode = 0;
5788
5789 /*
5790 * Program the Bus Configuration Register (BCR)
5791 *
5792 * <15> 0 Don't use separate address
5793 * <14..6> 0 reserved
5794 * <5..4> 00 IAckmode = Default, don't care
5795 * <3> 1 Bus Request Totem Pole output
5796 * <2> 1 Use 16 Bit data bus
5797 * <1> 0 IRQ Totem Pole output
5798 * <0> 0 Don't Shift Right Addr
5799 *
5800 * 0000 0000 0000 1100 = 0x000c
5801 *
5802 * By writing to io_base + SDPIN the Wait/Ack pin is
5803 * programmed to work as a Wait pin.
5804 */
5805
5806 outw( 0x000c,info->io_base + SDPIN );
5807
5808
5809 outw( 0,info->io_base );
5810 outw( 0,info->io_base + CCAR );
5811
5812 /* select little endian byte ordering */
5813 usc_RTCmd( info, RTCmd_SelectLittleEndian );
5814
5815
5816 /* Port Control Register (PCR)
5817 *
5818 * <15..14> 11 Port 7 is Output (~DMAEN, Bit 14 : 0 = Enabled)
5819 * <13..12> 11 Port 6 is Output (~INTEN, Bit 12 : 0 = Enabled)
5820 * <11..10> 00 Port 5 is Input (No Connect, Don't Care)
5821 * <9..8> 00 Port 4 is Input (No Connect, Don't Care)
5822 * <7..6> 11 Port 3 is Output (~RTS, Bit 6 : 0 = Enabled )
5823 * <5..4> 11 Port 2 is Output (~DTR, Bit 4 : 0 = Enabled )
5824 * <3..2> 01 Port 1 is Input (Dedicated RxC)
5825 * <1..0> 01 Port 0 is Input (Dedicated TxC)
5826 *
5827 * 1111 0000 1111 0101 = 0xf0f5
5828 */
5829
5830 usc_OutReg( info, PCR, 0xf0f5 );
5831
5832
5833 /*
5834 * Input/Output Control Register
5835 *
5836 * <15..14> 00 CTS is active low input
5837 * <13..12> 00 DCD is active low input
5838 * <11..10> 00 TxREQ pin is input (DSR)
5839 * <9..8> 00 RxREQ pin is input (RI)
5840 * <7..6> 00 TxD is output (Transmit Data)
5841 * <5..3> 000 TxC Pin in Input (14.7456MHz Clock)
5842 * <2..0> 100 RxC is Output (drive with BRG0)
5843 *
5844 * 0000 0000 0000 0100 = 0x0004
5845 */
5846
5847 usc_OutReg( info, IOCR, 0x0004 );
5848
5849} /* end of usc_reset() */
5850
5851/* usc_set_async_mode()
5852 *
5853 * Program adapter for asynchronous communications.
5854 *
5855 * Arguments: info pointer to device instance data
5856 * Return Value: None
5857 */
5858static void usc_set_async_mode( struct mgsl_struct *info )
5859{
5860 u16 RegValue;
5861
5862 /* disable interrupts while programming USC */
5863 usc_DisableMasterIrqBit( info );
5864
5865 outw( 0, info->io_base ); /* clear Master Bus Enable (DCAR) */
5866 usc_DmaCmd( info, DmaCmd_ResetAllChannels ); /* disable both DMA channels */
5867
5868 usc_loopback_frame( info );
5869
5870 /* Channel mode Register (CMR)
5871 *
5872 * <15..14> 00 Tx Sub modes, 00 = 1 Stop Bit
5873 * <13..12> 00 00 = 16X Clock
5874 * <11..8> 0000 Transmitter mode = Asynchronous
5875 * <7..6> 00 reserved?
5876 * <5..4> 00 Rx Sub modes, 00 = 16X Clock
5877 * <3..0> 0000 Receiver mode = Asynchronous
5878 *
5879 * 0000 0000 0000 0000 = 0x0
5880 */
5881
5882 RegValue = 0;
5883 if ( info->params.stop_bits != 1 )
5884 RegValue |= BIT14;
5885 usc_OutReg( info, CMR, RegValue );
5886
5887
5888 /* Receiver mode Register (RMR)
5889 *
5890 * <15..13> 000 encoding = None
5891 * <12..08> 00000 reserved (Sync Only)
5892 * <7..6> 00 Even parity
5893 * <5> 0 parity disabled
5894 * <4..2> 000 Receive Char Length = 8 bits
5895 * <1..0> 00 Disable Receiver
5896 *
5897 * 0000 0000 0000 0000 = 0x0
5898 */
5899
5900 RegValue = 0;
5901
5902 if ( info->params.data_bits != 8 )
Alexandru Juncue06922a2013-07-27 11:14:39 +03005903 RegValue |= BIT4 | BIT3 | BIT2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005904
5905 if ( info->params.parity != ASYNC_PARITY_NONE ) {
5906 RegValue |= BIT5;
5907 if ( info->params.parity != ASYNC_PARITY_ODD )
5908 RegValue |= BIT6;
5909 }
5910
5911 usc_OutReg( info, RMR, RegValue );
5912
5913
5914 /* Set IRQ trigger level */
5915
5916 usc_RCmd( info, RCmd_SelectRicrIntLevel );
5917
5918
5919 /* Receive Interrupt Control Register (RICR)
5920 *
5921 * <15..8> ? RxFIFO IRQ Request Level
5922 *
5923 * Note: For async mode the receive FIFO level must be set
Alexey Dobriyan7f927fc2006-03-28 01:56:53 -08005924 * to 0 to avoid the situation where the FIFO contains fewer bytes
Linus Torvalds1da177e2005-04-16 15:20:36 -07005925 * than the trigger level and no more data is expected.
5926 *
5927 * <7> 0 Exited Hunt IA (Interrupt Arm)
5928 * <6> 0 Idle Received IA
5929 * <5> 0 Break/Abort IA
5930 * <4> 0 Rx Bound IA
5931 * <3> 0 Queued status reflects oldest byte in FIFO
5932 * <2> 0 Abort/PE IA
5933 * <1> 0 Rx Overrun IA
5934 * <0> 0 Select TC0 value for readback
5935 *
5936 * 0000 0000 0100 0000 = 0x0000 + (FIFOLEVEL in MSB)
5937 */
5938
5939 usc_OutReg( info, RICR, 0x0000 );
5940
5941 usc_UnlatchRxstatusBits( info, RXSTATUS_ALL );
5942 usc_ClearIrqPendingBits( info, RECEIVE_STATUS );
5943
5944
5945 /* Transmit mode Register (TMR)
5946 *
5947 * <15..13> 000 encoding = None
5948 * <12..08> 00000 reserved (Sync Only)
5949 * <7..6> 00 Transmit parity Even
5950 * <5> 0 Transmit parity Disabled
5951 * <4..2> 000 Tx Char Length = 8 bits
5952 * <1..0> 00 Disable Transmitter
5953 *
5954 * 0000 0000 0000 0000 = 0x0
5955 */
5956
5957 RegValue = 0;
5958
5959 if ( info->params.data_bits != 8 )
Alexandru Juncue06922a2013-07-27 11:14:39 +03005960 RegValue |= BIT4 | BIT3 | BIT2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005961
5962 if ( info->params.parity != ASYNC_PARITY_NONE ) {
5963 RegValue |= BIT5;
5964 if ( info->params.parity != ASYNC_PARITY_ODD )
5965 RegValue |= BIT6;
5966 }
5967
5968 usc_OutReg( info, TMR, RegValue );
5969
5970 usc_set_txidle( info );
5971
5972
5973 /* Set IRQ trigger level */
5974
5975 usc_TCmd( info, TCmd_SelectTicrIntLevel );
5976
5977
5978 /* Transmit Interrupt Control Register (TICR)
5979 *
5980 * <15..8> ? Transmit FIFO IRQ Level
5981 * <7> 0 Present IA (Interrupt Arm)
5982 * <6> 1 Idle Sent IA
5983 * <5> 0 Abort Sent IA
5984 * <4> 0 EOF/EOM Sent IA
5985 * <3> 0 CRC Sent IA
5986 * <2> 0 1 = Wait for SW Trigger to Start Frame
5987 * <1> 0 Tx Underrun IA
5988 * <0> 0 TC0 constant on read back
5989 *
5990 * 0000 0000 0100 0000 = 0x0040
5991 */
5992
5993 usc_OutReg( info, TICR, 0x1f40 );
5994
5995 usc_UnlatchTxstatusBits( info, TXSTATUS_ALL );
5996 usc_ClearIrqPendingBits( info, TRANSMIT_STATUS );
5997
5998 usc_enable_async_clock( info, info->params.data_rate );
5999
6000
6001 /* Channel Control/status Register (CCSR)
6002 *
6003 * <15> X RCC FIFO Overflow status (RO)
6004 * <14> X RCC FIFO Not Empty status (RO)
6005 * <13> 0 1 = Clear RCC FIFO (WO)
6006 * <12> X DPLL in Sync status (RO)
6007 * <11> X DPLL 2 Missed Clocks status (RO)
6008 * <10> X DPLL 1 Missed Clock status (RO)
6009 * <9..8> 00 DPLL Resync on rising and falling edges (RW)
6010 * <7> X SDLC Loop On status (RO)
6011 * <6> X SDLC Loop Send status (RO)
6012 * <5> 1 Bypass counters for TxClk and RxClk (RW)
6013 * <4..2> 000 Last Char of SDLC frame has 8 bits (RW)
6014 * <1..0> 00 reserved
6015 *
6016 * 0000 0000 0010 0000 = 0x0020
6017 */
6018
6019 usc_OutReg( info, CCSR, 0x0020 );
6020
6021 usc_DisableInterrupts( info, TRANSMIT_STATUS + TRANSMIT_DATA +
6022 RECEIVE_DATA + RECEIVE_STATUS );
6023
6024 usc_ClearIrqPendingBits( info, TRANSMIT_STATUS + TRANSMIT_DATA +
6025 RECEIVE_DATA + RECEIVE_STATUS );
6026
6027 usc_EnableMasterIrqBit( info );
6028
6029 if (info->bus_type == MGSL_BUS_TYPE_ISA) {
6030 /* Enable INTEN (Port 6, Bit12) */
6031 /* This connects the IRQ request signal to the ISA bus */
6032 usc_OutReg(info, PCR, (u16)((usc_InReg(info, PCR) | BIT13) & ~BIT12));
6033 }
6034
Paul Fulghum7c1fff52005-09-09 13:02:14 -07006035 if (info->params.loopback) {
6036 info->loopback_bits = 0x300;
6037 outw(0x0300, info->io_base + CCAR);
6038 }
6039
Linus Torvalds1da177e2005-04-16 15:20:36 -07006040} /* end of usc_set_async_mode() */
6041
6042/* usc_loopback_frame()
6043 *
6044 * Loop back a small (2 byte) dummy SDLC frame.
6045 * Interrupts and DMA are NOT used. The purpose of this is to
6046 * clear any 'stale' status info left over from running in async mode.
6047 *
6048 * The 16C32 shows the strange behaviour of marking the 1st
6049 * received SDLC frame with a CRC error even when there is no
6050 * CRC error. To get around this a small dummy from of 2 bytes
6051 * is looped back when switching from async to sync mode.
6052 *
6053 * Arguments: info pointer to device instance data
6054 * Return Value: None
6055 */
6056static void usc_loopback_frame( struct mgsl_struct *info )
6057{
6058 int i;
6059 unsigned long oldmode = info->params.mode;
6060
6061 info->params.mode = MGSL_MODE_HDLC;
6062
6063 usc_DisableMasterIrqBit( info );
6064
6065 usc_set_sdlc_mode( info );
6066 usc_enable_loopback( info, 1 );
6067
6068 /* Write 16-bit Time Constant for BRG0 */
6069 usc_OutReg( info, TC0R, 0 );
6070
6071 /* Channel Control Register (CCR)
6072 *
6073 * <15..14> 00 Don't use 32-bit Tx Control Blocks (TCBs)
6074 * <13> 0 Trigger Tx on SW Command Disabled
6075 * <12> 0 Flag Preamble Disabled
6076 * <11..10> 00 Preamble Length = 8-Bits
6077 * <9..8> 01 Preamble Pattern = flags
6078 * <7..6> 10 Don't use 32-bit Rx status Blocks (RSBs)
6079 * <5> 0 Trigger Rx on SW Command Disabled
6080 * <4..0> 0 reserved
6081 *
6082 * 0000 0001 0000 0000 = 0x0100
6083 */
6084
6085 usc_OutReg( info, CCR, 0x0100 );
6086
6087 /* SETUP RECEIVER */
6088 usc_RTCmd( info, RTCmd_PurgeRxFifo );
6089 usc_EnableReceiver(info,ENABLE_UNCONDITIONAL);
6090
6091 /* SETUP TRANSMITTER */
6092 /* Program the Transmit Character Length Register (TCLR) */
6093 /* and clear FIFO (TCC is loaded with TCLR on FIFO clear) */
6094 usc_OutReg( info, TCLR, 2 );
6095 usc_RTCmd( info, RTCmd_PurgeTxFifo );
6096
6097 /* unlatch Tx status bits, and start transmit channel. */
6098 usc_UnlatchTxstatusBits(info,TXSTATUS_ALL);
6099 outw(0,info->io_base + DATAREG);
6100
6101 /* ENABLE TRANSMITTER */
6102 usc_TCmd( info, TCmd_SendFrame );
6103 usc_EnableTransmitter(info,ENABLE_UNCONDITIONAL);
6104
6105 /* WAIT FOR RECEIVE COMPLETE */
6106 for (i=0 ; i<1000 ; i++)
Alexandru Juncue06922a2013-07-27 11:14:39 +03006107 if (usc_InReg( info, RCSR ) & (BIT8 | BIT4 | BIT3 | BIT1))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006108 break;
6109
6110 /* clear Internal Data loopback mode */
6111 usc_enable_loopback(info, 0);
6112
6113 usc_EnableMasterIrqBit(info);
6114
6115 info->params.mode = oldmode;
6116
6117} /* end of usc_loopback_frame() */
6118
6119/* usc_set_sync_mode() Programs the USC for SDLC communications.
6120 *
6121 * Arguments: info pointer to adapter info structure
6122 * Return Value: None
6123 */
6124static void usc_set_sync_mode( struct mgsl_struct *info )
6125{
6126 usc_loopback_frame( info );
6127 usc_set_sdlc_mode( info );
6128
6129 if (info->bus_type == MGSL_BUS_TYPE_ISA) {
6130 /* Enable INTEN (Port 6, Bit12) */
6131 /* This connects the IRQ request signal to the ISA bus */
6132 usc_OutReg(info, PCR, (u16)((usc_InReg(info, PCR) | BIT13) & ~BIT12));
6133 }
6134
6135 usc_enable_aux_clock(info, info->params.clock_speed);
6136
6137 if (info->params.loopback)
6138 usc_enable_loopback(info,1);
6139
6140} /* end of mgsl_set_sync_mode() */
6141
6142/* usc_set_txidle() Set the HDLC idle mode for the transmitter.
6143 *
6144 * Arguments: info pointer to device instance data
6145 * Return Value: None
6146 */
6147static void usc_set_txidle( struct mgsl_struct *info )
6148{
6149 u16 usc_idle_mode = IDLEMODE_FLAGS;
6150
6151 /* Map API idle mode to USC register bits */
6152
6153 switch( info->idle_mode ){
6154 case HDLC_TXIDLE_FLAGS: usc_idle_mode = IDLEMODE_FLAGS; break;
6155 case HDLC_TXIDLE_ALT_ZEROS_ONES: usc_idle_mode = IDLEMODE_ALT_ONE_ZERO; break;
6156 case HDLC_TXIDLE_ZEROS: usc_idle_mode = IDLEMODE_ZERO; break;
6157 case HDLC_TXIDLE_ONES: usc_idle_mode = IDLEMODE_ONE; break;
6158 case HDLC_TXIDLE_ALT_MARK_SPACE: usc_idle_mode = IDLEMODE_ALT_MARK_SPACE; break;
6159 case HDLC_TXIDLE_SPACE: usc_idle_mode = IDLEMODE_SPACE; break;
6160 case HDLC_TXIDLE_MARK: usc_idle_mode = IDLEMODE_MARK; break;
6161 }
6162
6163 info->usc_idle_mode = usc_idle_mode;
6164 //usc_OutReg(info, TCSR, usc_idle_mode);
6165 info->tcsr_value &= ~IDLEMODE_MASK; /* clear idle mode bits */
6166 info->tcsr_value += usc_idle_mode;
6167 usc_OutReg(info, TCSR, info->tcsr_value);
6168
6169 /*
6170 * if SyncLink WAN adapter is running in external sync mode, the
6171 * transmitter has been set to Monosync in order to try to mimic
6172 * a true raw outbound bit stream. Monosync still sends an open/close
6173 * sync char at the start/end of a frame. Try to match those sync
6174 * patterns to the idle mode set here
6175 */
6176 if ( info->params.mode == MGSL_MODE_RAW ) {
6177 unsigned char syncpat = 0;
6178 switch( info->idle_mode ) {
6179 case HDLC_TXIDLE_FLAGS:
6180 syncpat = 0x7e;
6181 break;
6182 case HDLC_TXIDLE_ALT_ZEROS_ONES:
6183 syncpat = 0x55;
6184 break;
6185 case HDLC_TXIDLE_ZEROS:
6186 case HDLC_TXIDLE_SPACE:
6187 syncpat = 0x00;
6188 break;
6189 case HDLC_TXIDLE_ONES:
6190 case HDLC_TXIDLE_MARK:
6191 syncpat = 0xff;
6192 break;
6193 case HDLC_TXIDLE_ALT_MARK_SPACE:
6194 syncpat = 0xaa;
6195 break;
6196 }
6197
6198 usc_SetTransmitSyncChars(info,syncpat,syncpat);
6199 }
6200
6201} /* end of usc_set_txidle() */
6202
6203/* usc_get_serial_signals()
6204 *
6205 * Query the adapter for the state of the V24 status (input) signals.
6206 *
6207 * Arguments: info pointer to device instance data
6208 * Return Value: None
6209 */
6210static void usc_get_serial_signals( struct mgsl_struct *info )
6211{
6212 u16 status;
6213
Joe Perches9fe80742013-01-27 18:21:00 -08006214 /* clear all serial signals except RTS and DTR */
6215 info->serial_signals &= SerialSignal_RTS | SerialSignal_DTR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006216
6217 /* Read the Misc Interrupt status Register (MISR) to get */
6218 /* the V24 status signals. */
6219
6220 status = usc_InReg( info, MISR );
6221
6222 /* set serial signal bits to reflect MISR */
6223
6224 if ( status & MISCSTATUS_CTS )
6225 info->serial_signals |= SerialSignal_CTS;
6226
6227 if ( status & MISCSTATUS_DCD )
6228 info->serial_signals |= SerialSignal_DCD;
6229
6230 if ( status & MISCSTATUS_RI )
6231 info->serial_signals |= SerialSignal_RI;
6232
6233 if ( status & MISCSTATUS_DSR )
6234 info->serial_signals |= SerialSignal_DSR;
6235
6236} /* end of usc_get_serial_signals() */
6237
6238/* usc_set_serial_signals()
6239 *
Joe Perches9fe80742013-01-27 18:21:00 -08006240 * Set the state of RTS and DTR based on contents of
Linus Torvalds1da177e2005-04-16 15:20:36 -07006241 * serial_signals member of device extension.
6242 *
6243 * Arguments: info pointer to device instance data
6244 * Return Value: None
6245 */
6246static void usc_set_serial_signals( struct mgsl_struct *info )
6247{
6248 u16 Control;
6249 unsigned char V24Out = info->serial_signals;
6250
6251 /* get the current value of the Port Control Register (PCR) */
6252
6253 Control = usc_InReg( info, PCR );
6254
6255 if ( V24Out & SerialSignal_RTS )
6256 Control &= ~(BIT6);
6257 else
6258 Control |= BIT6;
6259
6260 if ( V24Out & SerialSignal_DTR )
6261 Control &= ~(BIT4);
6262 else
6263 Control |= BIT4;
6264
6265 usc_OutReg( info, PCR, Control );
6266
6267} /* end of usc_set_serial_signals() */
6268
6269/* usc_enable_async_clock()
6270 *
6271 * Enable the async clock at the specified frequency.
6272 *
6273 * Arguments: info pointer to device instance data
6274 * data_rate data rate of clock in bps
6275 * 0 disables the AUX clock.
6276 * Return Value: None
6277 */
6278static void usc_enable_async_clock( struct mgsl_struct *info, u32 data_rate )
6279{
6280 if ( data_rate ) {
6281 /*
6282 * Clock mode Control Register (CMCR)
6283 *
6284 * <15..14> 00 counter 1 Disabled
6285 * <13..12> 00 counter 0 Disabled
6286 * <11..10> 11 BRG1 Input is TxC Pin
6287 * <9..8> 11 BRG0 Input is TxC Pin
6288 * <7..6> 01 DPLL Input is BRG1 Output
6289 * <5..3> 100 TxCLK comes from BRG0
6290 * <2..0> 100 RxCLK comes from BRG0
6291 *
6292 * 0000 1111 0110 0100 = 0x0f64
6293 */
6294
6295 usc_OutReg( info, CMCR, 0x0f64 );
6296
6297
6298 /*
6299 * Write 16-bit Time Constant for BRG0
6300 * Time Constant = (ClkSpeed / data_rate) - 1
6301 * ClkSpeed = 921600 (ISA), 691200 (PCI)
6302 */
6303
6304 if ( info->bus_type == MGSL_BUS_TYPE_PCI )
6305 usc_OutReg( info, TC0R, (u16)((691200/data_rate) - 1) );
6306 else
6307 usc_OutReg( info, TC0R, (u16)((921600/data_rate) - 1) );
6308
6309
6310 /*
6311 * Hardware Configuration Register (HCR)
6312 * Clear Bit 1, BRG0 mode = Continuous
6313 * Set Bit 0 to enable BRG0.
6314 */
6315
6316 usc_OutReg( info, HCR,
6317 (u16)((usc_InReg( info, HCR ) & ~BIT1) | BIT0) );
6318
6319
6320 /* Input/Output Control Reg, <2..0> = 100, Drive RxC pin with BRG0 */
6321
6322 usc_OutReg( info, IOCR,
6323 (u16)((usc_InReg(info, IOCR) & 0xfff8) | 0x0004) );
6324 } else {
6325 /* data rate == 0 so turn off BRG0 */
6326 usc_OutReg( info, HCR, (u16)(usc_InReg( info, HCR ) & ~BIT0) );
6327 }
6328
6329} /* end of usc_enable_async_clock() */
6330
6331/*
6332 * Buffer Structures:
6333 *
6334 * Normal memory access uses virtual addresses that can make discontiguous
6335 * physical memory pages appear to be contiguous in the virtual address
6336 * space (the processors memory mapping handles the conversions).
6337 *
6338 * DMA transfers require physically contiguous memory. This is because
6339 * the DMA system controller and DMA bus masters deal with memory using
6340 * only physical addresses.
6341 *
6342 * This causes a problem under Windows NT when large DMA buffers are
6343 * needed. Fragmentation of the nonpaged pool prevents allocations of
6344 * physically contiguous buffers larger than the PAGE_SIZE.
6345 *
6346 * However the 16C32 supports Bus Master Scatter/Gather DMA which
6347 * allows DMA transfers to physically discontiguous buffers. Information
6348 * about each data transfer buffer is contained in a memory structure
6349 * called a 'buffer entry'. A list of buffer entries is maintained
6350 * to track and control the use of the data transfer buffers.
6351 *
6352 * To support this strategy we will allocate sufficient PAGE_SIZE
6353 * contiguous memory buffers to allow for the total required buffer
6354 * space.
6355 *
6356 * The 16C32 accesses the list of buffer entries using Bus Master
6357 * DMA. Control information is read from the buffer entries by the
6358 * 16C32 to control data transfers. status information is written to
6359 * the buffer entries by the 16C32 to indicate the status of completed
6360 * transfers.
6361 *
6362 * The CPU writes control information to the buffer entries to control
6363 * the 16C32 and reads status information from the buffer entries to
6364 * determine information about received and transmitted frames.
6365 *
6366 * Because the CPU and 16C32 (adapter) both need simultaneous access
6367 * to the buffer entries, the buffer entry memory is allocated with
6368 * HalAllocateCommonBuffer(). This restricts the size of the buffer
6369 * entry list to PAGE_SIZE.
6370 *
6371 * The actual data buffers on the other hand will only be accessed
6372 * by the CPU or the adapter but not by both simultaneously. This allows
6373 * Scatter/Gather packet based DMA procedures for using physically
6374 * discontiguous pages.
6375 */
6376
6377/*
6378 * mgsl_reset_tx_dma_buffers()
6379 *
6380 * Set the count for all transmit buffers to 0 to indicate the
6381 * buffer is available for use and set the current buffer to the
6382 * first buffer. This effectively makes all buffers free and
6383 * discards any data in buffers.
6384 *
6385 * Arguments: info pointer to device instance data
6386 * Return Value: None
6387 */
6388static void mgsl_reset_tx_dma_buffers( struct mgsl_struct *info )
6389{
6390 unsigned int i;
6391
6392 for ( i = 0; i < info->tx_buffer_count; i++ ) {
6393 *((unsigned long *)&(info->tx_buffer_list[i].count)) = 0;
6394 }
6395
6396 info->current_tx_buffer = 0;
6397 info->start_tx_dma_buffer = 0;
6398 info->tx_dma_buffers_used = 0;
6399
6400 info->get_tx_holding_index = 0;
6401 info->put_tx_holding_index = 0;
6402 info->tx_holding_count = 0;
6403
6404} /* end of mgsl_reset_tx_dma_buffers() */
6405
6406/*
6407 * num_free_tx_dma_buffers()
6408 *
6409 * returns the number of free tx dma buffers available
6410 *
6411 * Arguments: info pointer to device instance data
6412 * Return Value: number of free tx dma buffers
6413 */
6414static int num_free_tx_dma_buffers(struct mgsl_struct *info)
6415{
6416 return info->tx_buffer_count - info->tx_dma_buffers_used;
6417}
6418
6419/*
6420 * mgsl_reset_rx_dma_buffers()
6421 *
6422 * Set the count for all receive buffers to DMABUFFERSIZE
6423 * and set the current buffer to the first buffer. This effectively
6424 * makes all buffers free and discards any data in buffers.
6425 *
6426 * Arguments: info pointer to device instance data
6427 * Return Value: None
6428 */
6429static void mgsl_reset_rx_dma_buffers( struct mgsl_struct *info )
6430{
6431 unsigned int i;
6432
6433 for ( i = 0; i < info->rx_buffer_count; i++ ) {
6434 *((unsigned long *)&(info->rx_buffer_list[i].count)) = DMABUFFERSIZE;
6435// info->rx_buffer_list[i].count = DMABUFFERSIZE;
6436// info->rx_buffer_list[i].status = 0;
6437 }
6438
6439 info->current_rx_buffer = 0;
6440
6441} /* end of mgsl_reset_rx_dma_buffers() */
6442
6443/*
6444 * mgsl_free_rx_frame_buffers()
6445 *
6446 * Free the receive buffers used by a received SDLC
6447 * frame such that the buffers can be reused.
6448 *
6449 * Arguments:
6450 *
6451 * info pointer to device instance data
6452 * StartIndex index of 1st receive buffer of frame
6453 * EndIndex index of last receive buffer of frame
6454 *
6455 * Return Value: None
6456 */
6457static void mgsl_free_rx_frame_buffers( struct mgsl_struct *info, unsigned int StartIndex, unsigned int EndIndex )
6458{
Joe Perches0fab6de2008-04-28 02:14:02 -07006459 bool Done = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006460 DMABUFFERENTRY *pBufEntry;
6461 unsigned int Index;
6462
6463 /* Starting with 1st buffer entry of the frame clear the status */
6464 /* field and set the count field to DMA Buffer Size. */
6465
6466 Index = StartIndex;
6467
6468 while( !Done ) {
6469 pBufEntry = &(info->rx_buffer_list[Index]);
6470
6471 if ( Index == EndIndex ) {
6472 /* This is the last buffer of the frame! */
Joe Perches0fab6de2008-04-28 02:14:02 -07006473 Done = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006474 }
6475
6476 /* reset current buffer for reuse */
6477// pBufEntry->status = 0;
6478// pBufEntry->count = DMABUFFERSIZE;
6479 *((unsigned long *)&(pBufEntry->count)) = DMABUFFERSIZE;
6480
6481 /* advance to next buffer entry in linked list */
6482 Index++;
6483 if ( Index == info->rx_buffer_count )
6484 Index = 0;
6485 }
6486
6487 /* set current buffer to next buffer after last buffer of frame */
6488 info->current_rx_buffer = Index;
6489
6490} /* end of free_rx_frame_buffers() */
6491
6492/* mgsl_get_rx_frame()
6493 *
6494 * This function attempts to return a received SDLC frame from the
6495 * receive DMA buffers. Only frames received without errors are returned.
6496 *
6497 * Arguments: info pointer to device extension
Joe Perches0fab6de2008-04-28 02:14:02 -07006498 * Return Value: true if frame returned, otherwise false
Linus Torvalds1da177e2005-04-16 15:20:36 -07006499 */
Joe Perches0fab6de2008-04-28 02:14:02 -07006500static bool mgsl_get_rx_frame(struct mgsl_struct *info)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006501{
6502 unsigned int StartIndex, EndIndex; /* index of 1st and last buffers of Rx frame */
6503 unsigned short status;
6504 DMABUFFERENTRY *pBufEntry;
6505 unsigned int framesize = 0;
Joe Perches0fab6de2008-04-28 02:14:02 -07006506 bool ReturnCode = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006507 unsigned long flags;
Alan Cox8fb06c72008-07-16 21:56:46 +01006508 struct tty_struct *tty = info->port.tty;
Joe Perches0fab6de2008-04-28 02:14:02 -07006509 bool return_frame = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006510
6511 /*
6512 * current_rx_buffer points to the 1st buffer of the next available
6513 * receive frame. To find the last buffer of the frame look for
6514 * a non-zero status field in the buffer entries. (The status
6515 * field is set by the 16C32 after completing a receive frame.
6516 */
6517
6518 StartIndex = EndIndex = info->current_rx_buffer;
6519
6520 while( !info->rx_buffer_list[EndIndex].status ) {
6521 /*
6522 * If the count field of the buffer entry is non-zero then
6523 * this buffer has not been used. (The 16C32 clears the count
6524 * field when it starts using the buffer.) If an unused buffer
6525 * is encountered then there are no frames available.
6526 */
6527
6528 if ( info->rx_buffer_list[EndIndex].count )
6529 goto Cleanup;
6530
6531 /* advance to next buffer entry in linked list */
6532 EndIndex++;
6533 if ( EndIndex == info->rx_buffer_count )
6534 EndIndex = 0;
6535
6536 /* if entire list searched then no frame available */
6537 if ( EndIndex == StartIndex ) {
6538 /* If this occurs then something bad happened,
6539 * all buffers have been 'used' but none mark
6540 * the end of a frame. Reset buffers and receiver.
6541 */
6542
6543 if ( info->rx_enabled ){
6544 spin_lock_irqsave(&info->irq_spinlock,flags);
6545 usc_start_receiver(info);
6546 spin_unlock_irqrestore(&info->irq_spinlock,flags);
6547 }
6548 goto Cleanup;
6549 }
6550 }
6551
6552
6553 /* check status of receive frame */
6554
6555 status = info->rx_buffer_list[EndIndex].status;
6556
Alexandru Juncue06922a2013-07-27 11:14:39 +03006557 if ( status & (RXSTATUS_SHORT_FRAME | RXSTATUS_OVERRUN |
6558 RXSTATUS_CRC_ERROR | RXSTATUS_ABORT) ) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006559 if ( status & RXSTATUS_SHORT_FRAME )
6560 info->icount.rxshort++;
6561 else if ( status & RXSTATUS_ABORT )
6562 info->icount.rxabort++;
6563 else if ( status & RXSTATUS_OVERRUN )
6564 info->icount.rxover++;
6565 else {
6566 info->icount.rxcrc++;
6567 if ( info->params.crc_type & HDLC_CRC_RETURN_EX )
Joe Perches0fab6de2008-04-28 02:14:02 -07006568 return_frame = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006569 }
6570 framesize = 0;
Paul Fulghumaf69c7f2006-12-06 20:40:24 -08006571#if SYNCLINK_GENERIC_HDLC
Linus Torvalds1da177e2005-04-16 15:20:36 -07006572 {
Krzysztof Halasa198191c2008-06-30 23:26:53 +02006573 info->netdev->stats.rx_errors++;
6574 info->netdev->stats.rx_frame_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006575 }
6576#endif
6577 } else
Joe Perches0fab6de2008-04-28 02:14:02 -07006578 return_frame = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006579
6580 if ( return_frame ) {
6581 /* receive frame has no errors, get frame size.
6582 * The frame size is the starting value of the RCC (which was
6583 * set to 0xffff) minus the ending value of the RCC (decremented
6584 * once for each receive character) minus 2 for the 16-bit CRC.
6585 */
6586
6587 framesize = RCLRVALUE - info->rx_buffer_list[EndIndex].rcc;
6588
6589 /* adjust frame size for CRC if any */
6590 if ( info->params.crc_type == HDLC_CRC_16_CCITT )
6591 framesize -= 2;
6592 else if ( info->params.crc_type == HDLC_CRC_32_CCITT )
6593 framesize -= 4;
6594 }
6595
6596 if ( debug_level >= DEBUG_LEVEL_BH )
6597 printk("%s(%d):mgsl_get_rx_frame(%s) status=%04X size=%d\n",
6598 __FILE__,__LINE__,info->device_name,status,framesize);
6599
6600 if ( debug_level >= DEBUG_LEVEL_DATA )
6601 mgsl_trace_block(info,info->rx_buffer_list[StartIndex].virt_addr,
6602 min_t(int, framesize, DMABUFFERSIZE),0);
6603
6604 if (framesize) {
6605 if ( ( (info->params.crc_type & HDLC_CRC_RETURN_EX) &&
6606 ((framesize+1) > info->max_frame_size) ) ||
6607 (framesize > info->max_frame_size) )
6608 info->icount.rxlong++;
6609 else {
6610 /* copy dma buffer(s) to contiguous intermediate buffer */
6611 int copy_count = framesize;
6612 int index = StartIndex;
6613 unsigned char *ptmp = info->intermediate_rxbuffer;
6614
6615 if ( !(status & RXSTATUS_CRC_ERROR))
Jiri Slaby4bd01622015-10-11 15:22:45 +02006616 info->icount.rxok++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006617
6618 while(copy_count) {
6619 int partial_count;
6620 if ( copy_count > DMABUFFERSIZE )
6621 partial_count = DMABUFFERSIZE;
6622 else
6623 partial_count = copy_count;
6624
6625 pBufEntry = &(info->rx_buffer_list[index]);
6626 memcpy( ptmp, pBufEntry->virt_addr, partial_count );
6627 ptmp += partial_count;
6628 copy_count -= partial_count;
6629
6630 if ( ++index == info->rx_buffer_count )
6631 index = 0;
6632 }
6633
6634 if ( info->params.crc_type & HDLC_CRC_RETURN_EX ) {
6635 ++framesize;
6636 *ptmp = (status & RXSTATUS_CRC_ERROR ?
6637 RX_CRC_ERROR :
6638 RX_OK);
6639
6640 if ( debug_level >= DEBUG_LEVEL_DATA )
6641 printk("%s(%d):mgsl_get_rx_frame(%s) rx frame status=%d\n",
6642 __FILE__,__LINE__,info->device_name,
6643 *ptmp);
6644 }
6645
Paul Fulghumaf69c7f2006-12-06 20:40:24 -08006646#if SYNCLINK_GENERIC_HDLC
Linus Torvalds1da177e2005-04-16 15:20:36 -07006647 if (info->netcount)
6648 hdlcdev_rx(info,info->intermediate_rxbuffer,framesize);
6649 else
6650#endif
6651 ldisc_receive_buf(tty, info->intermediate_rxbuffer, info->flag_buf, framesize);
6652 }
6653 }
6654 /* Free the buffers used by this frame. */
6655 mgsl_free_rx_frame_buffers( info, StartIndex, EndIndex );
6656
Joe Perches0fab6de2008-04-28 02:14:02 -07006657 ReturnCode = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006658
6659Cleanup:
6660
6661 if ( info->rx_enabled && info->rx_overflow ) {
6662 /* The receiver needs to restarted because of
6663 * a receive overflow (buffer or FIFO). If the
6664 * receive buffers are now empty, then restart receiver.
6665 */
6666
6667 if ( !info->rx_buffer_list[EndIndex].status &&
6668 info->rx_buffer_list[EndIndex].count ) {
6669 spin_lock_irqsave(&info->irq_spinlock,flags);
6670 usc_start_receiver(info);
6671 spin_unlock_irqrestore(&info->irq_spinlock,flags);
6672 }
6673 }
6674
6675 return ReturnCode;
6676
6677} /* end of mgsl_get_rx_frame() */
6678
6679/* mgsl_get_raw_rx_frame()
6680 *
6681 * This function attempts to return a received frame from the
6682 * receive DMA buffers when running in external loop mode. In this mode,
6683 * we will return at most one DMABUFFERSIZE frame to the application.
6684 * The USC receiver is triggering off of DCD going active to start a new
6685 * frame, and DCD going inactive to terminate the frame (similar to
6686 * processing a closing flag character).
6687 *
6688 * In this routine, we will return DMABUFFERSIZE "chunks" at a time.
6689 * If DCD goes inactive, the last Rx DMA Buffer will have a non-zero
6690 * status field and the RCC field will indicate the length of the
6691 * entire received frame. We take this RCC field and get the modulus
6692 * of RCC and DMABUFFERSIZE to determine if number of bytes in the
6693 * last Rx DMA buffer and return that last portion of the frame.
6694 *
6695 * Arguments: info pointer to device extension
Joe Perches0fab6de2008-04-28 02:14:02 -07006696 * Return Value: true if frame returned, otherwise false
Linus Torvalds1da177e2005-04-16 15:20:36 -07006697 */
Joe Perches0fab6de2008-04-28 02:14:02 -07006698static bool mgsl_get_raw_rx_frame(struct mgsl_struct *info)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006699{
6700 unsigned int CurrentIndex, NextIndex;
6701 unsigned short status;
6702 DMABUFFERENTRY *pBufEntry;
6703 unsigned int framesize = 0;
Joe Perches0fab6de2008-04-28 02:14:02 -07006704 bool ReturnCode = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006705 unsigned long flags;
Alan Cox8fb06c72008-07-16 21:56:46 +01006706 struct tty_struct *tty = info->port.tty;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006707
6708 /*
6709 * current_rx_buffer points to the 1st buffer of the next available
6710 * receive frame. The status field is set by the 16C32 after
6711 * completing a receive frame. If the status field of this buffer
6712 * is zero, either the USC is still filling this buffer or this
6713 * is one of a series of buffers making up a received frame.
6714 *
6715 * If the count field of this buffer is zero, the USC is either
6716 * using this buffer or has used this buffer. Look at the count
6717 * field of the next buffer. If that next buffer's count is
6718 * non-zero, the USC is still actively using the current buffer.
6719 * Otherwise, if the next buffer's count field is zero, the
6720 * current buffer is complete and the USC is using the next
6721 * buffer.
6722 */
6723 CurrentIndex = NextIndex = info->current_rx_buffer;
6724 ++NextIndex;
6725 if ( NextIndex == info->rx_buffer_count )
6726 NextIndex = 0;
6727
6728 if ( info->rx_buffer_list[CurrentIndex].status != 0 ||
6729 (info->rx_buffer_list[CurrentIndex].count == 0 &&
6730 info->rx_buffer_list[NextIndex].count == 0)) {
6731 /*
6732 * Either the status field of this dma buffer is non-zero
6733 * (indicating the last buffer of a receive frame) or the next
6734 * buffer is marked as in use -- implying this buffer is complete
6735 * and an intermediate buffer for this received frame.
6736 */
6737
6738 status = info->rx_buffer_list[CurrentIndex].status;
6739
Alexandru Juncue06922a2013-07-27 11:14:39 +03006740 if ( status & (RXSTATUS_SHORT_FRAME | RXSTATUS_OVERRUN |
6741 RXSTATUS_CRC_ERROR | RXSTATUS_ABORT) ) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006742 if ( status & RXSTATUS_SHORT_FRAME )
6743 info->icount.rxshort++;
6744 else if ( status & RXSTATUS_ABORT )
6745 info->icount.rxabort++;
6746 else if ( status & RXSTATUS_OVERRUN )
6747 info->icount.rxover++;
6748 else
6749 info->icount.rxcrc++;
6750 framesize = 0;
6751 } else {
6752 /*
6753 * A receive frame is available, get frame size and status.
6754 *
6755 * The frame size is the starting value of the RCC (which was
6756 * set to 0xffff) minus the ending value of the RCC (decremented
6757 * once for each receive character) minus 2 or 4 for the 16-bit
6758 * or 32-bit CRC.
6759 *
6760 * If the status field is zero, this is an intermediate buffer.
6761 * It's size is 4K.
6762 *
6763 * If the DMA Buffer Entry's Status field is non-zero, the
6764 * receive operation completed normally (ie: DCD dropped). The
6765 * RCC field is valid and holds the received frame size.
6766 * It is possible that the RCC field will be zero on a DMA buffer
6767 * entry with a non-zero status. This can occur if the total
6768 * frame size (number of bytes between the time DCD goes active
6769 * to the time DCD goes inactive) exceeds 65535 bytes. In this
6770 * case the 16C32 has underrun on the RCC count and appears to
6771 * stop updating this counter to let us know the actual received
6772 * frame size. If this happens (non-zero status and zero RCC),
6773 * simply return the entire RxDMA Buffer
6774 */
6775 if ( status ) {
6776 /*
6777 * In the event that the final RxDMA Buffer is
6778 * terminated with a non-zero status and the RCC
6779 * field is zero, we interpret this as the RCC
6780 * having underflowed (received frame > 65535 bytes).
6781 *
6782 * Signal the event to the user by passing back
6783 * a status of RxStatus_CrcError returning the full
6784 * buffer and let the app figure out what data is
6785 * actually valid
6786 */
6787 if ( info->rx_buffer_list[CurrentIndex].rcc )
6788 framesize = RCLRVALUE - info->rx_buffer_list[CurrentIndex].rcc;
6789 else
6790 framesize = DMABUFFERSIZE;
6791 }
6792 else
6793 framesize = DMABUFFERSIZE;
6794 }
6795
6796 if ( framesize > DMABUFFERSIZE ) {
6797 /*
6798 * if running in raw sync mode, ISR handler for
6799 * End Of Buffer events terminates all buffers at 4K.
6800 * If this frame size is said to be >4K, get the
6801 * actual number of bytes of the frame in this buffer.
6802 */
6803 framesize = framesize % DMABUFFERSIZE;
6804 }
6805
6806
6807 if ( debug_level >= DEBUG_LEVEL_BH )
6808 printk("%s(%d):mgsl_get_raw_rx_frame(%s) status=%04X size=%d\n",
6809 __FILE__,__LINE__,info->device_name,status,framesize);
6810
6811 if ( debug_level >= DEBUG_LEVEL_DATA )
6812 mgsl_trace_block(info,info->rx_buffer_list[CurrentIndex].virt_addr,
6813 min_t(int, framesize, DMABUFFERSIZE),0);
6814
6815 if (framesize) {
6816 /* copy dma buffer(s) to contiguous intermediate buffer */
6817 /* NOTE: we never copy more than DMABUFFERSIZE bytes */
6818
6819 pBufEntry = &(info->rx_buffer_list[CurrentIndex]);
6820 memcpy( info->intermediate_rxbuffer, pBufEntry->virt_addr, framesize);
6821 info->icount.rxok++;
6822
6823 ldisc_receive_buf(tty, info->intermediate_rxbuffer, info->flag_buf, framesize);
6824 }
6825
6826 /* Free the buffers used by this frame. */
6827 mgsl_free_rx_frame_buffers( info, CurrentIndex, CurrentIndex );
6828
Joe Perches0fab6de2008-04-28 02:14:02 -07006829 ReturnCode = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006830 }
6831
6832
6833 if ( info->rx_enabled && info->rx_overflow ) {
6834 /* The receiver needs to restarted because of
6835 * a receive overflow (buffer or FIFO). If the
6836 * receive buffers are now empty, then restart receiver.
6837 */
6838
6839 if ( !info->rx_buffer_list[CurrentIndex].status &&
6840 info->rx_buffer_list[CurrentIndex].count ) {
6841 spin_lock_irqsave(&info->irq_spinlock,flags);
6842 usc_start_receiver(info);
6843 spin_unlock_irqrestore(&info->irq_spinlock,flags);
6844 }
6845 }
6846
6847 return ReturnCode;
6848
6849} /* end of mgsl_get_raw_rx_frame() */
6850
6851/* mgsl_load_tx_dma_buffer()
6852 *
6853 * Load the transmit DMA buffer with the specified data.
6854 *
6855 * Arguments:
6856 *
6857 * info pointer to device extension
6858 * Buffer pointer to buffer containing frame to load
6859 * BufferSize size in bytes of frame in Buffer
6860 *
6861 * Return Value: None
6862 */
6863static void mgsl_load_tx_dma_buffer(struct mgsl_struct *info,
6864 const char *Buffer, unsigned int BufferSize)
6865{
6866 unsigned short Copycount;
6867 unsigned int i = 0;
6868 DMABUFFERENTRY *pBufEntry;
6869
6870 if ( debug_level >= DEBUG_LEVEL_DATA )
6871 mgsl_trace_block(info,Buffer, min_t(int, BufferSize, DMABUFFERSIZE), 1);
6872
6873 if (info->params.flags & HDLC_FLAG_HDLC_LOOPMODE) {
6874 /* set CMR:13 to start transmit when
6875 * next GoAhead (abort) is received
6876 */
Alexandru Juncue06922a2013-07-27 11:14:39 +03006877 info->cmr_value |= BIT13;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006878 }
6879
6880 /* begin loading the frame in the next available tx dma
6881 * buffer, remember it's starting location for setting
6882 * up tx dma operation
6883 */
6884 i = info->current_tx_buffer;
6885 info->start_tx_dma_buffer = i;
6886
6887 /* Setup the status and RCC (Frame Size) fields of the 1st */
6888 /* buffer entry in the transmit DMA buffer list. */
6889
6890 info->tx_buffer_list[i].status = info->cmr_value & 0xf000;
6891 info->tx_buffer_list[i].rcc = BufferSize;
6892 info->tx_buffer_list[i].count = BufferSize;
6893
6894 /* Copy frame data from 1st source buffer to the DMA buffers. */
6895 /* The frame data may span multiple DMA buffers. */
6896
6897 while( BufferSize ){
6898 /* Get a pointer to next DMA buffer entry. */
6899 pBufEntry = &info->tx_buffer_list[i++];
6900
6901 if ( i == info->tx_buffer_count )
6902 i=0;
6903
6904 /* Calculate the number of bytes that can be copied from */
6905 /* the source buffer to this DMA buffer. */
6906 if ( BufferSize > DMABUFFERSIZE )
6907 Copycount = DMABUFFERSIZE;
6908 else
6909 Copycount = BufferSize;
6910
6911 /* Actually copy data from source buffer to DMA buffer. */
6912 /* Also set the data count for this individual DMA buffer. */
6913 if ( info->bus_type == MGSL_BUS_TYPE_PCI )
6914 mgsl_load_pci_memory(pBufEntry->virt_addr, Buffer,Copycount);
6915 else
6916 memcpy(pBufEntry->virt_addr, Buffer, Copycount);
6917
6918 pBufEntry->count = Copycount;
6919
6920 /* Advance source pointer and reduce remaining data count. */
6921 Buffer += Copycount;
6922 BufferSize -= Copycount;
6923
6924 ++info->tx_dma_buffers_used;
6925 }
6926
6927 /* remember next available tx dma buffer */
6928 info->current_tx_buffer = i;
6929
6930} /* end of mgsl_load_tx_dma_buffer() */
6931
6932/*
6933 * mgsl_register_test()
6934 *
6935 * Performs a register test of the 16C32.
6936 *
6937 * Arguments: info pointer to device instance data
Joe Perches0fab6de2008-04-28 02:14:02 -07006938 * Return Value: true if test passed, otherwise false
Linus Torvalds1da177e2005-04-16 15:20:36 -07006939 */
Joe Perches0fab6de2008-04-28 02:14:02 -07006940static bool mgsl_register_test( struct mgsl_struct *info )
Linus Torvalds1da177e2005-04-16 15:20:36 -07006941{
6942 static unsigned short BitPatterns[] =
6943 { 0x0000, 0xffff, 0xaaaa, 0x5555, 0x1234, 0x6969, 0x9696, 0x0f0f };
Tobias Klauserfe971072006-01-09 20:54:02 -08006944 static unsigned int Patterncount = ARRAY_SIZE(BitPatterns);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006945 unsigned int i;
Joe Perches0fab6de2008-04-28 02:14:02 -07006946 bool rc = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006947 unsigned long flags;
6948
6949 spin_lock_irqsave(&info->irq_spinlock,flags);
6950 usc_reset(info);
6951
6952 /* Verify the reset state of some registers. */
6953
6954 if ( (usc_InReg( info, SICR ) != 0) ||
6955 (usc_InReg( info, IVR ) != 0) ||
6956 (usc_InDmaReg( info, DIVR ) != 0) ){
Joe Perches0fab6de2008-04-28 02:14:02 -07006957 rc = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006958 }
6959
Joe Perches0fab6de2008-04-28 02:14:02 -07006960 if ( rc ){
Linus Torvalds1da177e2005-04-16 15:20:36 -07006961 /* Write bit patterns to various registers but do it out of */
6962 /* sync, then read back and verify values. */
6963
6964 for ( i = 0 ; i < Patterncount ; i++ ) {
6965 usc_OutReg( info, TC0R, BitPatterns[i] );
6966 usc_OutReg( info, TC1R, BitPatterns[(i+1)%Patterncount] );
6967 usc_OutReg( info, TCLR, BitPatterns[(i+2)%Patterncount] );
6968 usc_OutReg( info, RCLR, BitPatterns[(i+3)%Patterncount] );
6969 usc_OutReg( info, RSR, BitPatterns[(i+4)%Patterncount] );
6970 usc_OutDmaReg( info, TBCR, BitPatterns[(i+5)%Patterncount] );
6971
6972 if ( (usc_InReg( info, TC0R ) != BitPatterns[i]) ||
6973 (usc_InReg( info, TC1R ) != BitPatterns[(i+1)%Patterncount]) ||
6974 (usc_InReg( info, TCLR ) != BitPatterns[(i+2)%Patterncount]) ||
6975 (usc_InReg( info, RCLR ) != BitPatterns[(i+3)%Patterncount]) ||
6976 (usc_InReg( info, RSR ) != BitPatterns[(i+4)%Patterncount]) ||
6977 (usc_InDmaReg( info, TBCR ) != BitPatterns[(i+5)%Patterncount]) ){
Joe Perches0fab6de2008-04-28 02:14:02 -07006978 rc = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006979 break;
6980 }
6981 }
6982 }
6983
6984 usc_reset(info);
6985 spin_unlock_irqrestore(&info->irq_spinlock,flags);
6986
6987 return rc;
6988
6989} /* end of mgsl_register_test() */
6990
6991/* mgsl_irq_test() Perform interrupt test of the 16C32.
6992 *
6993 * Arguments: info pointer to device instance data
Joe Perches0fab6de2008-04-28 02:14:02 -07006994 * Return Value: true if test passed, otherwise false
Linus Torvalds1da177e2005-04-16 15:20:36 -07006995 */
Joe Perches0fab6de2008-04-28 02:14:02 -07006996static bool mgsl_irq_test( struct mgsl_struct *info )
Linus Torvalds1da177e2005-04-16 15:20:36 -07006997{
6998 unsigned long EndTime;
6999 unsigned long flags;
7000
7001 spin_lock_irqsave(&info->irq_spinlock,flags);
7002 usc_reset(info);
7003
7004 /*
7005 * Setup 16C32 to interrupt on TxC pin (14MHz clock) transition.
Joe Perches0fab6de2008-04-28 02:14:02 -07007006 * The ISR sets irq_occurred to true.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007007 */
7008
Joe Perches0fab6de2008-04-28 02:14:02 -07007009 info->irq_occurred = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007010
7011 /* Enable INTEN gate for ISA adapter (Port 6, Bit12) */
7012 /* Enable INTEN (Port 6, Bit12) */
7013 /* This connects the IRQ request signal to the ISA bus */
7014 /* on the ISA adapter. This has no effect for the PCI adapter */
7015 usc_OutReg( info, PCR, (unsigned short)((usc_InReg(info, PCR) | BIT13) & ~BIT12) );
7016
7017 usc_EnableMasterIrqBit(info);
7018 usc_EnableInterrupts(info, IO_PIN);
7019 usc_ClearIrqPendingBits(info, IO_PIN);
7020
7021 usc_UnlatchIostatusBits(info, MISCSTATUS_TXC_LATCHED);
7022 usc_EnableStatusIrqs(info, SICR_TXC_ACTIVE + SICR_TXC_INACTIVE);
7023
7024 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7025
7026 EndTime=100;
7027 while( EndTime-- && !info->irq_occurred ) {
7028 msleep_interruptible(10);
7029 }
7030
7031 spin_lock_irqsave(&info->irq_spinlock,flags);
7032 usc_reset(info);
7033 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7034
Joe Perches0fab6de2008-04-28 02:14:02 -07007035 return info->irq_occurred;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007036
7037} /* end of mgsl_irq_test() */
7038
7039/* mgsl_dma_test()
7040 *
7041 * Perform a DMA test of the 16C32. A small frame is
7042 * transmitted via DMA from a transmit buffer to a receive buffer
7043 * using single buffer DMA mode.
7044 *
7045 * Arguments: info pointer to device instance data
Joe Perches0fab6de2008-04-28 02:14:02 -07007046 * Return Value: true if test passed, otherwise false
Linus Torvalds1da177e2005-04-16 15:20:36 -07007047 */
Joe Perches0fab6de2008-04-28 02:14:02 -07007048static bool mgsl_dma_test( struct mgsl_struct *info )
Linus Torvalds1da177e2005-04-16 15:20:36 -07007049{
7050 unsigned short FifoLevel;
7051 unsigned long phys_addr;
7052 unsigned int FrameSize;
7053 unsigned int i;
7054 char *TmpPtr;
Joe Perches0fab6de2008-04-28 02:14:02 -07007055 bool rc = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007056 unsigned short status=0;
7057 unsigned long EndTime;
7058 unsigned long flags;
7059 MGSL_PARAMS tmp_params;
7060
7061 /* save current port options */
7062 memcpy(&tmp_params,&info->params,sizeof(MGSL_PARAMS));
7063 /* load default port options */
7064 memcpy(&info->params,&default_params,sizeof(MGSL_PARAMS));
7065
7066#define TESTFRAMESIZE 40
7067
7068 spin_lock_irqsave(&info->irq_spinlock,flags);
7069
7070 /* setup 16C32 for SDLC DMA transfer mode */
7071
7072 usc_reset(info);
7073 usc_set_sdlc_mode(info);
7074 usc_enable_loopback(info,1);
7075
7076 /* Reprogram the RDMR so that the 16C32 does NOT clear the count
7077 * field of the buffer entry after fetching buffer address. This
7078 * way we can detect a DMA failure for a DMA read (which should be
7079 * non-destructive to system memory) before we try and write to
7080 * memory (where a failure could corrupt system memory).
7081 */
7082
7083 /* Receive DMA mode Register (RDMR)
7084 *
7085 * <15..14> 11 DMA mode = Linked List Buffer mode
7086 * <13> 1 RSBinA/L = store Rx status Block in List entry
7087 * <12> 0 1 = Clear count of List Entry after fetching
7088 * <11..10> 00 Address mode = Increment
7089 * <9> 1 Terminate Buffer on RxBound
7090 * <8> 0 Bus Width = 16bits
7091 * <7..0> ? status Bits (write as 0s)
7092 *
7093 * 1110 0010 0000 0000 = 0xe200
7094 */
7095
7096 usc_OutDmaReg( info, RDMR, 0xe200 );
7097
7098 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7099
7100
7101 /* SETUP TRANSMIT AND RECEIVE DMA BUFFERS */
7102
7103 FrameSize = TESTFRAMESIZE;
7104
7105 /* setup 1st transmit buffer entry: */
7106 /* with frame size and transmit control word */
7107
7108 info->tx_buffer_list[0].count = FrameSize;
7109 info->tx_buffer_list[0].rcc = FrameSize;
7110 info->tx_buffer_list[0].status = 0x4000;
7111
7112 /* build a transmit frame in 1st transmit DMA buffer */
7113
7114 TmpPtr = info->tx_buffer_list[0].virt_addr;
7115 for (i = 0; i < FrameSize; i++ )
7116 *TmpPtr++ = i;
7117
7118 /* setup 1st receive buffer entry: */
7119 /* clear status, set max receive buffer size */
7120
7121 info->rx_buffer_list[0].status = 0;
7122 info->rx_buffer_list[0].count = FrameSize + 4;
7123
7124 /* zero out the 1st receive buffer */
7125
7126 memset( info->rx_buffer_list[0].virt_addr, 0, FrameSize + 4 );
7127
7128 /* Set count field of next buffer entries to prevent */
7129 /* 16C32 from using buffers after the 1st one. */
7130
7131 info->tx_buffer_list[1].count = 0;
7132 info->rx_buffer_list[1].count = 0;
7133
7134
7135 /***************************/
7136 /* Program 16C32 receiver. */
7137 /***************************/
7138
7139 spin_lock_irqsave(&info->irq_spinlock,flags);
7140
7141 /* setup DMA transfers */
7142 usc_RTCmd( info, RTCmd_PurgeRxFifo );
7143
7144 /* program 16C32 receiver with physical address of 1st DMA buffer entry */
7145 phys_addr = info->rx_buffer_list[0].phys_entry;
7146 usc_OutDmaReg( info, NRARL, (unsigned short)phys_addr );
7147 usc_OutDmaReg( info, NRARU, (unsigned short)(phys_addr >> 16) );
7148
7149 /* Clear the Rx DMA status bits (read RDMR) and start channel */
7150 usc_InDmaReg( info, RDMR );
7151 usc_DmaCmd( info, DmaCmd_InitRxChannel );
7152
7153 /* Enable Receiver (RMR <1..0> = 10) */
7154 usc_OutReg( info, RMR, (unsigned short)((usc_InReg(info, RMR) & 0xfffc) | 0x0002) );
7155
7156 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7157
7158
7159 /*************************************************************/
7160 /* WAIT FOR RECEIVER TO DMA ALL PARAMETERS FROM BUFFER ENTRY */
7161 /*************************************************************/
7162
7163 /* Wait 100ms for interrupt. */
7164 EndTime = jiffies + msecs_to_jiffies(100);
7165
7166 for(;;) {
7167 if (time_after(jiffies, EndTime)) {
Joe Perches0fab6de2008-04-28 02:14:02 -07007168 rc = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007169 break;
7170 }
7171
7172 spin_lock_irqsave(&info->irq_spinlock,flags);
7173 status = usc_InDmaReg( info, RDMR );
7174 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7175
7176 if ( !(status & BIT4) && (status & BIT5) ) {
7177 /* INITG (BIT 4) is inactive (no entry read in progress) AND */
7178 /* BUSY (BIT 5) is active (channel still active). */
7179 /* This means the buffer entry read has completed. */
7180 break;
7181 }
7182 }
7183
7184
7185 /******************************/
7186 /* Program 16C32 transmitter. */
7187 /******************************/
7188
7189 spin_lock_irqsave(&info->irq_spinlock,flags);
7190
7191 /* Program the Transmit Character Length Register (TCLR) */
7192 /* and clear FIFO (TCC is loaded with TCLR on FIFO clear) */
7193
7194 usc_OutReg( info, TCLR, (unsigned short)info->tx_buffer_list[0].count );
7195 usc_RTCmd( info, RTCmd_PurgeTxFifo );
7196
7197 /* Program the address of the 1st DMA Buffer Entry in linked list */
7198
7199 phys_addr = info->tx_buffer_list[0].phys_entry;
7200 usc_OutDmaReg( info, NTARL, (unsigned short)phys_addr );
7201 usc_OutDmaReg( info, NTARU, (unsigned short)(phys_addr >> 16) );
7202
7203 /* unlatch Tx status bits, and start transmit channel. */
7204
7205 usc_OutReg( info, TCSR, (unsigned short)(( usc_InReg(info, TCSR) & 0x0f00) | 0xfa) );
7206 usc_DmaCmd( info, DmaCmd_InitTxChannel );
7207
7208 /* wait for DMA controller to fill transmit FIFO */
7209
7210 usc_TCmd( info, TCmd_SelectTicrTxFifostatus );
7211
7212 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7213
7214
7215 /**********************************/
7216 /* WAIT FOR TRANSMIT FIFO TO FILL */
7217 /**********************************/
7218
7219 /* Wait 100ms */
7220 EndTime = jiffies + msecs_to_jiffies(100);
7221
7222 for(;;) {
7223 if (time_after(jiffies, EndTime)) {
Joe Perches0fab6de2008-04-28 02:14:02 -07007224 rc = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007225 break;
7226 }
7227
7228 spin_lock_irqsave(&info->irq_spinlock,flags);
7229 FifoLevel = usc_InReg(info, TICR) >> 8;
7230 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7231
7232 if ( FifoLevel < 16 )
7233 break;
7234 else
7235 if ( FrameSize < 32 ) {
7236 /* This frame is smaller than the entire transmit FIFO */
7237 /* so wait for the entire frame to be loaded. */
7238 if ( FifoLevel <= (32 - FrameSize) )
7239 break;
7240 }
7241 }
7242
7243
Joe Perches0fab6de2008-04-28 02:14:02 -07007244 if ( rc )
Linus Torvalds1da177e2005-04-16 15:20:36 -07007245 {
7246 /* Enable 16C32 transmitter. */
7247
7248 spin_lock_irqsave(&info->irq_spinlock,flags);
7249
7250 /* Transmit mode Register (TMR), <1..0> = 10, Enable Transmitter */
7251 usc_TCmd( info, TCmd_SendFrame );
7252 usc_OutReg( info, TMR, (unsigned short)((usc_InReg(info, TMR) & 0xfffc) | 0x0002) );
7253
7254 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7255
Alexandru Juncue06922a2013-07-27 11:14:39 +03007256
Linus Torvalds1da177e2005-04-16 15:20:36 -07007257 /******************************/
7258 /* WAIT FOR TRANSMIT COMPLETE */
7259 /******************************/
7260
7261 /* Wait 100ms */
7262 EndTime = jiffies + msecs_to_jiffies(100);
7263
7264 /* While timer not expired wait for transmit complete */
7265
7266 spin_lock_irqsave(&info->irq_spinlock,flags);
7267 status = usc_InReg( info, TCSR );
7268 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7269
Alexandru Juncue06922a2013-07-27 11:14:39 +03007270 while ( !(status & (BIT6 | BIT5 | BIT4 | BIT2 | BIT1)) ) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007271 if (time_after(jiffies, EndTime)) {
Joe Perches0fab6de2008-04-28 02:14:02 -07007272 rc = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007273 break;
7274 }
7275
7276 spin_lock_irqsave(&info->irq_spinlock,flags);
7277 status = usc_InReg( info, TCSR );
7278 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7279 }
7280 }
7281
7282
Joe Perches0fab6de2008-04-28 02:14:02 -07007283 if ( rc ){
Linus Torvalds1da177e2005-04-16 15:20:36 -07007284 /* CHECK FOR TRANSMIT ERRORS */
Alexandru Juncue06922a2013-07-27 11:14:39 +03007285 if ( status & (BIT5 | BIT1) )
Joe Perches0fab6de2008-04-28 02:14:02 -07007286 rc = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007287 }
7288
Joe Perches0fab6de2008-04-28 02:14:02 -07007289 if ( rc ) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007290 /* WAIT FOR RECEIVE COMPLETE */
7291
7292 /* Wait 100ms */
7293 EndTime = jiffies + msecs_to_jiffies(100);
7294
7295 /* Wait for 16C32 to write receive status to buffer entry. */
7296 status=info->rx_buffer_list[0].status;
7297 while ( status == 0 ) {
7298 if (time_after(jiffies, EndTime)) {
Joe Perches0fab6de2008-04-28 02:14:02 -07007299 rc = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007300 break;
7301 }
7302 status=info->rx_buffer_list[0].status;
7303 }
7304 }
7305
7306
Joe Perches0fab6de2008-04-28 02:14:02 -07007307 if ( rc ) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007308 /* CHECK FOR RECEIVE ERRORS */
7309 status = info->rx_buffer_list[0].status;
7310
Alexandru Juncue06922a2013-07-27 11:14:39 +03007311 if ( status & (BIT8 | BIT3 | BIT1) ) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007312 /* receive error has occurred */
Joe Perches0fab6de2008-04-28 02:14:02 -07007313 rc = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007314 } else {
7315 if ( memcmp( info->tx_buffer_list[0].virt_addr ,
7316 info->rx_buffer_list[0].virt_addr, FrameSize ) ){
Joe Perches0fab6de2008-04-28 02:14:02 -07007317 rc = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007318 }
7319 }
7320 }
7321
7322 spin_lock_irqsave(&info->irq_spinlock,flags);
7323 usc_reset( info );
7324 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7325
7326 /* restore current port options */
7327 memcpy(&info->params,&tmp_params,sizeof(MGSL_PARAMS));
7328
7329 return rc;
7330
7331} /* end of mgsl_dma_test() */
7332
7333/* mgsl_adapter_test()
7334 *
7335 * Perform the register, IRQ, and DMA tests for the 16C32.
7336 *
7337 * Arguments: info pointer to device instance data
7338 * Return Value: 0 if success, otherwise -ENODEV
7339 */
7340static int mgsl_adapter_test( struct mgsl_struct *info )
7341{
7342 if ( debug_level >= DEBUG_LEVEL_INFO )
7343 printk( "%s(%d):Testing device %s\n",
7344 __FILE__,__LINE__,info->device_name );
7345
7346 if ( !mgsl_register_test( info ) ) {
7347 info->init_error = DiagStatus_AddressFailure;
7348 printk( "%s(%d):Register test failure for device %s Addr=%04X\n",
7349 __FILE__,__LINE__,info->device_name, (unsigned short)(info->io_base) );
7350 return -ENODEV;
7351 }
7352
7353 if ( !mgsl_irq_test( info ) ) {
7354 info->init_error = DiagStatus_IrqFailure;
7355 printk( "%s(%d):Interrupt test failure for device %s IRQ=%d\n",
7356 __FILE__,__LINE__,info->device_name, (unsigned short)(info->irq_level) );
7357 return -ENODEV;
7358 }
7359
7360 if ( !mgsl_dma_test( info ) ) {
7361 info->init_error = DiagStatus_DmaFailure;
7362 printk( "%s(%d):DMA test failure for device %s DMA=%d\n",
7363 __FILE__,__LINE__,info->device_name, (unsigned short)(info->dma_level) );
7364 return -ENODEV;
7365 }
7366
7367 if ( debug_level >= DEBUG_LEVEL_INFO )
7368 printk( "%s(%d):device %s passed diagnostics\n",
7369 __FILE__,__LINE__,info->device_name );
7370
7371 return 0;
7372
7373} /* end of mgsl_adapter_test() */
7374
7375/* mgsl_memory_test()
7376 *
7377 * Test the shared memory on a PCI adapter.
7378 *
7379 * Arguments: info pointer to device instance data
Joe Perches0fab6de2008-04-28 02:14:02 -07007380 * Return Value: true if test passed, otherwise false
Linus Torvalds1da177e2005-04-16 15:20:36 -07007381 */
Joe Perches0fab6de2008-04-28 02:14:02 -07007382static bool mgsl_memory_test( struct mgsl_struct *info )
Linus Torvalds1da177e2005-04-16 15:20:36 -07007383{
Tobias Klauserfe971072006-01-09 20:54:02 -08007384 static unsigned long BitPatterns[] =
7385 { 0x0, 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999, 0xffffffff, 0x12345678 };
7386 unsigned long Patterncount = ARRAY_SIZE(BitPatterns);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007387 unsigned long i;
7388 unsigned long TestLimit = SHARED_MEM_ADDRESS_SIZE/sizeof(unsigned long);
7389 unsigned long * TestAddr;
7390
7391 if ( info->bus_type != MGSL_BUS_TYPE_PCI )
Joe Perches0fab6de2008-04-28 02:14:02 -07007392 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007393
7394 TestAddr = (unsigned long *)info->memory_base;
7395
7396 /* Test data lines with test pattern at one location. */
7397
7398 for ( i = 0 ; i < Patterncount ; i++ ) {
7399 *TestAddr = BitPatterns[i];
7400 if ( *TestAddr != BitPatterns[i] )
Joe Perches0fab6de2008-04-28 02:14:02 -07007401 return false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007402 }
7403
7404 /* Test address lines with incrementing pattern over */
7405 /* entire address range. */
7406
7407 for ( i = 0 ; i < TestLimit ; i++ ) {
7408 *TestAddr = i * 4;
7409 TestAddr++;
7410 }
7411
7412 TestAddr = (unsigned long *)info->memory_base;
7413
7414 for ( i = 0 ; i < TestLimit ; i++ ) {
7415 if ( *TestAddr != i * 4 )
Joe Perches0fab6de2008-04-28 02:14:02 -07007416 return false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007417 TestAddr++;
7418 }
7419
7420 memset( info->memory_base, 0, SHARED_MEM_ADDRESS_SIZE );
7421
Joe Perches0fab6de2008-04-28 02:14:02 -07007422 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007423
7424} /* End Of mgsl_memory_test() */
7425
7426
7427/* mgsl_load_pci_memory()
7428 *
7429 * Load a large block of data into the PCI shared memory.
7430 * Use this instead of memcpy() or memmove() to move data
7431 * into the PCI shared memory.
7432 *
7433 * Notes:
7434 *
7435 * This function prevents the PCI9050 interface chip from hogging
7436 * the adapter local bus, which can starve the 16C32 by preventing
7437 * 16C32 bus master cycles.
7438 *
7439 * The PCI9050 documentation says that the 9050 will always release
7440 * control of the local bus after completing the current read
7441 * or write operation.
7442 *
7443 * It appears that as long as the PCI9050 write FIFO is full, the
7444 * PCI9050 treats all of the writes as a single burst transaction
7445 * and will not release the bus. This causes DMA latency problems
7446 * at high speeds when copying large data blocks to the shared
7447 * memory.
7448 *
7449 * This function in effect, breaks the a large shared memory write
7450 * into multiple transations by interleaving a shared memory read
7451 * which will flush the write FIFO and 'complete' the write
7452 * transation. This allows any pending DMA request to gain control
7453 * of the local bus in a timely fasion.
7454 *
7455 * Arguments:
7456 *
7457 * TargetPtr pointer to target address in PCI shared memory
7458 * SourcePtr pointer to source buffer for data
7459 * count count in bytes of data to copy
7460 *
7461 * Return Value: None
7462 */
7463static void mgsl_load_pci_memory( char* TargetPtr, const char* SourcePtr,
7464 unsigned short count )
7465{
7466 /* 16 32-bit writes @ 60ns each = 960ns max latency on local bus */
7467#define PCI_LOAD_INTERVAL 64
7468
7469 unsigned short Intervalcount = count / PCI_LOAD_INTERVAL;
7470 unsigned short Index;
7471 unsigned long Dummy;
7472
7473 for ( Index = 0 ; Index < Intervalcount ; Index++ )
7474 {
7475 memcpy(TargetPtr, SourcePtr, PCI_LOAD_INTERVAL);
7476 Dummy = *((volatile unsigned long *)TargetPtr);
7477 TargetPtr += PCI_LOAD_INTERVAL;
7478 SourcePtr += PCI_LOAD_INTERVAL;
7479 }
7480
7481 memcpy( TargetPtr, SourcePtr, count % PCI_LOAD_INTERVAL );
7482
7483} /* End Of mgsl_load_pci_memory() */
7484
7485static void mgsl_trace_block(struct mgsl_struct *info,const char* data, int count, int xmit)
7486{
7487 int i;
7488 int linecount;
7489 if (xmit)
7490 printk("%s tx data:\n",info->device_name);
7491 else
7492 printk("%s rx data:\n",info->device_name);
7493
7494 while(count) {
7495 if (count > 16)
7496 linecount = 16;
7497 else
7498 linecount = count;
7499
7500 for(i=0;i<linecount;i++)
7501 printk("%02X ",(unsigned char)data[i]);
7502 for(;i<17;i++)
7503 printk(" ");
7504 for(i=0;i<linecount;i++) {
7505 if (data[i]>=040 && data[i]<=0176)
7506 printk("%c",data[i]);
7507 else
7508 printk(".");
7509 }
7510 printk("\n");
7511
7512 data += linecount;
7513 count -= linecount;
7514 }
7515} /* end of mgsl_trace_block() */
7516
7517/* mgsl_tx_timeout()
7518 *
7519 * called when HDLC frame times out
7520 * update stats and do tx completion processing
7521 *
7522 * Arguments: context pointer to device instance data
7523 * Return Value: None
7524 */
7525static void mgsl_tx_timeout(unsigned long context)
7526{
7527 struct mgsl_struct *info = (struct mgsl_struct*)context;
7528 unsigned long flags;
7529
7530 if ( debug_level >= DEBUG_LEVEL_INFO )
7531 printk( "%s(%d):mgsl_tx_timeout(%s)\n",
7532 __FILE__,__LINE__,info->device_name);
7533 if(info->tx_active &&
7534 (info->params.mode == MGSL_MODE_HDLC ||
7535 info->params.mode == MGSL_MODE_RAW) ) {
7536 info->icount.txtimeout++;
7537 }
7538 spin_lock_irqsave(&info->irq_spinlock,flags);
Joe Perches0fab6de2008-04-28 02:14:02 -07007539 info->tx_active = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007540 info->xmit_cnt = info->xmit_head = info->xmit_tail = 0;
7541
7542 if ( info->params.flags & HDLC_FLAG_HDLC_LOOPMODE )
7543 usc_loopmode_cancel_transmit( info );
7544
7545 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7546
Paul Fulghumaf69c7f2006-12-06 20:40:24 -08007547#if SYNCLINK_GENERIC_HDLC
Linus Torvalds1da177e2005-04-16 15:20:36 -07007548 if (info->netcount)
7549 hdlcdev_tx_done(info);
7550 else
7551#endif
7552 mgsl_bh_transmit(info);
7553
7554} /* end of mgsl_tx_timeout() */
7555
7556/* signal that there are no more frames to send, so that
7557 * line is 'released' by echoing RxD to TxD when current
7558 * transmission is complete (or immediately if no tx in progress).
7559 */
7560static int mgsl_loopmode_send_done( struct mgsl_struct * info )
7561{
7562 unsigned long flags;
7563
7564 spin_lock_irqsave(&info->irq_spinlock,flags);
7565 if (info->params.flags & HDLC_FLAG_HDLC_LOOPMODE) {
7566 if (info->tx_active)
Joe Perches0fab6de2008-04-28 02:14:02 -07007567 info->loopmode_send_done_requested = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007568 else
7569 usc_loopmode_send_done(info);
7570 }
7571 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7572
7573 return 0;
7574}
7575
7576/* release the line by echoing RxD to TxD
7577 * upon completion of a transmit frame
7578 */
7579static void usc_loopmode_send_done( struct mgsl_struct * info )
7580{
Joe Perches0fab6de2008-04-28 02:14:02 -07007581 info->loopmode_send_done_requested = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007582 /* clear CMR:13 to 0 to start echoing RxData to TxData */
Alexandru Juncue06922a2013-07-27 11:14:39 +03007583 info->cmr_value &= ~BIT13;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007584 usc_OutReg(info, CMR, info->cmr_value);
7585}
7586
7587/* abort a transmit in progress while in HDLC LoopMode
7588 */
7589static void usc_loopmode_cancel_transmit( struct mgsl_struct * info )
7590{
7591 /* reset tx dma channel and purge TxFifo */
7592 usc_RTCmd( info, RTCmd_PurgeTxFifo );
7593 usc_DmaCmd( info, DmaCmd_ResetTxChannel );
7594 usc_loopmode_send_done( info );
7595}
7596
7597/* for HDLC/SDLC LoopMode, setting CMR:13 after the transmitter is enabled
7598 * is an Insert Into Loop action. Upon receipt of a GoAhead sequence (RxAbort)
7599 * we must clear CMR:13 to begin repeating TxData to RxData
7600 */
7601static void usc_loopmode_insert_request( struct mgsl_struct * info )
7602{
Joe Perches0fab6de2008-04-28 02:14:02 -07007603 info->loopmode_insert_requested = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007604
7605 /* enable RxAbort irq. On next RxAbort, clear CMR:13 to
7606 * begin repeating TxData on RxData (complete insertion)
7607 */
7608 usc_OutReg( info, RICR,
7609 (usc_InReg( info, RICR ) | RXSTATUS_ABORT_RECEIVED ) );
7610
7611 /* set CMR:13 to insert into loop on next GoAhead (RxAbort) */
7612 info->cmr_value |= BIT13;
7613 usc_OutReg(info, CMR, info->cmr_value);
7614}
7615
7616/* return 1 if station is inserted into the loop, otherwise 0
7617 */
7618static int usc_loopmode_active( struct mgsl_struct * info)
7619{
7620 return usc_InReg( info, CCSR ) & BIT7 ? 1 : 0 ;
7621}
7622
Paul Fulghumaf69c7f2006-12-06 20:40:24 -08007623#if SYNCLINK_GENERIC_HDLC
Linus Torvalds1da177e2005-04-16 15:20:36 -07007624
7625/**
7626 * called by generic HDLC layer when protocol selected (PPP, frame relay, etc.)
7627 * set encoding and frame check sequence (FCS) options
7628 *
7629 * dev pointer to network device structure
7630 * encoding serial encoding setting
7631 * parity FCS setting
7632 *
7633 * returns 0 if success, otherwise error code
7634 */
7635static int hdlcdev_attach(struct net_device *dev, unsigned short encoding,
7636 unsigned short parity)
7637{
7638 struct mgsl_struct *info = dev_to_port(dev);
7639 unsigned char new_encoding;
7640 unsigned short new_crctype;
7641
7642 /* return error if TTY interface open */
Alan Cox8fb06c72008-07-16 21:56:46 +01007643 if (info->port.count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007644 return -EBUSY;
7645
7646 switch (encoding)
7647 {
7648 case ENCODING_NRZ: new_encoding = HDLC_ENCODING_NRZ; break;
7649 case ENCODING_NRZI: new_encoding = HDLC_ENCODING_NRZI_SPACE; break;
7650 case ENCODING_FM_MARK: new_encoding = HDLC_ENCODING_BIPHASE_MARK; break;
7651 case ENCODING_FM_SPACE: new_encoding = HDLC_ENCODING_BIPHASE_SPACE; break;
7652 case ENCODING_MANCHESTER: new_encoding = HDLC_ENCODING_BIPHASE_LEVEL; break;
7653 default: return -EINVAL;
7654 }
7655
7656 switch (parity)
7657 {
7658 case PARITY_NONE: new_crctype = HDLC_CRC_NONE; break;
7659 case PARITY_CRC16_PR1_CCITT: new_crctype = HDLC_CRC_16_CCITT; break;
7660 case PARITY_CRC32_PR1_CCITT: new_crctype = HDLC_CRC_32_CCITT; break;
7661 default: return -EINVAL;
7662 }
7663
7664 info->params.encoding = new_encoding;
Alexey Dobriyan53b35312006-03-24 03:16:13 -08007665 info->params.crc_type = new_crctype;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007666
7667 /* if network interface up, reprogram hardware */
7668 if (info->netcount)
7669 mgsl_program_hw(info);
7670
7671 return 0;
7672}
7673
7674/**
7675 * called by generic HDLC layer to send frame
7676 *
7677 * skb socket buffer containing HDLC frame
7678 * dev pointer to network device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07007679 */
Stephen Hemminger4c5d5022009-08-31 19:50:48 +00007680static netdev_tx_t hdlcdev_xmit(struct sk_buff *skb,
7681 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007682{
7683 struct mgsl_struct *info = dev_to_port(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007684 unsigned long flags;
7685
7686 if (debug_level >= DEBUG_LEVEL_INFO)
7687 printk(KERN_INFO "%s:hdlc_xmit(%s)\n",__FILE__,dev->name);
7688
7689 /* stop sending until this frame completes */
7690 netif_stop_queue(dev);
7691
7692 /* copy data to device buffers */
7693 info->xmit_cnt = skb->len;
7694 mgsl_load_tx_dma_buffer(info, skb->data, skb->len);
7695
7696 /* update network statistics */
Krzysztof Halasa198191c2008-06-30 23:26:53 +02007697 dev->stats.tx_packets++;
7698 dev->stats.tx_bytes += skb->len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007699
7700 /* done with socket buffer, so free it */
7701 dev_kfree_skb(skb);
7702
7703 /* save start time for transmit timeout detection */
7704 dev->trans_start = jiffies;
7705
7706 /* start hardware transmitter if necessary */
7707 spin_lock_irqsave(&info->irq_spinlock,flags);
7708 if (!info->tx_active)
7709 usc_start_transmitter(info);
7710 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7711
Stephen Hemminger4c5d5022009-08-31 19:50:48 +00007712 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007713}
7714
7715/**
7716 * called by network layer when interface enabled
7717 * claim resources and initialize hardware
7718 *
7719 * dev pointer to network device structure
7720 *
7721 * returns 0 if success, otherwise error code
7722 */
7723static int hdlcdev_open(struct net_device *dev)
7724{
7725 struct mgsl_struct *info = dev_to_port(dev);
7726 int rc;
7727 unsigned long flags;
7728
7729 if (debug_level >= DEBUG_LEVEL_INFO)
7730 printk("%s:hdlcdev_open(%s)\n",__FILE__,dev->name);
7731
7732 /* generic HDLC layer open processing */
Greg Kroah-Hartmana271ca32015-04-30 11:22:14 +02007733 rc = hdlc_open(dev);
7734 if (rc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007735 return rc;
7736
7737 /* arbitrate between network and tty opens */
7738 spin_lock_irqsave(&info->netlock, flags);
Alan Cox8fb06c72008-07-16 21:56:46 +01007739 if (info->port.count != 0 || info->netcount != 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007740 printk(KERN_WARNING "%s: hdlc_open returning busy\n", dev->name);
7741 spin_unlock_irqrestore(&info->netlock, flags);
7742 return -EBUSY;
7743 }
7744 info->netcount=1;
7745 spin_unlock_irqrestore(&info->netlock, flags);
7746
7747 /* claim resources and init adapter */
7748 if ((rc = startup(info)) != 0) {
7749 spin_lock_irqsave(&info->netlock, flags);
7750 info->netcount=0;
7751 spin_unlock_irqrestore(&info->netlock, flags);
7752 return rc;
7753 }
7754
Joe Perches9fe80742013-01-27 18:21:00 -08007755 /* assert RTS and DTR, apply hardware settings */
7756 info->serial_signals |= SerialSignal_RTS | SerialSignal_DTR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007757 mgsl_program_hw(info);
7758
7759 /* enable network layer transmit */
7760 dev->trans_start = jiffies;
7761 netif_start_queue(dev);
7762
7763 /* inform generic HDLC layer of current DCD status */
7764 spin_lock_irqsave(&info->irq_spinlock, flags);
7765 usc_get_serial_signals(info);
7766 spin_unlock_irqrestore(&info->irq_spinlock, flags);
Krzysztof Halasafbeff3c2006-07-21 14:44:55 -07007767 if (info->serial_signals & SerialSignal_DCD)
7768 netif_carrier_on(dev);
7769 else
7770 netif_carrier_off(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007771 return 0;
7772}
7773
7774/**
7775 * called by network layer when interface is disabled
7776 * shutdown hardware and release resources
7777 *
7778 * dev pointer to network device structure
7779 *
7780 * returns 0 if success, otherwise error code
7781 */
7782static int hdlcdev_close(struct net_device *dev)
7783{
7784 struct mgsl_struct *info = dev_to_port(dev);
7785 unsigned long flags;
7786
7787 if (debug_level >= DEBUG_LEVEL_INFO)
7788 printk("%s:hdlcdev_close(%s)\n",__FILE__,dev->name);
7789
7790 netif_stop_queue(dev);
7791
7792 /* shutdown adapter and release resources */
7793 shutdown(info);
7794
7795 hdlc_close(dev);
7796
7797 spin_lock_irqsave(&info->netlock, flags);
7798 info->netcount=0;
7799 spin_unlock_irqrestore(&info->netlock, flags);
7800
7801 return 0;
7802}
7803
7804/**
7805 * called by network layer to process IOCTL call to network device
7806 *
7807 * dev pointer to network device structure
7808 * ifr pointer to network interface request structure
7809 * cmd IOCTL command code
7810 *
7811 * returns 0 if success, otherwise error code
7812 */
7813static int hdlcdev_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
7814{
7815 const size_t size = sizeof(sync_serial_settings);
7816 sync_serial_settings new_line;
7817 sync_serial_settings __user *line = ifr->ifr_settings.ifs_ifsu.sync;
7818 struct mgsl_struct *info = dev_to_port(dev);
7819 unsigned int flags;
7820
7821 if (debug_level >= DEBUG_LEVEL_INFO)
7822 printk("%s:hdlcdev_ioctl(%s)\n",__FILE__,dev->name);
7823
7824 /* return error if TTY interface open */
Alan Cox8fb06c72008-07-16 21:56:46 +01007825 if (info->port.count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007826 return -EBUSY;
7827
7828 if (cmd != SIOCWANDEV)
7829 return hdlc_ioctl(dev, ifr, cmd);
7830
7831 switch(ifr->ifr_settings.type) {
7832 case IF_GET_IFACE: /* return current sync_serial_settings */
7833
7834 ifr->ifr_settings.type = IF_IFACE_SYNC_SERIAL;
7835 if (ifr->ifr_settings.size < size) {
7836 ifr->ifr_settings.size = size; /* data size wanted */
7837 return -ENOBUFS;
7838 }
7839
7840 flags = info->params.flags & (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
7841 HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
7842 HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
7843 HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN);
7844
Salva Peirób19a47e2014-03-11 19:31:23 +01007845 memset(&new_line, 0, sizeof(new_line));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007846 switch (flags){
7847 case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_TXCPIN): new_line.clock_type = CLOCK_EXT; break;
7848 case (HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG): new_line.clock_type = CLOCK_INT; break;
7849 case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_BRG): new_line.clock_type = CLOCK_TXINT; break;
7850 case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_RXCPIN): new_line.clock_type = CLOCK_TXFROMRX; break;
7851 default: new_line.clock_type = CLOCK_DEFAULT;
7852 }
7853
7854 new_line.clock_rate = info->params.clock_speed;
7855 new_line.loopback = info->params.loopback ? 1:0;
7856
7857 if (copy_to_user(line, &new_line, size))
7858 return -EFAULT;
7859 return 0;
7860
7861 case IF_IFACE_SYNC_SERIAL: /* set sync_serial_settings */
7862
7863 if(!capable(CAP_NET_ADMIN))
7864 return -EPERM;
7865 if (copy_from_user(&new_line, line, size))
7866 return -EFAULT;
7867
7868 switch (new_line.clock_type)
7869 {
7870 case CLOCK_EXT: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_TXCPIN; break;
7871 case CLOCK_TXFROMRX: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_RXCPIN; break;
7872 case CLOCK_INT: flags = HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG; break;
7873 case CLOCK_TXINT: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_BRG; break;
7874 case CLOCK_DEFAULT: flags = info->params.flags &
7875 (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
7876 HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
7877 HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
7878 HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN); break;
7879 default: return -EINVAL;
7880 }
7881
7882 if (new_line.loopback != 0 && new_line.loopback != 1)
7883 return -EINVAL;
7884
7885 info->params.flags &= ~(HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
7886 HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
7887 HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
7888 HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN);
7889 info->params.flags |= flags;
7890
7891 info->params.loopback = new_line.loopback;
7892
7893 if (flags & (HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG))
7894 info->params.clock_speed = new_line.clock_rate;
7895 else
7896 info->params.clock_speed = 0;
7897
7898 /* if network interface up, reprogram hardware */
7899 if (info->netcount)
7900 mgsl_program_hw(info);
7901 return 0;
7902
7903 default:
7904 return hdlc_ioctl(dev, ifr, cmd);
7905 }
7906}
7907
7908/**
7909 * called by network layer when transmit timeout is detected
7910 *
7911 * dev pointer to network device structure
7912 */
7913static void hdlcdev_tx_timeout(struct net_device *dev)
7914{
7915 struct mgsl_struct *info = dev_to_port(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007916 unsigned long flags;
7917
7918 if (debug_level >= DEBUG_LEVEL_INFO)
7919 printk("hdlcdev_tx_timeout(%s)\n",dev->name);
7920
Krzysztof Halasa198191c2008-06-30 23:26:53 +02007921 dev->stats.tx_errors++;
7922 dev->stats.tx_aborted_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007923
7924 spin_lock_irqsave(&info->irq_spinlock,flags);
7925 usc_stop_transmitter(info);
7926 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7927
7928 netif_wake_queue(dev);
7929}
7930
7931/**
7932 * called by device driver when transmit completes
7933 * reenable network layer transmit if stopped
7934 *
7935 * info pointer to device instance information
7936 */
7937static void hdlcdev_tx_done(struct mgsl_struct *info)
7938{
7939 if (netif_queue_stopped(info->netdev))
7940 netif_wake_queue(info->netdev);
7941}
7942
7943/**
7944 * called by device driver when frame received
7945 * pass frame to network layer
7946 *
7947 * info pointer to device instance information
7948 * buf pointer to buffer contianing frame data
7949 * size count of data bytes in buf
7950 */
7951static void hdlcdev_rx(struct mgsl_struct *info, char *buf, int size)
7952{
7953 struct sk_buff *skb = dev_alloc_skb(size);
7954 struct net_device *dev = info->netdev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007955
7956 if (debug_level >= DEBUG_LEVEL_INFO)
Krzysztof Halasa198191c2008-06-30 23:26:53 +02007957 printk("hdlcdev_rx(%s)\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007958
7959 if (skb == NULL) {
Krzysztof Halasa198191c2008-06-30 23:26:53 +02007960 printk(KERN_NOTICE "%s: can't alloc skb, dropping packet\n",
7961 dev->name);
7962 dev->stats.rx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007963 return;
7964 }
7965
Krzysztof Halasa198191c2008-06-30 23:26:53 +02007966 memcpy(skb_put(skb, size), buf, size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007967
Krzysztof Halasa198191c2008-06-30 23:26:53 +02007968 skb->protocol = hdlc_type_trans(skb, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007969
Krzysztof Halasa198191c2008-06-30 23:26:53 +02007970 dev->stats.rx_packets++;
7971 dev->stats.rx_bytes += size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007972
7973 netif_rx(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007974}
7975
Krzysztof Hałasa991990a2009-01-08 22:52:11 +01007976static const struct net_device_ops hdlcdev_ops = {
7977 .ndo_open = hdlcdev_open,
7978 .ndo_stop = hdlcdev_close,
7979 .ndo_change_mtu = hdlc_change_mtu,
7980 .ndo_start_xmit = hdlc_start_xmit,
7981 .ndo_do_ioctl = hdlcdev_ioctl,
7982 .ndo_tx_timeout = hdlcdev_tx_timeout,
7983};
7984
Linus Torvalds1da177e2005-04-16 15:20:36 -07007985/**
7986 * called by device driver when adding device instance
7987 * do generic HDLC initialization
7988 *
7989 * info pointer to device instance information
7990 *
7991 * returns 0 if success, otherwise error code
7992 */
7993static int hdlcdev_init(struct mgsl_struct *info)
7994{
7995 int rc;
7996 struct net_device *dev;
7997 hdlc_device *hdlc;
7998
7999 /* allocate and initialize network and HDLC layer objects */
8000
Greg Kroah-Hartmana271ca32015-04-30 11:22:14 +02008001 dev = alloc_hdlcdev(info);
8002 if (!dev) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008003 printk(KERN_ERR "%s:hdlc device allocation failure\n",__FILE__);
8004 return -ENOMEM;
8005 }
8006
8007 /* for network layer reporting purposes only */
8008 dev->base_addr = info->io_base;
8009 dev->irq = info->irq_level;
8010 dev->dma = info->dma_level;
8011
8012 /* network layer callbacks and settings */
Krzysztof Hałasa991990a2009-01-08 22:52:11 +01008013 dev->netdev_ops = &hdlcdev_ops;
8014 dev->watchdog_timeo = 10 * HZ;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008015 dev->tx_queue_len = 50;
8016
8017 /* generic HDLC layer callbacks and settings */
8018 hdlc = dev_to_hdlc(dev);
8019 hdlc->attach = hdlcdev_attach;
8020 hdlc->xmit = hdlcdev_xmit;
8021
8022 /* register objects with HDLC layer */
Greg Kroah-Hartmana271ca32015-04-30 11:22:14 +02008023 rc = register_hdlc_device(dev);
8024 if (rc) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008025 printk(KERN_WARNING "%s:unable to register hdlc device\n",__FILE__);
8026 free_netdev(dev);
8027 return rc;
8028 }
8029
8030 info->netdev = dev;
8031 return 0;
8032}
8033
8034/**
8035 * called by device driver when removing device instance
8036 * do generic HDLC cleanup
8037 *
8038 * info pointer to device instance information
8039 */
8040static void hdlcdev_exit(struct mgsl_struct *info)
8041{
8042 unregister_hdlc_device(info->netdev);
8043 free_netdev(info->netdev);
8044 info->netdev = NULL;
8045}
8046
8047#endif /* CONFIG_HDLC */
8048
8049
Bill Pemberton9671f092012-11-19 13:21:50 -05008050static int synclink_init_one (struct pci_dev *dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -07008051 const struct pci_device_id *ent)
8052{
8053 struct mgsl_struct *info;
8054
8055 if (pci_enable_device(dev)) {
8056 printk("error enabling pci device %p\n", dev);
8057 return -EIO;
8058 }
8059
Greg Kroah-Hartmana271ca32015-04-30 11:22:14 +02008060 info = mgsl_allocate_device();
8061 if (!info) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008062 printk("can't allocate device instance data.\n");
8063 return -EIO;
8064 }
8065
8066 /* Copy user configuration info to device instance data */
8067
8068 info->io_base = pci_resource_start(dev, 2);
8069 info->irq_level = dev->irq;
8070 info->phys_memory_base = pci_resource_start(dev, 3);
8071
8072 /* Because veremap only works on page boundaries we must map
8073 * a larger area than is actually implemented for the LCR
8074 * memory range. We map a full page starting at the page boundary.
8075 */
8076 info->phys_lcr_base = pci_resource_start(dev, 0);
8077 info->lcr_offset = info->phys_lcr_base & (PAGE_SIZE-1);
8078 info->phys_lcr_base &= ~(PAGE_SIZE-1);
8079
8080 info->bus_type = MGSL_BUS_TYPE_PCI;
8081 info->io_addr_size = 8;
Thomas Gleixner0f2ed4c2006-07-01 19:29:33 -07008082 info->irq_flags = IRQF_SHARED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008083
8084 if (dev->device == 0x0210) {
8085 /* Version 1 PCI9030 based universal PCI adapter */
8086 info->misc_ctrl_value = 0x007c4080;
8087 info->hw_version = 1;
8088 } else {
8089 /* Version 0 PCI9050 based 5V PCI adapter
8090 * A PCI9050 bug prevents reading LCR registers if
8091 * LCR base address bit 7 is set. Maintain shadow
8092 * value so we can write to LCR misc control reg.
8093 */
8094 info->misc_ctrl_value = 0x087e4546;
8095 info->hw_version = 0;
8096 }
8097
8098 mgsl_add_device(info);
8099
8100 return 0;
8101}
8102
Bill Pembertonae8d8a12012-11-19 13:26:18 -05008103static void synclink_remove_one (struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008104{
8105}
8106