blob: 4387e69f8b11b1bb541c6d49c27470362a6deb9e [file] [log] [blame]
Daniel Vetterf51b7662010-04-14 00:29:52 +02001/*
2 * Intel GTT (Graphics Translation Table) routines
3 *
4 * Caveat: This driver implements the linux agp interface, but this is far from
5 * a agp driver! GTT support ended up here for purely historical reasons: The
6 * old userspace intel graphics drivers needed an interface to map memory into
7 * the GTT. And the drm provides a default interface for graphic devices sitting
8 * on an agp port. So it made sense to fake the GTT support as an agp port to
9 * avoid having to create a new api.
10 *
11 * With gem this does not make much sense anymore, just needlessly complicates
12 * the code. But as long as the old graphics stack is still support, it's stuck
13 * here.
14 *
15 * /fairy-tale-mode off
16 */
17
Daniel Vettere2404e72010-09-08 17:29:51 +020018#include <linux/module.h>
19#include <linux/pci.h>
20#include <linux/init.h>
21#include <linux/kernel.h>
22#include <linux/pagemap.h>
23#include <linux/agp_backend.h>
Chris Wilsonbdb8b972010-12-22 11:37:09 +000024#include <linux/delay.h>
Daniel Vettere2404e72010-09-08 17:29:51 +020025#include <asm/smp.h>
26#include "agp.h"
27#include "intel-agp.h"
Daniel Vetter0ade6382010-08-24 22:18:41 +020028#include <drm/intel-gtt.h>
Daniel Vettere2404e72010-09-08 17:29:51 +020029
Daniel Vetterf51b7662010-04-14 00:29:52 +020030/*
31 * If we have Intel graphics, we're not going to have anything other than
32 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
Suresh Siddhad3f13812011-08-23 17:05:25 -070033 * on the Intel IOMMU support (CONFIG_INTEL_IOMMU).
Daniel Vetterf51b7662010-04-14 00:29:52 +020034 * Only newer chipsets need to bother with this, of course.
35 */
Suresh Siddhad3f13812011-08-23 17:05:25 -070036#ifdef CONFIG_INTEL_IOMMU
Daniel Vetterf51b7662010-04-14 00:29:52 +020037#define USE_PCI_DMA_API 1
Daniel Vetter0e87d2b2010-09-07 22:11:15 +020038#else
39#define USE_PCI_DMA_API 0
Daniel Vetterf51b7662010-04-14 00:29:52 +020040#endif
41
Daniel Vetter1a997ff2010-09-08 21:18:53 +020042struct intel_gtt_driver {
43 unsigned int gen : 8;
44 unsigned int is_g33 : 1;
45 unsigned int is_pineview : 1;
46 unsigned int is_ironlake : 1;
Chris Wilson100519e2010-10-31 10:37:02 +000047 unsigned int has_pgtbl_enable : 1;
Daniel Vetter22533b42010-09-12 16:38:55 +020048 unsigned int dma_mask_size : 8;
Daniel Vetter73800422010-08-29 17:29:50 +020049 /* Chipset specific GTT setup */
50 int (*setup)(void);
Daniel Vetterae83dd52010-09-12 17:11:15 +020051 /* This should undo anything done in ->setup() save the unmapping
52 * of the mmio register file, that's done in the generic code. */
53 void (*cleanup)(void);
Daniel Vetter351bb272010-09-07 22:41:04 +020054 void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
55 /* Flags is a more or less chipset specific opaque value.
56 * For chipsets that need to support old ums (non-gem) code, this
57 * needs to be identical to the various supported agp memory types! */
Daniel Vetter5cbecaf2010-09-11 21:31:04 +020058 bool (*check_flags)(unsigned int flags);
Daniel Vetter1b263f22010-09-12 00:27:24 +020059 void (*chipset_flush)(void);
Daniel Vetter1a997ff2010-09-08 21:18:53 +020060};
61
Daniel Vetterf51b7662010-04-14 00:29:52 +020062static struct _intel_private {
Daniel Vetter0ade6382010-08-24 22:18:41 +020063 struct intel_gtt base;
Daniel Vetter1a997ff2010-09-08 21:18:53 +020064 const struct intel_gtt_driver *driver;
Daniel Vetterf51b7662010-04-14 00:29:52 +020065 struct pci_dev *pcidev; /* device one */
Daniel Vetterd7cca2f2010-08-24 23:06:19 +020066 struct pci_dev *bridge_dev;
Daniel Vetterf51b7662010-04-14 00:29:52 +020067 u8 __iomem *registers;
Daniel Vetterf67eab62010-08-29 17:27:36 +020068 phys_addr_t gtt_bus_addr;
Daniel Vetterb3eafc52010-09-23 20:04:17 +020069 u32 PGETBL_save;
Daniel Vetterf51b7662010-04-14 00:29:52 +020070 u32 __iomem *gtt; /* I915G */
Chris Wilsonbee4a182011-01-21 10:54:32 +000071 bool clear_fake_agp; /* on first access via agp, fill with scratch */
Daniel Vetterf51b7662010-04-14 00:29:52 +020072 int num_dcache_entries;
Chris Wilsonbdb8b972010-12-22 11:37:09 +000073 void __iomem *i9xx_flush_page;
Daniel Vetter820647b2010-11-05 13:30:14 +010074 char *i81x_gtt_table;
Daniel Vetterf51b7662010-04-14 00:29:52 +020075 struct resource ifp_resource;
76 int resource_valid;
Daniel Vetter0e87d2b2010-09-07 22:11:15 +020077 struct page *scratch_page;
Daniel Vetter14be93d2012-06-08 15:55:40 +020078 int refcount;
Daniel Vetterf51b7662010-04-14 00:29:52 +020079} intel_private;
80
Daniel Vetter1a997ff2010-09-08 21:18:53 +020081#define INTEL_GTT_GEN intel_private.driver->gen
82#define IS_G33 intel_private.driver->is_g33
83#define IS_PINEVIEW intel_private.driver->is_pineview
84#define IS_IRONLAKE intel_private.driver->is_ironlake
Chris Wilson100519e2010-10-31 10:37:02 +000085#define HAS_PGTBL_EN intel_private.driver->has_pgtbl_enable
Daniel Vetter1a997ff2010-09-08 21:18:53 +020086
Daniel Vetter40807752010-11-06 11:18:58 +010087int intel_gtt_map_memory(struct page **pages, unsigned int num_entries,
88 struct scatterlist **sg_list, int *num_sg)
Daniel Vetterf51b7662010-04-14 00:29:52 +020089{
90 struct sg_table st;
91 struct scatterlist *sg;
92 int i;
93
Daniel Vetter40807752010-11-06 11:18:58 +010094 if (*sg_list)
Daniel Vetterfefaa702010-09-11 22:12:11 +020095 return 0; /* already mapped (for e.g. resume */
96
Daniel Vetter40807752010-11-06 11:18:58 +010097 DBG("try mapping %lu pages\n", (unsigned long)num_entries);
Daniel Vetterf51b7662010-04-14 00:29:52 +020098
Daniel Vetter40807752010-11-06 11:18:58 +010099 if (sg_alloc_table(&st, num_entries, GFP_KERNEL))
Chris Wilson831cd442010-07-24 18:29:37 +0100100 goto err;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200101
Daniel Vetter40807752010-11-06 11:18:58 +0100102 *sg_list = sg = st.sgl;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200103
Daniel Vetter40807752010-11-06 11:18:58 +0100104 for (i = 0 ; i < num_entries; i++, sg = sg_next(sg))
105 sg_set_page(sg, pages[i], PAGE_SIZE, 0);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200106
Daniel Vetter40807752010-11-06 11:18:58 +0100107 *num_sg = pci_map_sg(intel_private.pcidev, *sg_list,
108 num_entries, PCI_DMA_BIDIRECTIONAL);
109 if (unlikely(!*num_sg))
Chris Wilson831cd442010-07-24 18:29:37 +0100110 goto err;
111
Daniel Vetterf51b7662010-04-14 00:29:52 +0200112 return 0;
Chris Wilson831cd442010-07-24 18:29:37 +0100113
114err:
115 sg_free_table(&st);
116 return -ENOMEM;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200117}
Daniel Vetter40807752010-11-06 11:18:58 +0100118EXPORT_SYMBOL(intel_gtt_map_memory);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200119
Daniel Vetter40807752010-11-06 11:18:58 +0100120void intel_gtt_unmap_memory(struct scatterlist *sg_list, int num_sg)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200121{
Daniel Vetter40807752010-11-06 11:18:58 +0100122 struct sg_table st;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200123 DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
124
Daniel Vetter40807752010-11-06 11:18:58 +0100125 pci_unmap_sg(intel_private.pcidev, sg_list,
126 num_sg, PCI_DMA_BIDIRECTIONAL);
127
128 st.sgl = sg_list;
129 st.orig_nents = st.nents = num_sg;
130
131 sg_free_table(&st);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200132}
Daniel Vetter40807752010-11-06 11:18:58 +0100133EXPORT_SYMBOL(intel_gtt_unmap_memory);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200134
Daniel Vetterffdd7512010-08-27 17:51:29 +0200135static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200136{
137 return;
138}
139
140/* Exists to support ARGB cursors */
141static struct page *i8xx_alloc_pages(void)
142{
143 struct page *page;
144
145 page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
146 if (page == NULL)
147 return NULL;
148
149 if (set_pages_uc(page, 4) < 0) {
150 set_pages_wb(page, 4);
151 __free_pages(page, 2);
152 return NULL;
153 }
154 get_page(page);
155 atomic_inc(&agp_bridge->current_memory_agp);
156 return page;
157}
158
159static void i8xx_destroy_pages(struct page *page)
160{
161 if (page == NULL)
162 return;
163
164 set_pages_wb(page, 4);
165 put_page(page);
166 __free_pages(page, 2);
167 atomic_dec(&agp_bridge->current_memory_agp);
168}
169
Daniel Vetter820647b2010-11-05 13:30:14 +0100170#define I810_GTT_ORDER 4
171static int i810_setup(void)
172{
173 u32 reg_addr;
174 char *gtt_table;
175
176 /* i81x does not preallocate the gtt. It's always 64kb in size. */
177 gtt_table = alloc_gatt_pages(I810_GTT_ORDER);
178 if (gtt_table == NULL)
179 return -ENOMEM;
180 intel_private.i81x_gtt_table = gtt_table;
181
182 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
183 reg_addr &= 0xfff80000;
184
185 intel_private.registers = ioremap(reg_addr, KB(64));
186 if (!intel_private.registers)
187 return -ENOMEM;
188
189 writel(virt_to_phys(gtt_table) | I810_PGETBL_ENABLED,
190 intel_private.registers+I810_PGETBL_CTL);
191
192 intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
193
194 if ((readl(intel_private.registers+I810_DRAM_CTL)
195 & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
196 dev_info(&intel_private.pcidev->dev,
197 "detected 4MB dedicated video ram\n");
198 intel_private.num_dcache_entries = 1024;
199 }
200
201 return 0;
202}
203
204static void i810_cleanup(void)
205{
206 writel(0, intel_private.registers+I810_PGETBL_CTL);
207 free_gatt_pages(intel_private.i81x_gtt_table, I810_GTT_ORDER);
208}
209
Daniel Vetterff268602010-11-05 15:43:35 +0100210static int i810_insert_dcache_entries(struct agp_memory *mem, off_t pg_start,
211 int type)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200212{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200213 int i;
214
Daniel Vetterff268602010-11-05 15:43:35 +0100215 if ((pg_start + mem->page_count)
216 > intel_private.num_dcache_entries)
217 return -EINVAL;
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100218
Daniel Vetterff268602010-11-05 15:43:35 +0100219 if (!mem->is_flushed)
220 global_cache_flush();
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100221
Daniel Vetterff268602010-11-05 15:43:35 +0100222 for (i = pg_start; i < (pg_start + mem->page_count); i++) {
223 dma_addr_t addr = i << PAGE_SHIFT;
224 intel_private.driver->write_entry(addr,
225 i, type);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200226 }
Daniel Vetterff268602010-11-05 15:43:35 +0100227 readl(intel_private.gtt+i-1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200228
Daniel Vetterff268602010-11-05 15:43:35 +0100229 return 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200230}
231
232/*
233 * The i810/i830 requires a physical address to program its mouse
234 * pointer into hardware.
235 * However the Xserver still writes to it through the agp aperture.
236 */
237static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
238{
239 struct agp_memory *new;
240 struct page *page;
241
242 switch (pg_count) {
243 case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
244 break;
245 case 4:
246 /* kludge to get 4 physical pages for ARGB cursor */
247 page = i8xx_alloc_pages();
248 break;
249 default:
250 return NULL;
251 }
252
253 if (page == NULL)
254 return NULL;
255
256 new = agp_create_memory(pg_count);
257 if (new == NULL)
258 return NULL;
259
260 new->pages[0] = page;
261 if (pg_count == 4) {
262 /* kludge to get 4 physical pages for ARGB cursor */
263 new->pages[1] = new->pages[0] + 1;
264 new->pages[2] = new->pages[1] + 1;
265 new->pages[3] = new->pages[2] + 1;
266 }
267 new->page_count = pg_count;
268 new->num_scratch_pages = pg_count;
269 new->type = AGP_PHYS_MEMORY;
270 new->physical = page_to_phys(new->pages[0]);
271 return new;
272}
273
Daniel Vetterf51b7662010-04-14 00:29:52 +0200274static void intel_i810_free_by_type(struct agp_memory *curr)
275{
276 agp_free_key(curr->key);
277 if (curr->type == AGP_PHYS_MEMORY) {
278 if (curr->page_count == 4)
279 i8xx_destroy_pages(curr->pages[0]);
280 else {
281 agp_bridge->driver->agp_destroy_page(curr->pages[0],
282 AGP_PAGE_DESTROY_UNMAP);
283 agp_bridge->driver->agp_destroy_page(curr->pages[0],
284 AGP_PAGE_DESTROY_FREE);
285 }
286 agp_free_page_array(curr);
287 }
288 kfree(curr);
289}
290
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200291static int intel_gtt_setup_scratch_page(void)
292{
293 struct page *page;
294 dma_addr_t dma_addr;
295
296 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
297 if (page == NULL)
298 return -ENOMEM;
299 get_page(page);
300 set_pages_uc(page, 1);
301
Daniel Vetter40807752010-11-06 11:18:58 +0100302 if (intel_private.base.needs_dmar) {
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200303 dma_addr = pci_map_page(intel_private.pcidev, page, 0,
304 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
305 if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
306 return -EINVAL;
307
Daniel Vetter50a4c4a2012-02-09 17:15:44 +0100308 intel_private.base.scratch_page_dma = dma_addr;
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200309 } else
Daniel Vetter50a4c4a2012-02-09 17:15:44 +0100310 intel_private.base.scratch_page_dma = page_to_phys(page);
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200311
312 intel_private.scratch_page = page;
313
314 return 0;
315}
316
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100317static void i810_write_entry(dma_addr_t addr, unsigned int entry,
318 unsigned int flags)
319{
320 u32 pte_flags = I810_PTE_VALID;
321
322 switch (flags) {
323 case AGP_DCACHE_MEMORY:
324 pte_flags |= I810_PTE_LOCAL;
325 break;
326 case AGP_USER_CACHED_MEMORY:
327 pte_flags |= I830_PTE_SYSTEM_CACHED;
328 break;
329 }
330
331 writel(addr | pte_flags, intel_private.gtt + entry);
332}
333
Chris Wilson7bdc9ab2010-11-09 17:53:20 +0000334static const struct aper_size_info_fixed intel_fake_agp_sizes[] = {
Daniel Vetter820647b2010-11-05 13:30:14 +0100335 {32, 8192, 3},
336 {64, 16384, 4},
Daniel Vetterf51b7662010-04-14 00:29:52 +0200337 {128, 32768, 5},
Daniel Vetterf51b7662010-04-14 00:29:52 +0200338 {256, 65536, 6},
339 {512, 131072, 7},
340};
341
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000342static unsigned int intel_gtt_stolen_size(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200343{
344 u16 gmch_ctrl;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200345 u8 rdct;
346 int local = 0;
347 static const int ddt[4] = { 0, 16, 32, 64 };
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200348 unsigned int stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200349
Daniel Vetter820647b2010-11-05 13:30:14 +0100350 if (INTEL_GTT_GEN == 1)
351 return 0; /* no stolen mem on i81x */
352
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200353 pci_read_config_word(intel_private.bridge_dev,
354 I830_GMCH_CTRL, &gmch_ctrl);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200355
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200356 if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
357 intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
Daniel Vetterf51b7662010-04-14 00:29:52 +0200358 switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
359 case I830_GMCH_GMS_STOLEN_512:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200360 stolen_size = KB(512);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200361 break;
362 case I830_GMCH_GMS_STOLEN_1024:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200363 stolen_size = MB(1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200364 break;
365 case I830_GMCH_GMS_STOLEN_8192:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200366 stolen_size = MB(8);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200367 break;
368 case I830_GMCH_GMS_LOCAL:
369 rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200370 stolen_size = (I830_RDRAM_ND(rdct) + 1) *
Daniel Vetterf51b7662010-04-14 00:29:52 +0200371 MB(ddt[I830_RDRAM_DDT(rdct)]);
372 local = 1;
373 break;
374 default:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200375 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200376 break;
377 }
Daniel Vetter1a997ff2010-09-08 21:18:53 +0200378 } else if (INTEL_GTT_GEN == 6) {
Daniel Vetterf51b7662010-04-14 00:29:52 +0200379 /*
380 * SandyBridge has new memory control reg at 0x50.w
381 */
382 u16 snb_gmch_ctl;
383 pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
384 switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
385 case SNB_GMCH_GMS_STOLEN_32M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200386 stolen_size = MB(32);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200387 break;
388 case SNB_GMCH_GMS_STOLEN_64M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200389 stolen_size = MB(64);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200390 break;
391 case SNB_GMCH_GMS_STOLEN_96M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200392 stolen_size = MB(96);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200393 break;
394 case SNB_GMCH_GMS_STOLEN_128M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200395 stolen_size = MB(128);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200396 break;
397 case SNB_GMCH_GMS_STOLEN_160M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200398 stolen_size = MB(160);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200399 break;
400 case SNB_GMCH_GMS_STOLEN_192M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200401 stolen_size = MB(192);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200402 break;
403 case SNB_GMCH_GMS_STOLEN_224M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200404 stolen_size = MB(224);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200405 break;
406 case SNB_GMCH_GMS_STOLEN_256M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200407 stolen_size = MB(256);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200408 break;
409 case SNB_GMCH_GMS_STOLEN_288M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200410 stolen_size = MB(288);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200411 break;
412 case SNB_GMCH_GMS_STOLEN_320M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200413 stolen_size = MB(320);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200414 break;
415 case SNB_GMCH_GMS_STOLEN_352M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200416 stolen_size = MB(352);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200417 break;
418 case SNB_GMCH_GMS_STOLEN_384M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200419 stolen_size = MB(384);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200420 break;
421 case SNB_GMCH_GMS_STOLEN_416M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200422 stolen_size = MB(416);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200423 break;
424 case SNB_GMCH_GMS_STOLEN_448M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200425 stolen_size = MB(448);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200426 break;
427 case SNB_GMCH_GMS_STOLEN_480M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200428 stolen_size = MB(480);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200429 break;
430 case SNB_GMCH_GMS_STOLEN_512M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200431 stolen_size = MB(512);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200432 break;
433 }
434 } else {
435 switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
436 case I855_GMCH_GMS_STOLEN_1M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200437 stolen_size = MB(1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200438 break;
439 case I855_GMCH_GMS_STOLEN_4M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200440 stolen_size = MB(4);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200441 break;
442 case I855_GMCH_GMS_STOLEN_8M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200443 stolen_size = MB(8);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200444 break;
445 case I855_GMCH_GMS_STOLEN_16M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200446 stolen_size = MB(16);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200447 break;
448 case I855_GMCH_GMS_STOLEN_32M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200449 stolen_size = MB(32);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200450 break;
451 case I915_GMCH_GMS_STOLEN_48M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200452 stolen_size = MB(48);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200453 break;
454 case I915_GMCH_GMS_STOLEN_64M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200455 stolen_size = MB(64);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200456 break;
457 case G33_GMCH_GMS_STOLEN_128M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200458 stolen_size = MB(128);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200459 break;
460 case G33_GMCH_GMS_STOLEN_256M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200461 stolen_size = MB(256);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200462 break;
463 case INTEL_GMCH_GMS_STOLEN_96M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200464 stolen_size = MB(96);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200465 break;
466 case INTEL_GMCH_GMS_STOLEN_160M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200467 stolen_size = MB(160);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200468 break;
469 case INTEL_GMCH_GMS_STOLEN_224M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200470 stolen_size = MB(224);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200471 break;
472 case INTEL_GMCH_GMS_STOLEN_352M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200473 stolen_size = MB(352);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200474 break;
475 default:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200476 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200477 break;
478 }
479 }
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200480
Chris Wilson1b6064d2010-11-23 12:33:54 +0000481 if (stolen_size > 0) {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200482 dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200483 stolen_size / KB(1), local ? "local" : "stolen");
Daniel Vetterf51b7662010-04-14 00:29:52 +0200484 } else {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200485 dev_info(&intel_private.bridge_dev->dev,
Daniel Vetterf51b7662010-04-14 00:29:52 +0200486 "no pre-allocated video memory detected\n");
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200487 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200488 }
489
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000490 return stolen_size;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200491}
492
Daniel Vetter20172842010-09-24 18:25:59 +0200493static void i965_adjust_pgetbl_size(unsigned int size_flag)
494{
495 u32 pgetbl_ctl, pgetbl_ctl2;
496
497 /* ensure that ppgtt is disabled */
498 pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
499 pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
500 writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);
501
502 /* write the new ggtt size */
503 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
504 pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
505 pgetbl_ctl |= size_flag;
506 writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
507}
508
509static unsigned int i965_gtt_total_entries(void)
510{
511 int size;
512 u32 pgetbl_ctl;
513 u16 gmch_ctl;
514
515 pci_read_config_word(intel_private.bridge_dev,
516 I830_GMCH_CTRL, &gmch_ctl);
517
518 if (INTEL_GTT_GEN == 5) {
519 switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
520 case G4x_GMCH_SIZE_1M:
521 case G4x_GMCH_SIZE_VT_1M:
522 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
523 break;
524 case G4x_GMCH_SIZE_VT_1_5M:
525 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
526 break;
527 case G4x_GMCH_SIZE_2M:
528 case G4x_GMCH_SIZE_VT_2M:
529 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
530 break;
531 }
532 }
533
534 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
535
536 switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
537 case I965_PGETBL_SIZE_128KB:
538 size = KB(128);
539 break;
540 case I965_PGETBL_SIZE_256KB:
541 size = KB(256);
542 break;
543 case I965_PGETBL_SIZE_512KB:
544 size = KB(512);
545 break;
546 /* GTT pagetable sizes bigger than 512KB are not possible on G33! */
547 case I965_PGETBL_SIZE_1MB:
548 size = KB(1024);
549 break;
550 case I965_PGETBL_SIZE_2MB:
551 size = KB(2048);
552 break;
553 case I965_PGETBL_SIZE_1_5MB:
554 size = KB(1024 + 512);
555 break;
556 default:
557 dev_info(&intel_private.pcidev->dev,
558 "unknown page table size, assuming 512KB\n");
559 size = KB(512);
560 }
561
562 return size/4;
563}
564
Daniel Vetterfbe40782010-08-27 17:12:41 +0200565static unsigned int intel_gtt_total_entries(void)
566{
567 int size;
Daniel Vetterfbe40782010-08-27 17:12:41 +0200568
Daniel Vetter20172842010-09-24 18:25:59 +0200569 if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
570 return i965_gtt_total_entries();
571 else if (INTEL_GTT_GEN == 6) {
Daniel Vetter210b23c2010-08-28 16:14:32 +0200572 u16 snb_gmch_ctl;
573
574 pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
575 switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
576 default:
577 case SNB_GTT_SIZE_0M:
578 printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
579 size = MB(0);
580 break;
581 case SNB_GTT_SIZE_1M:
582 size = MB(1);
583 break;
584 case SNB_GTT_SIZE_2M:
585 size = MB(2);
586 break;
587 }
588 return size/4;
Daniel Vetterfbe40782010-08-27 17:12:41 +0200589 } else {
590 /* On previous hardware, the GTT size was just what was
591 * required to map the aperture.
592 */
Daniel Vettere5e408f2010-08-28 11:04:32 +0200593 return intel_private.base.gtt_mappable_entries;
Daniel Vetterfbe40782010-08-27 17:12:41 +0200594 }
Daniel Vetterfbe40782010-08-27 17:12:41 +0200595}
Daniel Vetterfbe40782010-08-27 17:12:41 +0200596
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200597static unsigned int intel_gtt_mappable_entries(void)
598{
599 unsigned int aperture_size;
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200600
Daniel Vetter820647b2010-11-05 13:30:14 +0100601 if (INTEL_GTT_GEN == 1) {
602 u32 smram_miscc;
603
604 pci_read_config_dword(intel_private.bridge_dev,
605 I810_SMRAM_MISCC, &smram_miscc);
606
607 if ((smram_miscc & I810_GFX_MEM_WIN_SIZE)
608 == I810_GFX_MEM_WIN_32M)
609 aperture_size = MB(32);
610 else
611 aperture_size = MB(64);
612 } else if (INTEL_GTT_GEN == 2) {
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100613 u16 gmch_ctrl;
614
615 pci_read_config_word(intel_private.bridge_dev,
616 I830_GMCH_CTRL, &gmch_ctrl);
617
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200618 if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100619 aperture_size = MB(64);
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200620 else
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100621 aperture_size = MB(128);
Daniel Vetter239918f2010-08-31 22:30:43 +0200622 } else {
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200623 /* 9xx supports large sizes, just look at the length */
624 aperture_size = pci_resource_len(intel_private.pcidev, 2);
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200625 }
626
627 return aperture_size >> PAGE_SHIFT;
628}
629
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200630static void intel_gtt_teardown_scratch_page(void)
631{
632 set_pages_wb(intel_private.scratch_page, 1);
Daniel Vetter50a4c4a2012-02-09 17:15:44 +0100633 pci_unmap_page(intel_private.pcidev, intel_private.base.scratch_page_dma,
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200634 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
635 put_page(intel_private.scratch_page);
636 __free_page(intel_private.scratch_page);
637}
638
639static void intel_gtt_cleanup(void)
640{
Daniel Vetterae83dd52010-09-12 17:11:15 +0200641 intel_private.driver->cleanup();
642
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200643 iounmap(intel_private.gtt);
644 iounmap(intel_private.registers);
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100645
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200646 intel_gtt_teardown_scratch_page();
647}
648
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200649static int intel_gtt_init(void)
650{
Daniel Vetter32e3cd62012-06-07 15:56:02 +0200651 u32 gma_addr;
Daniel Vetterf67eab62010-08-29 17:27:36 +0200652 u32 gtt_map_size;
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200653 int ret;
654
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200655 ret = intel_private.driver->setup();
656 if (ret != 0)
657 return ret;
Daniel Vetterf67eab62010-08-29 17:27:36 +0200658
659 intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
660 intel_private.base.gtt_total_entries = intel_gtt_total_entries();
661
Daniel Vetterb3eafc52010-09-23 20:04:17 +0200662 /* save the PGETBL reg for resume */
663 intel_private.PGETBL_save =
664 readl(intel_private.registers+I810_PGETBL_CTL)
665 & ~I810_PGETBL_ENABLED;
Chris Wilson100519e2010-10-31 10:37:02 +0000666 /* we only ever restore the register when enabling the PGTBL... */
667 if (HAS_PGTBL_EN)
668 intel_private.PGETBL_save |= I810_PGETBL_ENABLED;
Daniel Vetterb3eafc52010-09-23 20:04:17 +0200669
Daniel Vetter0af9e922010-09-12 14:04:03 +0200670 dev_info(&intel_private.bridge_dev->dev,
671 "detected gtt size: %dK total, %dK mappable\n",
672 intel_private.base.gtt_total_entries * 4,
673 intel_private.base.gtt_mappable_entries * 4);
674
Daniel Vetterf67eab62010-08-29 17:27:36 +0200675 gtt_map_size = intel_private.base.gtt_total_entries * 4;
676
677 intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
678 gtt_map_size);
679 if (!intel_private.gtt) {
Daniel Vetterae83dd52010-09-12 17:11:15 +0200680 intel_private.driver->cleanup();
Daniel Vetterf67eab62010-08-29 17:27:36 +0200681 iounmap(intel_private.registers);
682 return -ENOMEM;
683 }
Daniel Vetter428ccb22012-02-09 17:15:45 +0100684 intel_private.base.gtt = intel_private.gtt;
Daniel Vetterf67eab62010-08-29 17:27:36 +0200685
686 global_cache_flush(); /* FIXME: ? */
687
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000688 intel_private.base.stolen_size = intel_gtt_stolen_size();
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200689
Dave Airliea46f3102011-01-12 11:38:37 +1000690 intel_private.base.needs_dmar = USE_PCI_DMA_API && INTEL_GTT_GEN > 2;
691
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200692 ret = intel_gtt_setup_scratch_page();
693 if (ret != 0) {
694 intel_gtt_cleanup();
695 return ret;
696 }
697
Daniel Vetter32e3cd62012-06-07 15:56:02 +0200698 if (INTEL_GTT_GEN <= 2)
699 pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
700 &gma_addr);
701 else
702 pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
703 &gma_addr);
704
705 intel_private.base.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
706
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200707 return 0;
708}
709
Daniel Vetter3e921f92010-08-27 15:33:26 +0200710static int intel_fake_agp_fetch_size(void)
711{
Chris Wilson9e76e7b2010-09-14 12:12:11 +0100712 int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
Daniel Vetter3e921f92010-08-27 15:33:26 +0200713 unsigned int aper_size;
714 int i;
Daniel Vetter3e921f92010-08-27 15:33:26 +0200715
716 aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
717 / MB(1);
718
719 for (i = 0; i < num_sizes; i++) {
Daniel Vetterffdd7512010-08-27 17:51:29 +0200720 if (aper_size == intel_fake_agp_sizes[i].size) {
Chris Wilson9e76e7b2010-09-14 12:12:11 +0100721 agp_bridge->current_size =
722 (void *) (intel_fake_agp_sizes + i);
Daniel Vetter3e921f92010-08-27 15:33:26 +0200723 return aper_size;
724 }
725 }
726
727 return 0;
728}
729
Daniel Vetterae83dd52010-09-12 17:11:15 +0200730static void i830_cleanup(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200731{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200732}
733
734/* The chipset_flush interface needs to get data that has already been
735 * flushed out of the CPU all the way out to main memory, because the GPU
736 * doesn't snoop those buffers.
737 *
738 * The 8xx series doesn't have the same lovely interface for flushing the
739 * chipset write buffers that the later chips do. According to the 865
740 * specs, it's 64 octwords, or 1KB. So, to get those previous things in
741 * that buffer out, we just fill 1KB and clflush it out, on the assumption
742 * that it'll push whatever was in there out. It appears to work.
743 */
Daniel Vetter1b263f22010-09-12 00:27:24 +0200744static void i830_chipset_flush(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200745{
Chris Wilsonbdb8b972010-12-22 11:37:09 +0000746 unsigned long timeout = jiffies + msecs_to_jiffies(1000);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200747
Chris Wilsonbdb8b972010-12-22 11:37:09 +0000748 /* Forcibly evict everything from the CPU write buffers.
749 * clflush appears to be insufficient.
750 */
751 wbinvd_on_all_cpus();
Daniel Vetterf51b7662010-04-14 00:29:52 +0200752
Chris Wilsonbdb8b972010-12-22 11:37:09 +0000753 /* Now we've only seen documents for this magic bit on 855GM,
754 * we hope it exists for the other gen2 chipsets...
755 *
756 * Also works as advertised on my 845G.
757 */
758 writel(readl(intel_private.registers+I830_HIC) | (1<<31),
759 intel_private.registers+I830_HIC);
760
761 while (readl(intel_private.registers+I830_HIC) & (1<<31)) {
762 if (time_after(jiffies, timeout))
763 break;
764
765 udelay(50);
766 }
Daniel Vetterf51b7662010-04-14 00:29:52 +0200767}
768
Daniel Vetter351bb272010-09-07 22:41:04 +0200769static void i830_write_entry(dma_addr_t addr, unsigned int entry,
770 unsigned int flags)
771{
772 u32 pte_flags = I810_PTE_VALID;
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100773
Daniel Vetterb47cf662010-11-04 18:41:50 +0100774 if (flags == AGP_USER_CACHED_MEMORY)
Daniel Vetter351bb272010-09-07 22:41:04 +0200775 pte_flags |= I830_PTE_SYSTEM_CACHED;
Daniel Vetter351bb272010-09-07 22:41:04 +0200776
777 writel(addr | pte_flags, intel_private.gtt + entry);
778}
779
Chris Wilsone380f602010-10-29 18:11:26 +0100780static bool intel_enable_gtt(void)
Daniel Vetter73800422010-08-29 17:29:50 +0200781{
Chris Wilsone380f602010-10-29 18:11:26 +0100782 u8 __iomem *reg;
Daniel Vetter73800422010-08-29 17:29:50 +0200783
Chris Wilsone380f602010-10-29 18:11:26 +0100784 if (INTEL_GTT_GEN >= 6)
785 return true;
Daniel Vetter73800422010-08-29 17:29:50 +0200786
Chris Wilson100519e2010-10-31 10:37:02 +0000787 if (INTEL_GTT_GEN == 2) {
788 u16 gmch_ctrl;
Chris Wilsone380f602010-10-29 18:11:26 +0100789
Chris Wilson100519e2010-10-31 10:37:02 +0000790 pci_read_config_word(intel_private.bridge_dev,
791 I830_GMCH_CTRL, &gmch_ctrl);
792 gmch_ctrl |= I830_GMCH_ENABLED;
793 pci_write_config_word(intel_private.bridge_dev,
794 I830_GMCH_CTRL, gmch_ctrl);
795
796 pci_read_config_word(intel_private.bridge_dev,
797 I830_GMCH_CTRL, &gmch_ctrl);
798 if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
799 dev_err(&intel_private.pcidev->dev,
800 "failed to enable the GTT: GMCH_CTRL=%x\n",
801 gmch_ctrl);
802 return false;
803 }
Chris Wilsone380f602010-10-29 18:11:26 +0100804 }
805
Chris Wilsonc97689d2010-12-23 10:40:38 +0000806 /* On the resume path we may be adjusting the PGTBL value, so
807 * be paranoid and flush all chipset write buffers...
808 */
809 if (INTEL_GTT_GEN >= 3)
810 writel(0, intel_private.registers+GFX_FLSH_CNTL);
811
Chris Wilsone380f602010-10-29 18:11:26 +0100812 reg = intel_private.registers+I810_PGETBL_CTL;
Chris Wilson100519e2010-10-31 10:37:02 +0000813 writel(intel_private.PGETBL_save, reg);
814 if (HAS_PGTBL_EN && (readl(reg) & I810_PGETBL_ENABLED) == 0) {
Chris Wilsone380f602010-10-29 18:11:26 +0100815 dev_err(&intel_private.pcidev->dev,
Chris Wilson100519e2010-10-31 10:37:02 +0000816 "failed to enable the GTT: PGETBL=%x [expected %x]\n",
Chris Wilsone380f602010-10-29 18:11:26 +0100817 readl(reg), intel_private.PGETBL_save);
818 return false;
819 }
820
Chris Wilsonc97689d2010-12-23 10:40:38 +0000821 if (INTEL_GTT_GEN >= 3)
822 writel(0, intel_private.registers+GFX_FLSH_CNTL);
823
Chris Wilsone380f602010-10-29 18:11:26 +0100824 return true;
Daniel Vetter73800422010-08-29 17:29:50 +0200825}
826
827static int i830_setup(void)
828{
829 u32 reg_addr;
830
831 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
832 reg_addr &= 0xfff80000;
833
834 intel_private.registers = ioremap(reg_addr, KB(64));
835 if (!intel_private.registers)
836 return -ENOMEM;
837
838 intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
839
Daniel Vetter73800422010-08-29 17:29:50 +0200840 return 0;
841}
842
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200843static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200844{
Daniel Vetter73800422010-08-29 17:29:50 +0200845 agp_bridge->gatt_table_real = NULL;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200846 agp_bridge->gatt_table = NULL;
Daniel Vetter73800422010-08-29 17:29:50 +0200847 agp_bridge->gatt_bus_addr = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200848
849 return 0;
850}
851
Daniel Vetterffdd7512010-08-27 17:51:29 +0200852static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200853{
854 return 0;
855}
856
Daniel Vetter351bb272010-09-07 22:41:04 +0200857static int intel_fake_agp_configure(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200858{
Chris Wilsone380f602010-10-29 18:11:26 +0100859 if (!intel_enable_gtt())
860 return -EIO;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200861
Chris Wilsonbee4a182011-01-21 10:54:32 +0000862 intel_private.clear_fake_agp = true;
Daniel Vetterdd2757f2012-06-07 15:55:57 +0200863 agp_bridge->gart_bus_addr = intel_private.base.gma_bus_addr;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200864
Daniel Vetterf51b7662010-04-14 00:29:52 +0200865 return 0;
866}
867
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200868static bool i830_check_flags(unsigned int flags)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200869{
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200870 switch (flags) {
871 case 0:
872 case AGP_PHYS_MEMORY:
873 case AGP_USER_CACHED_MEMORY:
874 case AGP_USER_MEMORY:
875 return true;
876 }
877
878 return false;
879}
880
Daniel Vetter40807752010-11-06 11:18:58 +0100881void intel_gtt_insert_sg_entries(struct scatterlist *sg_list,
882 unsigned int sg_len,
883 unsigned int pg_start,
884 unsigned int flags)
Daniel Vetterfefaa702010-09-11 22:12:11 +0200885{
886 struct scatterlist *sg;
887 unsigned int len, m;
888 int i, j;
889
890 j = pg_start;
891
892 /* sg may merge pages, but we have to separate
893 * per-page addr for GTT */
894 for_each_sg(sg_list, sg, sg_len, i) {
895 len = sg_dma_len(sg) >> PAGE_SHIFT;
896 for (m = 0; m < len; m++) {
897 dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
898 intel_private.driver->write_entry(addr,
899 j, flags);
900 j++;
901 }
902 }
903 readl(intel_private.gtt+j-1);
904}
Daniel Vetter40807752010-11-06 11:18:58 +0100905EXPORT_SYMBOL(intel_gtt_insert_sg_entries);
906
907void intel_gtt_insert_pages(unsigned int first_entry, unsigned int num_entries,
908 struct page **pages, unsigned int flags)
909{
910 int i, j;
911
912 for (i = 0, j = first_entry; i < num_entries; i++, j++) {
913 dma_addr_t addr = page_to_phys(pages[i]);
914 intel_private.driver->write_entry(addr,
915 j, flags);
916 }
917 readl(intel_private.gtt+j-1);
918}
919EXPORT_SYMBOL(intel_gtt_insert_pages);
Daniel Vetterfefaa702010-09-11 22:12:11 +0200920
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200921static int intel_fake_agp_insert_entries(struct agp_memory *mem,
922 off_t pg_start, int type)
923{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200924 int ret = -EINVAL;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200925
Ben Widawsky5c042282011-10-17 15:51:55 -0700926 if (intel_private.base.do_idle_maps)
927 return -ENODEV;
928
Chris Wilsonbee4a182011-01-21 10:54:32 +0000929 if (intel_private.clear_fake_agp) {
930 int start = intel_private.base.stolen_size / PAGE_SIZE;
931 int end = intel_private.base.gtt_mappable_entries;
932 intel_gtt_clear_range(start, end - start);
933 intel_private.clear_fake_agp = false;
934 }
935
Daniel Vetterff268602010-11-05 15:43:35 +0100936 if (INTEL_GTT_GEN == 1 && type == AGP_DCACHE_MEMORY)
937 return i810_insert_dcache_entries(mem, pg_start, type);
938
Daniel Vetterf51b7662010-04-14 00:29:52 +0200939 if (mem->page_count == 0)
940 goto out;
941
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000942 if (pg_start + mem->page_count > intel_private.base.gtt_total_entries)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200943 goto out_err;
944
Daniel Vetterf51b7662010-04-14 00:29:52 +0200945 if (type != mem->type)
946 goto out_err;
947
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200948 if (!intel_private.driver->check_flags(type))
Daniel Vetterf51b7662010-04-14 00:29:52 +0200949 goto out_err;
950
951 if (!mem->is_flushed)
952 global_cache_flush();
953
Daniel Vetter40807752010-11-06 11:18:58 +0100954 if (intel_private.base.needs_dmar) {
955 ret = intel_gtt_map_memory(mem->pages, mem->page_count,
956 &mem->sg_list, &mem->num_sg);
Daniel Vetterfefaa702010-09-11 22:12:11 +0200957 if (ret != 0)
958 return ret;
959
960 intel_gtt_insert_sg_entries(mem->sg_list, mem->num_sg,
961 pg_start, type);
Daniel Vetter40807752010-11-06 11:18:58 +0100962 } else
963 intel_gtt_insert_pages(pg_start, mem->page_count, mem->pages,
964 type);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200965
966out:
967 ret = 0;
968out_err:
969 mem->is_flushed = true;
970 return ret;
971}
972
Daniel Vetter40807752010-11-06 11:18:58 +0100973void intel_gtt_clear_range(unsigned int first_entry, unsigned int num_entries)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200974{
Daniel Vetter40807752010-11-06 11:18:58 +0100975 unsigned int i;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200976
Daniel Vetter40807752010-11-06 11:18:58 +0100977 for (i = first_entry; i < (first_entry + num_entries); i++) {
Daniel Vetter50a4c4a2012-02-09 17:15:44 +0100978 intel_private.driver->write_entry(intel_private.base.scratch_page_dma,
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200979 i, 0);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200980 }
Daniel Vetterfdfb58a2010-08-29 00:15:03 +0200981 readl(intel_private.gtt+i-1);
Daniel Vetter40807752010-11-06 11:18:58 +0100982}
983EXPORT_SYMBOL(intel_gtt_clear_range);
984
985static int intel_fake_agp_remove_entries(struct agp_memory *mem,
986 off_t pg_start, int type)
987{
988 if (mem->page_count == 0)
989 return 0;
990
Ben Widawsky5c042282011-10-17 15:51:55 -0700991 if (intel_private.base.do_idle_maps)
992 return -ENODEV;
993
Dave Airlied15eda52011-01-12 11:39:48 +1000994 intel_gtt_clear_range(pg_start, mem->page_count);
995
Daniel Vetter40807752010-11-06 11:18:58 +0100996 if (intel_private.base.needs_dmar) {
997 intel_gtt_unmap_memory(mem->sg_list, mem->num_sg);
998 mem->sg_list = NULL;
999 mem->num_sg = 0;
1000 }
1001
Daniel Vetterf51b7662010-04-14 00:29:52 +02001002 return 0;
1003}
1004
Daniel Vetterffdd7512010-08-27 17:51:29 +02001005static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
1006 int type)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001007{
Daniel Vetter625dd9d2010-11-04 20:07:57 +01001008 struct agp_memory *new;
1009
1010 if (type == AGP_DCACHE_MEMORY && INTEL_GTT_GEN == 1) {
1011 if (pg_count != intel_private.num_dcache_entries)
1012 return NULL;
1013
1014 new = agp_create_memory(1);
1015 if (new == NULL)
1016 return NULL;
1017
1018 new->type = AGP_DCACHE_MEMORY;
1019 new->page_count = pg_count;
1020 new->num_scratch_pages = 0;
1021 agp_free_page_array(new);
1022 return new;
1023 }
Daniel Vetterf51b7662010-04-14 00:29:52 +02001024 if (type == AGP_PHYS_MEMORY)
1025 return alloc_agpphysmem_i8xx(pg_count, type);
1026 /* always return NULL for other allocation types for now */
1027 return NULL;
1028}
1029
1030static int intel_alloc_chipset_flush_resource(void)
1031{
1032 int ret;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001033 ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001034 PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001035 pcibios_align_resource, intel_private.bridge_dev);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001036
1037 return ret;
1038}
1039
1040static void intel_i915_setup_chipset_flush(void)
1041{
1042 int ret;
1043 u32 temp;
1044
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001045 pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001046 if (!(temp & 0x1)) {
1047 intel_alloc_chipset_flush_resource();
1048 intel_private.resource_valid = 1;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001049 pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001050 } else {
1051 temp &= ~1;
1052
1053 intel_private.resource_valid = 1;
1054 intel_private.ifp_resource.start = temp;
1055 intel_private.ifp_resource.end = temp + PAGE_SIZE;
1056 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1057 /* some BIOSes reserve this area in a pnp some don't */
1058 if (ret)
1059 intel_private.resource_valid = 0;
1060 }
1061}
1062
1063static void intel_i965_g33_setup_chipset_flush(void)
1064{
1065 u32 temp_hi, temp_lo;
1066 int ret;
1067
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001068 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
1069 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001070
1071 if (!(temp_lo & 0x1)) {
1072
1073 intel_alloc_chipset_flush_resource();
1074
1075 intel_private.resource_valid = 1;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001076 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001077 upper_32_bits(intel_private.ifp_resource.start));
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001078 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001079 } else {
1080 u64 l64;
1081
1082 temp_lo &= ~0x1;
1083 l64 = ((u64)temp_hi << 32) | temp_lo;
1084
1085 intel_private.resource_valid = 1;
1086 intel_private.ifp_resource.start = l64;
1087 intel_private.ifp_resource.end = l64 + PAGE_SIZE;
1088 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1089 /* some BIOSes reserve this area in a pnp some don't */
1090 if (ret)
1091 intel_private.resource_valid = 0;
1092 }
1093}
1094
1095static void intel_i9xx_setup_flush(void)
1096{
1097 /* return if already configured */
1098 if (intel_private.ifp_resource.start)
1099 return;
1100
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001101 if (INTEL_GTT_GEN == 6)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001102 return;
1103
1104 /* setup a resource for this object */
1105 intel_private.ifp_resource.name = "Intel Flush Page";
1106 intel_private.ifp_resource.flags = IORESOURCE_MEM;
1107
1108 /* Setup chipset flush for 915 */
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001109 if (IS_G33 || INTEL_GTT_GEN >= 4) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001110 intel_i965_g33_setup_chipset_flush();
1111 } else {
1112 intel_i915_setup_chipset_flush();
1113 }
1114
Chris Wilsondf51e7a2010-09-04 14:57:27 +01001115 if (intel_private.ifp_resource.start)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001116 intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
Chris Wilsondf51e7a2010-09-04 14:57:27 +01001117 if (!intel_private.i9xx_flush_page)
1118 dev_err(&intel_private.pcidev->dev,
1119 "can't ioremap flush page - no chipset flushing\n");
Daniel Vetterf51b7662010-04-14 00:29:52 +02001120}
1121
Daniel Vetterae83dd52010-09-12 17:11:15 +02001122static void i9xx_cleanup(void)
1123{
1124 if (intel_private.i9xx_flush_page)
1125 iounmap(intel_private.i9xx_flush_page);
1126 if (intel_private.resource_valid)
1127 release_resource(&intel_private.ifp_resource);
1128 intel_private.ifp_resource.start = 0;
1129 intel_private.resource_valid = 0;
1130}
1131
Daniel Vetter1b263f22010-09-12 00:27:24 +02001132static void i9xx_chipset_flush(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001133{
1134 if (intel_private.i9xx_flush_page)
1135 writel(1, intel_private.i9xx_flush_page);
1136}
1137
Chris Wilson71f45662010-12-14 11:29:23 +00001138static void i965_write_entry(dma_addr_t addr,
1139 unsigned int entry,
Daniel Vettera6963592010-09-11 14:01:43 +02001140 unsigned int flags)
1141{
Chris Wilson71f45662010-12-14 11:29:23 +00001142 u32 pte_flags;
1143
1144 pte_flags = I810_PTE_VALID;
1145 if (flags == AGP_USER_CACHED_MEMORY)
1146 pte_flags |= I830_PTE_SYSTEM_CACHED;
1147
Daniel Vettera6963592010-09-11 14:01:43 +02001148 /* Shift high bits down */
1149 addr |= (addr >> 28) & 0xf0;
Chris Wilson71f45662010-12-14 11:29:23 +00001150 writel(addr | pte_flags, intel_private.gtt + entry);
Daniel Vettera6963592010-09-11 14:01:43 +02001151}
1152
Daniel Vetter90cb1492010-09-11 23:55:20 +02001153static bool gen6_check_flags(unsigned int flags)
1154{
1155 return true;
1156}
1157
Daniel Vetter97ef1bd2010-09-09 17:52:20 +02001158static void gen6_write_entry(dma_addr_t addr, unsigned int entry,
1159 unsigned int flags)
1160{
1161 unsigned int type_mask = flags & ~AGP_USER_CACHED_MEMORY_GFDT;
1162 unsigned int gfdt = flags & AGP_USER_CACHED_MEMORY_GFDT;
1163 u32 pte_flags;
1164
Zhenyu Wang897ef192010-11-02 17:30:47 +08001165 if (type_mask == AGP_USER_MEMORY)
Chris Wilson85ccc352010-10-22 14:59:29 +01001166 pte_flags = GEN6_PTE_UNCACHED | I810_PTE_VALID;
Daniel Vetter97ef1bd2010-09-09 17:52:20 +02001167 else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC) {
Zhenyu Wangd1108522010-11-02 17:30:46 +08001168 pte_flags = GEN6_PTE_LLC_MLC | I810_PTE_VALID;
Daniel Vetter97ef1bd2010-09-09 17:52:20 +02001169 if (gfdt)
1170 pte_flags |= GEN6_PTE_GFDT;
1171 } else { /* set 'normal'/'cached' to LLC by default */
Zhenyu Wangd1108522010-11-02 17:30:46 +08001172 pte_flags = GEN6_PTE_LLC | I810_PTE_VALID;
Daniel Vetter97ef1bd2010-09-09 17:52:20 +02001173 if (gfdt)
1174 pte_flags |= GEN6_PTE_GFDT;
1175 }
1176
1177 /* gen6 has bit11-4 for physical addr bit39-32 */
1178 addr |= (addr >> 28) & 0xff0;
1179 writel(addr | pte_flags, intel_private.gtt + entry);
1180}
1181
Jesse Barnes64757872012-03-28 13:39:34 -07001182static void valleyview_write_entry(dma_addr_t addr, unsigned int entry,
1183 unsigned int flags)
1184{
1185 u32 pte_flags;
1186
1187 pte_flags = GEN6_PTE_UNCACHED | I810_PTE_VALID;
1188
1189 /* gen6 has bit11-4 for physical addr bit39-32 */
1190 addr |= (addr >> 28) & 0xff0;
1191 writel(addr | pte_flags, intel_private.gtt + entry);
1192
1193 writel(1, intel_private.registers + GFX_FLSH_CNTL_VLV);
1194}
1195
Daniel Vetterae83dd52010-09-12 17:11:15 +02001196static void gen6_cleanup(void)
1197{
1198}
1199
Ben Widawsky5c042282011-10-17 15:51:55 -07001200/* Certain Gen5 chipsets require require idling the GPU before
1201 * unmapping anything from the GTT when VT-d is enabled.
1202 */
Ben Widawsky5c042282011-10-17 15:51:55 -07001203static inline int needs_idle_maps(void)
1204{
Keith Packarda08185a2011-10-28 10:28:00 -07001205#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky5c042282011-10-17 15:51:55 -07001206 const unsigned short gpu_devid = intel_private.pcidev->device;
1207
1208 /* Query intel_iommu to see if we need the workaround. Presumably that
1209 * was loaded first.
1210 */
1211 if ((gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB ||
1212 gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG) &&
1213 intel_iommu_gfx_mapped)
1214 return 1;
Keith Packarda08185a2011-10-28 10:28:00 -07001215#endif
Ben Widawsky5c042282011-10-17 15:51:55 -07001216 return 0;
1217}
1218
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001219static int i9xx_setup(void)
1220{
1221 u32 reg_addr;
Jesse Barnes4b60d292012-03-28 13:39:33 -07001222 int size = KB(512);
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001223
1224 pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
1225
1226 reg_addr &= 0xfff80000;
1227
Jesse Barnes4b60d292012-03-28 13:39:33 -07001228 if (INTEL_GTT_GEN >= 7)
1229 size = MB(2);
1230
1231 intel_private.registers = ioremap(reg_addr, size);
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001232 if (!intel_private.registers)
1233 return -ENOMEM;
1234
1235 if (INTEL_GTT_GEN == 3) {
1236 u32 gtt_addr;
Chris Wilson3f08e4e2010-09-14 20:15:22 +01001237
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001238 pci_read_config_dword(intel_private.pcidev,
1239 I915_PTEADDR, &gtt_addr);
1240 intel_private.gtt_bus_addr = gtt_addr;
1241 } else {
1242 u32 gtt_offset;
1243
1244 switch (INTEL_GTT_GEN) {
1245 case 5:
1246 case 6:
1247 gtt_offset = MB(2);
1248 break;
1249 case 4:
1250 default:
1251 gtt_offset = KB(512);
1252 break;
1253 }
1254 intel_private.gtt_bus_addr = reg_addr + gtt_offset;
1255 }
1256
Dan Carpenter35b09c92011-10-28 14:42:41 +03001257 if (needs_idle_maps())
Ben Widawsky5c042282011-10-17 15:51:55 -07001258 intel_private.base.do_idle_maps = 1;
1259
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001260 intel_i9xx_setup_flush();
1261
1262 return 0;
1263}
1264
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001265static const struct agp_bridge_driver intel_fake_agp_driver = {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001266 .owner = THIS_MODULE,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001267 .size_type = FIXED_APER_SIZE,
Chris Wilson9e76e7b2010-09-14 12:12:11 +01001268 .aperture_sizes = intel_fake_agp_sizes,
1269 .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
Daniel Vettera6963592010-09-11 14:01:43 +02001270 .configure = intel_fake_agp_configure,
Daniel Vetter3e921f92010-08-27 15:33:26 +02001271 .fetch_size = intel_fake_agp_fetch_size,
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001272 .cleanup = intel_gtt_cleanup,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001273 .agp_enable = intel_fake_agp_enable,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001274 .cache_flush = global_cache_flush,
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001275 .create_gatt_table = intel_fake_agp_create_gatt_table,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001276 .free_gatt_table = intel_fake_agp_free_gatt_table,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001277 .insert_memory = intel_fake_agp_insert_entries,
1278 .remove_memory = intel_fake_agp_remove_entries,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001279 .alloc_by_type = intel_fake_agp_alloc_by_type,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001280 .free_by_type = intel_i810_free_by_type,
1281 .agp_alloc_page = agp_generic_alloc_page,
1282 .agp_alloc_pages = agp_generic_alloc_pages,
1283 .agp_destroy_page = agp_generic_destroy_page,
1284 .agp_destroy_pages = agp_generic_destroy_pages,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001285};
Daniel Vetter02c026c2010-08-24 19:39:48 +02001286
Daniel Vetterbdd30722010-09-12 12:34:44 +02001287static const struct intel_gtt_driver i81x_gtt_driver = {
1288 .gen = 1,
Daniel Vetter820647b2010-11-05 13:30:14 +01001289 .has_pgtbl_enable = 1,
Daniel Vetter22533b42010-09-12 16:38:55 +02001290 .dma_mask_size = 32,
Daniel Vetter820647b2010-11-05 13:30:14 +01001291 .setup = i810_setup,
1292 .cleanup = i810_cleanup,
Daniel Vetter625dd9d2010-11-04 20:07:57 +01001293 .check_flags = i830_check_flags,
1294 .write_entry = i810_write_entry,
Daniel Vetterbdd30722010-09-12 12:34:44 +02001295};
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001296static const struct intel_gtt_driver i8xx_gtt_driver = {
1297 .gen = 2,
Chris Wilson100519e2010-10-31 10:37:02 +00001298 .has_pgtbl_enable = 1,
Daniel Vetter73800422010-08-29 17:29:50 +02001299 .setup = i830_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001300 .cleanup = i830_cleanup,
Daniel Vetter351bb272010-09-07 22:41:04 +02001301 .write_entry = i830_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001302 .dma_mask_size = 32,
Daniel Vetter5cbecaf2010-09-11 21:31:04 +02001303 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001304 .chipset_flush = i830_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001305};
1306static const struct intel_gtt_driver i915_gtt_driver = {
1307 .gen = 3,
Chris Wilson100519e2010-10-31 10:37:02 +00001308 .has_pgtbl_enable = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001309 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001310 .cleanup = i9xx_cleanup,
Daniel Vetter351bb272010-09-07 22:41:04 +02001311 /* i945 is the last gpu to need phys mem (for overlay and cursors). */
Daniel Vetter625dd9d2010-11-04 20:07:57 +01001312 .write_entry = i830_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001313 .dma_mask_size = 32,
Daniel Vetterfefaa702010-09-11 22:12:11 +02001314 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001315 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001316};
1317static const struct intel_gtt_driver g33_gtt_driver = {
1318 .gen = 3,
1319 .is_g33 = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001320 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001321 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001322 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001323 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001324 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001325 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001326};
1327static const struct intel_gtt_driver pineview_gtt_driver = {
1328 .gen = 3,
1329 .is_pineview = 1, .is_g33 = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001330 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001331 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001332 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001333 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001334 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001335 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001336};
1337static const struct intel_gtt_driver i965_gtt_driver = {
1338 .gen = 4,
Chris Wilson100519e2010-10-31 10:37:02 +00001339 .has_pgtbl_enable = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001340 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001341 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001342 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001343 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001344 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001345 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001346};
1347static const struct intel_gtt_driver g4x_gtt_driver = {
1348 .gen = 5,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001349 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001350 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001351 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001352 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001353 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001354 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001355};
1356static const struct intel_gtt_driver ironlake_gtt_driver = {
1357 .gen = 5,
1358 .is_ironlake = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001359 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001360 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001361 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001362 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001363 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001364 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001365};
1366static const struct intel_gtt_driver sandybridge_gtt_driver = {
1367 .gen = 6,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001368 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001369 .cleanup = gen6_cleanup,
Daniel Vetter97ef1bd2010-09-09 17:52:20 +02001370 .write_entry = gen6_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001371 .dma_mask_size = 40,
Daniel Vetter90cb1492010-09-11 23:55:20 +02001372 .check_flags = gen6_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001373 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001374};
Jesse Barnes64757872012-03-28 13:39:34 -07001375static const struct intel_gtt_driver valleyview_gtt_driver = {
1376 .gen = 7,
1377 .setup = i9xx_setup,
1378 .cleanup = gen6_cleanup,
1379 .write_entry = valleyview_write_entry,
1380 .dma_mask_size = 40,
1381 .check_flags = gen6_check_flags,
1382 .chipset_flush = i9xx_chipset_flush,
1383};
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001384
Daniel Vetter02c026c2010-08-24 19:39:48 +02001385/* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
1386 * driver and gmch_driver must be non-null, and find_gmch will determine
1387 * which one should be used if a gmch_chip_id is present.
1388 */
1389static const struct intel_gtt_driver_description {
1390 unsigned int gmch_chip_id;
1391 char *name;
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001392 const struct intel_gtt_driver *gtt_driver;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001393} intel_gtt_chipsets[] = {
Daniel Vetterff268602010-11-05 15:43:35 +01001394 { PCI_DEVICE_ID_INTEL_82810_IG1, "i810",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001395 &i81x_gtt_driver},
Daniel Vetterff268602010-11-05 15:43:35 +01001396 { PCI_DEVICE_ID_INTEL_82810_IG3, "i810",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001397 &i81x_gtt_driver},
Daniel Vetterff268602010-11-05 15:43:35 +01001398 { PCI_DEVICE_ID_INTEL_82810E_IG, "i810",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001399 &i81x_gtt_driver},
Daniel Vetterff268602010-11-05 15:43:35 +01001400 { PCI_DEVICE_ID_INTEL_82815_CGC, "i815",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001401 &i81x_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001402 { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
Daniel Vetterff268602010-11-05 15:43:35 +01001403 &i8xx_gtt_driver},
Oswald Buddenhagen53371ed2010-06-19 23:08:37 +02001404 { PCI_DEVICE_ID_INTEL_82845G_IG, "845G",
Daniel Vetterff268602010-11-05 15:43:35 +01001405 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001406 { PCI_DEVICE_ID_INTEL_82854_IG, "854",
Daniel Vetterff268602010-11-05 15:43:35 +01001407 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001408 { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001409 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001410 { PCI_DEVICE_ID_INTEL_82865_IG, "865",
Daniel Vetterff268602010-11-05 15:43:35 +01001411 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001412 { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
Daniel Vetterff268602010-11-05 15:43:35 +01001413 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001414 { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
Daniel Vetterff268602010-11-05 15:43:35 +01001415 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001416 { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001417 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001418 { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
Daniel Vetterff268602010-11-05 15:43:35 +01001419 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001420 { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001421 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001422 { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
Daniel Vetterff268602010-11-05 15:43:35 +01001423 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001424 { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
Daniel Vetterff268602010-11-05 15:43:35 +01001425 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001426 { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
Daniel Vetterff268602010-11-05 15:43:35 +01001427 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001428 { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
Daniel Vetterff268602010-11-05 15:43:35 +01001429 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001430 { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
Daniel Vetterff268602010-11-05 15:43:35 +01001431 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001432 { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001433 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001434 { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
Daniel Vetterff268602010-11-05 15:43:35 +01001435 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001436 { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
Daniel Vetterff268602010-11-05 15:43:35 +01001437 &g33_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001438 { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
Daniel Vetterff268602010-11-05 15:43:35 +01001439 &g33_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001440 { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
Daniel Vetterff268602010-11-05 15:43:35 +01001441 &g33_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001442 { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
Daniel Vetterff268602010-11-05 15:43:35 +01001443 &pineview_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001444 { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
Daniel Vetterff268602010-11-05 15:43:35 +01001445 &pineview_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001446 { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
Daniel Vetterff268602010-11-05 15:43:35 +01001447 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001448 { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
Daniel Vetterff268602010-11-05 15:43:35 +01001449 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001450 { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
Daniel Vetterff268602010-11-05 15:43:35 +01001451 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001452 { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
Daniel Vetterff268602010-11-05 15:43:35 +01001453 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001454 { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
Daniel Vetterff268602010-11-05 15:43:35 +01001455 &g4x_gtt_driver },
Chris Wilsone9e5f8e2010-09-21 11:19:32 +01001456 { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
Daniel Vetterff268602010-11-05 15:43:35 +01001457 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001458 { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
Daniel Vetterff268602010-11-05 15:43:35 +01001459 &g4x_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001460 { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001461 "HD Graphics", &ironlake_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001462 { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001463 "HD Graphics", &ironlake_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001464 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001465 "Sandybridge", &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001466 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001467 "Sandybridge", &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001468 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001469 "Sandybridge", &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001470 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001471 "Sandybridge", &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001472 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001473 "Sandybridge", &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001474 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001475 "Sandybridge", &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001476 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001477 "Sandybridge", &sandybridge_gtt_driver },
Jesse Barnes246d08b2011-02-17 11:50:19 -08001478 { PCI_DEVICE_ID_INTEL_IVYBRIDGE_GT1_IG,
1479 "Ivybridge", &sandybridge_gtt_driver },
1480 { PCI_DEVICE_ID_INTEL_IVYBRIDGE_GT2_IG,
1481 "Ivybridge", &sandybridge_gtt_driver },
1482 { PCI_DEVICE_ID_INTEL_IVYBRIDGE_M_GT1_IG,
1483 "Ivybridge", &sandybridge_gtt_driver },
1484 { PCI_DEVICE_ID_INTEL_IVYBRIDGE_M_GT2_IG,
1485 "Ivybridge", &sandybridge_gtt_driver },
1486 { PCI_DEVICE_ID_INTEL_IVYBRIDGE_S_GT1_IG,
1487 "Ivybridge", &sandybridge_gtt_driver },
Eugeni Dodonovcc22a932012-03-29 20:55:48 -03001488 { PCI_DEVICE_ID_INTEL_IVYBRIDGE_S_GT2_IG,
1489 "Ivybridge", &sandybridge_gtt_driver },
Jesse Barnes64757872012-03-28 13:39:34 -07001490 { PCI_DEVICE_ID_INTEL_VALLEYVIEW_IG,
1491 "ValleyView", &valleyview_gtt_driver },
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001492 { PCI_DEVICE_ID_INTEL_HASWELL_D_GT1_IG,
1493 "Haswell", &sandybridge_gtt_driver },
1494 { PCI_DEVICE_ID_INTEL_HASWELL_D_GT2_IG,
1495 "Haswell", &sandybridge_gtt_driver },
1496 { PCI_DEVICE_ID_INTEL_HASWELL_M_GT1_IG,
1497 "Haswell", &sandybridge_gtt_driver },
1498 { PCI_DEVICE_ID_INTEL_HASWELL_M_GT2_IG,
1499 "Haswell", &sandybridge_gtt_driver },
1500 { PCI_DEVICE_ID_INTEL_HASWELL_S_GT1_IG,
1501 "Haswell", &sandybridge_gtt_driver },
1502 { PCI_DEVICE_ID_INTEL_HASWELL_S_GT2_IG,
1503 "Haswell", &sandybridge_gtt_driver },
1504 { PCI_DEVICE_ID_INTEL_HASWELL_SDV,
1505 "Haswell", &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001506 { 0, NULL, NULL }
1507};
1508
1509static int find_gmch(u16 device)
1510{
1511 struct pci_dev *gmch_device;
1512
1513 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
1514 if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
1515 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
1516 device, gmch_device);
1517 }
1518
1519 if (!gmch_device)
1520 return 0;
1521
1522 intel_private.pcidev = gmch_device;
1523 return 1;
1524}
1525
Daniel Vetter14be93d2012-06-08 15:55:40 +02001526int intel_gmch_probe(struct pci_dev *bridge_pdev, struct pci_dev *gpu_pdev,
1527 struct agp_bridge_data *bridge)
Daniel Vetter02c026c2010-08-24 19:39:48 +02001528{
1529 int i, mask;
Daniel Vetter14be93d2012-06-08 15:55:40 +02001530
1531 /*
1532 * Can be called from the fake agp driver but also directly from
1533 * drm/i915.ko. Hence we need to check whether everything is set up
1534 * already.
1535 */
1536 if (intel_private.driver) {
1537 intel_private.refcount++;
1538 return 1;
1539 }
Daniel Vetter02c026c2010-08-24 19:39:48 +02001540
1541 for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
Daniel Vetter14be93d2012-06-08 15:55:40 +02001542 if (gpu_pdev) {
1543 if (gpu_pdev->device ==
1544 intel_gtt_chipsets[i].gmch_chip_id) {
1545 intel_private.pcidev = pci_dev_get(gpu_pdev);
1546 intel_private.driver =
1547 intel_gtt_chipsets[i].gtt_driver;
1548
1549 break;
1550 }
1551 } else if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
Daniel Vetter625dd9d2010-11-04 20:07:57 +01001552 intel_private.driver =
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001553 intel_gtt_chipsets[i].gtt_driver;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001554 break;
1555 }
1556 }
1557
Daniel Vetterff268602010-11-05 15:43:35 +01001558 if (!intel_private.driver)
Daniel Vetter02c026c2010-08-24 19:39:48 +02001559 return 0;
1560
Daniel Vetter14be93d2012-06-08 15:55:40 +02001561 intel_private.refcount++;
1562
Daniel Vetter7e8f6302012-06-07 15:55:58 +02001563 if (bridge) {
1564 bridge->driver = &intel_fake_agp_driver;
1565 bridge->dev_private_data = &intel_private;
Daniel Vetter14be93d2012-06-08 15:55:40 +02001566 bridge->dev = bridge_pdev;
Daniel Vetter7e8f6302012-06-07 15:55:58 +02001567 }
Daniel Vetter02c026c2010-08-24 19:39:48 +02001568
Daniel Vetter14be93d2012-06-08 15:55:40 +02001569 intel_private.bridge_dev = pci_dev_get(bridge_pdev);
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001570
Daniel Vetter14be93d2012-06-08 15:55:40 +02001571 dev_info(&bridge_pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
Daniel Vetter02c026c2010-08-24 19:39:48 +02001572
Daniel Vetter22533b42010-09-12 16:38:55 +02001573 mask = intel_private.driver->dma_mask_size;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001574 if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
1575 dev_err(&intel_private.pcidev->dev,
1576 "set gfx device dma mask %d-bit failed!\n", mask);
1577 else
1578 pci_set_consistent_dma_mask(intel_private.pcidev,
1579 DMA_BIT_MASK(mask));
1580
Daniel Vetter14be93d2012-06-08 15:55:40 +02001581 if (intel_gtt_init() != 0) {
1582 intel_gmch_remove();
1583
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001584 return 0;
Daniel Vetter14be93d2012-06-08 15:55:40 +02001585 }
Daniel Vetter1784a5f2010-09-08 21:01:04 +02001586
Daniel Vetter02c026c2010-08-24 19:39:48 +02001587 return 1;
1588}
Daniel Vettere2404e72010-09-08 17:29:51 +02001589EXPORT_SYMBOL(intel_gmch_probe);
Daniel Vetter02c026c2010-08-24 19:39:48 +02001590
Chris Wilsonc64f7ba2010-11-23 14:24:24 +00001591const struct intel_gtt *intel_gtt_get(void)
Daniel Vetter19966752010-09-06 20:08:44 +02001592{
1593 return &intel_private.base;
1594}
1595EXPORT_SYMBOL(intel_gtt_get);
1596
Daniel Vetter40ce6572010-11-05 18:12:18 +01001597void intel_gtt_chipset_flush(void)
1598{
1599 if (intel_private.driver->chipset_flush)
1600 intel_private.driver->chipset_flush();
1601}
1602EXPORT_SYMBOL(intel_gtt_chipset_flush);
1603
Daniel Vetter14be93d2012-06-08 15:55:40 +02001604void intel_gmch_remove(void)
Daniel Vetter02c026c2010-08-24 19:39:48 +02001605{
Daniel Vetter14be93d2012-06-08 15:55:40 +02001606 if (--intel_private.refcount)
1607 return;
1608
Daniel Vetter02c026c2010-08-24 19:39:48 +02001609 if (intel_private.pcidev)
1610 pci_dev_put(intel_private.pcidev);
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001611 if (intel_private.bridge_dev)
1612 pci_dev_put(intel_private.bridge_dev);
Daniel Vetter14be93d2012-06-08 15:55:40 +02001613 intel_private.driver = NULL;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001614}
Daniel Vettere2404e72010-09-08 17:29:51 +02001615EXPORT_SYMBOL(intel_gmch_remove);
1616
1617MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
1618MODULE_LICENSE("GPL and additional rights");