blob: 8a04f1e05db278f415733778fe6da46b3299f591 [file] [log] [blame]
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001/*
2 * Copyright (C) 2009 Texas Instruments.
Brian Niebuhr43abb112010-10-06 18:34:47 +05303 * Copyright (C) 2010 EF Johnson Technologies
Sandeep Paulraj358934a2009-12-16 22:02:18 +00004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/interrupt.h>
21#include <linux/io.h>
22#include <linux/gpio.h>
23#include <linux/module.h>
24#include <linux/delay.h>
25#include <linux/platform_device.h>
26#include <linux/err.h>
27#include <linux/clk.h>
Matt Porter048177c2012-08-22 21:09:36 -040028#include <linux/dmaengine.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000029#include <linux/dma-mapping.h>
Matt Porter048177c2012-08-22 21:09:36 -040030#include <linux/edma.h>
Murali Karicheriaae71472012-12-11 16:20:39 -050031#include <linux/of.h>
32#include <linux/of_device.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000033#include <linux/spi/spi.h>
34#include <linux/spi/spi_bitbang.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000036
Arnd Bergmannec2a0832012-08-24 15:11:34 +020037#include <linux/platform_data/spi-davinci.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000038
39#define SPI_NO_RESOURCE ((resource_size_t)-1)
40
41#define SPI_MAX_CHIPSELECT 2
42
43#define CS_DEFAULT 0xFF
44
Sandeep Paulraj358934a2009-12-16 22:02:18 +000045#define SPIFMT_PHASE_MASK BIT(16)
46#define SPIFMT_POLARITY_MASK BIT(17)
47#define SPIFMT_DISTIMER_MASK BIT(18)
48#define SPIFMT_SHIFTDIR_MASK BIT(20)
49#define SPIFMT_WAITENA_MASK BIT(21)
50#define SPIFMT_PARITYENA_MASK BIT(22)
51#define SPIFMT_ODD_PARITY_MASK BIT(23)
52#define SPIFMT_WDELAY_MASK 0x3f000000u
53#define SPIFMT_WDELAY_SHIFT 24
Brian Niebuhr7fe00922010-08-13 13:27:23 +053054#define SPIFMT_PRESCALE_SHIFT 8
Sandeep Paulraj358934a2009-12-16 22:02:18 +000055
Sandeep Paulraj358934a2009-12-16 22:02:18 +000056/* SPIPC0 */
57#define SPIPC0_DIFUN_MASK BIT(11) /* MISO */
58#define SPIPC0_DOFUN_MASK BIT(10) /* MOSI */
59#define SPIPC0_CLKFUN_MASK BIT(9) /* CLK */
60#define SPIPC0_SPIENA_MASK BIT(8) /* nREADY */
Sandeep Paulraj358934a2009-12-16 22:02:18 +000061
62#define SPIINT_MASKALL 0x0101035F
Brian Niebuhre0d205e2010-09-02 16:52:06 +053063#define SPIINT_MASKINT 0x0000015F
64#define SPI_INTLVL_1 0x000001FF
65#define SPI_INTLVL_0 0x00000000
Sandeep Paulraj358934a2009-12-16 22:02:18 +000066
Brian Niebuhrcfbc5d12010-08-12 12:27:33 +053067/* SPIDAT1 (upper 16 bit defines) */
68#define SPIDAT1_CSHOLD_MASK BIT(12)
69
70/* SPIGCR1 */
Sandeep Paulraj358934a2009-12-16 22:02:18 +000071#define SPIGCR1_CLKMOD_MASK BIT(1)
72#define SPIGCR1_MASTER_MASK BIT(0)
Brian Niebuhr3f27b572010-10-06 18:25:43 +053073#define SPIGCR1_POWERDOWN_MASK BIT(8)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000074#define SPIGCR1_LOOPBACK_MASK BIT(16)
Sekhar Nori8e206f12010-08-20 16:20:49 +053075#define SPIGCR1_SPIENA_MASK BIT(24)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000076
77/* SPIBUF */
78#define SPIBUF_TXFULL_MASK BIT(29)
79#define SPIBUF_RXEMPTY_MASK BIT(31)
80
Brian Niebuhr7abbf232010-08-19 15:07:38 +053081/* SPIDELAY */
82#define SPIDELAY_C2TDELAY_SHIFT 24
83#define SPIDELAY_C2TDELAY_MASK (0xFF << SPIDELAY_C2TDELAY_SHIFT)
84#define SPIDELAY_T2CDELAY_SHIFT 16
85#define SPIDELAY_T2CDELAY_MASK (0xFF << SPIDELAY_T2CDELAY_SHIFT)
86#define SPIDELAY_T2EDELAY_SHIFT 8
87#define SPIDELAY_T2EDELAY_MASK (0xFF << SPIDELAY_T2EDELAY_SHIFT)
88#define SPIDELAY_C2EDELAY_SHIFT 0
89#define SPIDELAY_C2EDELAY_MASK 0xFF
90
Sandeep Paulraj358934a2009-12-16 22:02:18 +000091/* Error Masks */
92#define SPIFLG_DLEN_ERR_MASK BIT(0)
93#define SPIFLG_TIMEOUT_MASK BIT(1)
94#define SPIFLG_PARERR_MASK BIT(2)
95#define SPIFLG_DESYNC_MASK BIT(3)
96#define SPIFLG_BITERR_MASK BIT(4)
97#define SPIFLG_OVRRUN_MASK BIT(6)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000098#define SPIFLG_BUF_INIT_ACTIVE_MASK BIT(24)
Brian Niebuhr839c9962010-08-23 16:39:19 +053099#define SPIFLG_ERROR_MASK (SPIFLG_DLEN_ERR_MASK \
100 | SPIFLG_TIMEOUT_MASK | SPIFLG_PARERR_MASK \
101 | SPIFLG_DESYNC_MASK | SPIFLG_BITERR_MASK \
102 | SPIFLG_OVRRUN_MASK)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000103
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000104#define SPIINT_DMA_REQ_EN BIT(16)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000105
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000106/* SPI Controller registers */
107#define SPIGCR0 0x00
108#define SPIGCR1 0x04
109#define SPIINT 0x08
110#define SPILVL 0x0c
111#define SPIFLG 0x10
112#define SPIPC0 0x14
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000113#define SPIDAT1 0x3c
114#define SPIBUF 0x40
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000115#define SPIDELAY 0x48
116#define SPIDEF 0x4c
117#define SPIFMT0 0x50
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000118
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000119/* SPI Controller driver's private data. */
120struct davinci_spi {
121 struct spi_bitbang bitbang;
122 struct clk *clk;
123
124 u8 version;
125 resource_size_t pbase;
126 void __iomem *base;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530127 u32 irq;
128 struct completion done;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000129
130 const void *tx;
131 void *rx;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530132 int rcount;
133 int wcount;
Matt Porter048177c2012-08-22 21:09:36 -0400134
135 struct dma_chan *dma_rx;
136 struct dma_chan *dma_tx;
137 int dma_rx_chnum;
138 int dma_tx_chnum;
139
Murali Karicheriaae71472012-12-11 16:20:39 -0500140 struct davinci_spi_platform_data pdata;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000141
142 void (*get_rx)(u32 rx_data, struct davinci_spi *);
143 u32 (*get_tx)(struct davinci_spi *);
144
Brian Niebuhrcda987e2010-08-19 16:16:28 +0530145 u8 bytes_per_word[SPI_MAX_CHIPSELECT];
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000146};
147
Brian Niebuhr53a31b02010-08-16 15:05:51 +0530148static struct davinci_spi_config davinci_spi_default_cfg;
149
Sekhar Nori212d4b62010-10-11 10:41:39 +0530150static void davinci_spi_rx_buf_u8(u32 data, struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000151{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530152 if (dspi->rx) {
153 u8 *rx = dspi->rx;
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530154 *rx++ = (u8)data;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530155 dspi->rx = rx;
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530156 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000157}
158
Sekhar Nori212d4b62010-10-11 10:41:39 +0530159static void davinci_spi_rx_buf_u16(u32 data, struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000160{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530161 if (dspi->rx) {
162 u16 *rx = dspi->rx;
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530163 *rx++ = (u16)data;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530164 dspi->rx = rx;
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530165 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000166}
167
Sekhar Nori212d4b62010-10-11 10:41:39 +0530168static u32 davinci_spi_tx_buf_u8(struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000169{
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530170 u32 data = 0;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530171 if (dspi->tx) {
172 const u8 *tx = dspi->tx;
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530173 data = *tx++;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530174 dspi->tx = tx;
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530175 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000176 return data;
177}
178
Sekhar Nori212d4b62010-10-11 10:41:39 +0530179static u32 davinci_spi_tx_buf_u16(struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000180{
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530181 u32 data = 0;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530182 if (dspi->tx) {
183 const u16 *tx = dspi->tx;
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530184 data = *tx++;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530185 dspi->tx = tx;
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530186 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000187 return data;
188}
189
190static inline void set_io_bits(void __iomem *addr, u32 bits)
191{
192 u32 v = ioread32(addr);
193
194 v |= bits;
195 iowrite32(v, addr);
196}
197
198static inline void clear_io_bits(void __iomem *addr, u32 bits)
199{
200 u32 v = ioread32(addr);
201
202 v &= ~bits;
203 iowrite32(v, addr);
204}
205
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000206/*
207 * Interface to control the chip select signal
208 */
209static void davinci_spi_chipselect(struct spi_device *spi, int value)
210{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530211 struct davinci_spi *dspi;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000212 struct davinci_spi_platform_data *pdata;
Brian Niebuhr7978b8c2010-08-13 10:11:03 +0530213 u8 chip_sel = spi->chip_select;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530214 u16 spidat1 = CS_DEFAULT;
Brian Niebuhr23853972010-08-13 10:57:44 +0530215 bool gpio_chipsel = false;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000216
Sekhar Nori212d4b62010-10-11 10:41:39 +0530217 dspi = spi_master_get_devdata(spi->master);
Murali Karicheriaae71472012-12-11 16:20:39 -0500218 pdata = &dspi->pdata;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000219
Brian Niebuhr23853972010-08-13 10:57:44 +0530220 if (pdata->chip_sel && chip_sel < pdata->num_chipselect &&
221 pdata->chip_sel[chip_sel] != SPI_INTERN_CS)
222 gpio_chipsel = true;
223
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000224 /*
225 * Board specific chip select logic decides the polarity and cs
226 * line for the controller
227 */
Brian Niebuhr23853972010-08-13 10:57:44 +0530228 if (gpio_chipsel) {
229 if (value == BITBANG_CS_ACTIVE)
230 gpio_set_value(pdata->chip_sel[chip_sel], 0);
231 else
232 gpio_set_value(pdata->chip_sel[chip_sel], 1);
233 } else {
234 if (value == BITBANG_CS_ACTIVE) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530235 spidat1 |= SPIDAT1_CSHOLD_MASK;
236 spidat1 &= ~(0x1 << chip_sel);
Brian Niebuhr23853972010-08-13 10:57:44 +0530237 }
Brian Niebuhr7978b8c2010-08-13 10:11:03 +0530238
Sekhar Nori212d4b62010-10-11 10:41:39 +0530239 iowrite16(spidat1, dspi->base + SPIDAT1 + 2);
Brian Niebuhr23853972010-08-13 10:57:44 +0530240 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000241}
242
243/**
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530244 * davinci_spi_get_prescale - Calculates the correct prescale value
245 * @maxspeed_hz: the maximum rate the SPI clock can run at
246 *
247 * This function calculates the prescale value that generates a clock rate
248 * less than or equal to the specified maximum.
249 *
250 * Returns: calculated prescale - 1 for easy programming into SPI registers
251 * or negative error number if valid prescalar cannot be updated.
252 */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530253static inline int davinci_spi_get_prescale(struct davinci_spi *dspi,
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530254 u32 max_speed_hz)
255{
256 int ret;
257
Sekhar Nori212d4b62010-10-11 10:41:39 +0530258 ret = DIV_ROUND_UP(clk_get_rate(dspi->clk), max_speed_hz);
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530259
260 if (ret < 3 || ret > 256)
261 return -EINVAL;
262
263 return ret - 1;
264}
265
266/**
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000267 * davinci_spi_setup_transfer - This functions will determine transfer method
268 * @spi: spi device on which data transfer to be done
269 * @t: spi transfer in which transfer info is filled
270 *
271 * This function determines data transfer method (8/16/32 bit transfer).
272 * It will also set the SPI Clock Control register according to
273 * SPI slave device freq.
274 */
275static int davinci_spi_setup_transfer(struct spi_device *spi,
276 struct spi_transfer *t)
277{
278
Sekhar Nori212d4b62010-10-11 10:41:39 +0530279 struct davinci_spi *dspi;
Brian Niebuhr25f33512010-08-19 12:15:22 +0530280 struct davinci_spi_config *spicfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000281 u8 bits_per_word = 0;
Sachin Kamat32ea3942013-09-11 16:05:04 +0530282 u32 hz = 0, spifmt = 0;
283 int prescale;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000284
Sekhar Nori212d4b62010-10-11 10:41:39 +0530285 dspi = spi_master_get_devdata(spi->master);
Brian Niebuhr25f33512010-08-19 12:15:22 +0530286 spicfg = (struct davinci_spi_config *)spi->controller_data;
287 if (!spicfg)
288 spicfg = &davinci_spi_default_cfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000289
290 if (t) {
291 bits_per_word = t->bits_per_word;
292 hz = t->speed_hz;
293 }
294
295 /* if bits_per_word is not set then set it default */
296 if (!bits_per_word)
297 bits_per_word = spi->bits_per_word;
298
299 /*
300 * Assign function pointer to appropriate transfer method
301 * 8bit, 16bit or 32bit transfer
302 */
Stephen Warren24778be2013-05-21 20:36:35 -0600303 if (bits_per_word <= 8) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530304 dspi->get_rx = davinci_spi_rx_buf_u8;
305 dspi->get_tx = davinci_spi_tx_buf_u8;
306 dspi->bytes_per_word[spi->chip_select] = 1;
Stephen Warren24778be2013-05-21 20:36:35 -0600307 } else {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530308 dspi->get_rx = davinci_spi_rx_buf_u16;
309 dspi->get_tx = davinci_spi_tx_buf_u16;
310 dspi->bytes_per_word[spi->chip_select] = 2;
Stephen Warren24778be2013-05-21 20:36:35 -0600311 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000312
313 if (!hz)
314 hz = spi->max_speed_hz;
315
Brian Niebuhr25f33512010-08-19 12:15:22 +0530316 /* Set up SPIFMTn register, unique to this chipselect. */
317
Sekhar Nori212d4b62010-10-11 10:41:39 +0530318 prescale = davinci_spi_get_prescale(dspi, hz);
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530319 if (prescale < 0)
320 return prescale;
321
Brian Niebuhr25f33512010-08-19 12:15:22 +0530322 spifmt = (prescale << SPIFMT_PRESCALE_SHIFT) | (bits_per_word & 0x1f);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000323
Brian Niebuhr25f33512010-08-19 12:15:22 +0530324 if (spi->mode & SPI_LSB_FIRST)
325 spifmt |= SPIFMT_SHIFTDIR_MASK;
326
327 if (spi->mode & SPI_CPOL)
328 spifmt |= SPIFMT_POLARITY_MASK;
329
330 if (!(spi->mode & SPI_CPHA))
331 spifmt |= SPIFMT_PHASE_MASK;
332
333 /*
334 * Version 1 hardware supports two basic SPI modes:
335 * - Standard SPI mode uses 4 pins, with chipselect
336 * - 3 pin SPI is a 4 pin variant without CS (SPI_NO_CS)
337 * (distinct from SPI_3WIRE, with just one data wire;
338 * or similar variants without MOSI or without MISO)
339 *
340 * Version 2 hardware supports an optional handshaking signal,
341 * so it can support two more modes:
342 * - 5 pin SPI variant is standard SPI plus SPI_READY
343 * - 4 pin with enable is (SPI_READY | SPI_NO_CS)
344 */
345
Sekhar Nori212d4b62010-10-11 10:41:39 +0530346 if (dspi->version == SPI_VERSION_2) {
Brian Niebuhr25f33512010-08-19 12:15:22 +0530347
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530348 u32 delay = 0;
349
Brian Niebuhr25f33512010-08-19 12:15:22 +0530350 spifmt |= ((spicfg->wdelay << SPIFMT_WDELAY_SHIFT)
351 & SPIFMT_WDELAY_MASK);
352
353 if (spicfg->odd_parity)
354 spifmt |= SPIFMT_ODD_PARITY_MASK;
355
356 if (spicfg->parity_enable)
357 spifmt |= SPIFMT_PARITYENA_MASK;
358
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530359 if (spicfg->timer_disable) {
Brian Niebuhr25f33512010-08-19 12:15:22 +0530360 spifmt |= SPIFMT_DISTIMER_MASK;
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530361 } else {
362 delay |= (spicfg->c2tdelay << SPIDELAY_C2TDELAY_SHIFT)
363 & SPIDELAY_C2TDELAY_MASK;
364 delay |= (spicfg->t2cdelay << SPIDELAY_T2CDELAY_SHIFT)
365 & SPIDELAY_T2CDELAY_MASK;
366 }
Brian Niebuhr25f33512010-08-19 12:15:22 +0530367
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530368 if (spi->mode & SPI_READY) {
Brian Niebuhr25f33512010-08-19 12:15:22 +0530369 spifmt |= SPIFMT_WAITENA_MASK;
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530370 delay |= (spicfg->t2edelay << SPIDELAY_T2EDELAY_SHIFT)
371 & SPIDELAY_T2EDELAY_MASK;
372 delay |= (spicfg->c2edelay << SPIDELAY_C2EDELAY_SHIFT)
373 & SPIDELAY_C2EDELAY_MASK;
374 }
375
Sekhar Nori212d4b62010-10-11 10:41:39 +0530376 iowrite32(delay, dspi->base + SPIDELAY);
Brian Niebuhr25f33512010-08-19 12:15:22 +0530377 }
378
Sekhar Nori212d4b62010-10-11 10:41:39 +0530379 iowrite32(spifmt, dspi->base + SPIFMT0);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000380
381 return 0;
382}
383
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000384/**
385 * davinci_spi_setup - This functions will set default transfer method
386 * @spi: spi device on which data transfer to be done
387 *
388 * This functions sets the default transfer method.
389 */
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000390static int davinci_spi_setup(struct spi_device *spi)
391{
Brian Niebuhrb23a5d42010-09-24 18:53:32 +0530392 int retval = 0;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530393 struct davinci_spi *dspi;
Brian Niebuhrbe884712010-09-03 12:15:28 +0530394 struct davinci_spi_platform_data *pdata;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000395
Sekhar Nori212d4b62010-10-11 10:41:39 +0530396 dspi = spi_master_get_devdata(spi->master);
Murali Karicheriaae71472012-12-11 16:20:39 -0500397 pdata = &dspi->pdata;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000398
399 /* if bits per word length is zero then set it default 8 */
400 if (!spi->bits_per_word)
401 spi->bits_per_word = 8;
402
Brian Niebuhrbe884712010-09-03 12:15:28 +0530403 if (!(spi->mode & SPI_NO_CS)) {
404 if ((pdata->chip_sel == NULL) ||
405 (pdata->chip_sel[spi->chip_select] == SPI_INTERN_CS))
Sekhar Nori212d4b62010-10-11 10:41:39 +0530406 set_io_bits(dspi->base + SPIPC0, 1 << spi->chip_select);
Brian Niebuhrbe884712010-09-03 12:15:28 +0530407
408 }
409
410 if (spi->mode & SPI_READY)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530411 set_io_bits(dspi->base + SPIPC0, SPIPC0_SPIENA_MASK);
Brian Niebuhrbe884712010-09-03 12:15:28 +0530412
413 if (spi->mode & SPI_LOOP)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530414 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_LOOPBACK_MASK);
Brian Niebuhrbe884712010-09-03 12:15:28 +0530415 else
Sekhar Nori212d4b62010-10-11 10:41:39 +0530416 clear_io_bits(dspi->base + SPIGCR1, SPIGCR1_LOOPBACK_MASK);
Brian Niebuhrbe884712010-09-03 12:15:28 +0530417
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000418 return retval;
419}
420
Sekhar Nori212d4b62010-10-11 10:41:39 +0530421static int davinci_spi_check_error(struct davinci_spi *dspi, int int_status)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000422{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530423 struct device *sdev = dspi->bitbang.master->dev.parent;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000424
425 if (int_status & SPIFLG_TIMEOUT_MASK) {
426 dev_dbg(sdev, "SPI Time-out Error\n");
427 return -ETIMEDOUT;
428 }
429 if (int_status & SPIFLG_DESYNC_MASK) {
430 dev_dbg(sdev, "SPI Desynchronization Error\n");
431 return -EIO;
432 }
433 if (int_status & SPIFLG_BITERR_MASK) {
434 dev_dbg(sdev, "SPI Bit error\n");
435 return -EIO;
436 }
437
Sekhar Nori212d4b62010-10-11 10:41:39 +0530438 if (dspi->version == SPI_VERSION_2) {
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000439 if (int_status & SPIFLG_DLEN_ERR_MASK) {
440 dev_dbg(sdev, "SPI Data Length Error\n");
441 return -EIO;
442 }
443 if (int_status & SPIFLG_PARERR_MASK) {
444 dev_dbg(sdev, "SPI Parity Error\n");
445 return -EIO;
446 }
447 if (int_status & SPIFLG_OVRRUN_MASK) {
448 dev_dbg(sdev, "SPI Data Overrun error\n");
449 return -EIO;
450 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000451 if (int_status & SPIFLG_BUF_INIT_ACTIVE_MASK) {
452 dev_dbg(sdev, "SPI Buffer Init Active\n");
453 return -EBUSY;
454 }
455 }
456
457 return 0;
458}
459
460/**
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530461 * davinci_spi_process_events - check for and handle any SPI controller events
Sekhar Nori212d4b62010-10-11 10:41:39 +0530462 * @dspi: the controller data
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530463 *
464 * This function will check the SPIFLG register and handle any events that are
465 * detected there
466 */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530467static int davinci_spi_process_events(struct davinci_spi *dspi)
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530468{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530469 u32 buf, status, errors = 0, spidat1;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530470
Sekhar Nori212d4b62010-10-11 10:41:39 +0530471 buf = ioread32(dspi->base + SPIBUF);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530472
Sekhar Nori212d4b62010-10-11 10:41:39 +0530473 if (dspi->rcount > 0 && !(buf & SPIBUF_RXEMPTY_MASK)) {
474 dspi->get_rx(buf & 0xFFFF, dspi);
475 dspi->rcount--;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530476 }
477
Sekhar Nori212d4b62010-10-11 10:41:39 +0530478 status = ioread32(dspi->base + SPIFLG);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530479
480 if (unlikely(status & SPIFLG_ERROR_MASK)) {
481 errors = status & SPIFLG_ERROR_MASK;
482 goto out;
483 }
484
Sekhar Nori212d4b62010-10-11 10:41:39 +0530485 if (dspi->wcount > 0 && !(buf & SPIBUF_TXFULL_MASK)) {
486 spidat1 = ioread32(dspi->base + SPIDAT1);
487 dspi->wcount--;
488 spidat1 &= ~0xFFFF;
489 spidat1 |= 0xFFFF & dspi->get_tx(dspi);
490 iowrite32(spidat1, dspi->base + SPIDAT1);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530491 }
492
493out:
494 return errors;
495}
496
Matt Porter048177c2012-08-22 21:09:36 -0400497static void davinci_spi_dma_rx_callback(void *data)
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530498{
Matt Porter048177c2012-08-22 21:09:36 -0400499 struct davinci_spi *dspi = (struct davinci_spi *)data;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530500
Matt Porter048177c2012-08-22 21:09:36 -0400501 dspi->rcount = 0;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530502
Matt Porter048177c2012-08-22 21:09:36 -0400503 if (!dspi->wcount && !dspi->rcount)
504 complete(&dspi->done);
505}
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530506
Matt Porter048177c2012-08-22 21:09:36 -0400507static void davinci_spi_dma_tx_callback(void *data)
508{
509 struct davinci_spi *dspi = (struct davinci_spi *)data;
510
511 dspi->wcount = 0;
512
513 if (!dspi->wcount && !dspi->rcount)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530514 complete(&dspi->done);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530515}
516
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530517/**
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000518 * davinci_spi_bufs - functions which will handle transfer data
519 * @spi: spi device on which data transfer to be done
520 * @t: spi transfer in which transfer info is filled
521 *
522 * This function will put data to be transferred into data register
523 * of SPI controller and then wait until the completion will be marked
524 * by the IRQ Handler.
525 */
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530526static int davinci_spi_bufs(struct spi_device *spi, struct spi_transfer *t)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000527{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530528 struct davinci_spi *dspi;
Matt Porter048177c2012-08-22 21:09:36 -0400529 int data_type, ret = -ENOMEM;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530530 u32 tx_data, spidat1;
Brian Niebuhr839c9962010-08-23 16:39:19 +0530531 u32 errors = 0;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530532 struct davinci_spi_config *spicfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000533 struct davinci_spi_platform_data *pdata;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530534 unsigned uninitialized_var(rx_buf_count);
Matt Porter048177c2012-08-22 21:09:36 -0400535 void *dummy_buf = NULL;
536 struct scatterlist sg_rx, sg_tx;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000537
Sekhar Nori212d4b62010-10-11 10:41:39 +0530538 dspi = spi_master_get_devdata(spi->master);
Murali Karicheriaae71472012-12-11 16:20:39 -0500539 pdata = &dspi->pdata;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530540 spicfg = (struct davinci_spi_config *)spi->controller_data;
541 if (!spicfg)
542 spicfg = &davinci_spi_default_cfg;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530543
544 /* convert len to words based on bits_per_word */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530545 data_type = dspi->bytes_per_word[spi->chip_select];
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000546
Sekhar Nori212d4b62010-10-11 10:41:39 +0530547 dspi->tx = t->tx_buf;
548 dspi->rx = t->rx_buf;
549 dspi->wcount = t->len / data_type;
550 dspi->rcount = dspi->wcount;
Brian Niebuhr7978b8c2010-08-13 10:11:03 +0530551
Sekhar Nori212d4b62010-10-11 10:41:39 +0530552 spidat1 = ioread32(dspi->base + SPIDAT1);
Brian Niebuhr839c9962010-08-23 16:39:19 +0530553
Sekhar Nori212d4b62010-10-11 10:41:39 +0530554 clear_io_bits(dspi->base + SPIGCR1, SPIGCR1_POWERDOWN_MASK);
555 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000556
Sekhar Nori212d4b62010-10-11 10:41:39 +0530557 INIT_COMPLETION(dspi->done);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530558
559 if (spicfg->io_type == SPI_IO_TYPE_INTR)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530560 set_io_bits(dspi->base + SPIINT, SPIINT_MASKINT);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530561
562 if (spicfg->io_type != SPI_IO_TYPE_DMA) {
563 /* start the transfer */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530564 dspi->wcount--;
565 tx_data = dspi->get_tx(dspi);
566 spidat1 &= 0xFFFF0000;
567 spidat1 |= tx_data & 0xFFFF;
568 iowrite32(spidat1, dspi->base + SPIDAT1);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530569 } else {
Matt Porter048177c2012-08-22 21:09:36 -0400570 struct dma_slave_config dma_rx_conf = {
571 .direction = DMA_DEV_TO_MEM,
572 .src_addr = (unsigned long)dspi->pbase + SPIBUF,
573 .src_addr_width = data_type,
574 .src_maxburst = 1,
575 };
576 struct dma_slave_config dma_tx_conf = {
577 .direction = DMA_MEM_TO_DEV,
578 .dst_addr = (unsigned long)dspi->pbase + SPIDAT1,
579 .dst_addr_width = data_type,
580 .dst_maxburst = 1,
581 };
582 struct dma_async_tx_descriptor *rxdesc;
583 struct dma_async_tx_descriptor *txdesc;
584 void *buf;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530585
Matt Porter048177c2012-08-22 21:09:36 -0400586 dummy_buf = kzalloc(t->len, GFP_KERNEL);
587 if (!dummy_buf)
588 goto err_alloc_dummy_buf;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530589
Matt Porter048177c2012-08-22 21:09:36 -0400590 dmaengine_slave_config(dspi->dma_rx, &dma_rx_conf);
591 dmaengine_slave_config(dspi->dma_tx, &dma_tx_conf);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530592
Matt Porter048177c2012-08-22 21:09:36 -0400593 sg_init_table(&sg_rx, 1);
594 if (!t->rx_buf)
595 buf = dummy_buf;
Michael Williamsonb1178b22011-03-14 11:49:02 -0400596 else
Matt Porter048177c2012-08-22 21:09:36 -0400597 buf = t->rx_buf;
598 t->rx_dma = dma_map_single(&spi->dev, buf,
599 t->len, DMA_FROM_DEVICE);
600 if (!t->rx_dma) {
601 ret = -EFAULT;
602 goto err_rx_map;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530603 }
Matt Porter048177c2012-08-22 21:09:36 -0400604 sg_dma_address(&sg_rx) = t->rx_dma;
605 sg_dma_len(&sg_rx) = t->len;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530606
Matt Porter048177c2012-08-22 21:09:36 -0400607 sg_init_table(&sg_tx, 1);
608 if (!t->tx_buf)
609 buf = dummy_buf;
610 else
611 buf = (void *)t->tx_buf;
612 t->tx_dma = dma_map_single(&spi->dev, buf,
Christian Eggers89c66ee2013-07-29 20:54:09 +0200613 t->len, DMA_TO_DEVICE);
Matt Porter048177c2012-08-22 21:09:36 -0400614 if (!t->tx_dma) {
615 ret = -EFAULT;
616 goto err_tx_map;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530617 }
Matt Porter048177c2012-08-22 21:09:36 -0400618 sg_dma_address(&sg_tx) = t->tx_dma;
619 sg_dma_len(&sg_tx) = t->len;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530620
Matt Porter048177c2012-08-22 21:09:36 -0400621 rxdesc = dmaengine_prep_slave_sg(dspi->dma_rx,
622 &sg_rx, 1, DMA_DEV_TO_MEM,
623 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
624 if (!rxdesc)
625 goto err_desc;
626
627 txdesc = dmaengine_prep_slave_sg(dspi->dma_tx,
628 &sg_tx, 1, DMA_MEM_TO_DEV,
629 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
630 if (!txdesc)
631 goto err_desc;
632
633 rxdesc->callback = davinci_spi_dma_rx_callback;
634 rxdesc->callback_param = (void *)dspi;
635 txdesc->callback = davinci_spi_dma_tx_callback;
636 txdesc->callback_param = (void *)dspi;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530637
638 if (pdata->cshold_bug)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530639 iowrite16(spidat1 >> 16, dspi->base + SPIDAT1 + 2);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530640
Matt Porter048177c2012-08-22 21:09:36 -0400641 dmaengine_submit(rxdesc);
642 dmaengine_submit(txdesc);
643
644 dma_async_issue_pending(dspi->dma_rx);
645 dma_async_issue_pending(dspi->dma_tx);
646
Sekhar Nori212d4b62010-10-11 10:41:39 +0530647 set_io_bits(dspi->base + SPIINT, SPIINT_DMA_REQ_EN);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530648 }
Brian Niebuhrcf90fe72010-08-20 17:02:49 +0530649
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530650 /* Wait for the transfer to complete */
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530651 if (spicfg->io_type != SPI_IO_TYPE_POLL) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530652 wait_for_completion_interruptible(&(dspi->done));
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530653 } else {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530654 while (dspi->rcount > 0 || dspi->wcount > 0) {
655 errors = davinci_spi_process_events(dspi);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530656 if (errors)
657 break;
658 cpu_relax();
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000659 }
660 }
661
Sekhar Nori212d4b62010-10-11 10:41:39 +0530662 clear_io_bits(dspi->base + SPIINT, SPIINT_MASKALL);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530663 if (spicfg->io_type == SPI_IO_TYPE_DMA) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530664 clear_io_bits(dspi->base + SPIINT, SPIINT_DMA_REQ_EN);
Matt Porter048177c2012-08-22 21:09:36 -0400665
666 dma_unmap_single(&spi->dev, t->rx_dma,
667 t->len, DMA_FROM_DEVICE);
668 dma_unmap_single(&spi->dev, t->tx_dma,
669 t->len, DMA_TO_DEVICE);
670 kfree(dummy_buf);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530671 }
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530672
Sekhar Nori212d4b62010-10-11 10:41:39 +0530673 clear_io_bits(dspi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
674 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_POWERDOWN_MASK);
Brian Niebuhr3f27b572010-10-06 18:25:43 +0530675
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000676 /*
677 * Check for bit error, desync error,parity error,timeout error and
678 * receive overflow errors
679 */
Brian Niebuhr839c9962010-08-23 16:39:19 +0530680 if (errors) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530681 ret = davinci_spi_check_error(dspi, errors);
Brian Niebuhr839c9962010-08-23 16:39:19 +0530682 WARN(!ret, "%s: error reported but no error found!\n",
683 dev_name(&spi->dev));
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000684 return ret;
Brian Niebuhr839c9962010-08-23 16:39:19 +0530685 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000686
Sekhar Nori212d4b62010-10-11 10:41:39 +0530687 if (dspi->rcount != 0 || dspi->wcount != 0) {
Matt Porter048177c2012-08-22 21:09:36 -0400688 dev_err(&spi->dev, "SPI data transfer error\n");
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530689 return -EIO;
690 }
691
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000692 return t->len;
Matt Porter048177c2012-08-22 21:09:36 -0400693
694err_desc:
695 dma_unmap_single(&spi->dev, t->tx_dma, t->len, DMA_TO_DEVICE);
696err_tx_map:
697 dma_unmap_single(&spi->dev, t->rx_dma, t->len, DMA_FROM_DEVICE);
698err_rx_map:
699 kfree(dummy_buf);
700err_alloc_dummy_buf:
701 return ret;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000702}
703
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530704/**
Murali Karicheri32310aa2012-12-21 15:13:26 -0500705 * dummy_thread_fn - dummy thread function
706 * @irq: IRQ number for this SPI Master
707 * @context_data: structure for SPI Master controller davinci_spi
708 *
709 * This is to satisfy the request_threaded_irq() API so that the irq
710 * handler is called in interrupt context.
711 */
712static irqreturn_t dummy_thread_fn(s32 irq, void *data)
713{
714 return IRQ_HANDLED;
715}
716
717/**
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530718 * davinci_spi_irq - Interrupt handler for SPI Master Controller
719 * @irq: IRQ number for this SPI Master
720 * @context_data: structure for SPI Master controller davinci_spi
721 *
722 * ISR will determine that interrupt arrives either for READ or WRITE command.
723 * According to command it will do the appropriate action. It will check
724 * transfer length and if it is not zero then dispatch transfer command again.
725 * If transfer length is zero then it will indicate the COMPLETION so that
726 * davinci_spi_bufs function can go ahead.
727 */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530728static irqreturn_t davinci_spi_irq(s32 irq, void *data)
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530729{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530730 struct davinci_spi *dspi = data;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530731 int status;
732
Sekhar Nori212d4b62010-10-11 10:41:39 +0530733 status = davinci_spi_process_events(dspi);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530734 if (unlikely(status != 0))
Sekhar Nori212d4b62010-10-11 10:41:39 +0530735 clear_io_bits(dspi->base + SPIINT, SPIINT_MASKINT);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530736
Sekhar Nori212d4b62010-10-11 10:41:39 +0530737 if ((!dspi->rcount && !dspi->wcount) || status)
738 complete(&dspi->done);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530739
740 return IRQ_HANDLED;
741}
742
Sekhar Nori212d4b62010-10-11 10:41:39 +0530743static int davinci_spi_request_dma(struct davinci_spi *dspi)
Sekhar Nori903ca252010-10-01 14:51:40 +0530744{
Matt Porter048177c2012-08-22 21:09:36 -0400745 dma_cap_mask_t mask;
746 struct device *sdev = dspi->bitbang.master->dev.parent;
Sekhar Nori903ca252010-10-01 14:51:40 +0530747 int r;
748
Matt Porter048177c2012-08-22 21:09:36 -0400749 dma_cap_zero(mask);
750 dma_cap_set(DMA_SLAVE, mask);
751
752 dspi->dma_rx = dma_request_channel(mask, edma_filter_fn,
753 &dspi->dma_rx_chnum);
754 if (!dspi->dma_rx) {
755 dev_err(sdev, "request RX DMA channel failed\n");
756 r = -ENODEV;
Brian Niebuhr523c37e2010-10-04 17:35:34 +0530757 goto rx_dma_failed;
Sekhar Nori903ca252010-10-01 14:51:40 +0530758 }
759
Matt Porter048177c2012-08-22 21:09:36 -0400760 dspi->dma_tx = dma_request_channel(mask, edma_filter_fn,
761 &dspi->dma_tx_chnum);
762 if (!dspi->dma_tx) {
763 dev_err(sdev, "request TX DMA channel failed\n");
764 r = -ENODEV;
Brian Niebuhr523c37e2010-10-04 17:35:34 +0530765 goto tx_dma_failed;
Sekhar Nori903ca252010-10-01 14:51:40 +0530766 }
767
768 return 0;
Matt Porter048177c2012-08-22 21:09:36 -0400769
Brian Niebuhr523c37e2010-10-04 17:35:34 +0530770tx_dma_failed:
Matt Porter048177c2012-08-22 21:09:36 -0400771 dma_release_channel(dspi->dma_rx);
Brian Niebuhr523c37e2010-10-04 17:35:34 +0530772rx_dma_failed:
773 return r;
Sekhar Nori903ca252010-10-01 14:51:40 +0530774}
775
Murali Karicheriaae71472012-12-11 16:20:39 -0500776#if defined(CONFIG_OF)
777static const struct of_device_id davinci_spi_of_match[] = {
778 {
Manjunathappa, Prakash804413f2013-04-03 19:39:06 +0530779 .compatible = "ti,dm6441-spi",
Murali Karicheriaae71472012-12-11 16:20:39 -0500780 },
781 {
Manjunathappa, Prakash804413f2013-04-03 19:39:06 +0530782 .compatible = "ti,da830-spi",
Murali Karicheriaae71472012-12-11 16:20:39 -0500783 .data = (void *)SPI_VERSION_2,
784 },
785 { },
786};
Manjunathappa, Prakash0d2d0cc2013-02-25 16:14:07 +0530787MODULE_DEVICE_TABLE(of, davinci_spi_of_match);
Murali Karicheriaae71472012-12-11 16:20:39 -0500788
789/**
790 * spi_davinci_get_pdata - Get platform data from DTS binding
791 * @pdev: ptr to platform data
792 * @dspi: ptr to driver data
793 *
794 * Parses and populates pdata in dspi from device tree bindings.
795 *
796 * NOTE: Not all platform data params are supported currently.
797 */
798static int spi_davinci_get_pdata(struct platform_device *pdev,
799 struct davinci_spi *dspi)
800{
801 struct device_node *node = pdev->dev.of_node;
802 struct davinci_spi_platform_data *pdata;
803 unsigned int num_cs, intr_line = 0;
804 const struct of_device_id *match;
805
806 pdata = &dspi->pdata;
807
808 pdata->version = SPI_VERSION_1;
809 match = of_match_device(of_match_ptr(davinci_spi_of_match),
810 &pdev->dev);
811 if (!match)
812 return -ENODEV;
813
814 /* match data has the SPI version number for SPI_VERSION_2 */
815 if (match->data == (void *)SPI_VERSION_2)
816 pdata->version = SPI_VERSION_2;
817
818 /*
819 * default num_cs is 1 and all chipsel are internal to the chip
820 * indicated by chip_sel being NULL. GPIO based CS is not
821 * supported yet in DT bindings.
822 */
823 num_cs = 1;
824 of_property_read_u32(node, "num-cs", &num_cs);
825 pdata->num_chipselect = num_cs;
826 of_property_read_u32(node, "ti,davinci-spi-intr-line", &intr_line);
827 pdata->intr_line = intr_line;
828 return 0;
829}
830#else
831#define davinci_spi_of_match NULL
832static struct davinci_spi_platform_data
833 *spi_davinci_get_pdata(struct platform_device *pdev,
834 struct davinci_spi *dspi)
835{
836 return -ENODEV;
837}
838#endif
839
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000840/**
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000841 * davinci_spi_probe - probe function for SPI Master Controller
842 * @pdev: platform_device structure which contains plateform specific data
Brian Niebuhr035540f2010-10-06 18:32:40 +0530843 *
844 * According to Linux Device Model this function will be invoked by Linux
845 * with platform_device struct which contains the device specific info.
846 * This function will map the SPI controller's memory, register IRQ,
847 * Reset SPI controller and setting its registers to default value.
848 * It will invoke spi_bitbang_start to create work queue so that client driver
849 * can register transfer method to work queue.
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000850 */
Grant Likelyfd4a3192012-12-07 16:57:14 +0000851static int davinci_spi_probe(struct platform_device *pdev)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000852{
853 struct spi_master *master;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530854 struct davinci_spi *dspi;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000855 struct davinci_spi_platform_data *pdata;
856 struct resource *r, *mem;
857 resource_size_t dma_rx_chan = SPI_NO_RESOURCE;
858 resource_size_t dma_tx_chan = SPI_NO_RESOURCE;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000859 int i = 0, ret = 0;
Brian Niebuhrf34bd4c2010-09-03 11:56:35 +0530860 u32 spipc0;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000861
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000862 master = spi_alloc_master(&pdev->dev, sizeof(struct davinci_spi));
863 if (master == NULL) {
864 ret = -ENOMEM;
865 goto err;
866 }
867
Jingoo Han24b5a822013-05-23 19:20:40 +0900868 platform_set_drvdata(pdev, master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000869
Sekhar Nori212d4b62010-10-11 10:41:39 +0530870 dspi = spi_master_get_devdata(master);
871 if (dspi == NULL) {
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000872 ret = -ENOENT;
873 goto free_master;
874 }
875
Jingoo Han8074cf02013-07-30 16:58:59 +0900876 if (dev_get_platdata(&pdev->dev)) {
877 pdata = dev_get_platdata(&pdev->dev);
Murali Karicheriaae71472012-12-11 16:20:39 -0500878 dspi->pdata = *pdata;
879 } else {
880 /* update dspi pdata with that from the DT */
881 ret = spi_davinci_get_pdata(pdev, dspi);
882 if (ret < 0)
883 goto free_master;
884 }
885
886 /* pdata in dspi is now updated and point pdata to that */
887 pdata = &dspi->pdata;
888
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000889 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
890 if (r == NULL) {
891 ret = -ENOENT;
892 goto free_master;
893 }
894
Sekhar Nori212d4b62010-10-11 10:41:39 +0530895 dspi->pbase = r->start;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000896
Sekhar Nori0e0eae4d12010-10-08 14:04:22 +0530897 mem = request_mem_region(r->start, resource_size(r), pdev->name);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000898 if (mem == NULL) {
899 ret = -EBUSY;
900 goto free_master;
901 }
902
Sekhar Nori212d4b62010-10-11 10:41:39 +0530903 dspi->base = ioremap(r->start, resource_size(r));
904 if (dspi->base == NULL) {
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000905 ret = -ENOMEM;
906 goto release_region;
907 }
908
Sekhar Nori212d4b62010-10-11 10:41:39 +0530909 dspi->irq = platform_get_irq(pdev, 0);
910 if (dspi->irq <= 0) {
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530911 ret = -EINVAL;
912 goto unmap_io;
913 }
914
Murali Karicheri32310aa2012-12-21 15:13:26 -0500915 ret = request_threaded_irq(dspi->irq, davinci_spi_irq, dummy_thread_fn,
916 0, dev_name(&pdev->dev), dspi);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530917 if (ret)
918 goto unmap_io;
919
Sekhar Nori212d4b62010-10-11 10:41:39 +0530920 dspi->bitbang.master = spi_master_get(master);
921 if (dspi->bitbang.master == NULL) {
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000922 ret = -ENODEV;
Brian Niebuhrd3f71412010-09-29 12:31:54 +0530923 goto irq_free;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000924 }
925
Sekhar Nori212d4b62010-10-11 10:41:39 +0530926 dspi->clk = clk_get(&pdev->dev, NULL);
927 if (IS_ERR(dspi->clk)) {
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000928 ret = -ENODEV;
929 goto put_master;
930 }
Murali Karicheriaae71472012-12-11 16:20:39 -0500931 clk_prepare_enable(dspi->clk);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000932
Murali Karicheriaae71472012-12-11 16:20:39 -0500933 master->dev.of_node = pdev->dev.of_node;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000934 master->bus_num = pdev->id;
935 master->num_chipselect = pdata->num_chipselect;
Stephen Warren24778be2013-05-21 20:36:35 -0600936 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(2, 16);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000937 master->setup = davinci_spi_setup;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000938
Sekhar Nori212d4b62010-10-11 10:41:39 +0530939 dspi->bitbang.chipselect = davinci_spi_chipselect;
940 dspi->bitbang.setup_transfer = davinci_spi_setup_transfer;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000941
Sekhar Nori212d4b62010-10-11 10:41:39 +0530942 dspi->version = pdata->version;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000943
Sekhar Nori212d4b62010-10-11 10:41:39 +0530944 dspi->bitbang.flags = SPI_NO_CS | SPI_LSB_FIRST | SPI_LOOP;
945 if (dspi->version == SPI_VERSION_2)
946 dspi->bitbang.flags |= SPI_READY;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000947
Sekhar Nori903ca252010-10-01 14:51:40 +0530948 r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
949 if (r)
950 dma_rx_chan = r->start;
951 r = platform_get_resource(pdev, IORESOURCE_DMA, 1);
952 if (r)
953 dma_tx_chan = r->start;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000954
Sekhar Nori212d4b62010-10-11 10:41:39 +0530955 dspi->bitbang.txrx_bufs = davinci_spi_bufs;
Sekhar Nori903ca252010-10-01 14:51:40 +0530956 if (dma_rx_chan != SPI_NO_RESOURCE &&
Michael Williamson2e3e2a52011-02-08 07:59:55 -0500957 dma_tx_chan != SPI_NO_RESOURCE) {
Matt Porter048177c2012-08-22 21:09:36 -0400958 dspi->dma_rx_chnum = dma_rx_chan;
959 dspi->dma_tx_chnum = dma_tx_chan;
Brian Niebuhr96fd8812010-09-27 22:23:23 +0530960
Sekhar Nori212d4b62010-10-11 10:41:39 +0530961 ret = davinci_spi_request_dma(dspi);
Sekhar Nori903ca252010-10-01 14:51:40 +0530962 if (ret)
963 goto free_clk;
964
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530965 dev_info(&pdev->dev, "DMA: supported\n");
966 dev_info(&pdev->dev, "DMA: RX channel: %d, TX channel: %d, "
967 "event queue: %d\n", dma_rx_chan, dma_tx_chan,
Michael Williamson2e3e2a52011-02-08 07:59:55 -0500968 pdata->dma_event_q);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000969 }
970
Sekhar Nori212d4b62010-10-11 10:41:39 +0530971 dspi->get_rx = davinci_spi_rx_buf_u8;
972 dspi->get_tx = davinci_spi_tx_buf_u8;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000973
Sekhar Nori212d4b62010-10-11 10:41:39 +0530974 init_completion(&dspi->done);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530975
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000976 /* Reset In/OUT SPI module */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530977 iowrite32(0, dspi->base + SPIGCR0);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000978 udelay(100);
Sekhar Nori212d4b62010-10-11 10:41:39 +0530979 iowrite32(1, dspi->base + SPIGCR0);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000980
Brian Niebuhrbe884712010-09-03 12:15:28 +0530981 /* Set up SPIPC0. CS and ENA init is done in davinci_spi_setup */
Brian Niebuhrf34bd4c2010-09-03 11:56:35 +0530982 spipc0 = SPIPC0_DIFUN_MASK | SPIPC0_DOFUN_MASK | SPIPC0_CLKFUN_MASK;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530983 iowrite32(spipc0, dspi->base + SPIPC0);
Brian Niebuhrf34bd4c2010-09-03 11:56:35 +0530984
Brian Niebuhr23853972010-08-13 10:57:44 +0530985 /* initialize chip selects */
986 if (pdata->chip_sel) {
987 for (i = 0; i < pdata->num_chipselect; i++) {
988 if (pdata->chip_sel[i] != SPI_INTERN_CS)
989 gpio_direction_output(pdata->chip_sel[i], 1);
990 }
991 }
992
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530993 if (pdata->intr_line)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530994 iowrite32(SPI_INTLVL_1, dspi->base + SPILVL);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530995 else
Sekhar Nori212d4b62010-10-11 10:41:39 +0530996 iowrite32(SPI_INTLVL_0, dspi->base + SPILVL);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530997
Sekhar Nori212d4b62010-10-11 10:41:39 +0530998 iowrite32(CS_DEFAULT, dspi->base + SPIDEF);
Brian Niebuhr843a7132010-08-12 12:49:05 +0530999
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001000 /* master mode default */
Sekhar Nori212d4b62010-10-11 10:41:39 +05301001 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_CLKMOD_MASK);
1002 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_MASTER_MASK);
1003 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_POWERDOWN_MASK);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001004
Sekhar Nori212d4b62010-10-11 10:41:39 +05301005 ret = spi_bitbang_start(&dspi->bitbang);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001006 if (ret)
Sekhar Nori903ca252010-10-01 14:51:40 +05301007 goto free_dma;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001008
Sekhar Nori212d4b62010-10-11 10:41:39 +05301009 dev_info(&pdev->dev, "Controller at 0x%p\n", dspi->base);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001010
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001011 return ret;
1012
Sekhar Nori903ca252010-10-01 14:51:40 +05301013free_dma:
Matt Porter048177c2012-08-22 21:09:36 -04001014 dma_release_channel(dspi->dma_rx);
1015 dma_release_channel(dspi->dma_tx);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001016free_clk:
Murali Karicheriaae71472012-12-11 16:20:39 -05001017 clk_disable_unprepare(dspi->clk);
Sekhar Nori212d4b62010-10-11 10:41:39 +05301018 clk_put(dspi->clk);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001019put_master:
1020 spi_master_put(master);
Brian Niebuhre0d205e2010-09-02 16:52:06 +05301021irq_free:
Sekhar Nori212d4b62010-10-11 10:41:39 +05301022 free_irq(dspi->irq, dspi);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001023unmap_io:
Sekhar Nori212d4b62010-10-11 10:41:39 +05301024 iounmap(dspi->base);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001025release_region:
Sekhar Nori212d4b62010-10-11 10:41:39 +05301026 release_mem_region(dspi->pbase, resource_size(r));
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001027free_master:
1028 kfree(master);
1029err:
1030 return ret;
1031}
1032
1033/**
1034 * davinci_spi_remove - remove function for SPI Master Controller
1035 * @pdev: platform_device structure which contains plateform specific data
1036 *
1037 * This function will do the reverse action of davinci_spi_probe function
1038 * It will free the IRQ and SPI controller's memory region.
1039 * It will also call spi_bitbang_stop to destroy the work queue which was
1040 * created by spi_bitbang_start.
1041 */
Grant Likelyfd4a3192012-12-07 16:57:14 +00001042static int davinci_spi_remove(struct platform_device *pdev)
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001043{
Sekhar Nori212d4b62010-10-11 10:41:39 +05301044 struct davinci_spi *dspi;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001045 struct spi_master *master;
Sekhar Nori0e0eae4d12010-10-08 14:04:22 +05301046 struct resource *r;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001047
Jingoo Han24b5a822013-05-23 19:20:40 +09001048 master = platform_get_drvdata(pdev);
Sekhar Nori212d4b62010-10-11 10:41:39 +05301049 dspi = spi_master_get_devdata(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001050
Sekhar Nori212d4b62010-10-11 10:41:39 +05301051 spi_bitbang_stop(&dspi->bitbang);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001052
Murali Karicheriaae71472012-12-11 16:20:39 -05001053 clk_disable_unprepare(dspi->clk);
Sekhar Nori212d4b62010-10-11 10:41:39 +05301054 clk_put(dspi->clk);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001055 spi_master_put(master);
Sekhar Nori212d4b62010-10-11 10:41:39 +05301056 free_irq(dspi->irq, dspi);
1057 iounmap(dspi->base);
Sekhar Nori0e0eae4d12010-10-08 14:04:22 +05301058 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Sekhar Nori212d4b62010-10-11 10:41:39 +05301059 release_mem_region(dspi->pbase, resource_size(r));
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001060
1061 return 0;
1062}
1063
1064static struct platform_driver davinci_spi_driver = {
Brian Niebuhrd8c174c2010-10-06 18:47:16 +05301065 .driver = {
1066 .name = "spi_davinci",
1067 .owner = THIS_MODULE,
Murali Karicheriaae71472012-12-11 16:20:39 -05001068 .of_match_table = davinci_spi_of_match,
Brian Niebuhrd8c174c2010-10-06 18:47:16 +05301069 },
Grant Likely940ab882011-10-05 11:29:49 -06001070 .probe = davinci_spi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +00001071 .remove = davinci_spi_remove,
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001072};
Grant Likely940ab882011-10-05 11:29:49 -06001073module_platform_driver(davinci_spi_driver);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001074
1075MODULE_DESCRIPTION("TI DaVinci SPI Master Controller Driver");
1076MODULE_LICENSE("GPL");