blob: 8b2797dc7b6408833170a655d9e608204b929af1 [file] [log] [blame]
Dave Airlief26c4732006-01-02 17:18:39 +11001/* radeon_cp.c -- CP support for Radeon -*- linux-c -*- */
2/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
4 * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
Alex Deucher45e51902008-05-28 13:28:59 +10005 * Copyright 2007 Advanced Micro Devices, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the "Software"),
10 * to deal in the Software without restriction, including without limitation
11 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12 * and/or sell copies of the Software, and to permit persons to whom the
13 * Software is furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the next
16 * paragraph) shall be included in all copies or substantial portions of the
17 * Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
23 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
24 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
25 * DEALINGS IN THE SOFTWARE.
26 *
27 * Authors:
28 * Kevin E. Martin <martin@valinux.com>
29 * Gareth Hughes <gareth@valinux.com>
30 */
31
Paul Gortmakere0cd3602011-08-30 11:04:30 -040032#include <linux/module.h>
33
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/radeon_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "radeon_drv.h"
Dave Airlie414ed532005-08-16 20:43:16 +100037#include "r300_reg.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
39#define RADEON_FIFO_DEBUG 0
40
Ben Hutchings70967ab2009-08-29 14:53:51 +010041/* Firmware Names */
42#define FIRMWARE_R100 "radeon/R100_cp.bin"
43#define FIRMWARE_R200 "radeon/R200_cp.bin"
44#define FIRMWARE_R300 "radeon/R300_cp.bin"
45#define FIRMWARE_R420 "radeon/R420_cp.bin"
46#define FIRMWARE_RS690 "radeon/RS690_cp.bin"
47#define FIRMWARE_RS600 "radeon/RS600_cp.bin"
48#define FIRMWARE_R520 "radeon/R520_cp.bin"
49
50MODULE_FIRMWARE(FIRMWARE_R100);
51MODULE_FIRMWARE(FIRMWARE_R200);
52MODULE_FIRMWARE(FIRMWARE_R300);
53MODULE_FIRMWARE(FIRMWARE_R420);
54MODULE_FIRMWARE(FIRMWARE_RS690);
55MODULE_FIRMWARE(FIRMWARE_RS600);
56MODULE_FIRMWARE(FIRMWARE_R520);
57
Dave Airlie84b1fd12007-07-11 15:53:27 +100058static int radeon_do_cleanup_cp(struct drm_device * dev);
Jerome Glisse54f961a2008-08-13 09:46:31 +100059static void radeon_do_cp_start(drm_radeon_private_t * dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Alex Deucherc05ce082009-02-24 16:22:29 -050061u32 radeon_read_ring_rptr(drm_radeon_private_t *dev_priv, u32 off)
David Millerb07fa022009-02-12 02:15:37 -080062{
63 u32 val;
64
65 if (dev_priv->flags & RADEON_IS_AGP) {
66 val = DRM_READ32(dev_priv->ring_rptr, off);
67 } else {
68 val = *(((volatile u32 *)
69 dev_priv->ring_rptr->handle) +
70 (off / sizeof(u32)));
71 val = le32_to_cpu(val);
72 }
73 return val;
74}
75
76u32 radeon_get_ring_head(drm_radeon_private_t *dev_priv)
77{
78 if (dev_priv->writeback_works)
79 return radeon_read_ring_rptr(dev_priv, 0);
Alex Deucherc05ce082009-02-24 16:22:29 -050080 else {
81 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
82 return RADEON_READ(R600_CP_RB_RPTR);
83 else
84 return RADEON_READ(RADEON_CP_RB_RPTR);
85 }
David Millerb07fa022009-02-12 02:15:37 -080086}
87
Alex Deucherc05ce082009-02-24 16:22:29 -050088void radeon_write_ring_rptr(drm_radeon_private_t *dev_priv, u32 off, u32 val)
David Millerb07fa022009-02-12 02:15:37 -080089{
90 if (dev_priv->flags & RADEON_IS_AGP)
91 DRM_WRITE32(dev_priv->ring_rptr, off, val);
92 else
93 *(((volatile u32 *) dev_priv->ring_rptr->handle) +
94 (off / sizeof(u32))) = cpu_to_le32(val);
95}
96
97void radeon_set_ring_head(drm_radeon_private_t *dev_priv, u32 val)
98{
99 radeon_write_ring_rptr(dev_priv, 0, val);
100}
101
102u32 radeon_get_scratch(drm_radeon_private_t *dev_priv, int index)
103{
Alex Deucherc05ce082009-02-24 16:22:29 -0500104 if (dev_priv->writeback_works) {
105 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
106 return radeon_read_ring_rptr(dev_priv,
107 R600_SCRATCHOFF(index));
108 else
109 return radeon_read_ring_rptr(dev_priv,
110 RADEON_SCRATCHOFF(index));
111 } else {
112 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
113 return RADEON_READ(R600_SCRATCH_REG0 + 4*index);
114 else
115 return RADEON_READ(RADEON_SCRATCH_REG0 + 4*index);
116 }
David Millerb07fa022009-02-12 02:15:37 -0800117}
118
Alex Deucherbefb73c2009-02-24 14:02:13 -0500119u32 RADEON_READ_MM(drm_radeon_private_t *dev_priv, int addr)
120{
121 u32 ret;
122
123 if (addr < 0x10000)
124 ret = DRM_READ32(dev_priv->mmio, addr);
125 else {
126 DRM_WRITE32(dev_priv->mmio, RADEON_MM_INDEX, addr);
127 ret = DRM_READ32(dev_priv->mmio, RADEON_MM_DATA);
128 }
129
130 return ret;
131}
132
Alex Deucher45e51902008-05-28 13:28:59 +1000133static u32 R500_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000134{
135 u32 ret;
136 RADEON_WRITE(R520_MC_IND_INDEX, 0x7f0000 | (addr & 0xff));
137 ret = RADEON_READ(R520_MC_IND_DATA);
138 RADEON_WRITE(R520_MC_IND_INDEX, 0);
139 return ret;
140}
141
Alex Deucher45e51902008-05-28 13:28:59 +1000142static u32 RS480_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
143{
144 u32 ret;
145 RADEON_WRITE(RS480_NB_MC_INDEX, addr & 0xff);
146 ret = RADEON_READ(RS480_NB_MC_DATA);
147 RADEON_WRITE(RS480_NB_MC_INDEX, 0xff);
148 return ret;
149}
150
Maciej Cencora60f92682008-02-19 21:32:45 +1000151static u32 RS690_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
152{
Alex Deucher45e51902008-05-28 13:28:59 +1000153 u32 ret;
Maciej Cencora60f92682008-02-19 21:32:45 +1000154 RADEON_WRITE(RS690_MC_INDEX, (addr & RS690_MC_INDEX_MASK));
Alex Deucher45e51902008-05-28 13:28:59 +1000155 ret = RADEON_READ(RS690_MC_DATA);
156 RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_MASK);
157 return ret;
158}
159
Alex Deucherc1556f72009-02-25 16:57:49 -0500160static u32 RS600_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
161{
162 u32 ret;
163 RADEON_WRITE(RS600_MC_INDEX, ((addr & RS600_MC_ADDR_MASK) |
164 RS600_MC_IND_CITF_ARB0));
165 ret = RADEON_READ(RS600_MC_DATA);
166 return ret;
167}
168
Alex Deucher45e51902008-05-28 13:28:59 +1000169static u32 IGP_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
170{
Alex Deucherf0738e92008-10-16 17:12:02 +1000171 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
172 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
Alex Deucher45e51902008-05-28 13:28:59 +1000173 return RS690_READ_MCIND(dev_priv, addr);
Alex Deucherc1556f72009-02-25 16:57:49 -0500174 else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
175 return RS600_READ_MCIND(dev_priv, addr);
Alex Deucher45e51902008-05-28 13:28:59 +1000176 else
177 return RS480_READ_MCIND(dev_priv, addr);
Maciej Cencora60f92682008-02-19 21:32:45 +1000178}
179
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000180u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv)
181{
182
Alex Deucherc05ce082009-02-24 16:22:29 -0500183 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
184 return RADEON_READ(R700_MC_VM_FB_LOCATION);
185 else if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
186 return RADEON_READ(R600_MC_VM_FB_LOCATION);
187 else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +1000188 return R500_READ_MCIND(dev_priv, RV515_MC_FB_LOCATION);
Alex Deucherf0738e92008-10-16 17:12:02 +1000189 else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
190 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
Maciej Cencora60f92682008-02-19 21:32:45 +1000191 return RS690_READ_MCIND(dev_priv, RS690_MC_FB_LOCATION);
Alex Deucherc1556f72009-02-25 16:57:49 -0500192 else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
193 return RS600_READ_MCIND(dev_priv, RS600_MC_FB_LOCATION);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000194 else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +1000195 return R500_READ_MCIND(dev_priv, R520_MC_FB_LOCATION);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000196 else
197 return RADEON_READ(RADEON_MC_FB_LOCATION);
198}
199
200static void radeon_write_fb_location(drm_radeon_private_t *dev_priv, u32 fb_loc)
201{
Alex Deucherc05ce082009-02-24 16:22:29 -0500202 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
203 RADEON_WRITE(R700_MC_VM_FB_LOCATION, fb_loc);
204 else if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
205 RADEON_WRITE(R600_MC_VM_FB_LOCATION, fb_loc);
206 else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +1000207 R500_WRITE_MCIND(RV515_MC_FB_LOCATION, fb_loc);
Alex Deucherf0738e92008-10-16 17:12:02 +1000208 else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
209 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
Maciej Cencora60f92682008-02-19 21:32:45 +1000210 RS690_WRITE_MCIND(RS690_MC_FB_LOCATION, fb_loc);
Alex Deucherc1556f72009-02-25 16:57:49 -0500211 else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
212 RS600_WRITE_MCIND(RS600_MC_FB_LOCATION, fb_loc);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000213 else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +1000214 R500_WRITE_MCIND(R520_MC_FB_LOCATION, fb_loc);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000215 else
216 RADEON_WRITE(RADEON_MC_FB_LOCATION, fb_loc);
217}
218
Alex Deucherc05ce082009-02-24 16:22:29 -0500219void radeon_write_agp_location(drm_radeon_private_t *dev_priv, u32 agp_loc)
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000220{
Alex Deucherc05ce082009-02-24 16:22:29 -0500221 /*R6xx/R7xx: AGP_TOP and BOT are actually 18 bits each */
222 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770) {
223 RADEON_WRITE(R700_MC_VM_AGP_BOT, agp_loc & 0xffff); /* FIX ME */
224 RADEON_WRITE(R700_MC_VM_AGP_TOP, (agp_loc >> 16) & 0xffff);
225 } else if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) {
226 RADEON_WRITE(R600_MC_VM_AGP_BOT, agp_loc & 0xffff); /* FIX ME */
227 RADEON_WRITE(R600_MC_VM_AGP_TOP, (agp_loc >> 16) & 0xffff);
228 } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +1000229 R500_WRITE_MCIND(RV515_MC_AGP_LOCATION, agp_loc);
Alex Deucherf0738e92008-10-16 17:12:02 +1000230 else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
231 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
Maciej Cencora60f92682008-02-19 21:32:45 +1000232 RS690_WRITE_MCIND(RS690_MC_AGP_LOCATION, agp_loc);
Alex Deucherc1556f72009-02-25 16:57:49 -0500233 else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
234 RS600_WRITE_MCIND(RS600_MC_AGP_LOCATION, agp_loc);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000235 else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +1000236 R500_WRITE_MCIND(R520_MC_AGP_LOCATION, agp_loc);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000237 else
238 RADEON_WRITE(RADEON_MC_AGP_LOCATION, agp_loc);
239}
240
Alex Deucherc05ce082009-02-24 16:22:29 -0500241void radeon_write_agp_base(drm_radeon_private_t *dev_priv, u64 agp_base)
Dave Airlie70b13d52008-06-19 11:40:44 +1000242{
243 u32 agp_base_hi = upper_32_bits(agp_base);
244 u32 agp_base_lo = agp_base & 0xffffffff;
Alex Deucherc05ce082009-02-24 16:22:29 -0500245 u32 r6xx_agp_base = (agp_base >> 22) & 0x3ffff;
Dave Airlie70b13d52008-06-19 11:40:44 +1000246
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300247 /* R6xx/R7xx must be aligned to a 4MB boundary */
Alex Deucherc05ce082009-02-24 16:22:29 -0500248 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
249 RADEON_WRITE(R700_MC_VM_AGP_BASE, r6xx_agp_base);
250 else if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
251 RADEON_WRITE(R600_MC_VM_AGP_BASE, r6xx_agp_base);
252 else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) {
Dave Airlie70b13d52008-06-19 11:40:44 +1000253 R500_WRITE_MCIND(RV515_MC_AGP_BASE, agp_base_lo);
254 R500_WRITE_MCIND(RV515_MC_AGP_BASE_2, agp_base_hi);
Alex Deucherf0738e92008-10-16 17:12:02 +1000255 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
256 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
Dave Airlie70b13d52008-06-19 11:40:44 +1000257 RS690_WRITE_MCIND(RS690_MC_AGP_BASE, agp_base_lo);
258 RS690_WRITE_MCIND(RS690_MC_AGP_BASE_2, agp_base_hi);
Alex Deucherc1556f72009-02-25 16:57:49 -0500259 } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600) {
260 RS600_WRITE_MCIND(RS600_AGP_BASE, agp_base_lo);
261 RS600_WRITE_MCIND(RS600_AGP_BASE_2, agp_base_hi);
Dave Airlie70b13d52008-06-19 11:40:44 +1000262 } else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515) {
263 R500_WRITE_MCIND(R520_MC_AGP_BASE, agp_base_lo);
264 R500_WRITE_MCIND(R520_MC_AGP_BASE_2, agp_base_hi);
Alex Deucherb2ceddf2008-10-17 09:19:33 +1000265 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
266 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
Alex Deucher5cfb6952008-06-19 12:38:29 +1000267 RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
Alex Deucherb2ceddf2008-10-17 09:19:33 +1000268 RADEON_WRITE(RS480_AGP_BASE_2, agp_base_hi);
Dave Airlie70b13d52008-06-19 11:40:44 +1000269 } else {
270 RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
271 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R200)
272 RADEON_WRITE(RADEON_AGP_BASE_2, agp_base_hi);
273 }
274}
275
Alex Deucherc05ce082009-02-24 16:22:29 -0500276void radeon_enable_bm(struct drm_radeon_private *dev_priv)
Dave Airliedd8d7cb2009-02-20 13:28:59 +1000277{
278 u32 tmp;
279 /* Turn on bus mastering */
280 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
281 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
282 /* rs600/rs690/rs740 */
283 tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
284 RADEON_WRITE(RADEON_BUS_CNTL, tmp);
285 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV350) ||
286 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
287 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
288 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
289 /* r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
290 tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
291 RADEON_WRITE(RADEON_BUS_CNTL, tmp);
292 } /* PCIE cards appears to not need this */
293}
294
Dave Airlie84b1fd12007-07-11 15:53:27 +1000295static int RADEON_READ_PLL(struct drm_device * dev, int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296{
297 drm_radeon_private_t *dev_priv = dev->dev_private;
298
299 RADEON_WRITE8(RADEON_CLOCK_CNTL_INDEX, addr & 0x1f);
300 return RADEON_READ(RADEON_CLOCK_CNTL_DATA);
301}
302
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000303static u32 RADEON_READ_PCIE(drm_radeon_private_t *dev_priv, int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304{
Dave Airlieea98a922005-09-11 20:28:11 +1000305 RADEON_WRITE8(RADEON_PCIE_INDEX, addr & 0xff);
306 return RADEON_READ(RADEON_PCIE_DATA);
307}
308
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000310static void radeon_status(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311{
Harvey Harrisonbf9d8922008-04-30 00:55:10 -0700312 printk("%s:\n", __func__);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000313 printk("RBBM_STATUS = 0x%08x\n",
314 (unsigned int)RADEON_READ(RADEON_RBBM_STATUS));
315 printk("CP_RB_RTPR = 0x%08x\n",
316 (unsigned int)RADEON_READ(RADEON_CP_RB_RPTR));
317 printk("CP_RB_WTPR = 0x%08x\n",
318 (unsigned int)RADEON_READ(RADEON_CP_RB_WPTR));
319 printk("AIC_CNTL = 0x%08x\n",
320 (unsigned int)RADEON_READ(RADEON_AIC_CNTL));
321 printk("AIC_STAT = 0x%08x\n",
322 (unsigned int)RADEON_READ(RADEON_AIC_STAT));
323 printk("AIC_PT_BASE = 0x%08x\n",
324 (unsigned int)RADEON_READ(RADEON_AIC_PT_BASE));
325 printk("TLB_ADDR = 0x%08x\n",
326 (unsigned int)RADEON_READ(RADEON_AIC_TLB_ADDR));
327 printk("TLB_DATA = 0x%08x\n",
328 (unsigned int)RADEON_READ(RADEON_AIC_TLB_DATA));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329}
330#endif
331
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332/* ================================================================
333 * Engine, FIFO control
334 */
335
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000336static int radeon_do_pixcache_flush(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337{
338 u32 tmp;
339 int i;
340
341 dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
342
Alex Deucher259434a2008-05-28 11:51:12 +1000343 if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) {
344 tmp = RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT);
345 tmp |= RADEON_RB3D_DC_FLUSH_ALL;
346 RADEON_WRITE(RADEON_RB3D_DSTCACHE_CTLSTAT, tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347
Alex Deucher259434a2008-05-28 11:51:12 +1000348 for (i = 0; i < dev_priv->usec_timeout; i++) {
349 if (!(RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT)
350 & RADEON_RB3D_DC_BUSY)) {
351 return 0;
352 }
353 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354 }
Alex Deucher259434a2008-05-28 11:51:12 +1000355 } else {
Jerome Glisse54f961a2008-08-13 09:46:31 +1000356 /* don't flush or purge cache here or lockup */
357 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 }
359
360#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000361 DRM_ERROR("failed!\n");
362 radeon_status(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363#endif
Eric Anholt20caafa2007-08-25 19:22:43 +1000364 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365}
366
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000367static int radeon_do_wait_for_fifo(drm_radeon_private_t * dev_priv, int entries)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368{
369 int i;
370
371 dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
372
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000373 for (i = 0; i < dev_priv->usec_timeout; i++) {
374 int slots = (RADEON_READ(RADEON_RBBM_STATUS)
375 & RADEON_RBBM_FIFOCNT_MASK);
376 if (slots >= entries)
377 return 0;
378 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 }
Dave Airlie6c7be292008-09-01 08:51:52 +1000380 DRM_DEBUG("wait for fifo failed status : 0x%08X 0x%08X\n",
Jerome Glisse54f961a2008-08-13 09:46:31 +1000381 RADEON_READ(RADEON_RBBM_STATUS),
382 RADEON_READ(R300_VAP_CNTL_STATUS));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383
384#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000385 DRM_ERROR("failed!\n");
386 radeon_status(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387#endif
Eric Anholt20caafa2007-08-25 19:22:43 +1000388 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389}
390
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000391static int radeon_do_wait_for_idle(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392{
393 int i, ret;
394
395 dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
396
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000397 ret = radeon_do_wait_for_fifo(dev_priv, 64);
398 if (ret)
399 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000401 for (i = 0; i < dev_priv->usec_timeout; i++) {
402 if (!(RADEON_READ(RADEON_RBBM_STATUS)
403 & RADEON_RBBM_ACTIVE)) {
404 radeon_do_pixcache_flush(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405 return 0;
406 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000407 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408 }
Dave Airlie6c7be292008-09-01 08:51:52 +1000409 DRM_DEBUG("wait idle failed status : 0x%08X 0x%08X\n",
Jerome Glisse54f961a2008-08-13 09:46:31 +1000410 RADEON_READ(RADEON_RBBM_STATUS),
411 RADEON_READ(R300_VAP_CNTL_STATUS));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
413#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000414 DRM_ERROR("failed!\n");
415 radeon_status(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416#endif
Eric Anholt20caafa2007-08-25 19:22:43 +1000417 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418}
419
Michel Dänzer57b54ea2010-04-02 16:59:06 +0000420static void radeon_init_pipes(struct drm_device *dev)
Alex Deucher5b92c402008-05-28 11:57:40 +1000421{
Michel Dänzer57b54ea2010-04-02 16:59:06 +0000422 drm_radeon_private_t *dev_priv = dev->dev_private;
Alex Deucher5b92c402008-05-28 11:57:40 +1000423 uint32_t gb_tile_config, gb_pipe_sel = 0;
424
Alex Deucherf779b3e2009-08-19 19:11:39 -0400425 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV530) {
426 uint32_t z_pipe_sel = RADEON_READ(RV530_GB_PIPE_SELECT2);
427 if ((z_pipe_sel & 3) == 3)
428 dev_priv->num_z_pipes = 2;
429 else
430 dev_priv->num_z_pipes = 1;
431 } else
432 dev_priv->num_z_pipes = 1;
433
Alex Deucher5b92c402008-05-28 11:57:40 +1000434 /* RS4xx/RS6xx/R4xx/R5xx */
435 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R420) {
436 gb_pipe_sel = RADEON_READ(R400_GB_PIPE_SELECT);
437 dev_priv->num_gb_pipes = ((gb_pipe_sel >> 12) & 0x3) + 1;
Tormod Volden94f7bf62010-04-22 16:57:32 -0400438 /* SE cards have 1 pipe */
439 if ((dev->pdev->device == 0x5e4c) ||
440 (dev->pdev->device == 0x5e4f))
441 dev_priv->num_gb_pipes = 1;
Alex Deucher5b92c402008-05-28 11:57:40 +1000442 } else {
443 /* R3xx */
Michel Dänzer57b54ea2010-04-02 16:59:06 +0000444 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300 &&
445 dev->pdev->device != 0x4144) ||
Tormod Volden94f7bf62010-04-22 16:57:32 -0400446 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350 &&
447 dev->pdev->device != 0x4148)) {
Alex Deucher5b92c402008-05-28 11:57:40 +1000448 dev_priv->num_gb_pipes = 2;
449 } else {
Tormod Volden94f7bf62010-04-22 16:57:32 -0400450 /* RV3xx/R300 AD/R350 AH */
Alex Deucher5b92c402008-05-28 11:57:40 +1000451 dev_priv->num_gb_pipes = 1;
452 }
453 }
454 DRM_INFO("Num pipes: %d\n", dev_priv->num_gb_pipes);
455
456 gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16 /*| R300_SUBPIXEL_1_16*/);
457
458 switch (dev_priv->num_gb_pipes) {
459 case 2: gb_tile_config |= R300_PIPE_COUNT_R300; break;
460 case 3: gb_tile_config |= R300_PIPE_COUNT_R420_3P; break;
461 case 4: gb_tile_config |= R300_PIPE_COUNT_R420; break;
462 default:
463 case 1: gb_tile_config |= R300_PIPE_COUNT_RV350; break;
464 }
465
466 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV515) {
467 RADEON_WRITE_PLL(R500_DYN_SCLK_PWMEM_PIPE, (1 | ((gb_pipe_sel >> 8) & 0xf) << 4));
Maciej Cencoraaf7ae352009-03-24 01:48:50 +0100468 RADEON_WRITE(R300_SU_REG_DEST, ((1 << dev_priv->num_gb_pipes) - 1));
Alex Deucher5b92c402008-05-28 11:57:40 +1000469 }
470 RADEON_WRITE(R300_GB_TILE_CONFIG, gb_tile_config);
471 radeon_do_wait_for_idle(dev_priv);
472 RADEON_WRITE(R300_DST_PIPE_CONFIG, RADEON_READ(R300_DST_PIPE_CONFIG) | R300_PIPE_AUTO_CONFIG);
473 RADEON_WRITE(R300_RB2D_DSTCACHE_MODE, (RADEON_READ(R300_RB2D_DSTCACHE_MODE) |
474 R300_DC_AUTOFLUSH_ENABLE |
475 R300_DC_DC_DISABLE_IGNORE_PE));
476
477
478}
479
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480/* ================================================================
481 * CP control, initialization
482 */
483
484/* Load the microcode for the CP */
Ben Hutchings70967ab2009-08-29 14:53:51 +0100485static int radeon_cp_init_microcode(drm_radeon_private_t *dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486{
Ben Hutchings70967ab2009-08-29 14:53:51 +0100487 struct platform_device *pdev;
488 const char *fw_name = NULL;
489 int err;
490
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000491 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492
Ben Hutchings70967ab2009-08-29 14:53:51 +0100493 pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
494 err = IS_ERR(pdev);
495 if (err) {
496 printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
497 return -EINVAL;
498 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499
Alex Deucher9f184092008-05-28 11:21:25 +1000500 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R100) ||
501 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV100) ||
502 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV200) ||
503 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS100) ||
504 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS200)) {
505 DRM_INFO("Loading R100 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100506 fw_name = FIRMWARE_R100;
Alex Deucher9f184092008-05-28 11:21:25 +1000507 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R200) ||
508 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV250) ||
509 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV280) ||
510 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS300)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 DRM_INFO("Loading R200 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100512 fw_name = FIRMWARE_R200;
Alex Deucher9f184092008-05-28 11:21:25 +1000513 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
514 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350) ||
515 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV350) ||
516 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV380) ||
Alex Deucherb2ceddf2008-10-17 09:19:33 +1000517 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
Alex Deucher45e51902008-05-28 13:28:59 +1000518 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519 DRM_INFO("Loading R300 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100520 fw_name = FIRMWARE_R300;
Alex Deucher9f184092008-05-28 11:21:25 +1000521 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
Alex Deucheredc6f382008-10-17 09:21:45 +1000522 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R423) ||
Alex Deucher9f184092008-05-28 11:21:25 +1000523 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV410)) {
524 DRM_INFO("Loading R400 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100525 fw_name = FIRMWARE_R420;
Alex Deucherf0738e92008-10-16 17:12:02 +1000526 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
527 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
528 DRM_INFO("Loading RS690/RS740 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100529 fw_name = FIRMWARE_RS690;
Alex Deucherc1556f72009-02-25 16:57:49 -0500530 } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600) {
531 DRM_INFO("Loading RS600 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100532 fw_name = FIRMWARE_RS600;
Alex Deucher9f184092008-05-28 11:21:25 +1000533 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) ||
534 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R520) ||
535 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV530) ||
536 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R580) ||
537 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV560) ||
538 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV570)) {
539 DRM_INFO("Loading R500 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100540 fw_name = FIRMWARE_R520;
541 }
542
543 err = request_firmware(&dev_priv->me_fw, fw_name, &pdev->dev);
544 platform_device_unregister(pdev);
545 if (err) {
546 printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
547 fw_name);
548 } else if (dev_priv->me_fw->size % 8) {
549 printk(KERN_ERR
550 "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
551 dev_priv->me_fw->size, fw_name);
552 err = -EINVAL;
553 release_firmware(dev_priv->me_fw);
554 dev_priv->me_fw = NULL;
555 }
556 return err;
557}
558
559static void radeon_cp_load_microcode(drm_radeon_private_t *dev_priv)
560{
561 const __be32 *fw_data;
562 int i, size;
563
564 radeon_do_wait_for_idle(dev_priv);
565
566 if (dev_priv->me_fw) {
567 size = dev_priv->me_fw->size / 4;
568 fw_data = (const __be32 *)&dev_priv->me_fw->data[0];
569 RADEON_WRITE(RADEON_CP_ME_RAM_ADDR, 0);
570 for (i = 0; i < size; i += 2) {
Alex Deucher9f184092008-05-28 11:21:25 +1000571 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
Ben Hutchings70967ab2009-08-29 14:53:51 +0100572 be32_to_cpup(&fw_data[i]));
Alex Deucher9f184092008-05-28 11:21:25 +1000573 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
Ben Hutchings70967ab2009-08-29 14:53:51 +0100574 be32_to_cpup(&fw_data[i + 1]));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575 }
576 }
577}
578
579/* Flush any pending commands to the CP. This should only be used just
580 * prior to a wait for idle, as it informs the engine that the command
581 * stream is ending.
582 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000583static void radeon_do_cp_flush(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584{
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000585 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586#if 0
587 u32 tmp;
588
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000589 tmp = RADEON_READ(RADEON_CP_RB_WPTR) | (1 << 31);
590 RADEON_WRITE(RADEON_CP_RB_WPTR, tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591#endif
592}
593
594/* Wait for the CP to go idle.
595 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000596int radeon_do_cp_idle(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597{
598 RING_LOCALS;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000599 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000601 BEGIN_RING(6);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602
603 RADEON_PURGE_CACHE();
604 RADEON_PURGE_ZCACHE();
605 RADEON_WAIT_UNTIL_IDLE();
606
607 ADVANCE_RING();
608 COMMIT_RING();
609
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000610 return radeon_do_wait_for_idle(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611}
612
613/* Start the Command Processor.
614 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000615static void radeon_do_cp_start(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616{
617 RING_LOCALS;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000618 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000620 radeon_do_wait_for_idle(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000622 RADEON_WRITE(RADEON_CP_CSQ_CNTL, dev_priv->cp_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623
624 dev_priv->cp_running = 1;
625
Alex Deucheraadd4e12009-09-21 14:48:45 +1000626 /* on r420, any DMA from CP to system memory while 2D is active
627 * can cause a hang. workaround is to queue a CP RESYNC token
628 */
629 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) {
630 BEGIN_RING(3);
631 OUT_RING(CP_PACKET0(R300_CP_RESYNC_ADDR, 1));
632 OUT_RING(5); /* scratch reg 5 */
633 OUT_RING(0xdeadbeef);
634 ADVANCE_RING();
635 COMMIT_RING();
636 }
637
Jerome Glisse54f961a2008-08-13 09:46:31 +1000638 BEGIN_RING(8);
639 /* isync can only be written through cp on r5xx write it here */
640 OUT_RING(CP_PACKET0(RADEON_ISYNC_CNTL, 0));
641 OUT_RING(RADEON_ISYNC_ANY2D_IDLE3D |
642 RADEON_ISYNC_ANY3D_IDLE2D |
643 RADEON_ISYNC_WAIT_IDLEGUI |
644 RADEON_ISYNC_CPSCRATCH_IDLEGUI);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645 RADEON_PURGE_CACHE();
646 RADEON_PURGE_ZCACHE();
647 RADEON_WAIT_UNTIL_IDLE();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648 ADVANCE_RING();
649 COMMIT_RING();
Jerome Glisse54f961a2008-08-13 09:46:31 +1000650
651 dev_priv->track_flush |= RADEON_FLUSH_EMITED | RADEON_PURGE_EMITED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652}
653
654/* Reset the Command Processor. This will not flush any pending
655 * commands, so you must wait for the CP command stream to complete
656 * before calling this routine.
657 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000658static void radeon_do_cp_reset(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659{
660 u32 cur_read_ptr;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000661 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000663 cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
664 RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
665 SET_RING_HEAD(dev_priv, cur_read_ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666 dev_priv->ring.tail = cur_read_ptr;
667}
668
669/* Stop the Command Processor. This will not flush any pending
670 * commands, so you must flush the command stream and wait for the CP
671 * to go idle before calling this routine.
672 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000673static void radeon_do_cp_stop(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674{
Alex Deucheraadd4e12009-09-21 14:48:45 +1000675 RING_LOCALS;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000676 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677
Alex Deucheraadd4e12009-09-21 14:48:45 +1000678 /* finish the pending CP_RESYNC token */
679 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) {
680 BEGIN_RING(2);
681 OUT_RING(CP_PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
682 OUT_RING(R300_RB3D_DC_FINISH);
683 ADVANCE_RING();
684 COMMIT_RING();
685 radeon_do_wait_for_idle(dev_priv);
686 }
687
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000688 RADEON_WRITE(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIDIS_INDDIS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689
690 dev_priv->cp_running = 0;
691}
692
693/* Reset the engine. This will stop the CP if it is running.
694 */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000695static int radeon_do_engine_reset(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696{
697 drm_radeon_private_t *dev_priv = dev->dev_private;
Alex Deucherd396db32008-05-28 11:54:06 +1000698 u32 clock_cntl_index = 0, mclk_cntl = 0, rbbm_soft_reset;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000699 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000701 radeon_do_pixcache_flush(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702
Alex Deucherd396db32008-05-28 11:54:06 +1000703 if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
704 /* may need something similar for newer chips */
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000705 clock_cntl_index = RADEON_READ(RADEON_CLOCK_CNTL_INDEX);
706 mclk_cntl = RADEON_READ_PLL(dev, RADEON_MCLK_CNTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000708 RADEON_WRITE_PLL(RADEON_MCLK_CNTL, (mclk_cntl |
709 RADEON_FORCEON_MCLKA |
710 RADEON_FORCEON_MCLKB |
711 RADEON_FORCEON_YCLKA |
712 RADEON_FORCEON_YCLKB |
713 RADEON_FORCEON_MC |
714 RADEON_FORCEON_AIC));
Alex Deucherd396db32008-05-28 11:54:06 +1000715 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716
Alex Deucherd396db32008-05-28 11:54:06 +1000717 rbbm_soft_reset = RADEON_READ(RADEON_RBBM_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718
Alex Deucherd396db32008-05-28 11:54:06 +1000719 RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset |
720 RADEON_SOFT_RESET_CP |
721 RADEON_SOFT_RESET_HI |
722 RADEON_SOFT_RESET_SE |
723 RADEON_SOFT_RESET_RE |
724 RADEON_SOFT_RESET_PP |
725 RADEON_SOFT_RESET_E2 |
726 RADEON_SOFT_RESET_RB));
727 RADEON_READ(RADEON_RBBM_SOFT_RESET);
728 RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset &
729 ~(RADEON_SOFT_RESET_CP |
730 RADEON_SOFT_RESET_HI |
731 RADEON_SOFT_RESET_SE |
732 RADEON_SOFT_RESET_RE |
733 RADEON_SOFT_RESET_PP |
734 RADEON_SOFT_RESET_E2 |
735 RADEON_SOFT_RESET_RB)));
736 RADEON_READ(RADEON_RBBM_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737
Alex Deucherd396db32008-05-28 11:54:06 +1000738 if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000739 RADEON_WRITE_PLL(RADEON_MCLK_CNTL, mclk_cntl);
740 RADEON_WRITE(RADEON_CLOCK_CNTL_INDEX, clock_cntl_index);
741 RADEON_WRITE(RADEON_RBBM_SOFT_RESET, rbbm_soft_reset);
742 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743
Alex Deucher5b92c402008-05-28 11:57:40 +1000744 /* setup the raster pipes */
745 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R300)
Michel Dänzer57b54ea2010-04-02 16:59:06 +0000746 radeon_init_pipes(dev);
Alex Deucher5b92c402008-05-28 11:57:40 +1000747
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 /* Reset the CP ring */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000749 radeon_do_cp_reset(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750
751 /* The CP is no longer running after an engine reset */
752 dev_priv->cp_running = 0;
753
754 /* Reset any pending vertex, indirect buffers */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000755 radeon_freelist_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756
757 return 0;
758}
759
Dave Airlie84b1fd12007-07-11 15:53:27 +1000760static void radeon_cp_init_ring_buffer(struct drm_device * dev,
etienne3d161182009-02-20 09:44:45 +1000761 drm_radeon_private_t *dev_priv,
762 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763{
etienne3d161182009-02-20 09:44:45 +1000764 struct drm_radeon_master_private *master_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 u32 ring_start, cur_read_ptr;
Dave Airliebc5f4522007-11-05 12:50:58 +1000766
Dave Airlied5ea7022006-03-19 19:37:55 +1100767 /* Initialize the memory controller. With new memory map, the fb location
768 * is not changed, it should have been properly initialized already. Part
769 * of the problem is that the code below is bogus, assuming the GART is
770 * always appended to the fb which is not necessarily the case
771 */
772 if (!dev_priv->new_memmap)
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000773 radeon_write_fb_location(dev_priv,
Dave Airlied5ea7022006-03-19 19:37:55 +1100774 ((dev_priv->gart_vm_start - 1) & 0xffff0000)
775 | (dev_priv->fb_location >> 16));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776
777#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +1000778 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlie70b13d52008-06-19 11:40:44 +1000779 radeon_write_agp_base(dev_priv, dev->agp->base);
780
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000781 radeon_write_agp_location(dev_priv,
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000782 (((dev_priv->gart_vm_start - 1 +
783 dev_priv->gart_size) & 0xffff0000) |
784 (dev_priv->gart_vm_start >> 16)));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785
786 ring_start = (dev_priv->cp_ring->offset
787 - dev->agp->base
788 + dev_priv->gart_vm_start);
Ivan Kokshayskyb0917bd2005-10-26 11:05:25 +0100789 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790#endif
791 ring_start = (dev_priv->cp_ring->offset
Ivan Kokshayskyb0917bd2005-10-26 11:05:25 +0100792 - (unsigned long)dev->sg->virtual
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793 + dev_priv->gart_vm_start);
794
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000795 RADEON_WRITE(RADEON_CP_RB_BASE, ring_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796
797 /* Set the write pointer delay */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000798 RADEON_WRITE(RADEON_CP_RB_WPTR_DELAY, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799
800 /* Initialize the ring buffer's read and write pointers */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000801 cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
802 RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
803 SET_RING_HEAD(dev_priv, cur_read_ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 dev_priv->ring.tail = cur_read_ptr;
805
806#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +1000807 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000808 RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
809 dev_priv->ring_rptr->offset
810 - dev->agp->base + dev_priv->gart_vm_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 } else
812#endif
813 {
David Millere8a89432009-02-12 02:15:44 -0800814 RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
815 dev_priv->ring_rptr->offset
816 - ((unsigned long) dev->sg->virtual)
817 + dev_priv->gart_vm_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818 }
819
Dave Airlied5ea7022006-03-19 19:37:55 +1100820 /* Set ring buffer size */
821#ifdef __BIG_ENDIAN
822 RADEON_WRITE(RADEON_CP_RB_CNTL,
Roland Scheidegger576cc452008-02-07 14:59:24 +1000823 RADEON_BUF_SWAP_32BIT |
824 (dev_priv->ring.fetch_size_l2ow << 18) |
825 (dev_priv->ring.rptr_update_l2qw << 8) |
826 dev_priv->ring.size_l2qw);
Dave Airlied5ea7022006-03-19 19:37:55 +1100827#else
Roland Scheidegger576cc452008-02-07 14:59:24 +1000828 RADEON_WRITE(RADEON_CP_RB_CNTL,
829 (dev_priv->ring.fetch_size_l2ow << 18) |
830 (dev_priv->ring.rptr_update_l2qw << 8) |
831 dev_priv->ring.size_l2qw);
Dave Airlied5ea7022006-03-19 19:37:55 +1100832#endif
833
Dave Airlied5ea7022006-03-19 19:37:55 +1100834
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 /* Initialize the scratch register pointer. This will cause
836 * the scratch register values to be written out to memory
837 * whenever they are updated.
838 *
839 * We simply put this behind the ring read pointer, this works
840 * with PCI GART as well as (whatever kind of) AGP GART
841 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000842 RADEON_WRITE(RADEON_SCRATCH_ADDR, RADEON_READ(RADEON_CP_RB_RPTR_ADDR)
843 + RADEON_SCRATCH_REG_OFFSET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000845 RADEON_WRITE(RADEON_SCRATCH_UMSK, 0x7);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846
Dave Airliedd8d7cb2009-02-20 13:28:59 +1000847 radeon_enable_bm(dev_priv);
Dave Airlied5ea7022006-03-19 19:37:55 +1100848
David Millerb07fa022009-02-12 02:15:37 -0800849 radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(0), 0);
Dave Airlie7c1c2872008-11-28 14:22:24 +1000850 RADEON_WRITE(RADEON_LAST_FRAME_REG, 0);
Dave Airlied5ea7022006-03-19 19:37:55 +1100851
David Millerb07fa022009-02-12 02:15:37 -0800852 radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1), 0);
Dave Airlie7c1c2872008-11-28 14:22:24 +1000853 RADEON_WRITE(RADEON_LAST_DISPATCH_REG, 0);
Dave Airlied5ea7022006-03-19 19:37:55 +1100854
David Millerb07fa022009-02-12 02:15:37 -0800855 radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(2), 0);
Dave Airlie7c1c2872008-11-28 14:22:24 +1000856 RADEON_WRITE(RADEON_LAST_CLEAR_REG, 0);
Dave Airlied5ea7022006-03-19 19:37:55 +1100857
etienne3d161182009-02-20 09:44:45 +1000858 /* reset sarea copies of these */
859 master_priv = file_priv->master->driver_priv;
860 if (master_priv->sarea_priv) {
861 master_priv->sarea_priv->last_frame = 0;
862 master_priv->sarea_priv->last_dispatch = 0;
863 master_priv->sarea_priv->last_clear = 0;
864 }
865
Dave Airlied5ea7022006-03-19 19:37:55 +1100866 radeon_do_wait_for_idle(dev_priv);
867
868 /* Sync everything up */
869 RADEON_WRITE(RADEON_ISYNC_CNTL,
870 (RADEON_ISYNC_ANY2D_IDLE3D |
871 RADEON_ISYNC_ANY3D_IDLE2D |
872 RADEON_ISYNC_WAIT_IDLEGUI |
873 RADEON_ISYNC_CPSCRATCH_IDLEGUI));
874
875}
876
877static void radeon_test_writeback(drm_radeon_private_t * dev_priv)
878{
879 u32 tmp;
880
Dave Airlie6b79d522008-09-02 10:10:16 +1000881 /* Start with assuming that writeback doesn't work */
882 dev_priv->writeback_works = 0;
883
Dave Airlied5ea7022006-03-19 19:37:55 +1100884 /* Writeback doesn't seem to work everywhere, test it here and possibly
885 * enable it if it appears to work
886 */
David Millerb07fa022009-02-12 02:15:37 -0800887 radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1), 0);
888
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000889 RADEON_WRITE(RADEON_SCRATCH_REG1, 0xdeadbeef);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000891 for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
David Millerb07fa022009-02-12 02:15:37 -0800892 u32 val;
893
894 val = radeon_read_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1));
895 if (val == 0xdeadbeef)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896 break;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000897 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898 }
899
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000900 if (tmp < dev_priv->usec_timeout) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901 dev_priv->writeback_works = 1;
Dave Airlied5ea7022006-03-19 19:37:55 +1100902 DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903 } else {
904 dev_priv->writeback_works = 0;
Dave Airlied5ea7022006-03-19 19:37:55 +1100905 DRM_INFO("writeback test failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906 }
Dave Airlie689b9d72005-09-30 17:09:07 +1000907 if (radeon_no_wb == 1) {
908 dev_priv->writeback_works = 0;
Dave Airlied5ea7022006-03-19 19:37:55 +1100909 DRM_INFO("writeback forced off\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910 }
Michel Dänzerae1b1a482006-08-07 20:37:46 +1000911
912 if (!dev_priv->writeback_works) {
913 /* Disable writeback to avoid unnecessary bus master transfer */
914 RADEON_WRITE(RADEON_CP_RB_CNTL, RADEON_READ(RADEON_CP_RB_CNTL) |
915 RADEON_RB_NO_UPDATE);
916 RADEON_WRITE(RADEON_SCRATCH_UMSK, 0);
917 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918}
919
Dave Airlief2b04cd2007-05-08 15:19:23 +1000920/* Enable or disable IGP GART on the chip */
921static void radeon_set_igpgart(drm_radeon_private_t * dev_priv, int on)
922{
Maciej Cencora60f92682008-02-19 21:32:45 +1000923 u32 temp;
924
925 if (on) {
Alex Deucher45e51902008-05-28 13:28:59 +1000926 DRM_DEBUG("programming igp gart %08X %08lX %08X\n",
Maciej Cencora60f92682008-02-19 21:32:45 +1000927 dev_priv->gart_vm_start,
928 (long)dev_priv->gart_info.bus_addr,
929 dev_priv->gart_size);
930
Alex Deucher45e51902008-05-28 13:28:59 +1000931 temp = IGP_READ_MCIND(dev_priv, RS480_MC_MISC_CNTL);
Alex Deucherf0738e92008-10-16 17:12:02 +1000932 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
933 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
Alex Deucher45e51902008-05-28 13:28:59 +1000934 IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, (RS480_GART_INDEX_REG_EN |
935 RS690_BLOCK_GFX_D3_EN));
936 else
937 IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, RS480_GART_INDEX_REG_EN);
Maciej Cencora60f92682008-02-19 21:32:45 +1000938
Alex Deucher45e51902008-05-28 13:28:59 +1000939 IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
940 RS480_VA_SIZE_32MB));
Maciej Cencora60f92682008-02-19 21:32:45 +1000941
Alex Deucher45e51902008-05-28 13:28:59 +1000942 temp = IGP_READ_MCIND(dev_priv, RS480_GART_FEATURE_ID);
943 IGP_WRITE_MCIND(RS480_GART_FEATURE_ID, (RS480_HANG_EN |
944 RS480_TLB_ENABLE |
945 RS480_GTW_LAC_EN |
946 RS480_1LEVEL_GART));
Maciej Cencora60f92682008-02-19 21:32:45 +1000947
Dave Airliefa0d71b2008-05-28 11:27:01 +1000948 temp = dev_priv->gart_info.bus_addr & 0xfffff000;
949 temp |= (upper_32_bits(dev_priv->gart_info.bus_addr) & 0xff) << 4;
Alex Deucher45e51902008-05-28 13:28:59 +1000950 IGP_WRITE_MCIND(RS480_GART_BASE, temp);
Maciej Cencora60f92682008-02-19 21:32:45 +1000951
Alex Deucher45e51902008-05-28 13:28:59 +1000952 temp = IGP_READ_MCIND(dev_priv, RS480_AGP_MODE_CNTL);
953 IGP_WRITE_MCIND(RS480_AGP_MODE_CNTL, ((1 << RS480_REQ_TYPE_SNOOP_SHIFT) |
954 RS480_REQ_TYPE_SNOOP_DIS));
Maciej Cencora60f92682008-02-19 21:32:45 +1000955
Alex Deucher5cfb6952008-06-19 12:38:29 +1000956 radeon_write_agp_base(dev_priv, dev_priv->gart_vm_start);
Dave Airlie3722bfc2008-05-28 11:28:27 +1000957
Maciej Cencora60f92682008-02-19 21:32:45 +1000958 dev_priv->gart_size = 32*1024*1024;
959 temp = (((dev_priv->gart_vm_start - 1 + dev_priv->gart_size) &
960 0xffff0000) | (dev_priv->gart_vm_start >> 16));
961
Alex Deucher45e51902008-05-28 13:28:59 +1000962 radeon_write_agp_location(dev_priv, temp);
Maciej Cencora60f92682008-02-19 21:32:45 +1000963
Alex Deucher45e51902008-05-28 13:28:59 +1000964 temp = IGP_READ_MCIND(dev_priv, RS480_AGP_ADDRESS_SPACE_SIZE);
965 IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
966 RS480_VA_SIZE_32MB));
Maciej Cencora60f92682008-02-19 21:32:45 +1000967
968 do {
Alex Deucher45e51902008-05-28 13:28:59 +1000969 temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
970 if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
Maciej Cencora60f92682008-02-19 21:32:45 +1000971 break;
972 DRM_UDELAY(1);
973 } while (1);
974
Alex Deucher45e51902008-05-28 13:28:59 +1000975 IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL,
976 RS480_GART_CACHE_INVALIDATE);
Alex Deucher27359772008-05-28 12:54:16 +1000977
Maciej Cencora60f92682008-02-19 21:32:45 +1000978 do {
Alex Deucher45e51902008-05-28 13:28:59 +1000979 temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
980 if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
Maciej Cencora60f92682008-02-19 21:32:45 +1000981 break;
982 DRM_UDELAY(1);
983 } while (1);
984
Alex Deucher45e51902008-05-28 13:28:59 +1000985 IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL, 0);
Maciej Cencora60f92682008-02-19 21:32:45 +1000986 } else {
Alex Deucher45e51902008-05-28 13:28:59 +1000987 IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, 0);
Maciej Cencora60f92682008-02-19 21:32:45 +1000988 }
989}
990
Alex Deucherc1556f72009-02-25 16:57:49 -0500991/* Enable or disable IGP GART on the chip */
992static void rs600_set_igpgart(drm_radeon_private_t *dev_priv, int on)
993{
994 u32 temp;
995 int i;
996
997 if (on) {
998 DRM_DEBUG("programming igp gart %08X %08lX %08X\n",
999 dev_priv->gart_vm_start,
1000 (long)dev_priv->gart_info.bus_addr,
1001 dev_priv->gart_size);
1002
1003 IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, (RS600_EFFECTIVE_L2_CACHE_SIZE(6) |
1004 RS600_EFFECTIVE_L2_QUEUE_SIZE(6)));
1005
1006 for (i = 0; i < 19; i++)
1007 IGP_WRITE_MCIND(RS600_MC_PT0_CLIENT0_CNTL + i,
1008 (RS600_ENABLE_TRANSLATION_MODE_OVERRIDE |
1009 RS600_SYSTEM_ACCESS_MODE_IN_SYS |
1010 RS600_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASSTHROUGH |
1011 RS600_EFFECTIVE_L1_CACHE_SIZE(3) |
1012 RS600_ENABLE_FRAGMENT_PROCESSING |
1013 RS600_EFFECTIVE_L1_QUEUE_SIZE(3)));
1014
1015 IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_CNTL, (RS600_ENABLE_PAGE_TABLE |
1016 RS600_PAGE_TABLE_TYPE_FLAT));
1017
1018 /* disable all other contexts */
1019 for (i = 1; i < 8; i++)
1020 IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_CNTL + i, 0);
1021
1022 /* setup the page table aperture */
1023 IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_FLAT_BASE_ADDR,
1024 dev_priv->gart_info.bus_addr);
1025 IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_FLAT_START_ADDR,
1026 dev_priv->gart_vm_start);
1027 IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_FLAT_END_ADDR,
1028 (dev_priv->gart_vm_start + dev_priv->gart_size - 1));
1029 IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR, 0);
1030
1031 /* setup the system aperture */
1032 IGP_WRITE_MCIND(RS600_MC_PT0_SYSTEM_APERTURE_LOW_ADDR,
1033 dev_priv->gart_vm_start);
1034 IGP_WRITE_MCIND(RS600_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR,
1035 (dev_priv->gart_vm_start + dev_priv->gart_size - 1));
1036
1037 /* enable page tables */
1038 temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
1039 IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, (temp | RS600_ENABLE_PT));
1040
1041 temp = IGP_READ_MCIND(dev_priv, RS600_MC_CNTL1);
1042 IGP_WRITE_MCIND(RS600_MC_CNTL1, (temp | RS600_ENABLE_PAGE_TABLES));
1043
1044 /* invalidate the cache */
1045 temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
1046
1047 temp &= ~(RS600_INVALIDATE_ALL_L1_TLBS | RS600_INVALIDATE_L2_CACHE);
1048 IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, temp);
1049 temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
1050
1051 temp |= RS600_INVALIDATE_ALL_L1_TLBS | RS600_INVALIDATE_L2_CACHE;
1052 IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, temp);
1053 temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
1054
1055 temp &= ~(RS600_INVALIDATE_ALL_L1_TLBS | RS600_INVALIDATE_L2_CACHE);
1056 IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, temp);
1057 temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
1058
1059 } else {
1060 IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, 0);
1061 temp = IGP_READ_MCIND(dev_priv, RS600_MC_CNTL1);
1062 temp &= ~RS600_ENABLE_PAGE_TABLES;
1063 IGP_WRITE_MCIND(RS600_MC_CNTL1, temp);
1064 }
1065}
1066
Dave Airlieea98a922005-09-11 20:28:11 +10001067static void radeon_set_pciegart(drm_radeon_private_t * dev_priv, int on)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068{
Dave Airlieea98a922005-09-11 20:28:11 +10001069 u32 tmp = RADEON_READ_PCIE(dev_priv, RADEON_PCIE_TX_GART_CNTL);
1070 if (on) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071
Dave Airlieea98a922005-09-11 20:28:11 +10001072 DRM_DEBUG("programming pcie %08X %08lX %08X\n",
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001073 dev_priv->gart_vm_start,
1074 (long)dev_priv->gart_info.bus_addr,
Dave Airlieea98a922005-09-11 20:28:11 +10001075 dev_priv->gart_size);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001076 RADEON_WRITE_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO,
1077 dev_priv->gart_vm_start);
1078 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_BASE,
1079 dev_priv->gart_info.bus_addr);
1080 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_START_LO,
1081 dev_priv->gart_vm_start);
1082 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_END_LO,
1083 dev_priv->gart_vm_start +
1084 dev_priv->gart_size - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085
Dave Airlie3d5e2c12008-02-07 15:01:05 +10001086 radeon_write_agp_location(dev_priv, 0xffffffc0); /* ?? */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001088 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
1089 RADEON_PCIE_TX_GART_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090 } else {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001091 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
1092 tmp & ~RADEON_PCIE_TX_GART_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093 }
1094}
1095
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096/* Enable or disable PCI GART on the chip */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001097static void radeon_set_pcigart(drm_radeon_private_t * dev_priv, int on)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098{
Dave Airlied985c102006-01-02 21:32:48 +11001099 u32 tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100
Alex Deucher45e51902008-05-28 13:28:59 +10001101 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
Alex Deucherf0738e92008-10-16 17:12:02 +10001102 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740) ||
Alex Deucher45e51902008-05-28 13:28:59 +10001103 (dev_priv->flags & RADEON_IS_IGPGART)) {
Dave Airlief2b04cd2007-05-08 15:19:23 +10001104 radeon_set_igpgart(dev_priv, on);
1105 return;
1106 }
1107
Alex Deucherc1556f72009-02-25 16:57:49 -05001108 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600) {
1109 rs600_set_igpgart(dev_priv, on);
1110 return;
1111 }
1112
Dave Airlie54a56ac2006-09-22 04:25:09 +10001113 if (dev_priv->flags & RADEON_IS_PCIE) {
Dave Airlieea98a922005-09-11 20:28:11 +10001114 radeon_set_pciegart(dev_priv, on);
1115 return;
1116 }
1117
Dave Airliebc5f4522007-11-05 12:50:58 +10001118 tmp = RADEON_READ(RADEON_AIC_CNTL);
Dave Airlied985c102006-01-02 21:32:48 +11001119
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001120 if (on) {
1121 RADEON_WRITE(RADEON_AIC_CNTL,
1122 tmp | RADEON_PCIGART_TRANSLATE_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123
1124 /* set PCI GART page-table base address
1125 */
Dave Airlieea98a922005-09-11 20:28:11 +10001126 RADEON_WRITE(RADEON_AIC_PT_BASE, dev_priv->gart_info.bus_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127
1128 /* set address range for PCI address translate
1129 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001130 RADEON_WRITE(RADEON_AIC_LO_ADDR, dev_priv->gart_vm_start);
1131 RADEON_WRITE(RADEON_AIC_HI_ADDR, dev_priv->gart_vm_start
1132 + dev_priv->gart_size - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133
1134 /* Turn off AGP aperture -- is this required for PCI GART?
1135 */
Dave Airlie3d5e2c12008-02-07 15:01:05 +10001136 radeon_write_agp_location(dev_priv, 0xffffffc0);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001137 RADEON_WRITE(RADEON_AGP_COMMAND, 0); /* clear AGP_COMMAND */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138 } else {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001139 RADEON_WRITE(RADEON_AIC_CNTL,
1140 tmp & ~RADEON_PCIGART_TRANSLATE_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141 }
1142}
1143
David Miller6abf6bb2009-02-14 01:51:07 -08001144static int radeon_setup_pcigart_surface(drm_radeon_private_t *dev_priv)
1145{
1146 struct drm_ati_pcigart_info *gart_info = &dev_priv->gart_info;
1147 struct radeon_virt_surface *vp;
1148 int i;
1149
1150 for (i = 0; i < RADEON_MAX_SURFACES * 2; i++) {
1151 if (!dev_priv->virt_surfaces[i].file_priv ||
1152 dev_priv->virt_surfaces[i].file_priv == PCIGART_FILE_PRIV)
1153 break;
1154 }
1155 if (i >= 2 * RADEON_MAX_SURFACES)
1156 return -ENOMEM;
1157 vp = &dev_priv->virt_surfaces[i];
1158
1159 for (i = 0; i < RADEON_MAX_SURFACES; i++) {
1160 struct radeon_surface *sp = &dev_priv->surfaces[i];
1161 if (sp->refcount)
1162 continue;
1163
1164 vp->surface_index = i;
1165 vp->lower = gart_info->bus_addr;
1166 vp->upper = vp->lower + gart_info->table_size;
1167 vp->flags = 0;
1168 vp->file_priv = PCIGART_FILE_PRIV;
1169
1170 sp->refcount = 1;
1171 sp->lower = vp->lower;
1172 sp->upper = vp->upper;
1173 sp->flags = 0;
1174
1175 RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, sp->flags);
1176 RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND + 16 * i, sp->lower);
1177 RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND + 16 * i, sp->upper);
1178 return 0;
1179 }
1180
1181 return -ENOMEM;
1182}
1183
Dave Airlie7c1c2872008-11-28 14:22:24 +10001184static int radeon_do_init_cp(struct drm_device *dev, drm_radeon_init_t *init,
1185 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186{
Dave Airlied985c102006-01-02 21:32:48 +11001187 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001188 struct drm_radeon_master_private *master_priv = file_priv->master->driver_priv;
Dave Airlied985c102006-01-02 21:32:48 +11001189
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001190 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191
Dave Airlief3dd5c32006-03-25 18:09:46 +11001192 /* if we require new memory map but we don't have it fail */
Dave Airlie54a56ac2006-09-22 04:25:09 +10001193 if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
Dave Airlieb15ec362006-08-19 17:43:52 +10001194 DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
Dave Airlief3dd5c32006-03-25 18:09:46 +11001195 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001196 return -EINVAL;
Dave Airlief3dd5c32006-03-25 18:09:46 +11001197 }
1198
Dave Airlie54a56ac2006-09-22 04:25:09 +10001199 if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
Dave Airlied985c102006-01-02 21:32:48 +11001200 DRM_DEBUG("Forcing AGP card to PCI mode\n");
Dave Airlie54a56ac2006-09-22 04:25:09 +10001201 dev_priv->flags &= ~RADEON_IS_AGP;
1202 } else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
Dave Airlieb15ec362006-08-19 17:43:52 +10001203 && !init->is_pci) {
1204 DRM_DEBUG("Restoring AGP flag\n");
Dave Airlie54a56ac2006-09-22 04:25:09 +10001205 dev_priv->flags |= RADEON_IS_AGP;
Dave Airlied985c102006-01-02 21:32:48 +11001206 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207
Dave Airlie54a56ac2006-09-22 04:25:09 +10001208 if ((!(dev_priv->flags & RADEON_IS_AGP)) && !dev->sg) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001209 DRM_ERROR("PCI GART memory not allocated!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001211 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212 }
1213
1214 dev_priv->usec_timeout = init->usec_timeout;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001215 if (dev_priv->usec_timeout < 1 ||
1216 dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
1217 DRM_DEBUG("TIMEOUT problem!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001219 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220 }
1221
Dave Airlieddbee332007-07-11 12:16:01 +10001222 /* Enable vblank on CRTC1 for older X servers
1223 */
1224 dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;
1225
Dave Airlied985c102006-01-02 21:32:48 +11001226 switch(init->func) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227 case RADEON_INIT_R200_CP:
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001228 dev_priv->microcode_version = UCODE_R200;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229 break;
1230 case RADEON_INIT_R300_CP:
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001231 dev_priv->microcode_version = UCODE_R300;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232 break;
1233 default:
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001234 dev_priv->microcode_version = UCODE_R100;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001236
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237 dev_priv->do_boxes = 0;
1238 dev_priv->cp_mode = init->cp_mode;
1239
1240 /* We don't support anything other than bus-mastering ring mode,
1241 * but the ring can be in either AGP or PCI space for the ring
1242 * read pointer.
1243 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001244 if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
1245 (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
1246 DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001248 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249 }
1250
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001251 switch (init->fb_bpp) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252 case 16:
1253 dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
1254 break;
1255 case 32:
1256 default:
1257 dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
1258 break;
1259 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001260 dev_priv->front_offset = init->front_offset;
1261 dev_priv->front_pitch = init->front_pitch;
1262 dev_priv->back_offset = init->back_offset;
1263 dev_priv->back_pitch = init->back_pitch;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001265 switch (init->depth_bpp) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266 case 16:
1267 dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_16BIT_INT_Z;
1268 break;
1269 case 32:
1270 default:
1271 dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_24BIT_INT_Z;
1272 break;
1273 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001274 dev_priv->depth_offset = init->depth_offset;
1275 dev_priv->depth_pitch = init->depth_pitch;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276
1277 /* Hardware state for depth clears. Remove this if/when we no
1278 * longer clear the depth buffer with a 3D rectangle. Hard-code
1279 * all values to prevent unwanted 3D state from slipping through
1280 * and screwing with the clear operation.
1281 */
1282 dev_priv->depth_clear.rb3d_cntl = (RADEON_PLANE_MASK_ENABLE |
1283 (dev_priv->color_fmt << 10) |
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001284 (dev_priv->microcode_version ==
1285 UCODE_R100 ? RADEON_ZBLOCK16 : 0));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001287 dev_priv->depth_clear.rb3d_zstencilcntl =
1288 (dev_priv->depth_fmt |
1289 RADEON_Z_TEST_ALWAYS |
1290 RADEON_STENCIL_TEST_ALWAYS |
1291 RADEON_STENCIL_S_FAIL_REPLACE |
1292 RADEON_STENCIL_ZPASS_REPLACE |
1293 RADEON_STENCIL_ZFAIL_REPLACE | RADEON_Z_WRITE_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294
1295 dev_priv->depth_clear.se_cntl = (RADEON_FFACE_CULL_CW |
1296 RADEON_BFACE_SOLID |
1297 RADEON_FFACE_SOLID |
1298 RADEON_FLAT_SHADE_VTX_LAST |
1299 RADEON_DIFFUSE_SHADE_FLAT |
1300 RADEON_ALPHA_SHADE_FLAT |
1301 RADEON_SPECULAR_SHADE_FLAT |
1302 RADEON_FOG_SHADE_FLAT |
1303 RADEON_VTX_PIX_CENTER_OGL |
1304 RADEON_ROUND_MODE_TRUNC |
1305 RADEON_ROUND_PREC_8TH_PIX);
1306
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308 dev_priv->ring_offset = init->ring_offset;
1309 dev_priv->ring_rptr_offset = init->ring_rptr_offset;
1310 dev_priv->buffers_offset = init->buffers_offset;
1311 dev_priv->gart_textures_offset = init->gart_textures_offset;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001312
Dave Airlie7c1c2872008-11-28 14:22:24 +10001313 master_priv->sarea = drm_getsarea(dev);
1314 if (!master_priv->sarea) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315 DRM_ERROR("could not find sarea!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001317 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318 }
1319
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320 dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001321 if (!dev_priv->cp_ring) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322 DRM_ERROR("could not find cp ring region!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001324 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325 }
1326 dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001327 if (!dev_priv->ring_rptr) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328 DRM_ERROR("could not find ring read pointer!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001330 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331 }
Dave Airlied1f2b552005-08-05 22:11:22 +10001332 dev->agp_buffer_token = init->buffers_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001333 dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001334 if (!dev->agp_buffer_map) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335 DRM_ERROR("could not find dma buffer region!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001337 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001338 }
1339
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001340 if (init->gart_textures_offset) {
1341 dev_priv->gart_textures =
1342 drm_core_findmap(dev, init->gart_textures_offset);
1343 if (!dev_priv->gart_textures) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344 DRM_ERROR("could not find GART texture region!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001346 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347 }
1348 }
1349
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001351 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlie9b8d5a12009-02-07 11:15:41 +10001352 drm_core_ioremap_wc(dev_priv->cp_ring, dev);
1353 drm_core_ioremap_wc(dev_priv->ring_rptr, dev);
1354 drm_core_ioremap_wc(dev->agp_buffer_map, dev);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001355 if (!dev_priv->cp_ring->handle ||
1356 !dev_priv->ring_rptr->handle ||
1357 !dev->agp_buffer_map->handle) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358 DRM_ERROR("could not find ioremap agp regions!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001359 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001360 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361 }
1362 } else
1363#endif
1364 {
Benjamin Herrenschmidt41c2e752009-02-02 16:55:47 +11001365 dev_priv->cp_ring->handle =
1366 (void *)(unsigned long)dev_priv->cp_ring->offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367 dev_priv->ring_rptr->handle =
Benjamin Herrenschmidt41c2e752009-02-02 16:55:47 +11001368 (void *)(unsigned long)dev_priv->ring_rptr->offset;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001369 dev->agp_buffer_map->handle =
Benjamin Herrenschmidt41c2e752009-02-02 16:55:47 +11001370 (void *)(unsigned long)dev->agp_buffer_map->offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001372 DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
1373 dev_priv->cp_ring->handle);
1374 DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
1375 dev_priv->ring_rptr->handle);
1376 DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
1377 dev->agp_buffer_map->handle);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378 }
1379
Dave Airlie3d5e2c12008-02-07 15:01:05 +10001380 dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 16;
Dave Airliebc5f4522007-11-05 12:50:58 +10001381 dev_priv->fb_size =
Dave Airlie3d5e2c12008-02-07 15:01:05 +10001382 ((radeon_read_fb_location(dev_priv) & 0xffff0000u) + 0x10000)
Dave Airlied5ea7022006-03-19 19:37:55 +11001383 - dev_priv->fb_location;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001385 dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
1386 ((dev_priv->front_offset
1387 + dev_priv->fb_location) >> 10));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001389 dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
1390 ((dev_priv->back_offset
1391 + dev_priv->fb_location) >> 10));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001393 dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
1394 ((dev_priv->depth_offset
1395 + dev_priv->fb_location) >> 10));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396
1397 dev_priv->gart_size = init->gart_size;
Dave Airlied5ea7022006-03-19 19:37:55 +11001398
1399 /* New let's set the memory map ... */
1400 if (dev_priv->new_memmap) {
1401 u32 base = 0;
1402
1403 DRM_INFO("Setting GART location based on new memory map\n");
1404
1405 /* If using AGP, try to locate the AGP aperture at the same
1406 * location in the card and on the bus, though we have to
1407 * align it down.
1408 */
1409#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001410 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlied5ea7022006-03-19 19:37:55 +11001411 base = dev->agp->base;
1412 /* Check if valid */
Michel Dänzer80b2c382007-02-18 18:03:21 +11001413 if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
1414 base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
Dave Airlied5ea7022006-03-19 19:37:55 +11001415 DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
1416 dev->agp->base);
1417 base = 0;
1418 }
1419 }
1420#endif
1421 /* If not or if AGP is at 0 (Macs), try to put it elsewhere */
1422 if (base == 0) {
1423 base = dev_priv->fb_location + dev_priv->fb_size;
Michel Dänzer80b2c382007-02-18 18:03:21 +11001424 if (base < dev_priv->fb_location ||
1425 ((base + dev_priv->gart_size) & 0xfffffffful) < base)
Dave Airlied5ea7022006-03-19 19:37:55 +11001426 base = dev_priv->fb_location
1427 - dev_priv->gart_size;
Dave Airliebc5f4522007-11-05 12:50:58 +10001428 }
Dave Airlied5ea7022006-03-19 19:37:55 +11001429 dev_priv->gart_vm_start = base & 0xffc00000u;
1430 if (dev_priv->gart_vm_start != base)
1431 DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
1432 base, dev_priv->gart_vm_start);
1433 } else {
1434 DRM_INFO("Setting GART location based on old memory map\n");
1435 dev_priv->gart_vm_start = dev_priv->fb_location +
1436 RADEON_READ(RADEON_CONFIG_APER_SIZE);
1437 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438
1439#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001440 if (dev_priv->flags & RADEON_IS_AGP)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441 dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001442 - dev->agp->base
1443 + dev_priv->gart_vm_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444 else
1445#endif
1446 dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
Ivan Kokshayskyb0917bd2005-10-26 11:05:25 +01001447 - (unsigned long)dev->sg->virtual
1448 + dev_priv->gart_vm_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001450 DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
1451 DRM_DEBUG("dev_priv->gart_vm_start 0x%x\n", dev_priv->gart_vm_start);
1452 DRM_DEBUG("dev_priv->gart_buffers_offset 0x%lx\n",
1453 dev_priv->gart_buffers_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001455 dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
1456 dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457 + init->ring_size / sizeof(u32));
1458 dev_priv->ring.size = init->ring_size;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001459 dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460
Roland Scheidegger576cc452008-02-07 14:59:24 +10001461 dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
1462 dev_priv->ring.rptr_update_l2qw = drm_order( /* init->rptr_update */ 4096 / 8);
1463
1464 dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
1465 dev_priv->ring.fetch_size_l2ow = drm_order( /* init->fetch_size */ 32 / 16);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001466 dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467
1468 dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;
1469
1470#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001471 if (dev_priv->flags & RADEON_IS_AGP) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001472 /* Turn off PCI GART */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001473 radeon_set_pcigart(dev_priv, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474 } else
1475#endif
1476 {
David Miller6abf6bb2009-02-14 01:51:07 -08001477 u32 sctrl;
1478 int ret;
1479
Dave Airlieb05c2382008-03-17 10:24:24 +10001480 dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
Dave Airlieea98a922005-09-11 20:28:11 +10001481 /* if we have an offset set from userspace */
Dave Airlief2b04cd2007-05-08 15:19:23 +10001482 if (dev_priv->pcigart_offset_set) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001483 dev_priv->gart_info.bus_addr =
Benjamin Herrenschmidt41c2e752009-02-02 16:55:47 +11001484 (resource_size_t)dev_priv->pcigart_offset + dev_priv->fb_location;
Dave Airlief26c4732006-01-02 17:18:39 +11001485 dev_priv->gart_info.mapping.offset =
Dave Airlie7fc86862007-11-05 10:45:27 +10001486 dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
Dave Airlief26c4732006-01-02 17:18:39 +11001487 dev_priv->gart_info.mapping.size =
Dave Airlief2b04cd2007-05-08 15:19:23 +10001488 dev_priv->gart_info.table_size;
Dave Airlief26c4732006-01-02 17:18:39 +11001489
Dave Airlie242e3df2008-07-15 15:48:05 +10001490 drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001491 dev_priv->gart_info.addr =
Dave Airlief26c4732006-01-02 17:18:39 +11001492 dev_priv->gart_info.mapping.handle;
Dave Airlieea98a922005-09-11 20:28:11 +10001493
Dave Airlief2b04cd2007-05-08 15:19:23 +10001494 if (dev_priv->flags & RADEON_IS_PCIE)
1495 dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCIE;
1496 else
1497 dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001498 dev_priv->gart_info.gart_table_location =
1499 DRM_ATI_GART_FB;
1500
Dave Airlief26c4732006-01-02 17:18:39 +11001501 DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001502 dev_priv->gart_info.addr,
1503 dev_priv->pcigart_offset);
1504 } else {
Dave Airlief2b04cd2007-05-08 15:19:23 +10001505 if (dev_priv->flags & RADEON_IS_IGPGART)
1506 dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_IGP;
1507 else
1508 dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001509 dev_priv->gart_info.gart_table_location =
1510 DRM_ATI_GART_MAIN;
Dave Airlief26c4732006-01-02 17:18:39 +11001511 dev_priv->gart_info.addr = NULL;
1512 dev_priv->gart_info.bus_addr = 0;
Dave Airlie54a56ac2006-09-22 04:25:09 +10001513 if (dev_priv->flags & RADEON_IS_PCIE) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001514 DRM_ERROR
1515 ("Cannot use PCI Express without GART in FB memory\n");
Dave Airlieea98a922005-09-11 20:28:11 +10001516 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001517 return -EINVAL;
Dave Airlieea98a922005-09-11 20:28:11 +10001518 }
1519 }
1520
David Miller6abf6bb2009-02-14 01:51:07 -08001521 sctrl = RADEON_READ(RADEON_SURFACE_CNTL);
1522 RADEON_WRITE(RADEON_SURFACE_CNTL, 0);
Alex Deucherc1556f72009-02-25 16:57:49 -05001523 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
1524 ret = r600_page_table_init(dev);
1525 else
1526 ret = drm_ati_pcigart_init(dev, &dev_priv->gart_info);
David Miller6abf6bb2009-02-14 01:51:07 -08001527 RADEON_WRITE(RADEON_SURFACE_CNTL, sctrl);
1528
1529 if (!ret) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001530 DRM_ERROR("failed to init PCI GART!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001532 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533 }
1534
David Miller6abf6bb2009-02-14 01:51:07 -08001535 ret = radeon_setup_pcigart_surface(dev_priv);
1536 if (ret) {
1537 DRM_ERROR("failed to setup GART surface!\n");
Alex Deucherc1556f72009-02-25 16:57:49 -05001538 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
1539 r600_page_table_cleanup(dev, &dev_priv->gart_info);
1540 else
1541 drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info);
David Miller6abf6bb2009-02-14 01:51:07 -08001542 radeon_do_cleanup_cp(dev);
1543 return ret;
1544 }
1545
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546 /* Turn on PCI GART */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001547 radeon_set_pcigart(dev_priv, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001548 }
1549
Ben Hutchings70967ab2009-08-29 14:53:51 +01001550 if (!dev_priv->me_fw) {
1551 int err = radeon_cp_init_microcode(dev_priv);
1552 if (err) {
1553 DRM_ERROR("Failed to load firmware!\n");
1554 radeon_do_cleanup_cp(dev);
1555 return err;
1556 }
1557 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001558 radeon_cp_load_microcode(dev_priv);
etienne3d161182009-02-20 09:44:45 +10001559 radeon_cp_init_ring_buffer(dev, dev_priv, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560
1561 dev_priv->last_buf = 0;
1562
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001563 radeon_do_engine_reset(dev);
Dave Airlied5ea7022006-03-19 19:37:55 +11001564 radeon_test_writeback(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565
1566 return 0;
1567}
1568
Dave Airlie84b1fd12007-07-11 15:53:27 +10001569static int radeon_do_cleanup_cp(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570{
1571 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001572 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573
1574 /* Make sure interrupts are disabled here because the uninstall ioctl
1575 * may not have been called from userspace and after dev_private
1576 * is freed, it's too late.
1577 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001578 if (dev->irq_enabled)
1579 drm_irq_uninstall(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580
1581#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001582 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlied985c102006-01-02 21:32:48 +11001583 if (dev_priv->cp_ring != NULL) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001584 drm_core_ioremapfree(dev_priv->cp_ring, dev);
Dave Airlied985c102006-01-02 21:32:48 +11001585 dev_priv->cp_ring = NULL;
1586 }
1587 if (dev_priv->ring_rptr != NULL) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001588 drm_core_ioremapfree(dev_priv->ring_rptr, dev);
Dave Airlied985c102006-01-02 21:32:48 +11001589 dev_priv->ring_rptr = NULL;
1590 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001591 if (dev->agp_buffer_map != NULL) {
1592 drm_core_ioremapfree(dev->agp_buffer_map, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593 dev->agp_buffer_map = NULL;
1594 }
1595 } else
1596#endif
1597 {
Dave Airlied985c102006-01-02 21:32:48 +11001598
1599 if (dev_priv->gart_info.bus_addr) {
1600 /* Turn off PCI GART */
1601 radeon_set_pcigart(dev_priv, 0);
Alex Deucherc1556f72009-02-25 16:57:49 -05001602 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
1603 r600_page_table_cleanup(dev, &dev_priv->gart_info);
1604 else {
1605 if (!drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info))
1606 DRM_ERROR("failed to cleanup PCI GART!\n");
1607 }
Dave Airlied985c102006-01-02 21:32:48 +11001608 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001609
Dave Airlied985c102006-01-02 21:32:48 +11001610 if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB)
1611 {
Dave Airlief26c4732006-01-02 17:18:39 +11001612 drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
Hannes Eder8f497aa2009-03-05 20:14:18 +01001613 dev_priv->gart_info.addr = NULL;
Dave Airlieea98a922005-09-11 20:28:11 +10001614 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616 /* only clear to the start of flags */
1617 memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));
1618
1619 return 0;
1620}
1621
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001622/* This code will reinit the Radeon CP hardware after a resume from disc.
1623 * AFAIK, it would be very difficult to pickle the state at suspend time, so
Linus Torvalds1da177e2005-04-16 15:20:36 -07001624 * here we make sure that all Radeon hardware initialisation is re-done without
1625 * affecting running applications.
1626 *
1627 * Charl P. Botha <http://cpbotha.net>
1628 */
etienne3d161182009-02-20 09:44:45 +10001629static int radeon_do_resume_cp(struct drm_device *dev, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001630{
1631 drm_radeon_private_t *dev_priv = dev->dev_private;
1632
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001633 if (!dev_priv) {
1634 DRM_ERROR("Called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001635 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636 }
1637
1638 DRM_DEBUG("Starting radeon_do_resume_cp()\n");
1639
1640#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001641 if (dev_priv->flags & RADEON_IS_AGP) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642 /* Turn off PCI GART */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001643 radeon_set_pcigart(dev_priv, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644 } else
1645#endif
1646 {
1647 /* Turn on PCI GART */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001648 radeon_set_pcigart(dev_priv, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001649 }
1650
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001651 radeon_cp_load_microcode(dev_priv);
etienne3d161182009-02-20 09:44:45 +10001652 radeon_cp_init_ring_buffer(dev, dev_priv, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653
Dave Airlie566d84d2010-02-24 17:17:13 +10001654 dev_priv->have_z_offset = 0;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001655 radeon_do_engine_reset(dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001656 radeon_irq_set_state(dev, RADEON_SW_INT_ENABLE, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001657
1658 DRM_DEBUG("radeon_do_resume_cp() complete\n");
1659
1660 return 0;
1661}
1662
Eric Anholtc153f452007-09-03 12:06:45 +10001663int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001664{
Alex Deucherc05ce082009-02-24 16:22:29 -05001665 drm_radeon_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001666 drm_radeon_init_t *init = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667
Eric Anholt6c340ea2007-08-25 20:23:09 +10001668 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669
Eric Anholtc153f452007-09-03 12:06:45 +10001670 if (init->func == RADEON_INIT_R300_CP)
Dave Airlie3d5e2c12008-02-07 15:01:05 +10001671 r300_init_reg_flags(dev);
Dave Airlie414ed532005-08-16 20:43:16 +10001672
Eric Anholtc153f452007-09-03 12:06:45 +10001673 switch (init->func) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674 case RADEON_INIT_CP:
1675 case RADEON_INIT_R200_CP:
1676 case RADEON_INIT_R300_CP:
Dave Airlie7c1c2872008-11-28 14:22:24 +10001677 return radeon_do_init_cp(dev, init, file_priv);
Alex Deucherc05ce082009-02-24 16:22:29 -05001678 case RADEON_INIT_R600_CP:
1679 return r600_do_init_cp(dev, init, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001680 case RADEON_CLEANUP_CP:
Alex Deucherc05ce082009-02-24 16:22:29 -05001681 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
1682 return r600_do_cleanup_cp(dev);
1683 else
1684 return radeon_do_cleanup_cp(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685 }
1686
Eric Anholt20caafa2007-08-25 19:22:43 +10001687 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001688}
1689
Eric Anholtc153f452007-09-03 12:06:45 +10001690int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001691{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001693 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694
Eric Anholt6c340ea2007-08-25 20:23:09 +10001695 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001696
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001697 if (dev_priv->cp_running) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001698 DRM_DEBUG("while CP running\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001699 return 0;
1700 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001701 if (dev_priv->cp_mode == RADEON_CSQ_PRIDIS_INDDIS) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001702 DRM_DEBUG("called with bogus CP mode (%d)\n",
1703 dev_priv->cp_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704 return 0;
1705 }
1706
Alex Deucherc05ce082009-02-24 16:22:29 -05001707 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
1708 r600_do_cp_start(dev_priv);
1709 else
1710 radeon_do_cp_start(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001711
1712 return 0;
1713}
1714
1715/* Stop the CP. The engine must have been idled before calling this
1716 * routine.
1717 */
Eric Anholtc153f452007-09-03 12:06:45 +10001718int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001720 drm_radeon_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001721 drm_radeon_cp_stop_t *stop = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001722 int ret;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001723 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001724
Eric Anholt6c340ea2007-08-25 20:23:09 +10001725 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726
Linus Torvalds1da177e2005-04-16 15:20:36 -07001727 if (!dev_priv->cp_running)
1728 return 0;
1729
1730 /* Flush any pending CP commands. This ensures any outstanding
1731 * commands are exectuted by the engine before we turn it off.
1732 */
Eric Anholtc153f452007-09-03 12:06:45 +10001733 if (stop->flush) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001734 radeon_do_cp_flush(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735 }
1736
1737 /* If we fail to make the engine go idle, we return an error
1738 * code so that the DRM ioctl wrapper can try again.
1739 */
Eric Anholtc153f452007-09-03 12:06:45 +10001740 if (stop->idle) {
Alex Deucherc05ce082009-02-24 16:22:29 -05001741 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
1742 ret = r600_do_cp_idle(dev_priv);
1743 else
1744 ret = radeon_do_cp_idle(dev_priv);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001745 if (ret)
1746 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747 }
1748
1749 /* Finally, we can turn off the CP. If the engine isn't idle,
1750 * we will get some dropped triangles as they won't be fully
1751 * rendered before the CP is shut down.
1752 */
Alex Deucherc05ce082009-02-24 16:22:29 -05001753 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
1754 r600_do_cp_stop(dev_priv);
1755 else
1756 radeon_do_cp_stop(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001757
1758 /* Reset the engine */
Alex Deucherc05ce082009-02-24 16:22:29 -05001759 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
1760 r600_do_engine_reset(dev);
1761 else
1762 radeon_do_engine_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001763
1764 return 0;
1765}
1766
Dave Airlie84b1fd12007-07-11 15:53:27 +10001767void radeon_do_release(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001768{
1769 drm_radeon_private_t *dev_priv = dev->dev_private;
1770 int i, ret;
1771
1772 if (dev_priv) {
1773 if (dev_priv->cp_running) {
1774 /* Stop the cp */
Dave Airlie53c379e2009-03-09 12:12:28 +10001775 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) {
Alex Deucherc05ce082009-02-24 16:22:29 -05001776 while ((ret = r600_do_cp_idle(dev_priv)) != 0) {
1777 DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778#ifdef __linux__
Alex Deucherc05ce082009-02-24 16:22:29 -05001779 schedule();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001780#else
Alex Deucherc05ce082009-02-24 16:22:29 -05001781 tsleep(&ret, PZERO, "rdnrel", 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001782#endif
Alex Deucherc05ce082009-02-24 16:22:29 -05001783 }
1784 } else {
1785 while ((ret = radeon_do_cp_idle(dev_priv)) != 0) {
1786 DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
1787#ifdef __linux__
1788 schedule();
1789#else
1790 tsleep(&ret, PZERO, "rdnrel", 1);
1791#endif
1792 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001793 }
Alex Deucherc05ce082009-02-24 16:22:29 -05001794 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) {
1795 r600_do_cp_stop(dev_priv);
1796 r600_do_engine_reset(dev);
1797 } else {
1798 radeon_do_cp_stop(dev_priv);
1799 radeon_do_engine_reset(dev);
1800 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001801 }
1802
Alex Deucherc05ce082009-02-24 16:22:29 -05001803 if ((dev_priv->flags & RADEON_FAMILY_MASK) < CHIP_R600) {
1804 /* Disable *all* interrupts */
1805 if (dev_priv->mmio) /* remove this after permanent addmaps */
1806 RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807
Alex Deucherc05ce082009-02-24 16:22:29 -05001808 if (dev_priv->mmio) { /* remove all surfaces */
1809 for (i = 0; i < RADEON_MAX_SURFACES; i++) {
1810 RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, 0);
1811 RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND +
1812 16 * i, 0);
1813 RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND +
1814 16 * i, 0);
1815 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001816 }
1817 }
1818
1819 /* Free memory heap structures */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001820 radeon_mem_takedown(&(dev_priv->gart_heap));
1821 radeon_mem_takedown(&(dev_priv->fb_heap));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001822
1823 /* deallocate kernel resources */
Alex Deucherc05ce082009-02-24 16:22:29 -05001824 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
1825 r600_do_cleanup_cp(dev);
1826 else
1827 radeon_do_cleanup_cp(dev);
Jesper Juhlc69a6ca2012-04-09 22:49:57 +02001828 release_firmware(dev_priv->me_fw);
1829 dev_priv->me_fw = NULL;
1830 release_firmware(dev_priv->pfp_fw);
1831 dev_priv->pfp_fw = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001832 }
1833}
1834
1835/* Just reset the CP ring. Called as part of an X Server engine reset.
1836 */
Eric Anholtc153f452007-09-03 12:06:45 +10001837int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001839 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001840 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001841
Eric Anholt6c340ea2007-08-25 20:23:09 +10001842 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001843
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001844 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001845 DRM_DEBUG("called before init done\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001846 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001847 }
1848
Alex Deucherc05ce082009-02-24 16:22:29 -05001849 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
1850 r600_do_cp_reset(dev_priv);
1851 else
1852 radeon_do_cp_reset(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001853
1854 /* The CP is no longer running after an engine reset */
1855 dev_priv->cp_running = 0;
1856
1857 return 0;
1858}
1859
Eric Anholtc153f452007-09-03 12:06:45 +10001860int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001861{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001862 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001863 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001864
Eric Anholt6c340ea2007-08-25 20:23:09 +10001865 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866
Alex Deucherc05ce082009-02-24 16:22:29 -05001867 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
1868 return r600_do_cp_idle(dev_priv);
1869 else
1870 return radeon_do_cp_idle(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001871}
1872
1873/* Added by Charl P. Botha to call radeon_do_resume_cp().
1874 */
Eric Anholtc153f452007-09-03 12:06:45 +10001875int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001876{
Alex Deucherc05ce082009-02-24 16:22:29 -05001877 drm_radeon_private_t *dev_priv = dev->dev_private;
1878 DRM_DEBUG("\n");
1879
1880 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
1881 return r600_do_resume_cp(dev, file_priv);
1882 else
1883 return radeon_do_resume_cp(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001884}
1885
Eric Anholtc153f452007-09-03 12:06:45 +10001886int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001887{
Alex Deucherc05ce082009-02-24 16:22:29 -05001888 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001889 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001890
Eric Anholt6c340ea2007-08-25 20:23:09 +10001891 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001892
Alex Deucherc05ce082009-02-24 16:22:29 -05001893 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
1894 return r600_do_engine_reset(dev);
1895 else
1896 return radeon_do_engine_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001897}
1898
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899/* ================================================================
1900 * Fullscreen mode
1901 */
1902
1903/* KW: Deprecated to say the least:
1904 */
Eric Anholtc153f452007-09-03 12:06:45 +10001905int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001906{
1907 return 0;
1908}
1909
Linus Torvalds1da177e2005-04-16 15:20:36 -07001910/* ================================================================
1911 * Freelist management
1912 */
1913
1914/* Original comment: FIXME: ROTATE_BUFS is a hack to cycle through
1915 * bufs until freelist code is used. Note this hides a problem with
1916 * the scratch register * (used to keep track of last buffer
1917 * completed) being written to before * the last buffer has actually
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001918 * completed rendering.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001919 *
1920 * KW: It's also a good way to find free buffers quickly.
1921 *
1922 * KW: Ideally this loop wouldn't exist, and freelist_get wouldn't
1923 * sleep. However, bugs in older versions of radeon_accel.c mean that
1924 * we essentially have to do this, else old clients will break.
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001925 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001926 * However, it does leave open a potential deadlock where all the
1927 * buffers are held by other clients, which can't release them because
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001928 * they can't get the lock.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001929 */
1930
Dave Airlie056219e2007-07-11 16:17:42 +10001931struct drm_buf *radeon_freelist_get(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001932{
Dave Airliecdd55a22007-07-11 16:32:08 +10001933 struct drm_device_dma *dma = dev->dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001934 drm_radeon_private_t *dev_priv = dev->dev_private;
1935 drm_radeon_buf_priv_t *buf_priv;
Dave Airlie056219e2007-07-11 16:17:42 +10001936 struct drm_buf *buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001937 int i, t;
1938 int start;
1939
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001940 if (++dev_priv->last_buf >= dma->buf_count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001941 dev_priv->last_buf = 0;
1942
1943 start = dev_priv->last_buf;
1944
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001945 for (t = 0; t < dev_priv->usec_timeout; t++) {
David Millerb07fa022009-02-12 02:15:37 -08001946 u32 done_age = GET_SCRATCH(dev_priv, 1);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001947 DRM_DEBUG("done_age = %d\n", done_age);
Robert Noland0a5c1e62009-10-20 07:23:07 -05001948 for (i = 0; i < dma->buf_count; i++) {
1949 buf = dma->buflist[start];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950 buf_priv = buf->dev_private;
Eric Anholt6c340ea2007-08-25 20:23:09 +10001951 if (buf->file_priv == NULL || (buf->pending &&
1952 buf_priv->age <=
1953 done_age)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001954 dev_priv->stats.requested_bufs++;
1955 buf->pending = 0;
1956 return buf;
1957 }
Robert Noland0a5c1e62009-10-20 07:23:07 -05001958 if (++start >= dma->buf_count)
1959 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960 }
1961
1962 if (t) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001963 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001964 dev_priv->stats.freelist_loops++;
1965 }
1966 }
1967
Linus Torvalds1da177e2005-04-16 15:20:36 -07001968 return NULL;
1969}
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001970
Dave Airlie84b1fd12007-07-11 15:53:27 +10001971void radeon_freelist_reset(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001972{
Dave Airliecdd55a22007-07-11 16:32:08 +10001973 struct drm_device_dma *dma = dev->dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001974 drm_radeon_private_t *dev_priv = dev->dev_private;
1975 int i;
1976
1977 dev_priv->last_buf = 0;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001978 for (i = 0; i < dma->buf_count; i++) {
Dave Airlie056219e2007-07-11 16:17:42 +10001979 struct drm_buf *buf = dma->buflist[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001980 drm_radeon_buf_priv_t *buf_priv = buf->dev_private;
1981 buf_priv->age = 0;
1982 }
1983}
1984
Linus Torvalds1da177e2005-04-16 15:20:36 -07001985/* ================================================================
1986 * CP command submission
1987 */
1988
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001989int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001990{
1991 drm_radeon_ring_buffer_t *ring = &dev_priv->ring;
1992 int i;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001993 u32 last_head = GET_RING_HEAD(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001994
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001995 for (i = 0; i < dev_priv->usec_timeout; i++) {
1996 u32 head = GET_RING_HEAD(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001997
1998 ring->space = (head - ring->tail) * sizeof(u32);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001999 if (ring->space <= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002000 ring->space += ring->size;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002001 if (ring->space > n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002002 return 0;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002003
Linus Torvalds1da177e2005-04-16 15:20:36 -07002004 dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
2005
2006 if (head != last_head)
2007 i = 0;
2008 last_head = head;
2009
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002010 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002011 }
2012
2013 /* FIXME: This return value is ignored in the BEGIN_RING macro! */
2014#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002015 radeon_status(dev_priv);
2016 DRM_ERROR("failed!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002017#endif
Eric Anholt20caafa2007-08-25 19:22:43 +10002018 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002019}
2020
Eric Anholt6c340ea2007-08-25 20:23:09 +10002021static int radeon_cp_get_buffers(struct drm_device *dev,
2022 struct drm_file *file_priv,
Dave Airliec60ce622007-07-11 15:27:12 +10002023 struct drm_dma * d)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002024{
2025 int i;
Dave Airlie056219e2007-07-11 16:17:42 +10002026 struct drm_buf *buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002027
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002028 for (i = d->granted_count; i < d->request_count; i++) {
2029 buf = radeon_freelist_get(dev);
2030 if (!buf)
Eric Anholt20caafa2007-08-25 19:22:43 +10002031 return -EBUSY; /* NOTE: broken client */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002032
Eric Anholt6c340ea2007-08-25 20:23:09 +10002033 buf->file_priv = file_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002034
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002035 if (DRM_COPY_TO_USER(&d->request_indices[i], &buf->idx,
2036 sizeof(buf->idx)))
Eric Anholt20caafa2007-08-25 19:22:43 +10002037 return -EFAULT;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002038 if (DRM_COPY_TO_USER(&d->request_sizes[i], &buf->total,
2039 sizeof(buf->total)))
Eric Anholt20caafa2007-08-25 19:22:43 +10002040 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002041
2042 d->granted_count++;
2043 }
2044 return 0;
2045}
2046
Eric Anholtc153f452007-09-03 12:06:45 +10002047int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002048{
Dave Airliecdd55a22007-07-11 16:32:08 +10002049 struct drm_device_dma *dma = dev->dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002050 int ret = 0;
Eric Anholtc153f452007-09-03 12:06:45 +10002051 struct drm_dma *d = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002052
Eric Anholt6c340ea2007-08-25 20:23:09 +10002053 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002054
Linus Torvalds1da177e2005-04-16 15:20:36 -07002055 /* Please don't send us buffers.
2056 */
Eric Anholtc153f452007-09-03 12:06:45 +10002057 if (d->send_count != 0) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002058 DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
Eric Anholtc153f452007-09-03 12:06:45 +10002059 DRM_CURRENTPID, d->send_count);
Eric Anholt20caafa2007-08-25 19:22:43 +10002060 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002061 }
2062
2063 /* We'll send you buffers.
2064 */
Eric Anholtc153f452007-09-03 12:06:45 +10002065 if (d->request_count < 0 || d->request_count > dma->buf_count) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002066 DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
Eric Anholtc153f452007-09-03 12:06:45 +10002067 DRM_CURRENTPID, d->request_count, dma->buf_count);
Eric Anholt20caafa2007-08-25 19:22:43 +10002068 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002069 }
2070
Eric Anholtc153f452007-09-03 12:06:45 +10002071 d->granted_count = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002072
Eric Anholtc153f452007-09-03 12:06:45 +10002073 if (d->request_count) {
2074 ret = radeon_cp_get_buffers(dev, file_priv, d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002075 }
2076
Linus Torvalds1da177e2005-04-16 15:20:36 -07002077 return ret;
2078}
2079
Dave Airlie22eae942005-11-10 22:16:34 +11002080int radeon_driver_load(struct drm_device *dev, unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002081{
2082 drm_radeon_private_t *dev_priv;
2083 int ret = 0;
2084
Eric Anholt9a298b22009-03-24 12:23:04 -07002085 dev_priv = kzalloc(sizeof(drm_radeon_private_t), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002086 if (dev_priv == NULL)
Eric Anholt20caafa2007-08-25 19:22:43 +10002087 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002088
Linus Torvalds1da177e2005-04-16 15:20:36 -07002089 dev->dev_private = (void *)dev_priv;
2090 dev_priv->flags = flags;
2091
Dave Airlie54a56ac2006-09-22 04:25:09 +10002092 switch (flags & RADEON_FAMILY_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002093 case CHIP_R100:
2094 case CHIP_RV200:
2095 case CHIP_R200:
2096 case CHIP_R300:
Dave Airlieb15ec362006-08-19 17:43:52 +10002097 case CHIP_R350:
Dave Airlie414ed532005-08-16 20:43:16 +10002098 case CHIP_R420:
Alex Deucheredc6f382008-10-17 09:21:45 +10002099 case CHIP_R423:
Dave Airlieb15ec362006-08-19 17:43:52 +10002100 case CHIP_RV410:
Dave Airlie3d5e2c12008-02-07 15:01:05 +10002101 case CHIP_RV515:
2102 case CHIP_R520:
2103 case CHIP_RV570:
2104 case CHIP_R580:
Dave Airlie54a56ac2006-09-22 04:25:09 +10002105 dev_priv->flags |= RADEON_HAS_HIERZ;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002106 break;
2107 default:
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002108 /* all other chips have no hierarchical z buffer */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002109 break;
2110 }
Dave Airlie414ed532005-08-16 20:43:16 +10002111
Dave Airlie466e69b2011-12-19 11:15:29 +00002112 pci_set_master(dev->pdev);
2113
Dave Airlie8410ea32010-12-15 03:16:38 +10002114 if (drm_pci_device_is_agp(dev))
Dave Airlie54a56ac2006-09-22 04:25:09 +10002115 dev_priv->flags |= RADEON_IS_AGP;
Jon Mason58b65422011-06-27 16:07:50 +00002116 else if (pci_is_pcie(dev->pdev))
Dave Airlie54a56ac2006-09-22 04:25:09 +10002117 dev_priv->flags |= RADEON_IS_PCIE;
Dave Airlieb15ec362006-08-19 17:43:52 +10002118 else
Dave Airlie54a56ac2006-09-22 04:25:09 +10002119 dev_priv->flags |= RADEON_IS_PCI;
Dave Airlieea98a922005-09-11 20:28:11 +10002120
Jordan Crouse01d73a62010-05-27 13:40:24 -06002121 ret = drm_addmap(dev, pci_resource_start(dev->pdev, 2),
2122 pci_resource_len(dev->pdev, 2), _DRM_REGISTERS,
Dave Airlie78538bf2008-11-11 17:56:16 +10002123 _DRM_READ_ONLY | _DRM_DRIVER, &dev_priv->mmio);
2124 if (ret != 0)
2125 return ret;
2126
Keith Packard52440212008-11-18 09:30:25 -08002127 ret = drm_vblank_init(dev, 2);
2128 if (ret) {
2129 radeon_driver_unload(dev);
2130 return ret;
2131 }
2132
Dave Airlie414ed532005-08-16 20:43:16 +10002133 DRM_DEBUG("%s card detected\n",
Dave Airlie54a56ac2006-09-22 04:25:09 +10002134 ((dev_priv->flags & RADEON_IS_AGP) ? "AGP" : (((dev_priv->flags & RADEON_IS_PCIE) ? "PCIE" : "PCI"))));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002135 return ret;
2136}
2137
Dave Airlie7c1c2872008-11-28 14:22:24 +10002138int radeon_master_create(struct drm_device *dev, struct drm_master *master)
2139{
2140 struct drm_radeon_master_private *master_priv;
2141 unsigned long sareapage;
2142 int ret;
2143
Eric Anholt9a298b22009-03-24 12:23:04 -07002144 master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002145 if (!master_priv)
2146 return -ENOMEM;
2147
2148 /* prebuild the SAREA */
Dave Airliebdf539a2008-12-18 16:56:11 +10002149 sareapage = max_t(unsigned long, SAREA_MAX, PAGE_SIZE);
Dave Airliedf4f7fe2009-06-11 16:16:10 +10002150 ret = drm_addmap(dev, 0, sareapage, _DRM_SHM, _DRM_CONTAINS_LOCK,
Dave Airlie7c1c2872008-11-28 14:22:24 +10002151 &master_priv->sarea);
2152 if (ret) {
2153 DRM_ERROR("SAREA setup failed\n");
Jiri Slaby5eb22612010-01-06 17:39:31 +01002154 kfree(master_priv);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002155 return ret;
2156 }
2157 master_priv->sarea_priv = master_priv->sarea->handle + sizeof(struct drm_sarea);
2158 master_priv->sarea_priv->pfCurrentPage = 0;
2159
2160 master->driver_priv = master_priv;
2161 return 0;
2162}
2163
2164void radeon_master_destroy(struct drm_device *dev, struct drm_master *master)
2165{
2166 struct drm_radeon_master_private *master_priv = master->driver_priv;
2167
2168 if (!master_priv)
2169 return;
2170
2171 if (master_priv->sarea_priv &&
2172 master_priv->sarea_priv->pfCurrentPage != 0)
2173 radeon_cp_dispatch_flip(dev, master);
2174
2175 master_priv->sarea_priv = NULL;
2176 if (master_priv->sarea)
Dave Airlie4e74f362008-12-19 10:23:14 +11002177 drm_rmmap_locked(dev, master_priv->sarea);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002178
Eric Anholt9a298b22009-03-24 12:23:04 -07002179 kfree(master_priv);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002180
2181 master->driver_priv = NULL;
2182}
2183
Dave Airlie22eae942005-11-10 22:16:34 +11002184/* Create mappings for registers and framebuffer so userland doesn't necessarily
2185 * have to find them.
2186 */
2187int radeon_driver_firstopen(struct drm_device *dev)
Dave Airlie836cf042005-07-10 19:27:04 +10002188{
2189 int ret;
2190 drm_local_map_t *map;
2191 drm_radeon_private_t *dev_priv = dev->dev_private;
2192
Dave Airlief2b04cd2007-05-08 15:19:23 +10002193 dev_priv->gart_info.table_size = RADEON_PCIGART_TABLE_SIZE;
2194
Jordan Crouse01d73a62010-05-27 13:40:24 -06002195 dev_priv->fb_aper_offset = pci_resource_start(dev->pdev, 0);
Dave Airlie7fc86862007-11-05 10:45:27 +10002196 ret = drm_addmap(dev, dev_priv->fb_aper_offset,
Jordan Crouse01d73a62010-05-27 13:40:24 -06002197 pci_resource_len(dev->pdev, 0), _DRM_FRAME_BUFFER,
Dave Airlie836cf042005-07-10 19:27:04 +10002198 _DRM_WRITE_COMBINING, &map);
2199 if (ret != 0)
2200 return ret;
2201
2202 return 0;
2203}
2204
Dave Airlie22eae942005-11-10 22:16:34 +11002205int radeon_driver_unload(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002206{
2207 drm_radeon_private_t *dev_priv = dev->dev_private;
2208
2209 DRM_DEBUG("\n");
Dave Airlie78538bf2008-11-11 17:56:16 +10002210
2211 drm_rmmap(dev, dev_priv->mmio);
2212
Eric Anholt9a298b22009-03-24 12:23:04 -07002213 kfree(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002214
2215 dev->dev_private = NULL;
2216 return 0;
2217}
Dave Airlie4247ca92009-02-20 13:28:34 +10002218
2219void radeon_commit_ring(drm_radeon_private_t *dev_priv)
2220{
2221 int i;
2222 u32 *ring;
2223 int tail_aligned;
2224
2225 /* check if the ring is padded out to 16-dword alignment */
2226
Dave Airlie98638712009-06-04 07:08:13 +10002227 tail_aligned = dev_priv->ring.tail & (RADEON_RING_ALIGN-1);
Dave Airlie4247ca92009-02-20 13:28:34 +10002228 if (tail_aligned) {
Dave Airlie98638712009-06-04 07:08:13 +10002229 int num_p2 = RADEON_RING_ALIGN - tail_aligned;
Dave Airlie4247ca92009-02-20 13:28:34 +10002230
2231 ring = dev_priv->ring.start;
2232 /* pad with some CP_PACKET2 */
2233 for (i = 0; i < num_p2; i++)
2234 ring[dev_priv->ring.tail + i] = CP_PACKET2();
2235
2236 dev_priv->ring.tail += i;
2237
2238 dev_priv->ring.space -= num_p2 * sizeof(u32);
2239 }
2240
2241 dev_priv->ring.tail &= dev_priv->ring.tail_mask;
2242
2243 DRM_MEMORYBARRIER();
2244 GET_RING_HEAD( dev_priv );
2245
Alex Deucherc05ce082009-02-24 16:22:29 -05002246 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) {
2247 RADEON_WRITE(R600_CP_RB_WPTR, dev_priv->ring.tail);
2248 /* read from PCI bus to ensure correct posting */
2249 RADEON_READ(R600_CP_RB_RPTR);
2250 } else {
2251 RADEON_WRITE(RADEON_CP_RB_WPTR, dev_priv->ring.tail);
2252 /* read from PCI bus to ensure correct posting */
2253 RADEON_READ(RADEON_CP_RB_RPTR);
2254 }
Dave Airlie4247ca92009-02-20 13:28:34 +10002255}