blob: 4dd40e057f40035ff6b8a1e236ab80c8ddc5497b [file] [log] [blame]
Li Yangce973b12006-08-14 23:00:11 -07001/*
Haiying Wang047584c2009-06-02 04:04:15 +00002 * Copyright (C) 2006-2009 Freescale Semicondutor, Inc. All rights reserved.
Li Yangce973b12006-08-14 23:00:11 -07003 *
4 * Author: Shlomi Gridish <gridish@freescale.com>
Li Yang18a8e862006-10-19 21:07:34 -05005 * Li Yang <leoli@freescale.com>
Li Yangce973b12006-08-14 23:00:11 -07006 *
7 * Description:
8 * QE UCC Gigabit Ethernet Driver
9 *
Li Yangce973b12006-08-14 23:00:11 -070010 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License as published by the
12 * Free Software Foundation; either version 2 of the License, or (at your
13 * option) any later version.
14 */
Joe Perchesc84d8052013-04-13 19:03:19 +000015
16#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
17
Li Yangce973b12006-08-14 23:00:11 -070018#include <linux/kernel.h>
19#include <linux/init.h>
20#include <linux/errno.h>
21#include <linux/slab.h>
22#include <linux/stddef.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040023#include <linux/module.h>
Li Yangce973b12006-08-14 23:00:11 -070024#include <linux/interrupt.h>
25#include <linux/netdevice.h>
26#include <linux/etherdevice.h>
27#include <linux/skbuff.h>
28#include <linux/spinlock.h>
29#include <linux/mm.h>
Li Yangce973b12006-08-14 23:00:11 -070030#include <linux/dma-mapping.h>
Li Yangce973b12006-08-14 23:00:11 -070031#include <linux/mii.h>
Kim Phillips728de4c92007-04-13 01:26:03 -050032#include <linux/phy.h>
Timur Tabidf19b6b2007-01-09 12:31:38 -060033#include <linux/workqueue.h>
Rob Herring5af50732013-09-17 14:28:33 -050034#include <linux/of_address.h>
35#include <linux/of_irq.h>
Grant Likely0b9da332009-04-25 12:53:23 +000036#include <linux/of_mdio.h>
David Daney4b6ba8a2010-10-26 15:07:13 -070037#include <linux/of_net.h>
Stephen Rothwell55b6c8e2008-05-23 16:28:54 +100038#include <linux/of_platform.h>
Li Yangce973b12006-08-14 23:00:11 -070039
40#include <asm/uaccess.h>
41#include <asm/irq.h>
42#include <asm/io.h>
43#include <asm/immap_qe.h>
44#include <asm/qe.h>
45#include <asm/ucc.h>
46#include <asm/ucc_fast.h>
Liu Yu-B1320181abb432010-01-13 22:13:18 +000047#include <asm/machdep.h>
Li Yangce973b12006-08-14 23:00:11 -070048
49#include "ucc_geth.h"
Li Yangce973b12006-08-14 23:00:11 -070050
51#undef DEBUG
52
Li Yangce973b12006-08-14 23:00:11 -070053#define ugeth_printk(level, format, arg...) \
54 printk(level format "\n", ## arg)
55
56#define ugeth_dbg(format, arg...) \
57 ugeth_printk(KERN_DEBUG , format , ## arg)
Li Yangce973b12006-08-14 23:00:11 -070058
59#ifdef UGETH_VERBOSE_DEBUG
60#define ugeth_vdbg ugeth_dbg
61#else
62#define ugeth_vdbg(fmt, args...) do { } while (0)
63#endif /* UGETH_VERBOSE_DEBUG */
Li Yang890de952007-07-19 11:48:29 +080064#define UGETH_MSG_DEFAULT (NETIF_MSG_IFUP << 1 ) - 1
Li Yangce973b12006-08-14 23:00:11 -070065
Emil Medve88a15f22007-10-15 08:43:50 -050066
Li Yangce973b12006-08-14 23:00:11 -070067static DEFINE_SPINLOCK(ugeth_lock);
68
Li Yang890de952007-07-19 11:48:29 +080069static struct {
70 u32 msg_enable;
71} debug = { -1 };
72
73module_param_named(debug, debug.msg_enable, int, 0);
74MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 0xffff=all)");
75
Li Yang18a8e862006-10-19 21:07:34 -050076static struct ucc_geth_info ugeth_primary_info = {
Li Yangce973b12006-08-14 23:00:11 -070077 .uf_info = {
78 .bd_mem_part = MEM_PART_SYSTEM,
79 .rtsm = UCC_FAST_SEND_IDLES_BETWEEN_FRAMES,
80 .max_rx_buf_length = 1536,
Kim Phillips728de4c92007-04-13 01:26:03 -050081 /* adjusted at startup if max-speed 1000 */
Li Yangce973b12006-08-14 23:00:11 -070082 .urfs = UCC_GETH_URFS_INIT,
83 .urfet = UCC_GETH_URFET_INIT,
84 .urfset = UCC_GETH_URFSET_INIT,
85 .utfs = UCC_GETH_UTFS_INIT,
86 .utfet = UCC_GETH_UTFET_INIT,
87 .utftt = UCC_GETH_UTFTT_INIT,
Li Yangce973b12006-08-14 23:00:11 -070088 .ufpt = 256,
89 .mode = UCC_FAST_PROTOCOL_MODE_ETHERNET,
90 .ttx_trx = UCC_FAST_GUMR_TRANSPARENT_TTX_TRX_NORMAL,
91 .tenc = UCC_FAST_TX_ENCODING_NRZ,
92 .renc = UCC_FAST_RX_ENCODING_NRZ,
93 .tcrc = UCC_FAST_16_BIT_CRC,
94 .synl = UCC_FAST_SYNC_LEN_NOT_USED,
95 },
96 .numQueuesTx = 1,
97 .numQueuesRx = 1,
98 .extendedFilteringChainPointer = ((uint32_t) NULL),
99 .typeorlen = 3072 /*1536 */ ,
100 .nonBackToBackIfgPart1 = 0x40,
101 .nonBackToBackIfgPart2 = 0x60,
102 .miminumInterFrameGapEnforcement = 0x50,
103 .backToBackInterFrameGap = 0x60,
104 .mblinterval = 128,
105 .nortsrbytetime = 5,
106 .fracsiz = 1,
107 .strictpriorityq = 0xff,
108 .altBebTruncation = 0xa,
109 .excessDefer = 1,
110 .maxRetransmission = 0xf,
111 .collisionWindow = 0x37,
112 .receiveFlowControl = 1,
Li Yangac421852007-07-19 11:47:47 +0800113 .transmitFlowControl = 1,
Li Yangce973b12006-08-14 23:00:11 -0700114 .maxGroupAddrInHash = 4,
115 .maxIndAddrInHash = 4,
116 .prel = 7,
Joakim Tjernlund70f80022012-04-29 22:36:55 +0000117 .maxFrameLength = 1518+16, /* Add extra bytes for VLANs etc. */
Li Yangce973b12006-08-14 23:00:11 -0700118 .minFrameLength = 64,
Joakim Tjernlund70f80022012-04-29 22:36:55 +0000119 .maxD1Length = 1520+16, /* Add extra bytes for VLANs etc. */
120 .maxD2Length = 1520+16, /* Add extra bytes for VLANs etc. */
Li Yangce973b12006-08-14 23:00:11 -0700121 .vlantype = 0x8100,
122 .ecamptr = ((uint32_t) NULL),
123 .eventRegMask = UCCE_OTHER,
124 .pausePeriod = 0xf000,
125 .interruptcoalescingmaxvalue = {1, 1, 1, 1, 1, 1, 1, 1},
126 .bdRingLenTx = {
127 TX_BD_RING_LEN,
128 TX_BD_RING_LEN,
129 TX_BD_RING_LEN,
130 TX_BD_RING_LEN,
131 TX_BD_RING_LEN,
132 TX_BD_RING_LEN,
133 TX_BD_RING_LEN,
134 TX_BD_RING_LEN},
135
136 .bdRingLenRx = {
137 RX_BD_RING_LEN,
138 RX_BD_RING_LEN,
139 RX_BD_RING_LEN,
140 RX_BD_RING_LEN,
141 RX_BD_RING_LEN,
142 RX_BD_RING_LEN,
143 RX_BD_RING_LEN,
144 RX_BD_RING_LEN},
145
146 .numStationAddresses = UCC_GETH_NUM_OF_STATION_ADDRESSES_1,
147 .largestexternallookupkeysize =
148 QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_NONE,
Li Yangac421852007-07-19 11:47:47 +0800149 .statisticsMode = UCC_GETH_STATISTICS_GATHERING_MODE_HARDWARE |
150 UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_TX |
151 UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_RX,
Li Yangce973b12006-08-14 23:00:11 -0700152 .vlanOperationTagged = UCC_GETH_VLAN_OPERATION_TAGGED_NOP,
153 .vlanOperationNonTagged = UCC_GETH_VLAN_OPERATION_NON_TAGGED_NOP,
154 .rxQoSMode = UCC_GETH_QOS_MODE_DEFAULT,
155 .aufc = UPSMR_AUTOMATIC_FLOW_CONTROL_MODE_NONE,
156 .padAndCrc = MACCFG2_PAD_AND_CRC_MODE_PAD_AND_CRC,
Joakim Tjernlundffea31e2008-03-06 18:48:46 +0800157 .numThreadsTx = UCC_GETH_NUM_OF_THREADS_1,
158 .numThreadsRx = UCC_GETH_NUM_OF_THREADS_1,
Li Yangce973b12006-08-14 23:00:11 -0700159 .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
160 .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
161};
162
Li Yang18a8e862006-10-19 21:07:34 -0500163static struct ucc_geth_info ugeth_info[8];
Li Yangce973b12006-08-14 23:00:11 -0700164
165#ifdef DEBUG
166static void mem_disp(u8 *addr, int size)
167{
168 u8 *i;
169 int size16Aling = (size >> 4) << 4;
170 int size4Aling = (size >> 2) << 2;
171 int notAlign = 0;
172 if (size % 16)
173 notAlign = 1;
174
175 for (i = addr; (u32) i < (u32) addr + size16Aling; i += 16)
176 printk("0x%08x: %08x %08x %08x %08x\r\n",
177 (u32) i,
178 *((u32 *) (i)),
179 *((u32 *) (i + 4)),
180 *((u32 *) (i + 8)), *((u32 *) (i + 12)));
181 if (notAlign == 1)
182 printk("0x%08x: ", (u32) i);
183 for (; (u32) i < (u32) addr + size4Aling; i += 4)
184 printk("%08x ", *((u32 *) (i)));
185 for (; (u32) i < (u32) addr + size; i++)
Joe Perches64699332012-06-04 12:44:16 +0000186 printk("%02x", *((i)));
Li Yangce973b12006-08-14 23:00:11 -0700187 if (notAlign == 1)
188 printk("\r\n");
189}
190#endif /* DEBUG */
191
Li Yangce973b12006-08-14 23:00:11 -0700192static struct list_head *dequeue(struct list_head *lh)
193{
194 unsigned long flags;
195
Scott Wood1083cfe2006-12-07 13:31:07 -0600196 spin_lock_irqsave(&ugeth_lock, flags);
Li Yangce973b12006-08-14 23:00:11 -0700197 if (!list_empty(lh)) {
198 struct list_head *node = lh->next;
199 list_del(node);
Scott Wood1083cfe2006-12-07 13:31:07 -0600200 spin_unlock_irqrestore(&ugeth_lock, flags);
Li Yangce973b12006-08-14 23:00:11 -0700201 return node;
202 } else {
Scott Wood1083cfe2006-12-07 13:31:07 -0600203 spin_unlock_irqrestore(&ugeth_lock, flags);
Li Yangce973b12006-08-14 23:00:11 -0700204 return NULL;
205 }
206}
207
Andy Fleming6fee40e2008-05-02 13:01:23 -0500208static struct sk_buff *get_new_skb(struct ucc_geth_private *ugeth,
209 u8 __iomem *bd)
Li Yangce973b12006-08-14 23:00:11 -0700210{
Eric Dumazetacb600d2012-10-05 06:23:55 +0000211 struct sk_buff *skb;
Li Yangce973b12006-08-14 23:00:11 -0700212
Eric Dumazetacb600d2012-10-05 06:23:55 +0000213 skb = netdev_alloc_skb(ugeth->ndev,
214 ugeth->ug_info->uf_info.max_rx_buf_length +
215 UCC_GETH_RX_DATA_BUF_ALIGNMENT);
Anton Vorontsov50f238f2009-07-07 08:38:42 +0000216 if (!skb)
Li Yangce973b12006-08-14 23:00:11 -0700217 return NULL;
218
219 /* We need the data buffer to be aligned properly. We will reserve
220 * as many bytes as needed to align the data properly
221 */
222 skb_reserve(skb,
223 UCC_GETH_RX_DATA_BUF_ALIGNMENT -
224 (((unsigned)skb->data) & (UCC_GETH_RX_DATA_BUF_ALIGNMENT -
225 1)));
226
Andy Fleming6fee40e2008-05-02 13:01:23 -0500227 out_be32(&((struct qe_bd __iomem *)bd)->buf,
Anton Vorontsovda1aa632009-04-02 01:26:07 -0700228 dma_map_single(ugeth->dev,
Li Yangce973b12006-08-14 23:00:11 -0700229 skb->data,
230 ugeth->ug_info->uf_info.max_rx_buf_length +
231 UCC_GETH_RX_DATA_BUF_ALIGNMENT,
232 DMA_FROM_DEVICE));
233
Andy Fleming6fee40e2008-05-02 13:01:23 -0500234 out_be32((u32 __iomem *)bd,
235 (R_E | R_I | (in_be32((u32 __iomem*)bd) & R_W)));
Li Yangce973b12006-08-14 23:00:11 -0700236
237 return skb;
238}
239
Li Yang18a8e862006-10-19 21:07:34 -0500240static int rx_bd_buffer_set(struct ucc_geth_private *ugeth, u8 rxQ)
Li Yangce973b12006-08-14 23:00:11 -0700241{
Andy Fleming6fee40e2008-05-02 13:01:23 -0500242 u8 __iomem *bd;
Li Yangce973b12006-08-14 23:00:11 -0700243 u32 bd_status;
244 struct sk_buff *skb;
245 int i;
246
247 bd = ugeth->p_rx_bd_ring[rxQ];
248 i = 0;
249
250 do {
Andy Fleming6fee40e2008-05-02 13:01:23 -0500251 bd_status = in_be32((u32 __iomem *)bd);
Li Yangce973b12006-08-14 23:00:11 -0700252 skb = get_new_skb(ugeth, bd);
253
254 if (!skb) /* If can not allocate data buffer,
255 abort. Cleanup will be elsewhere */
256 return -ENOMEM;
257
258 ugeth->rx_skbuff[rxQ][i] = skb;
259
260 /* advance the BD pointer */
Li Yang18a8e862006-10-19 21:07:34 -0500261 bd += sizeof(struct qe_bd);
Li Yangce973b12006-08-14 23:00:11 -0700262 i++;
263 } while (!(bd_status & R_W));
264
265 return 0;
266}
267
Li Yang18a8e862006-10-19 21:07:34 -0500268static int fill_init_enet_entries(struct ucc_geth_private *ugeth,
Andy Fleming6fee40e2008-05-02 13:01:23 -0500269 u32 *p_start,
Li Yangce973b12006-08-14 23:00:11 -0700270 u8 num_entries,
271 u32 thread_size,
272 u32 thread_alignment,
Haiying Wang345f8422009-04-29 14:14:35 -0400273 unsigned int risc,
Li Yangce973b12006-08-14 23:00:11 -0700274 int skip_page_for_first_entry)
275{
276 u32 init_enet_offset;
277 u8 i;
278 int snum;
279
280 for (i = 0; i < num_entries; i++) {
281 if ((snum = qe_get_snum()) < 0) {
Li Yang890de952007-07-19 11:48:29 +0800282 if (netif_msg_ifup(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +0000283 pr_err("Can not get SNUM\n");
Li Yangce973b12006-08-14 23:00:11 -0700284 return snum;
285 }
286 if ((i == 0) && skip_page_for_first_entry)
287 /* First entry of Rx does not have page */
288 init_enet_offset = 0;
289 else {
290 init_enet_offset =
291 qe_muram_alloc(thread_size, thread_alignment);
Timur Tabi4c356302007-05-08 14:46:36 -0500292 if (IS_ERR_VALUE(init_enet_offset)) {
Li Yang890de952007-07-19 11:48:29 +0800293 if (netif_msg_ifup(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +0000294 pr_err("Can not allocate DPRAM memory\n");
Li Yangce973b12006-08-14 23:00:11 -0700295 qe_put_snum((u8) snum);
296 return -ENOMEM;
297 }
298 }
299 *(p_start++) =
300 ((u8) snum << ENET_INIT_PARAM_SNUM_SHIFT) | init_enet_offset
301 | risc;
302 }
303
304 return 0;
305}
306
Li Yang18a8e862006-10-19 21:07:34 -0500307static int return_init_enet_entries(struct ucc_geth_private *ugeth,
Andy Fleming6fee40e2008-05-02 13:01:23 -0500308 u32 *p_start,
Li Yangce973b12006-08-14 23:00:11 -0700309 u8 num_entries,
Haiying Wang345f8422009-04-29 14:14:35 -0400310 unsigned int risc,
Li Yangce973b12006-08-14 23:00:11 -0700311 int skip_page_for_first_entry)
312{
313 u32 init_enet_offset;
314 u8 i;
315 int snum;
316
317 for (i = 0; i < num_entries; i++) {
Andy Fleming6fee40e2008-05-02 13:01:23 -0500318 u32 val = *p_start;
319
Li Yangce973b12006-08-14 23:00:11 -0700320 /* Check that this entry was actually valid --
321 needed in case failed in allocations */
Andy Fleming6fee40e2008-05-02 13:01:23 -0500322 if ((val & ENET_INIT_PARAM_RISC_MASK) == risc) {
Li Yangce973b12006-08-14 23:00:11 -0700323 snum =
Andy Fleming6fee40e2008-05-02 13:01:23 -0500324 (u32) (val & ENET_INIT_PARAM_SNUM_MASK) >>
Li Yangce973b12006-08-14 23:00:11 -0700325 ENET_INIT_PARAM_SNUM_SHIFT;
326 qe_put_snum((u8) snum);
327 if (!((i == 0) && skip_page_for_first_entry)) {
328 /* First entry of Rx does not have page */
329 init_enet_offset =
Andy Fleming6fee40e2008-05-02 13:01:23 -0500330 (val & ENET_INIT_PARAM_PTR_MASK);
Li Yangce973b12006-08-14 23:00:11 -0700331 qe_muram_free(init_enet_offset);
332 }
Andy Fleming6fee40e2008-05-02 13:01:23 -0500333 *p_start++ = 0;
Li Yangce973b12006-08-14 23:00:11 -0700334 }
335 }
336
337 return 0;
338}
339
340#ifdef DEBUG
Li Yang18a8e862006-10-19 21:07:34 -0500341static int dump_init_enet_entries(struct ucc_geth_private *ugeth,
Andy Fleming6fee40e2008-05-02 13:01:23 -0500342 u32 __iomem *p_start,
Li Yangce973b12006-08-14 23:00:11 -0700343 u8 num_entries,
344 u32 thread_size,
Haiying Wang345f8422009-04-29 14:14:35 -0400345 unsigned int risc,
Li Yangce973b12006-08-14 23:00:11 -0700346 int skip_page_for_first_entry)
347{
348 u32 init_enet_offset;
349 u8 i;
350 int snum;
351
352 for (i = 0; i < num_entries; i++) {
Andy Fleming6fee40e2008-05-02 13:01:23 -0500353 u32 val = in_be32(p_start);
354
Li Yangce973b12006-08-14 23:00:11 -0700355 /* Check that this entry was actually valid --
356 needed in case failed in allocations */
Andy Fleming6fee40e2008-05-02 13:01:23 -0500357 if ((val & ENET_INIT_PARAM_RISC_MASK) == risc) {
Li Yangce973b12006-08-14 23:00:11 -0700358 snum =
Andy Fleming6fee40e2008-05-02 13:01:23 -0500359 (u32) (val & ENET_INIT_PARAM_SNUM_MASK) >>
Li Yangce973b12006-08-14 23:00:11 -0700360 ENET_INIT_PARAM_SNUM_SHIFT;
361 qe_put_snum((u8) snum);
362 if (!((i == 0) && skip_page_for_first_entry)) {
363 /* First entry of Rx does not have page */
364 init_enet_offset =
365 (in_be32(p_start) &
366 ENET_INIT_PARAM_PTR_MASK);
Joe Perchesc84d8052013-04-13 19:03:19 +0000367 pr_info("Init enet entry %d:\n", i);
368 pr_info("Base address: 0x%08x\n",
369 (u32)qe_muram_addr(init_enet_offset));
Li Yangce973b12006-08-14 23:00:11 -0700370 mem_disp(qe_muram_addr(init_enet_offset),
371 thread_size);
372 }
373 p_start++;
374 }
375 }
376
377 return 0;
378}
379#endif
380
Li Yang18a8e862006-10-19 21:07:34 -0500381static void put_enet_addr_container(struct enet_addr_container *enet_addr_cont)
Li Yangce973b12006-08-14 23:00:11 -0700382{
383 kfree(enet_addr_cont);
384}
385
Timur Tabidf19b6b2007-01-09 12:31:38 -0600386static void set_mac_addr(__be16 __iomem *reg, u8 *mac)
Li Yangce973b12006-08-14 23:00:11 -0700387{
Li Yang18a8e862006-10-19 21:07:34 -0500388 out_be16(&reg[0], ((u16)mac[5] << 8) | mac[4]);
389 out_be16(&reg[1], ((u16)mac[3] << 8) | mac[2]);
390 out_be16(&reg[2], ((u16)mac[1] << 8) | mac[0]);
391}
392
Li Yang18a8e862006-10-19 21:07:34 -0500393static int hw_clear_addr_in_paddr(struct ucc_geth_private *ugeth, u8 paddr_num)
Li Yangce973b12006-08-14 23:00:11 -0700394{
Andy Fleming6fee40e2008-05-02 13:01:23 -0500395 struct ucc_geth_82xx_address_filtering_pram __iomem *p_82xx_addr_filt;
Li Yangce973b12006-08-14 23:00:11 -0700396
Joe Perchesc84d8052013-04-13 19:03:19 +0000397 if (paddr_num >= NUM_OF_PADDRS) {
398 pr_warn("%s: Invalid paddr_num: %u\n", __func__, paddr_num);
Li Yangce973b12006-08-14 23:00:11 -0700399 return -EINVAL;
400 }
401
402 p_82xx_addr_filt =
Andy Fleming6fee40e2008-05-02 13:01:23 -0500403 (struct ucc_geth_82xx_address_filtering_pram __iomem *) ugeth->p_rx_glbl_pram->
Li Yangce973b12006-08-14 23:00:11 -0700404 addressfiltering;
405
406 /* Writing address ff.ff.ff.ff.ff.ff disables address
407 recognition for this register */
408 out_be16(&p_82xx_addr_filt->paddr[paddr_num].h, 0xffff);
409 out_be16(&p_82xx_addr_filt->paddr[paddr_num].m, 0xffff);
410 out_be16(&p_82xx_addr_filt->paddr[paddr_num].l, 0xffff);
411
412 return 0;
413}
414
Li Yang18a8e862006-10-19 21:07:34 -0500415static void hw_add_addr_in_hash(struct ucc_geth_private *ugeth,
416 u8 *p_enet_addr)
Li Yangce973b12006-08-14 23:00:11 -0700417{
Andy Fleming6fee40e2008-05-02 13:01:23 -0500418 struct ucc_geth_82xx_address_filtering_pram __iomem *p_82xx_addr_filt;
Li Yangce973b12006-08-14 23:00:11 -0700419 u32 cecr_subblock;
420
421 p_82xx_addr_filt =
Andy Fleming6fee40e2008-05-02 13:01:23 -0500422 (struct ucc_geth_82xx_address_filtering_pram __iomem *) ugeth->p_rx_glbl_pram->
Li Yangce973b12006-08-14 23:00:11 -0700423 addressfiltering;
424
425 cecr_subblock =
426 ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
427
428 /* Ethernet frames are defined in Little Endian mode,
Daniel Mack3ad2f3f2010-02-03 08:01:28 +0800429 therefore to insert */
Li Yangce973b12006-08-14 23:00:11 -0700430 /* the address to the hash (Big Endian mode), we reverse the bytes.*/
Li Yang18a8e862006-10-19 21:07:34 -0500431
432 set_mac_addr(&p_82xx_addr_filt->taddr.h, p_enet_addr);
Li Yangce973b12006-08-14 23:00:11 -0700433
434 qe_issue_cmd(QE_SET_GROUP_ADDRESS, cecr_subblock,
Li Yang18a8e862006-10-19 21:07:34 -0500435 QE_CR_PROTOCOL_ETHERNET, 0);
Li Yangce973b12006-08-14 23:00:11 -0700436}
437
Li Yangce973b12006-08-14 23:00:11 -0700438#ifdef DEBUG
Li Yang18a8e862006-10-19 21:07:34 -0500439static void get_statistics(struct ucc_geth_private *ugeth,
440 struct ucc_geth_tx_firmware_statistics *
Li Yangce973b12006-08-14 23:00:11 -0700441 tx_firmware_statistics,
Li Yang18a8e862006-10-19 21:07:34 -0500442 struct ucc_geth_rx_firmware_statistics *
Li Yangce973b12006-08-14 23:00:11 -0700443 rx_firmware_statistics,
Li Yang18a8e862006-10-19 21:07:34 -0500444 struct ucc_geth_hardware_statistics *hardware_statistics)
Li Yangce973b12006-08-14 23:00:11 -0700445{
Andy Fleming6fee40e2008-05-02 13:01:23 -0500446 struct ucc_fast __iomem *uf_regs;
447 struct ucc_geth __iomem *ug_regs;
Li Yang18a8e862006-10-19 21:07:34 -0500448 struct ucc_geth_tx_firmware_statistics_pram *p_tx_fw_statistics_pram;
449 struct ucc_geth_rx_firmware_statistics_pram *p_rx_fw_statistics_pram;
Li Yangce973b12006-08-14 23:00:11 -0700450
451 ug_regs = ugeth->ug_regs;
Andy Fleming6fee40e2008-05-02 13:01:23 -0500452 uf_regs = (struct ucc_fast __iomem *) ug_regs;
Li Yangce973b12006-08-14 23:00:11 -0700453 p_tx_fw_statistics_pram = ugeth->p_tx_fw_statistics_pram;
454 p_rx_fw_statistics_pram = ugeth->p_rx_fw_statistics_pram;
455
456 /* Tx firmware only if user handed pointer and driver actually
457 gathers Tx firmware statistics */
458 if (tx_firmware_statistics && p_tx_fw_statistics_pram) {
459 tx_firmware_statistics->sicoltx =
460 in_be32(&p_tx_fw_statistics_pram->sicoltx);
461 tx_firmware_statistics->mulcoltx =
462 in_be32(&p_tx_fw_statistics_pram->mulcoltx);
463 tx_firmware_statistics->latecoltxfr =
464 in_be32(&p_tx_fw_statistics_pram->latecoltxfr);
465 tx_firmware_statistics->frabortduecol =
466 in_be32(&p_tx_fw_statistics_pram->frabortduecol);
467 tx_firmware_statistics->frlostinmactxer =
468 in_be32(&p_tx_fw_statistics_pram->frlostinmactxer);
469 tx_firmware_statistics->carriersenseertx =
470 in_be32(&p_tx_fw_statistics_pram->carriersenseertx);
471 tx_firmware_statistics->frtxok =
472 in_be32(&p_tx_fw_statistics_pram->frtxok);
473 tx_firmware_statistics->txfrexcessivedefer =
474 in_be32(&p_tx_fw_statistics_pram->txfrexcessivedefer);
475 tx_firmware_statistics->txpkts256 =
476 in_be32(&p_tx_fw_statistics_pram->txpkts256);
477 tx_firmware_statistics->txpkts512 =
478 in_be32(&p_tx_fw_statistics_pram->txpkts512);
479 tx_firmware_statistics->txpkts1024 =
480 in_be32(&p_tx_fw_statistics_pram->txpkts1024);
481 tx_firmware_statistics->txpktsjumbo =
482 in_be32(&p_tx_fw_statistics_pram->txpktsjumbo);
483 }
484
485 /* Rx firmware only if user handed pointer and driver actually
486 * gathers Rx firmware statistics */
487 if (rx_firmware_statistics && p_rx_fw_statistics_pram) {
488 int i;
489 rx_firmware_statistics->frrxfcser =
490 in_be32(&p_rx_fw_statistics_pram->frrxfcser);
491 rx_firmware_statistics->fraligner =
492 in_be32(&p_rx_fw_statistics_pram->fraligner);
493 rx_firmware_statistics->inrangelenrxer =
494 in_be32(&p_rx_fw_statistics_pram->inrangelenrxer);
495 rx_firmware_statistics->outrangelenrxer =
496 in_be32(&p_rx_fw_statistics_pram->outrangelenrxer);
497 rx_firmware_statistics->frtoolong =
498 in_be32(&p_rx_fw_statistics_pram->frtoolong);
499 rx_firmware_statistics->runt =
500 in_be32(&p_rx_fw_statistics_pram->runt);
501 rx_firmware_statistics->verylongevent =
502 in_be32(&p_rx_fw_statistics_pram->verylongevent);
503 rx_firmware_statistics->symbolerror =
504 in_be32(&p_rx_fw_statistics_pram->symbolerror);
505 rx_firmware_statistics->dropbsy =
506 in_be32(&p_rx_fw_statistics_pram->dropbsy);
507 for (i = 0; i < 0x8; i++)
508 rx_firmware_statistics->res0[i] =
509 p_rx_fw_statistics_pram->res0[i];
510 rx_firmware_statistics->mismatchdrop =
511 in_be32(&p_rx_fw_statistics_pram->mismatchdrop);
512 rx_firmware_statistics->underpkts =
513 in_be32(&p_rx_fw_statistics_pram->underpkts);
514 rx_firmware_statistics->pkts256 =
515 in_be32(&p_rx_fw_statistics_pram->pkts256);
516 rx_firmware_statistics->pkts512 =
517 in_be32(&p_rx_fw_statistics_pram->pkts512);
518 rx_firmware_statistics->pkts1024 =
519 in_be32(&p_rx_fw_statistics_pram->pkts1024);
520 rx_firmware_statistics->pktsjumbo =
521 in_be32(&p_rx_fw_statistics_pram->pktsjumbo);
522 rx_firmware_statistics->frlossinmacer =
523 in_be32(&p_rx_fw_statistics_pram->frlossinmacer);
524 rx_firmware_statistics->pausefr =
525 in_be32(&p_rx_fw_statistics_pram->pausefr);
526 for (i = 0; i < 0x4; i++)
527 rx_firmware_statistics->res1[i] =
528 p_rx_fw_statistics_pram->res1[i];
529 rx_firmware_statistics->removevlan =
530 in_be32(&p_rx_fw_statistics_pram->removevlan);
531 rx_firmware_statistics->replacevlan =
532 in_be32(&p_rx_fw_statistics_pram->replacevlan);
533 rx_firmware_statistics->insertvlan =
534 in_be32(&p_rx_fw_statistics_pram->insertvlan);
535 }
536
537 /* Hardware only if user handed pointer and driver actually
538 gathers hardware statistics */
Timur Tabi3bc53422009-01-11 00:25:21 -0800539 if (hardware_statistics &&
540 (in_be32(&uf_regs->upsmr) & UCC_GETH_UPSMR_HSE)) {
Li Yangce973b12006-08-14 23:00:11 -0700541 hardware_statistics->tx64 = in_be32(&ug_regs->tx64);
542 hardware_statistics->tx127 = in_be32(&ug_regs->tx127);
543 hardware_statistics->tx255 = in_be32(&ug_regs->tx255);
544 hardware_statistics->rx64 = in_be32(&ug_regs->rx64);
545 hardware_statistics->rx127 = in_be32(&ug_regs->rx127);
546 hardware_statistics->rx255 = in_be32(&ug_regs->rx255);
547 hardware_statistics->txok = in_be32(&ug_regs->txok);
548 hardware_statistics->txcf = in_be16(&ug_regs->txcf);
549 hardware_statistics->tmca = in_be32(&ug_regs->tmca);
550 hardware_statistics->tbca = in_be32(&ug_regs->tbca);
551 hardware_statistics->rxfok = in_be32(&ug_regs->rxfok);
552 hardware_statistics->rxbok = in_be32(&ug_regs->rxbok);
553 hardware_statistics->rbyt = in_be32(&ug_regs->rbyt);
554 hardware_statistics->rmca = in_be32(&ug_regs->rmca);
555 hardware_statistics->rbca = in_be32(&ug_regs->rbca);
556 }
557}
558
Li Yang18a8e862006-10-19 21:07:34 -0500559static void dump_bds(struct ucc_geth_private *ugeth)
Li Yangce973b12006-08-14 23:00:11 -0700560{
561 int i;
562 int length;
563
564 for (i = 0; i < ugeth->ug_info->numQueuesTx; i++) {
565 if (ugeth->p_tx_bd_ring[i]) {
566 length =
567 (ugeth->ug_info->bdRingLenTx[i] *
Li Yang18a8e862006-10-19 21:07:34 -0500568 sizeof(struct qe_bd));
Joe Perchesc84d8052013-04-13 19:03:19 +0000569 pr_info("TX BDs[%d]\n", i);
Li Yangce973b12006-08-14 23:00:11 -0700570 mem_disp(ugeth->p_tx_bd_ring[i], length);
571 }
572 }
573 for (i = 0; i < ugeth->ug_info->numQueuesRx; i++) {
574 if (ugeth->p_rx_bd_ring[i]) {
575 length =
576 (ugeth->ug_info->bdRingLenRx[i] *
Li Yang18a8e862006-10-19 21:07:34 -0500577 sizeof(struct qe_bd));
Joe Perchesc84d8052013-04-13 19:03:19 +0000578 pr_info("RX BDs[%d]\n", i);
Li Yangce973b12006-08-14 23:00:11 -0700579 mem_disp(ugeth->p_rx_bd_ring[i], length);
580 }
581 }
582}
583
Li Yang18a8e862006-10-19 21:07:34 -0500584static void dump_regs(struct ucc_geth_private *ugeth)
Li Yangce973b12006-08-14 23:00:11 -0700585{
586 int i;
587
Joe Perchesc84d8052013-04-13 19:03:19 +0000588 pr_info("UCC%d Geth registers:\n", ugeth->ug_info->uf_info.ucc_num + 1);
589 pr_info("Base address: 0x%08x\n", (u32)ugeth->ug_regs);
Li Yangce973b12006-08-14 23:00:11 -0700590
Joe Perchesc84d8052013-04-13 19:03:19 +0000591 pr_info("maccfg1 : addr - 0x%08x, val - 0x%08x\n",
592 (u32)&ugeth->ug_regs->maccfg1,
593 in_be32(&ugeth->ug_regs->maccfg1));
594 pr_info("maccfg2 : addr - 0x%08x, val - 0x%08x\n",
595 (u32)&ugeth->ug_regs->maccfg2,
596 in_be32(&ugeth->ug_regs->maccfg2));
597 pr_info("ipgifg : addr - 0x%08x, val - 0x%08x\n",
598 (u32)&ugeth->ug_regs->ipgifg,
599 in_be32(&ugeth->ug_regs->ipgifg));
600 pr_info("hafdup : addr - 0x%08x, val - 0x%08x\n",
601 (u32)&ugeth->ug_regs->hafdup,
602 in_be32(&ugeth->ug_regs->hafdup));
603 pr_info("ifctl : addr - 0x%08x, val - 0x%08x\n",
604 (u32)&ugeth->ug_regs->ifctl,
605 in_be32(&ugeth->ug_regs->ifctl));
606 pr_info("ifstat : addr - 0x%08x, val - 0x%08x\n",
607 (u32)&ugeth->ug_regs->ifstat,
608 in_be32(&ugeth->ug_regs->ifstat));
609 pr_info("macstnaddr1: addr - 0x%08x, val - 0x%08x\n",
610 (u32)&ugeth->ug_regs->macstnaddr1,
611 in_be32(&ugeth->ug_regs->macstnaddr1));
612 pr_info("macstnaddr2: addr - 0x%08x, val - 0x%08x\n",
613 (u32)&ugeth->ug_regs->macstnaddr2,
614 in_be32(&ugeth->ug_regs->macstnaddr2));
615 pr_info("uempr : addr - 0x%08x, val - 0x%08x\n",
616 (u32)&ugeth->ug_regs->uempr,
617 in_be32(&ugeth->ug_regs->uempr));
618 pr_info("utbipar : addr - 0x%08x, val - 0x%08x\n",
619 (u32)&ugeth->ug_regs->utbipar,
620 in_be32(&ugeth->ug_regs->utbipar));
621 pr_info("uescr : addr - 0x%08x, val - 0x%04x\n",
622 (u32)&ugeth->ug_regs->uescr,
623 in_be16(&ugeth->ug_regs->uescr));
624 pr_info("tx64 : addr - 0x%08x, val - 0x%08x\n",
625 (u32)&ugeth->ug_regs->tx64,
626 in_be32(&ugeth->ug_regs->tx64));
627 pr_info("tx127 : addr - 0x%08x, val - 0x%08x\n",
628 (u32)&ugeth->ug_regs->tx127,
629 in_be32(&ugeth->ug_regs->tx127));
630 pr_info("tx255 : addr - 0x%08x, val - 0x%08x\n",
631 (u32)&ugeth->ug_regs->tx255,
632 in_be32(&ugeth->ug_regs->tx255));
633 pr_info("rx64 : addr - 0x%08x, val - 0x%08x\n",
634 (u32)&ugeth->ug_regs->rx64,
635 in_be32(&ugeth->ug_regs->rx64));
636 pr_info("rx127 : addr - 0x%08x, val - 0x%08x\n",
637 (u32)&ugeth->ug_regs->rx127,
638 in_be32(&ugeth->ug_regs->rx127));
639 pr_info("rx255 : addr - 0x%08x, val - 0x%08x\n",
640 (u32)&ugeth->ug_regs->rx255,
641 in_be32(&ugeth->ug_regs->rx255));
642 pr_info("txok : addr - 0x%08x, val - 0x%08x\n",
643 (u32)&ugeth->ug_regs->txok,
644 in_be32(&ugeth->ug_regs->txok));
645 pr_info("txcf : addr - 0x%08x, val - 0x%04x\n",
646 (u32)&ugeth->ug_regs->txcf,
647 in_be16(&ugeth->ug_regs->txcf));
648 pr_info("tmca : addr - 0x%08x, val - 0x%08x\n",
649 (u32)&ugeth->ug_regs->tmca,
650 in_be32(&ugeth->ug_regs->tmca));
651 pr_info("tbca : addr - 0x%08x, val - 0x%08x\n",
652 (u32)&ugeth->ug_regs->tbca,
653 in_be32(&ugeth->ug_regs->tbca));
654 pr_info("rxfok : addr - 0x%08x, val - 0x%08x\n",
655 (u32)&ugeth->ug_regs->rxfok,
656 in_be32(&ugeth->ug_regs->rxfok));
657 pr_info("rxbok : addr - 0x%08x, val - 0x%08x\n",
658 (u32)&ugeth->ug_regs->rxbok,
659 in_be32(&ugeth->ug_regs->rxbok));
660 pr_info("rbyt : addr - 0x%08x, val - 0x%08x\n",
661 (u32)&ugeth->ug_regs->rbyt,
662 in_be32(&ugeth->ug_regs->rbyt));
663 pr_info("rmca : addr - 0x%08x, val - 0x%08x\n",
664 (u32)&ugeth->ug_regs->rmca,
665 in_be32(&ugeth->ug_regs->rmca));
666 pr_info("rbca : addr - 0x%08x, val - 0x%08x\n",
667 (u32)&ugeth->ug_regs->rbca,
668 in_be32(&ugeth->ug_regs->rbca));
669 pr_info("scar : addr - 0x%08x, val - 0x%08x\n",
670 (u32)&ugeth->ug_regs->scar,
671 in_be32(&ugeth->ug_regs->scar));
672 pr_info("scam : addr - 0x%08x, val - 0x%08x\n",
673 (u32)&ugeth->ug_regs->scam,
674 in_be32(&ugeth->ug_regs->scam));
Li Yangce973b12006-08-14 23:00:11 -0700675
676 if (ugeth->p_thread_data_tx) {
677 int numThreadsTxNumerical;
678 switch (ugeth->ug_info->numThreadsTx) {
679 case UCC_GETH_NUM_OF_THREADS_1:
680 numThreadsTxNumerical = 1;
681 break;
682 case UCC_GETH_NUM_OF_THREADS_2:
683 numThreadsTxNumerical = 2;
684 break;
685 case UCC_GETH_NUM_OF_THREADS_4:
686 numThreadsTxNumerical = 4;
687 break;
688 case UCC_GETH_NUM_OF_THREADS_6:
689 numThreadsTxNumerical = 6;
690 break;
691 case UCC_GETH_NUM_OF_THREADS_8:
692 numThreadsTxNumerical = 8;
693 break;
694 default:
695 numThreadsTxNumerical = 0;
696 break;
697 }
698
Joe Perchesc84d8052013-04-13 19:03:19 +0000699 pr_info("Thread data TXs:\n");
700 pr_info("Base address: 0x%08x\n",
701 (u32)ugeth->p_thread_data_tx);
Li Yangce973b12006-08-14 23:00:11 -0700702 for (i = 0; i < numThreadsTxNumerical; i++) {
Joe Perchesc84d8052013-04-13 19:03:19 +0000703 pr_info("Thread data TX[%d]:\n", i);
704 pr_info("Base address: 0x%08x\n",
705 (u32)&ugeth->p_thread_data_tx[i]);
Li Yangce973b12006-08-14 23:00:11 -0700706 mem_disp((u8 *) & ugeth->p_thread_data_tx[i],
Li Yang18a8e862006-10-19 21:07:34 -0500707 sizeof(struct ucc_geth_thread_data_tx));
Li Yangce973b12006-08-14 23:00:11 -0700708 }
709 }
710 if (ugeth->p_thread_data_rx) {
711 int numThreadsRxNumerical;
712 switch (ugeth->ug_info->numThreadsRx) {
713 case UCC_GETH_NUM_OF_THREADS_1:
714 numThreadsRxNumerical = 1;
715 break;
716 case UCC_GETH_NUM_OF_THREADS_2:
717 numThreadsRxNumerical = 2;
718 break;
719 case UCC_GETH_NUM_OF_THREADS_4:
720 numThreadsRxNumerical = 4;
721 break;
722 case UCC_GETH_NUM_OF_THREADS_6:
723 numThreadsRxNumerical = 6;
724 break;
725 case UCC_GETH_NUM_OF_THREADS_8:
726 numThreadsRxNumerical = 8;
727 break;
728 default:
729 numThreadsRxNumerical = 0;
730 break;
731 }
732
Joe Perchesc84d8052013-04-13 19:03:19 +0000733 pr_info("Thread data RX:\n");
734 pr_info("Base address: 0x%08x\n",
735 (u32)ugeth->p_thread_data_rx);
Li Yangce973b12006-08-14 23:00:11 -0700736 for (i = 0; i < numThreadsRxNumerical; i++) {
Joe Perchesc84d8052013-04-13 19:03:19 +0000737 pr_info("Thread data RX[%d]:\n", i);
738 pr_info("Base address: 0x%08x\n",
739 (u32)&ugeth->p_thread_data_rx[i]);
Li Yangce973b12006-08-14 23:00:11 -0700740 mem_disp((u8 *) & ugeth->p_thread_data_rx[i],
Li Yang18a8e862006-10-19 21:07:34 -0500741 sizeof(struct ucc_geth_thread_data_rx));
Li Yangce973b12006-08-14 23:00:11 -0700742 }
743 }
744 if (ugeth->p_exf_glbl_param) {
Joe Perchesc84d8052013-04-13 19:03:19 +0000745 pr_info("EXF global param:\n");
746 pr_info("Base address: 0x%08x\n",
747 (u32)ugeth->p_exf_glbl_param);
Li Yangce973b12006-08-14 23:00:11 -0700748 mem_disp((u8 *) ugeth->p_exf_glbl_param,
749 sizeof(*ugeth->p_exf_glbl_param));
750 }
751 if (ugeth->p_tx_glbl_pram) {
Joe Perchesc84d8052013-04-13 19:03:19 +0000752 pr_info("TX global param:\n");
753 pr_info("Base address: 0x%08x\n", (u32)ugeth->p_tx_glbl_pram);
754 pr_info("temoder : addr - 0x%08x, val - 0x%04x\n",
755 (u32)&ugeth->p_tx_glbl_pram->temoder,
756 in_be16(&ugeth->p_tx_glbl_pram->temoder));
757 pr_info("sqptr : addr - 0x%08x, val - 0x%08x\n",
758 (u32)&ugeth->p_tx_glbl_pram->sqptr,
759 in_be32(&ugeth->p_tx_glbl_pram->sqptr));
760 pr_info("schedulerbasepointer: addr - 0x%08x, val - 0x%08x\n",
761 (u32)&ugeth->p_tx_glbl_pram->schedulerbasepointer,
762 in_be32(&ugeth->p_tx_glbl_pram->schedulerbasepointer));
763 pr_info("txrmonbaseptr: addr - 0x%08x, val - 0x%08x\n",
764 (u32)&ugeth->p_tx_glbl_pram->txrmonbaseptr,
765 in_be32(&ugeth->p_tx_glbl_pram->txrmonbaseptr));
766 pr_info("tstate : addr - 0x%08x, val - 0x%08x\n",
767 (u32)&ugeth->p_tx_glbl_pram->tstate,
768 in_be32(&ugeth->p_tx_glbl_pram->tstate));
769 pr_info("iphoffset[0] : addr - 0x%08x, val - 0x%02x\n",
770 (u32)&ugeth->p_tx_glbl_pram->iphoffset[0],
771 ugeth->p_tx_glbl_pram->iphoffset[0]);
772 pr_info("iphoffset[1] : addr - 0x%08x, val - 0x%02x\n",
773 (u32)&ugeth->p_tx_glbl_pram->iphoffset[1],
774 ugeth->p_tx_glbl_pram->iphoffset[1]);
775 pr_info("iphoffset[2] : addr - 0x%08x, val - 0x%02x\n",
776 (u32)&ugeth->p_tx_glbl_pram->iphoffset[2],
777 ugeth->p_tx_glbl_pram->iphoffset[2]);
778 pr_info("iphoffset[3] : addr - 0x%08x, val - 0x%02x\n",
779 (u32)&ugeth->p_tx_glbl_pram->iphoffset[3],
780 ugeth->p_tx_glbl_pram->iphoffset[3]);
781 pr_info("iphoffset[4] : addr - 0x%08x, val - 0x%02x\n",
782 (u32)&ugeth->p_tx_glbl_pram->iphoffset[4],
783 ugeth->p_tx_glbl_pram->iphoffset[4]);
784 pr_info("iphoffset[5] : addr - 0x%08x, val - 0x%02x\n",
785 (u32)&ugeth->p_tx_glbl_pram->iphoffset[5],
786 ugeth->p_tx_glbl_pram->iphoffset[5]);
787 pr_info("iphoffset[6] : addr - 0x%08x, val - 0x%02x\n",
788 (u32)&ugeth->p_tx_glbl_pram->iphoffset[6],
789 ugeth->p_tx_glbl_pram->iphoffset[6]);
790 pr_info("iphoffset[7] : addr - 0x%08x, val - 0x%02x\n",
791 (u32)&ugeth->p_tx_glbl_pram->iphoffset[7],
792 ugeth->p_tx_glbl_pram->iphoffset[7]);
793 pr_info("vtagtable[0] : addr - 0x%08x, val - 0x%08x\n",
794 (u32)&ugeth->p_tx_glbl_pram->vtagtable[0],
795 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[0]));
796 pr_info("vtagtable[1] : addr - 0x%08x, val - 0x%08x\n",
797 (u32)&ugeth->p_tx_glbl_pram->vtagtable[1],
798 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[1]));
799 pr_info("vtagtable[2] : addr - 0x%08x, val - 0x%08x\n",
800 (u32)&ugeth->p_tx_glbl_pram->vtagtable[2],
801 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[2]));
802 pr_info("vtagtable[3] : addr - 0x%08x, val - 0x%08x\n",
803 (u32)&ugeth->p_tx_glbl_pram->vtagtable[3],
804 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[3]));
805 pr_info("vtagtable[4] : addr - 0x%08x, val - 0x%08x\n",
806 (u32)&ugeth->p_tx_glbl_pram->vtagtable[4],
807 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[4]));
808 pr_info("vtagtable[5] : addr - 0x%08x, val - 0x%08x\n",
809 (u32)&ugeth->p_tx_glbl_pram->vtagtable[5],
810 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[5]));
811 pr_info("vtagtable[6] : addr - 0x%08x, val - 0x%08x\n",
812 (u32)&ugeth->p_tx_glbl_pram->vtagtable[6],
813 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[6]));
814 pr_info("vtagtable[7] : addr - 0x%08x, val - 0x%08x\n",
815 (u32)&ugeth->p_tx_glbl_pram->vtagtable[7],
816 in_be32(&ugeth->p_tx_glbl_pram->vtagtable[7]));
817 pr_info("tqptr : addr - 0x%08x, val - 0x%08x\n",
818 (u32)&ugeth->p_tx_glbl_pram->tqptr,
819 in_be32(&ugeth->p_tx_glbl_pram->tqptr));
Li Yangce973b12006-08-14 23:00:11 -0700820 }
821 if (ugeth->p_rx_glbl_pram) {
Joe Perchesc84d8052013-04-13 19:03:19 +0000822 pr_info("RX global param:\n");
823 pr_info("Base address: 0x%08x\n", (u32)ugeth->p_rx_glbl_pram);
824 pr_info("remoder : addr - 0x%08x, val - 0x%08x\n",
825 (u32)&ugeth->p_rx_glbl_pram->remoder,
826 in_be32(&ugeth->p_rx_glbl_pram->remoder));
827 pr_info("rqptr : addr - 0x%08x, val - 0x%08x\n",
828 (u32)&ugeth->p_rx_glbl_pram->rqptr,
829 in_be32(&ugeth->p_rx_glbl_pram->rqptr));
830 pr_info("typeorlen : addr - 0x%08x, val - 0x%04x\n",
831 (u32)&ugeth->p_rx_glbl_pram->typeorlen,
832 in_be16(&ugeth->p_rx_glbl_pram->typeorlen));
833 pr_info("rxgstpack : addr - 0x%08x, val - 0x%02x\n",
834 (u32)&ugeth->p_rx_glbl_pram->rxgstpack,
835 ugeth->p_rx_glbl_pram->rxgstpack);
836 pr_info("rxrmonbaseptr : addr - 0x%08x, val - 0x%08x\n",
837 (u32)&ugeth->p_rx_glbl_pram->rxrmonbaseptr,
838 in_be32(&ugeth->p_rx_glbl_pram->rxrmonbaseptr));
839 pr_info("intcoalescingptr: addr - 0x%08x, val - 0x%08x\n",
840 (u32)&ugeth->p_rx_glbl_pram->intcoalescingptr,
841 in_be32(&ugeth->p_rx_glbl_pram->intcoalescingptr));
842 pr_info("rstate : addr - 0x%08x, val - 0x%02x\n",
843 (u32)&ugeth->p_rx_glbl_pram->rstate,
844 ugeth->p_rx_glbl_pram->rstate);
845 pr_info("mrblr : addr - 0x%08x, val - 0x%04x\n",
846 (u32)&ugeth->p_rx_glbl_pram->mrblr,
847 in_be16(&ugeth->p_rx_glbl_pram->mrblr));
848 pr_info("rbdqptr : addr - 0x%08x, val - 0x%08x\n",
849 (u32)&ugeth->p_rx_glbl_pram->rbdqptr,
850 in_be32(&ugeth->p_rx_glbl_pram->rbdqptr));
851 pr_info("mflr : addr - 0x%08x, val - 0x%04x\n",
852 (u32)&ugeth->p_rx_glbl_pram->mflr,
853 in_be16(&ugeth->p_rx_glbl_pram->mflr));
854 pr_info("minflr : addr - 0x%08x, val - 0x%04x\n",
855 (u32)&ugeth->p_rx_glbl_pram->minflr,
856 in_be16(&ugeth->p_rx_glbl_pram->minflr));
857 pr_info("maxd1 : addr - 0x%08x, val - 0x%04x\n",
858 (u32)&ugeth->p_rx_glbl_pram->maxd1,
859 in_be16(&ugeth->p_rx_glbl_pram->maxd1));
860 pr_info("maxd2 : addr - 0x%08x, val - 0x%04x\n",
861 (u32)&ugeth->p_rx_glbl_pram->maxd2,
862 in_be16(&ugeth->p_rx_glbl_pram->maxd2));
863 pr_info("ecamptr : addr - 0x%08x, val - 0x%08x\n",
864 (u32)&ugeth->p_rx_glbl_pram->ecamptr,
865 in_be32(&ugeth->p_rx_glbl_pram->ecamptr));
866 pr_info("l2qt : addr - 0x%08x, val - 0x%08x\n",
867 (u32)&ugeth->p_rx_glbl_pram->l2qt,
868 in_be32(&ugeth->p_rx_glbl_pram->l2qt));
869 pr_info("l3qt[0] : addr - 0x%08x, val - 0x%08x\n",
870 (u32)&ugeth->p_rx_glbl_pram->l3qt[0],
871 in_be32(&ugeth->p_rx_glbl_pram->l3qt[0]));
872 pr_info("l3qt[1] : addr - 0x%08x, val - 0x%08x\n",
873 (u32)&ugeth->p_rx_glbl_pram->l3qt[1],
874 in_be32(&ugeth->p_rx_glbl_pram->l3qt[1]));
875 pr_info("l3qt[2] : addr - 0x%08x, val - 0x%08x\n",
876 (u32)&ugeth->p_rx_glbl_pram->l3qt[2],
877 in_be32(&ugeth->p_rx_glbl_pram->l3qt[2]));
878 pr_info("l3qt[3] : addr - 0x%08x, val - 0x%08x\n",
879 (u32)&ugeth->p_rx_glbl_pram->l3qt[3],
880 in_be32(&ugeth->p_rx_glbl_pram->l3qt[3]));
881 pr_info("l3qt[4] : addr - 0x%08x, val - 0x%08x\n",
882 (u32)&ugeth->p_rx_glbl_pram->l3qt[4],
883 in_be32(&ugeth->p_rx_glbl_pram->l3qt[4]));
884 pr_info("l3qt[5] : addr - 0x%08x, val - 0x%08x\n",
885 (u32)&ugeth->p_rx_glbl_pram->l3qt[5],
886 in_be32(&ugeth->p_rx_glbl_pram->l3qt[5]));
887 pr_info("l3qt[6] : addr - 0x%08x, val - 0x%08x\n",
888 (u32)&ugeth->p_rx_glbl_pram->l3qt[6],
889 in_be32(&ugeth->p_rx_glbl_pram->l3qt[6]));
890 pr_info("l3qt[7] : addr - 0x%08x, val - 0x%08x\n",
891 (u32)&ugeth->p_rx_glbl_pram->l3qt[7],
892 in_be32(&ugeth->p_rx_glbl_pram->l3qt[7]));
893 pr_info("vlantype : addr - 0x%08x, val - 0x%04x\n",
894 (u32)&ugeth->p_rx_glbl_pram->vlantype,
895 in_be16(&ugeth->p_rx_glbl_pram->vlantype));
896 pr_info("vlantci : addr - 0x%08x, val - 0x%04x\n",
897 (u32)&ugeth->p_rx_glbl_pram->vlantci,
898 in_be16(&ugeth->p_rx_glbl_pram->vlantci));
Li Yangce973b12006-08-14 23:00:11 -0700899 for (i = 0; i < 64; i++)
Joe Perchesc84d8052013-04-13 19:03:19 +0000900 pr_info("addressfiltering[%d]: addr - 0x%08x, val - 0x%02x\n",
901 i,
902 (u32)&ugeth->p_rx_glbl_pram->addressfiltering[i],
903 ugeth->p_rx_glbl_pram->addressfiltering[i]);
904 pr_info("exfGlobalParam : addr - 0x%08x, val - 0x%08x\n",
905 (u32)&ugeth->p_rx_glbl_pram->exfGlobalParam,
906 in_be32(&ugeth->p_rx_glbl_pram->exfGlobalParam));
Li Yangce973b12006-08-14 23:00:11 -0700907 }
908 if (ugeth->p_send_q_mem_reg) {
Joe Perchesc84d8052013-04-13 19:03:19 +0000909 pr_info("Send Q memory registers:\n");
910 pr_info("Base address: 0x%08x\n", (u32)ugeth->p_send_q_mem_reg);
Li Yangce973b12006-08-14 23:00:11 -0700911 for (i = 0; i < ugeth->ug_info->numQueuesTx; i++) {
Joe Perchesc84d8052013-04-13 19:03:19 +0000912 pr_info("SQQD[%d]:\n", i);
913 pr_info("Base address: 0x%08x\n",
914 (u32)&ugeth->p_send_q_mem_reg->sqqd[i]);
Li Yangce973b12006-08-14 23:00:11 -0700915 mem_disp((u8 *) & ugeth->p_send_q_mem_reg->sqqd[i],
Li Yang18a8e862006-10-19 21:07:34 -0500916 sizeof(struct ucc_geth_send_queue_qd));
Li Yangce973b12006-08-14 23:00:11 -0700917 }
918 }
919 if (ugeth->p_scheduler) {
Joe Perchesc84d8052013-04-13 19:03:19 +0000920 pr_info("Scheduler:\n");
921 pr_info("Base address: 0x%08x\n", (u32)ugeth->p_scheduler);
Li Yangce973b12006-08-14 23:00:11 -0700922 mem_disp((u8 *) ugeth->p_scheduler,
923 sizeof(*ugeth->p_scheduler));
924 }
925 if (ugeth->p_tx_fw_statistics_pram) {
Joe Perchesc84d8052013-04-13 19:03:19 +0000926 pr_info("TX FW statistics pram:\n");
927 pr_info("Base address: 0x%08x\n",
928 (u32)ugeth->p_tx_fw_statistics_pram);
Li Yangce973b12006-08-14 23:00:11 -0700929 mem_disp((u8 *) ugeth->p_tx_fw_statistics_pram,
930 sizeof(*ugeth->p_tx_fw_statistics_pram));
931 }
932 if (ugeth->p_rx_fw_statistics_pram) {
Joe Perchesc84d8052013-04-13 19:03:19 +0000933 pr_info("RX FW statistics pram:\n");
934 pr_info("Base address: 0x%08x\n",
935 (u32)ugeth->p_rx_fw_statistics_pram);
Li Yangce973b12006-08-14 23:00:11 -0700936 mem_disp((u8 *) ugeth->p_rx_fw_statistics_pram,
937 sizeof(*ugeth->p_rx_fw_statistics_pram));
938 }
939 if (ugeth->p_rx_irq_coalescing_tbl) {
Joe Perchesc84d8052013-04-13 19:03:19 +0000940 pr_info("RX IRQ coalescing tables:\n");
941 pr_info("Base address: 0x%08x\n",
942 (u32)ugeth->p_rx_irq_coalescing_tbl);
Li Yangce973b12006-08-14 23:00:11 -0700943 for (i = 0; i < ugeth->ug_info->numQueuesRx; i++) {
Joe Perchesc84d8052013-04-13 19:03:19 +0000944 pr_info("RX IRQ coalescing table entry[%d]:\n", i);
945 pr_info("Base address: 0x%08x\n",
946 (u32)&ugeth->p_rx_irq_coalescing_tbl->
947 coalescingentry[i]);
948 pr_info("interruptcoalescingmaxvalue: addr - 0x%08x, val - 0x%08x\n",
949 (u32)&ugeth->p_rx_irq_coalescing_tbl->
950 coalescingentry[i].interruptcoalescingmaxvalue,
951 in_be32(&ugeth->p_rx_irq_coalescing_tbl->
952 coalescingentry[i].
953 interruptcoalescingmaxvalue));
954 pr_info("interruptcoalescingcounter : addr - 0x%08x, val - 0x%08x\n",
955 (u32)&ugeth->p_rx_irq_coalescing_tbl->
956 coalescingentry[i].interruptcoalescingcounter,
957 in_be32(&ugeth->p_rx_irq_coalescing_tbl->
958 coalescingentry[i].
959 interruptcoalescingcounter));
Li Yangce973b12006-08-14 23:00:11 -0700960 }
961 }
962 if (ugeth->p_rx_bd_qs_tbl) {
Joe Perchesc84d8052013-04-13 19:03:19 +0000963 pr_info("RX BD QS tables:\n");
964 pr_info("Base address: 0x%08x\n", (u32)ugeth->p_rx_bd_qs_tbl);
Li Yangce973b12006-08-14 23:00:11 -0700965 for (i = 0; i < ugeth->ug_info->numQueuesRx; i++) {
Joe Perchesc84d8052013-04-13 19:03:19 +0000966 pr_info("RX BD QS table[%d]:\n", i);
967 pr_info("Base address: 0x%08x\n",
968 (u32)&ugeth->p_rx_bd_qs_tbl[i]);
969 pr_info("bdbaseptr : addr - 0x%08x, val - 0x%08x\n",
970 (u32)&ugeth->p_rx_bd_qs_tbl[i].bdbaseptr,
971 in_be32(&ugeth->p_rx_bd_qs_tbl[i].bdbaseptr));
972 pr_info("bdptr : addr - 0x%08x, val - 0x%08x\n",
973 (u32)&ugeth->p_rx_bd_qs_tbl[i].bdptr,
974 in_be32(&ugeth->p_rx_bd_qs_tbl[i].bdptr));
975 pr_info("externalbdbaseptr: addr - 0x%08x, val - 0x%08x\n",
976 (u32)&ugeth->p_rx_bd_qs_tbl[i].externalbdbaseptr,
977 in_be32(&ugeth->p_rx_bd_qs_tbl[i].
978 externalbdbaseptr));
979 pr_info("externalbdptr : addr - 0x%08x, val - 0x%08x\n",
980 (u32)&ugeth->p_rx_bd_qs_tbl[i].externalbdptr,
981 in_be32(&ugeth->p_rx_bd_qs_tbl[i].externalbdptr));
982 pr_info("ucode RX Prefetched BDs:\n");
983 pr_info("Base address: 0x%08x\n",
984 (u32)qe_muram_addr(in_be32
985 (&ugeth->p_rx_bd_qs_tbl[i].
986 bdbaseptr)));
Li Yangce973b12006-08-14 23:00:11 -0700987 mem_disp((u8 *)
988 qe_muram_addr(in_be32
989 (&ugeth->p_rx_bd_qs_tbl[i].
990 bdbaseptr)),
Li Yang18a8e862006-10-19 21:07:34 -0500991 sizeof(struct ucc_geth_rx_prefetched_bds));
Li Yangce973b12006-08-14 23:00:11 -0700992 }
993 }
994 if (ugeth->p_init_enet_param_shadow) {
995 int size;
Joe Perchesc84d8052013-04-13 19:03:19 +0000996 pr_info("Init enet param shadow:\n");
997 pr_info("Base address: 0x%08x\n",
998 (u32) ugeth->p_init_enet_param_shadow);
Li Yangce973b12006-08-14 23:00:11 -0700999 mem_disp((u8 *) ugeth->p_init_enet_param_shadow,
1000 sizeof(*ugeth->p_init_enet_param_shadow));
1001
Li Yang18a8e862006-10-19 21:07:34 -05001002 size = sizeof(struct ucc_geth_thread_rx_pram);
Li Yangce973b12006-08-14 23:00:11 -07001003 if (ugeth->ug_info->rxExtendedFiltering) {
1004 size +=
1005 THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING;
1006 if (ugeth->ug_info->largestexternallookupkeysize ==
1007 QE_FLTR_TABLE_LOOKUP_KEY_SIZE_8_BYTES)
1008 size +=
1009 THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING_8;
1010 if (ugeth->ug_info->largestexternallookupkeysize ==
1011 QE_FLTR_TABLE_LOOKUP_KEY_SIZE_16_BYTES)
1012 size +=
1013 THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING_16;
1014 }
1015
1016 dump_init_enet_entries(ugeth,
1017 &(ugeth->p_init_enet_param_shadow->
1018 txthread[0]),
1019 ENET_INIT_PARAM_MAX_ENTRIES_TX,
Li Yang18a8e862006-10-19 21:07:34 -05001020 sizeof(struct ucc_geth_thread_tx_pram),
Li Yangce973b12006-08-14 23:00:11 -07001021 ugeth->ug_info->riscTx, 0);
1022 dump_init_enet_entries(ugeth,
1023 &(ugeth->p_init_enet_param_shadow->
1024 rxthread[0]),
1025 ENET_INIT_PARAM_MAX_ENTRIES_RX, size,
1026 ugeth->ug_info->riscRx, 1);
1027 }
1028}
1029#endif /* DEBUG */
1030
Andy Fleming6fee40e2008-05-02 13:01:23 -05001031static void init_default_reg_vals(u32 __iomem *upsmr_register,
1032 u32 __iomem *maccfg1_register,
1033 u32 __iomem *maccfg2_register)
Li Yangce973b12006-08-14 23:00:11 -07001034{
1035 out_be32(upsmr_register, UCC_GETH_UPSMR_INIT);
1036 out_be32(maccfg1_register, UCC_GETH_MACCFG1_INIT);
1037 out_be32(maccfg2_register, UCC_GETH_MACCFG2_INIT);
1038}
1039
1040static int init_half_duplex_params(int alt_beb,
1041 int back_pressure_no_backoff,
1042 int no_backoff,
1043 int excess_defer,
1044 u8 alt_beb_truncation,
1045 u8 max_retransmissions,
1046 u8 collision_window,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001047 u32 __iomem *hafdup_register)
Li Yangce973b12006-08-14 23:00:11 -07001048{
1049 u32 value = 0;
1050
1051 if ((alt_beb_truncation > HALFDUP_ALT_BEB_TRUNCATION_MAX) ||
1052 (max_retransmissions > HALFDUP_MAX_RETRANSMISSION_MAX) ||
1053 (collision_window > HALFDUP_COLLISION_WINDOW_MAX))
1054 return -EINVAL;
1055
1056 value = (u32) (alt_beb_truncation << HALFDUP_ALT_BEB_TRUNCATION_SHIFT);
1057
1058 if (alt_beb)
1059 value |= HALFDUP_ALT_BEB;
1060 if (back_pressure_no_backoff)
1061 value |= HALFDUP_BACK_PRESSURE_NO_BACKOFF;
1062 if (no_backoff)
1063 value |= HALFDUP_NO_BACKOFF;
1064 if (excess_defer)
1065 value |= HALFDUP_EXCESSIVE_DEFER;
1066
1067 value |= (max_retransmissions << HALFDUP_MAX_RETRANSMISSION_SHIFT);
1068
1069 value |= collision_window;
1070
1071 out_be32(hafdup_register, value);
1072 return 0;
1073}
1074
1075static int init_inter_frame_gap_params(u8 non_btb_cs_ipg,
1076 u8 non_btb_ipg,
1077 u8 min_ifg,
1078 u8 btb_ipg,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001079 u32 __iomem *ipgifg_register)
Li Yangce973b12006-08-14 23:00:11 -07001080{
1081 u32 value = 0;
1082
1083 /* Non-Back-to-back IPG part 1 should be <= Non-Back-to-back
1084 IPG part 2 */
1085 if (non_btb_cs_ipg > non_btb_ipg)
1086 return -EINVAL;
1087
1088 if ((non_btb_cs_ipg > IPGIFG_NON_BACK_TO_BACK_IFG_PART1_MAX) ||
1089 (non_btb_ipg > IPGIFG_NON_BACK_TO_BACK_IFG_PART2_MAX) ||
1090 /*(min_ifg > IPGIFG_MINIMUM_IFG_ENFORCEMENT_MAX) || */
1091 (btb_ipg > IPGIFG_BACK_TO_BACK_IFG_MAX))
1092 return -EINVAL;
1093
1094 value |=
1095 ((non_btb_cs_ipg << IPGIFG_NON_BACK_TO_BACK_IFG_PART1_SHIFT) &
1096 IPGIFG_NBTB_CS_IPG_MASK);
1097 value |=
1098 ((non_btb_ipg << IPGIFG_NON_BACK_TO_BACK_IFG_PART2_SHIFT) &
1099 IPGIFG_NBTB_IPG_MASK);
1100 value |=
1101 ((min_ifg << IPGIFG_MINIMUM_IFG_ENFORCEMENT_SHIFT) &
1102 IPGIFG_MIN_IFG_MASK);
1103 value |= (btb_ipg & IPGIFG_BTB_IPG_MASK);
1104
1105 out_be32(ipgifg_register, value);
1106 return 0;
1107}
1108
Li Yangac421852007-07-19 11:47:47 +08001109int init_flow_control_params(u32 automatic_flow_control_mode,
Li Yangce973b12006-08-14 23:00:11 -07001110 int rx_flow_control_enable,
1111 int tx_flow_control_enable,
1112 u16 pause_period,
1113 u16 extension_field,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001114 u32 __iomem *upsmr_register,
1115 u32 __iomem *uempr_register,
1116 u32 __iomem *maccfg1_register)
Li Yangce973b12006-08-14 23:00:11 -07001117{
1118 u32 value = 0;
1119
1120 /* Set UEMPR register */
1121 value = (u32) pause_period << UEMPR_PAUSE_TIME_VALUE_SHIFT;
1122 value |= (u32) extension_field << UEMPR_EXTENDED_PAUSE_TIME_VALUE_SHIFT;
1123 out_be32(uempr_register, value);
1124
1125 /* Set UPSMR register */
Timur Tabi3bc53422009-01-11 00:25:21 -08001126 setbits32(upsmr_register, automatic_flow_control_mode);
Li Yangce973b12006-08-14 23:00:11 -07001127
1128 value = in_be32(maccfg1_register);
1129 if (rx_flow_control_enable)
1130 value |= MACCFG1_FLOW_RX;
1131 if (tx_flow_control_enable)
1132 value |= MACCFG1_FLOW_TX;
1133 out_be32(maccfg1_register, value);
1134
1135 return 0;
1136}
1137
1138static int init_hw_statistics_gathering_mode(int enable_hardware_statistics,
1139 int auto_zero_hardware_statistics,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001140 u32 __iomem *upsmr_register,
1141 u16 __iomem *uescr_register)
Li Yangce973b12006-08-14 23:00:11 -07001142{
Li Yangce973b12006-08-14 23:00:11 -07001143 u16 uescr_value = 0;
Timur Tabi3bc53422009-01-11 00:25:21 -08001144
Li Yangce973b12006-08-14 23:00:11 -07001145 /* Enable hardware statistics gathering if requested */
Timur Tabi3bc53422009-01-11 00:25:21 -08001146 if (enable_hardware_statistics)
1147 setbits32(upsmr_register, UCC_GETH_UPSMR_HSE);
Li Yangce973b12006-08-14 23:00:11 -07001148
1149 /* Clear hardware statistics counters */
1150 uescr_value = in_be16(uescr_register);
1151 uescr_value |= UESCR_CLRCNT;
1152 /* Automatically zero hardware statistics counters on read,
1153 if requested */
1154 if (auto_zero_hardware_statistics)
1155 uescr_value |= UESCR_AUTOZ;
1156 out_be16(uescr_register, uescr_value);
1157
1158 return 0;
1159}
1160
1161static int init_firmware_statistics_gathering_mode(int
1162 enable_tx_firmware_statistics,
1163 int enable_rx_firmware_statistics,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001164 u32 __iomem *tx_rmon_base_ptr,
Li Yangce973b12006-08-14 23:00:11 -07001165 u32 tx_firmware_statistics_structure_address,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001166 u32 __iomem *rx_rmon_base_ptr,
Li Yangce973b12006-08-14 23:00:11 -07001167 u32 rx_firmware_statistics_structure_address,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001168 u16 __iomem *temoder_register,
1169 u32 __iomem *remoder_register)
Li Yangce973b12006-08-14 23:00:11 -07001170{
1171 /* Note: this function does not check if */
1172 /* the parameters it receives are NULL */
Li Yangce973b12006-08-14 23:00:11 -07001173
1174 if (enable_tx_firmware_statistics) {
1175 out_be32(tx_rmon_base_ptr,
1176 tx_firmware_statistics_structure_address);
Timur Tabi3bc53422009-01-11 00:25:21 -08001177 setbits16(temoder_register, TEMODER_TX_RMON_STATISTICS_ENABLE);
Li Yangce973b12006-08-14 23:00:11 -07001178 }
1179
1180 if (enable_rx_firmware_statistics) {
1181 out_be32(rx_rmon_base_ptr,
1182 rx_firmware_statistics_structure_address);
Timur Tabi3bc53422009-01-11 00:25:21 -08001183 setbits32(remoder_register, REMODER_RX_RMON_STATISTICS_ENABLE);
Li Yangce973b12006-08-14 23:00:11 -07001184 }
1185
1186 return 0;
1187}
1188
1189static int init_mac_station_addr_regs(u8 address_byte_0,
1190 u8 address_byte_1,
1191 u8 address_byte_2,
1192 u8 address_byte_3,
1193 u8 address_byte_4,
1194 u8 address_byte_5,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001195 u32 __iomem *macstnaddr1_register,
1196 u32 __iomem *macstnaddr2_register)
Li Yangce973b12006-08-14 23:00:11 -07001197{
1198 u32 value = 0;
1199
1200 /* Example: for a station address of 0x12345678ABCD, */
1201 /* 0x12 is byte 0, 0x34 is byte 1 and so on and 0xCD is byte 5 */
1202
1203 /* MACSTNADDR1 Register: */
1204
1205 /* 0 7 8 15 */
1206 /* station address byte 5 station address byte 4 */
1207 /* 16 23 24 31 */
1208 /* station address byte 3 station address byte 2 */
1209 value |= (u32) ((address_byte_2 << 0) & 0x000000FF);
1210 value |= (u32) ((address_byte_3 << 8) & 0x0000FF00);
1211 value |= (u32) ((address_byte_4 << 16) & 0x00FF0000);
1212 value |= (u32) ((address_byte_5 << 24) & 0xFF000000);
1213
1214 out_be32(macstnaddr1_register, value);
1215
1216 /* MACSTNADDR2 Register: */
1217
1218 /* 0 7 8 15 */
1219 /* station address byte 1 station address byte 0 */
1220 /* 16 23 24 31 */
1221 /* reserved reserved */
1222 value = 0;
1223 value |= (u32) ((address_byte_0 << 16) & 0x00FF0000);
1224 value |= (u32) ((address_byte_1 << 24) & 0xFF000000);
1225
1226 out_be32(macstnaddr2_register, value);
1227
1228 return 0;
1229}
1230
Li Yangce973b12006-08-14 23:00:11 -07001231static int init_check_frame_length_mode(int length_check,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001232 u32 __iomem *maccfg2_register)
Li Yangce973b12006-08-14 23:00:11 -07001233{
1234 u32 value = 0;
1235
1236 value = in_be32(maccfg2_register);
1237
1238 if (length_check)
1239 value |= MACCFG2_LC;
1240 else
1241 value &= ~MACCFG2_LC;
1242
1243 out_be32(maccfg2_register, value);
1244 return 0;
1245}
1246
1247static int init_preamble_length(u8 preamble_length,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001248 u32 __iomem *maccfg2_register)
Li Yangce973b12006-08-14 23:00:11 -07001249{
Li Yangce973b12006-08-14 23:00:11 -07001250 if ((preamble_length < 3) || (preamble_length > 7))
1251 return -EINVAL;
1252
Timur Tabi3bc53422009-01-11 00:25:21 -08001253 clrsetbits_be32(maccfg2_register, MACCFG2_PREL_MASK,
1254 preamble_length << MACCFG2_PREL_SHIFT);
1255
Li Yangce973b12006-08-14 23:00:11 -07001256 return 0;
1257}
1258
Li Yangce973b12006-08-14 23:00:11 -07001259static int init_rx_parameters(int reject_broadcast,
1260 int receive_short_frames,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001261 int promiscuous, u32 __iomem *upsmr_register)
Li Yangce973b12006-08-14 23:00:11 -07001262{
1263 u32 value = 0;
1264
1265 value = in_be32(upsmr_register);
1266
1267 if (reject_broadcast)
Timur Tabi3bc53422009-01-11 00:25:21 -08001268 value |= UCC_GETH_UPSMR_BRO;
Li Yangce973b12006-08-14 23:00:11 -07001269 else
Timur Tabi3bc53422009-01-11 00:25:21 -08001270 value &= ~UCC_GETH_UPSMR_BRO;
Li Yangce973b12006-08-14 23:00:11 -07001271
1272 if (receive_short_frames)
Timur Tabi3bc53422009-01-11 00:25:21 -08001273 value |= UCC_GETH_UPSMR_RSH;
Li Yangce973b12006-08-14 23:00:11 -07001274 else
Timur Tabi3bc53422009-01-11 00:25:21 -08001275 value &= ~UCC_GETH_UPSMR_RSH;
Li Yangce973b12006-08-14 23:00:11 -07001276
1277 if (promiscuous)
Timur Tabi3bc53422009-01-11 00:25:21 -08001278 value |= UCC_GETH_UPSMR_PRO;
Li Yangce973b12006-08-14 23:00:11 -07001279 else
Timur Tabi3bc53422009-01-11 00:25:21 -08001280 value &= ~UCC_GETH_UPSMR_PRO;
Li Yangce973b12006-08-14 23:00:11 -07001281
1282 out_be32(upsmr_register, value);
1283
1284 return 0;
1285}
1286
1287static int init_max_rx_buff_len(u16 max_rx_buf_len,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001288 u16 __iomem *mrblr_register)
Li Yangce973b12006-08-14 23:00:11 -07001289{
1290 /* max_rx_buf_len value must be a multiple of 128 */
Joe Perches8e95a202009-12-03 07:58:21 +00001291 if ((max_rx_buf_len == 0) ||
1292 (max_rx_buf_len % UCC_GETH_MRBLR_ALIGNMENT))
Li Yangce973b12006-08-14 23:00:11 -07001293 return -EINVAL;
1294
1295 out_be16(mrblr_register, max_rx_buf_len);
1296 return 0;
1297}
1298
1299static int init_min_frame_len(u16 min_frame_length,
Andy Fleming6fee40e2008-05-02 13:01:23 -05001300 u16 __iomem *minflr_register,
1301 u16 __iomem *mrblr_register)
Li Yangce973b12006-08-14 23:00:11 -07001302{
1303 u16 mrblr_value = 0;
1304
1305 mrblr_value = in_be16(mrblr_register);
1306 if (min_frame_length >= (mrblr_value - 4))
1307 return -EINVAL;
1308
1309 out_be16(minflr_register, min_frame_length);
1310 return 0;
1311}
1312
Li Yang18a8e862006-10-19 21:07:34 -05001313static int adjust_enet_interface(struct ucc_geth_private *ugeth)
Li Yangce973b12006-08-14 23:00:11 -07001314{
Li Yang18a8e862006-10-19 21:07:34 -05001315 struct ucc_geth_info *ug_info;
Andy Fleming6fee40e2008-05-02 13:01:23 -05001316 struct ucc_geth __iomem *ug_regs;
1317 struct ucc_fast __iomem *uf_regs;
Kim Phillips728de4c92007-04-13 01:26:03 -05001318 int ret_val;
Liu Yu-B1320181abb432010-01-13 22:13:18 +00001319 u32 upsmr, maccfg2;
Li Yangce973b12006-08-14 23:00:11 -07001320 u16 value;
1321
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07001322 ugeth_vdbg("%s: IN", __func__);
Li Yangce973b12006-08-14 23:00:11 -07001323
1324 ug_info = ugeth->ug_info;
1325 ug_regs = ugeth->ug_regs;
1326 uf_regs = ugeth->uccf->uf_regs;
1327
Li Yangce973b12006-08-14 23:00:11 -07001328 /* Set MACCFG2 */
1329 maccfg2 = in_be32(&ug_regs->maccfg2);
1330 maccfg2 &= ~MACCFG2_INTERFACE_MODE_MASK;
Kim Phillips728de4c92007-04-13 01:26:03 -05001331 if ((ugeth->max_speed == SPEED_10) ||
1332 (ugeth->max_speed == SPEED_100))
Li Yangce973b12006-08-14 23:00:11 -07001333 maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
Kim Phillips728de4c92007-04-13 01:26:03 -05001334 else if (ugeth->max_speed == SPEED_1000)
Li Yangce973b12006-08-14 23:00:11 -07001335 maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
1336 maccfg2 |= ug_info->padAndCrc;
1337 out_be32(&ug_regs->maccfg2, maccfg2);
1338
1339 /* Set UPSMR */
1340 upsmr = in_be32(&uf_regs->upsmr);
Timur Tabi3bc53422009-01-11 00:25:21 -08001341 upsmr &= ~(UCC_GETH_UPSMR_RPM | UCC_GETH_UPSMR_R10M |
1342 UCC_GETH_UPSMR_TBIM | UCC_GETH_UPSMR_RMM);
Kim Phillips728de4c92007-04-13 01:26:03 -05001343 if ((ugeth->phy_interface == PHY_INTERFACE_MODE_RMII) ||
1344 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII) ||
1345 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_ID) ||
Kim Phillipsbd0ceaa2007-11-26 16:17:58 -06001346 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
1347 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_TXID) ||
Kim Phillips728de4c92007-04-13 01:26:03 -05001348 (ugeth->phy_interface == PHY_INTERFACE_MODE_RTBI)) {
Heiko Schochercef309c2009-04-20 22:36:43 +00001349 if (ugeth->phy_interface != PHY_INTERFACE_MODE_RMII)
1350 upsmr |= UCC_GETH_UPSMR_RPM;
Kim Phillips728de4c92007-04-13 01:26:03 -05001351 switch (ugeth->max_speed) {
1352 case SPEED_10:
Timur Tabi3bc53422009-01-11 00:25:21 -08001353 upsmr |= UCC_GETH_UPSMR_R10M;
Kim Phillips728de4c92007-04-13 01:26:03 -05001354 /* FALLTHROUGH */
1355 case SPEED_100:
1356 if (ugeth->phy_interface != PHY_INTERFACE_MODE_RTBI)
Timur Tabi3bc53422009-01-11 00:25:21 -08001357 upsmr |= UCC_GETH_UPSMR_RMM;
Kim Phillips728de4c92007-04-13 01:26:03 -05001358 }
1359 }
1360 if ((ugeth->phy_interface == PHY_INTERFACE_MODE_TBI) ||
1361 (ugeth->phy_interface == PHY_INTERFACE_MODE_RTBI)) {
Timur Tabi3bc53422009-01-11 00:25:21 -08001362 upsmr |= UCC_GETH_UPSMR_TBIM;
Kim Phillips728de4c92007-04-13 01:26:03 -05001363 }
Haiying Wang047584c2009-06-02 04:04:15 +00001364 if ((ugeth->phy_interface == PHY_INTERFACE_MODE_SGMII))
1365 upsmr |= UCC_GETH_UPSMR_SGMM;
1366
Li Yangce973b12006-08-14 23:00:11 -07001367 out_be32(&uf_regs->upsmr, upsmr);
1368
Li Yangce973b12006-08-14 23:00:11 -07001369 /* Disable autonegotiation in tbi mode, because by default it
1370 comes up in autonegotiation mode. */
1371 /* Note that this depends on proper setting in utbipar register. */
Kim Phillips728de4c92007-04-13 01:26:03 -05001372 if ((ugeth->phy_interface == PHY_INTERFACE_MODE_TBI) ||
1373 (ugeth->phy_interface == PHY_INTERFACE_MODE_RTBI)) {
Liu Yu-B1320181abb432010-01-13 22:13:18 +00001374 struct ucc_geth_info *ug_info = ugeth->ug_info;
1375 struct phy_device *tbiphy;
1376
1377 if (!ug_info->tbi_node)
Joe Perchesc84d8052013-04-13 19:03:19 +00001378 pr_warn("TBI mode requires that the device tree specify a tbi-handle\n");
Liu Yu-B1320181abb432010-01-13 22:13:18 +00001379
1380 tbiphy = of_phy_find_device(ug_info->tbi_node);
1381 if (!tbiphy)
Joe Perchesc84d8052013-04-13 19:03:19 +00001382 pr_warn("Could not get TBI device\n");
Liu Yu-B1320181abb432010-01-13 22:13:18 +00001383
1384 value = phy_read(tbiphy, ENET_TBI_MII_CR);
Li Yangce973b12006-08-14 23:00:11 -07001385 value &= ~0x1000; /* Turn off autonegotiation */
Liu Yu-B1320181abb432010-01-13 22:13:18 +00001386 phy_write(tbiphy, ENET_TBI_MII_CR, value);
Li Yangce973b12006-08-14 23:00:11 -07001387 }
1388
1389 init_check_frame_length_mode(ug_info->lengthCheckRx, &ug_regs->maccfg2);
1390
1391 ret_val = init_preamble_length(ug_info->prel, &ug_regs->maccfg2);
1392 if (ret_val != 0) {
Li Yang890de952007-07-19 11:48:29 +08001393 if (netif_msg_probe(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00001394 pr_err("Preamble length must be between 3 and 7 inclusive\n");
Li Yangce973b12006-08-14 23:00:11 -07001395 return ret_val;
1396 }
1397
1398 return 0;
1399}
1400
Anton Vorontsov7de8ee72009-09-09 16:01:40 +00001401static int ugeth_graceful_stop_tx(struct ucc_geth_private *ugeth)
1402{
1403 struct ucc_fast_private *uccf;
1404 u32 cecr_subblock;
1405 u32 temp;
1406 int i = 10;
1407
1408 uccf = ugeth->uccf;
1409
1410 /* Mask GRACEFUL STOP TX interrupt bit and clear it */
1411 clrbits32(uccf->p_uccm, UCC_GETH_UCCE_GRA);
1412 out_be32(uccf->p_ucce, UCC_GETH_UCCE_GRA); /* clear by writing 1 */
1413
1414 /* Issue host command */
1415 cecr_subblock =
1416 ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
1417 qe_issue_cmd(QE_GRACEFUL_STOP_TX, cecr_subblock,
1418 QE_CR_PROTOCOL_ETHERNET, 0);
1419
1420 /* Wait for command to complete */
1421 do {
1422 msleep(10);
1423 temp = in_be32(uccf->p_ucce);
1424 } while (!(temp & UCC_GETH_UCCE_GRA) && --i);
1425
1426 uccf->stopped_tx = 1;
1427
1428 return 0;
1429}
1430
1431static int ugeth_graceful_stop_rx(struct ucc_geth_private *ugeth)
1432{
1433 struct ucc_fast_private *uccf;
1434 u32 cecr_subblock;
1435 u8 temp;
1436 int i = 10;
1437
1438 uccf = ugeth->uccf;
1439
1440 /* Clear acknowledge bit */
1441 temp = in_8(&ugeth->p_rx_glbl_pram->rxgstpack);
1442 temp &= ~GRACEFUL_STOP_ACKNOWLEDGE_RX;
1443 out_8(&ugeth->p_rx_glbl_pram->rxgstpack, temp);
1444
1445 /* Keep issuing command and checking acknowledge bit until
1446 it is asserted, according to spec */
1447 do {
1448 /* Issue host command */
1449 cecr_subblock =
1450 ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.
1451 ucc_num);
1452 qe_issue_cmd(QE_GRACEFUL_STOP_RX, cecr_subblock,
1453 QE_CR_PROTOCOL_ETHERNET, 0);
1454 msleep(10);
1455 temp = in_8(&ugeth->p_rx_glbl_pram->rxgstpack);
1456 } while (!(temp & GRACEFUL_STOP_ACKNOWLEDGE_RX) && --i);
1457
1458 uccf->stopped_rx = 1;
1459
1460 return 0;
1461}
1462
1463static int ugeth_restart_tx(struct ucc_geth_private *ugeth)
1464{
1465 struct ucc_fast_private *uccf;
1466 u32 cecr_subblock;
1467
1468 uccf = ugeth->uccf;
1469
1470 cecr_subblock =
1471 ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
1472 qe_issue_cmd(QE_RESTART_TX, cecr_subblock, QE_CR_PROTOCOL_ETHERNET, 0);
1473 uccf->stopped_tx = 0;
1474
1475 return 0;
1476}
1477
1478static int ugeth_restart_rx(struct ucc_geth_private *ugeth)
1479{
1480 struct ucc_fast_private *uccf;
1481 u32 cecr_subblock;
1482
1483 uccf = ugeth->uccf;
1484
1485 cecr_subblock =
1486 ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
1487 qe_issue_cmd(QE_RESTART_RX, cecr_subblock, QE_CR_PROTOCOL_ETHERNET,
1488 0);
1489 uccf->stopped_rx = 0;
1490
1491 return 0;
1492}
1493
1494static int ugeth_enable(struct ucc_geth_private *ugeth, enum comm_dir mode)
1495{
1496 struct ucc_fast_private *uccf;
1497 int enabled_tx, enabled_rx;
1498
1499 uccf = ugeth->uccf;
1500
1501 /* check if the UCC number is in range. */
1502 if (ugeth->ug_info->uf_info.ucc_num >= UCC_MAX_NUM) {
1503 if (netif_msg_probe(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00001504 pr_err("ucc_num out of range\n");
Anton Vorontsov7de8ee72009-09-09 16:01:40 +00001505 return -EINVAL;
1506 }
1507
1508 enabled_tx = uccf->enabled_tx;
1509 enabled_rx = uccf->enabled_rx;
1510
1511 /* Get Tx and Rx going again, in case this channel was actively
1512 disabled. */
1513 if ((mode & COMM_DIR_TX) && (!enabled_tx) && uccf->stopped_tx)
1514 ugeth_restart_tx(ugeth);
1515 if ((mode & COMM_DIR_RX) && (!enabled_rx) && uccf->stopped_rx)
1516 ugeth_restart_rx(ugeth);
1517
1518 ucc_fast_enable(uccf, mode); /* OK to do even if not disabled */
1519
1520 return 0;
1521
1522}
1523
1524static int ugeth_disable(struct ucc_geth_private *ugeth, enum comm_dir mode)
1525{
1526 struct ucc_fast_private *uccf;
1527
1528 uccf = ugeth->uccf;
1529
1530 /* check if the UCC number is in range. */
1531 if (ugeth->ug_info->uf_info.ucc_num >= UCC_MAX_NUM) {
1532 if (netif_msg_probe(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00001533 pr_err("ucc_num out of range\n");
Anton Vorontsov7de8ee72009-09-09 16:01:40 +00001534 return -EINVAL;
1535 }
1536
1537 /* Stop any transmissions */
1538 if ((mode & COMM_DIR_TX) && uccf->enabled_tx && !uccf->stopped_tx)
1539 ugeth_graceful_stop_tx(ugeth);
1540
1541 /* Stop any receptions */
1542 if ((mode & COMM_DIR_RX) && uccf->enabled_rx && !uccf->stopped_rx)
1543 ugeth_graceful_stop_rx(ugeth);
1544
1545 ucc_fast_disable(ugeth->uccf, mode); /* OK to do even if not enabled */
1546
1547 return 0;
1548}
1549
Anton Vorontsov864fdf82009-09-10 11:48:12 +00001550static void ugeth_quiesce(struct ucc_geth_private *ugeth)
1551{
Anton Vorontsov08b5e1c2009-12-24 05:31:05 +00001552 /* Prevent any further xmits, plus detach the device. */
1553 netif_device_detach(ugeth->ndev);
1554
1555 /* Wait for any current xmits to finish. */
Anton Vorontsov864fdf82009-09-10 11:48:12 +00001556 netif_tx_disable(ugeth->ndev);
1557
1558 /* Disable the interrupt to avoid NAPI rescheduling. */
1559 disable_irq(ugeth->ug_info->uf_info.irq);
1560
1561 /* Stop NAPI, and possibly wait for its completion. */
1562 napi_disable(&ugeth->napi);
1563}
1564
1565static void ugeth_activate(struct ucc_geth_private *ugeth)
1566{
1567 napi_enable(&ugeth->napi);
1568 enable_irq(ugeth->ug_info->uf_info.irq);
Anton Vorontsov08b5e1c2009-12-24 05:31:05 +00001569 netif_device_attach(ugeth->ndev);
Anton Vorontsov864fdf82009-09-10 11:48:12 +00001570}
1571
Li Yangce973b12006-08-14 23:00:11 -07001572/* Called every time the controller might need to be made
1573 * aware of new link state. The PHY code conveys this
1574 * information through variables in the ugeth structure, and this
1575 * function converts those variables into the appropriate
1576 * register values, and can bring down the device if needed.
1577 */
Kim Phillips728de4c92007-04-13 01:26:03 -05001578
Li Yangce973b12006-08-14 23:00:11 -07001579static void adjust_link(struct net_device *dev)
1580{
Li Yang18a8e862006-10-19 21:07:34 -05001581 struct ucc_geth_private *ugeth = netdev_priv(dev);
Andy Fleming6fee40e2008-05-02 13:01:23 -05001582 struct ucc_geth __iomem *ug_regs;
1583 struct ucc_fast __iomem *uf_regs;
Kim Phillips728de4c92007-04-13 01:26:03 -05001584 struct phy_device *phydev = ugeth->phydev;
Kim Phillips728de4c92007-04-13 01:26:03 -05001585 int new_state = 0;
Li Yangce973b12006-08-14 23:00:11 -07001586
1587 ug_regs = ugeth->ug_regs;
Kim Phillips728de4c92007-04-13 01:26:03 -05001588 uf_regs = ugeth->uccf->uf_regs;
Li Yangce973b12006-08-14 23:00:11 -07001589
Kim Phillips728de4c92007-04-13 01:26:03 -05001590 if (phydev->link) {
1591 u32 tempval = in_be32(&ug_regs->maccfg2);
1592 u32 upsmr = in_be32(&uf_regs->upsmr);
Li Yangce973b12006-08-14 23:00:11 -07001593 /* Now we make sure that we can be in full duplex mode.
1594 * If not, we operate in half-duplex mode. */
Kim Phillips728de4c92007-04-13 01:26:03 -05001595 if (phydev->duplex != ugeth->oldduplex) {
1596 new_state = 1;
1597 if (!(phydev->duplex))
Li Yangce973b12006-08-14 23:00:11 -07001598 tempval &= ~(MACCFG2_FDX);
Kim Phillips728de4c92007-04-13 01:26:03 -05001599 else
Li Yangce973b12006-08-14 23:00:11 -07001600 tempval |= MACCFG2_FDX;
Kim Phillips728de4c92007-04-13 01:26:03 -05001601 ugeth->oldduplex = phydev->duplex;
Li Yangce973b12006-08-14 23:00:11 -07001602 }
1603
Kim Phillips728de4c92007-04-13 01:26:03 -05001604 if (phydev->speed != ugeth->oldspeed) {
1605 new_state = 1;
1606 switch (phydev->speed) {
1607 case SPEED_1000:
1608 tempval = ((tempval &
1609 ~(MACCFG2_INTERFACE_MODE_MASK)) |
1610 MACCFG2_INTERFACE_MODE_BYTE);
Li Yangce973b12006-08-14 23:00:11 -07001611 break;
Kim Phillips728de4c92007-04-13 01:26:03 -05001612 case SPEED_100:
1613 case SPEED_10:
1614 tempval = ((tempval &
1615 ~(MACCFG2_INTERFACE_MODE_MASK)) |
1616 MACCFG2_INTERFACE_MODE_NIBBLE);
1617 /* if reduced mode, re-set UPSMR.R10M */
1618 if ((ugeth->phy_interface == PHY_INTERFACE_MODE_RMII) ||
1619 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII) ||
1620 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_ID) ||
Kim Phillipsbd0ceaa2007-11-26 16:17:58 -06001621 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
1622 (ugeth->phy_interface == PHY_INTERFACE_MODE_RGMII_TXID) ||
Kim Phillips728de4c92007-04-13 01:26:03 -05001623 (ugeth->phy_interface == PHY_INTERFACE_MODE_RTBI)) {
1624 if (phydev->speed == SPEED_10)
Timur Tabi3bc53422009-01-11 00:25:21 -08001625 upsmr |= UCC_GETH_UPSMR_R10M;
Kim Phillips728de4c92007-04-13 01:26:03 -05001626 else
Timur Tabi3bc53422009-01-11 00:25:21 -08001627 upsmr &= ~UCC_GETH_UPSMR_R10M;
Kim Phillips728de4c92007-04-13 01:26:03 -05001628 }
Li Yangce973b12006-08-14 23:00:11 -07001629 break;
1630 default:
Kim Phillips728de4c92007-04-13 01:26:03 -05001631 if (netif_msg_link(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00001632 pr_warn(
Kim Phillips728de4c92007-04-13 01:26:03 -05001633 "%s: Ack! Speed (%d) is not 10/100/1000!",
1634 dev->name, phydev->speed);
Li Yangce973b12006-08-14 23:00:11 -07001635 break;
1636 }
Kim Phillips728de4c92007-04-13 01:26:03 -05001637 ugeth->oldspeed = phydev->speed;
Li Yangce973b12006-08-14 23:00:11 -07001638 }
1639
1640 if (!ugeth->oldlink) {
Kim Phillips728de4c92007-04-13 01:26:03 -05001641 new_state = 1;
Li Yangce973b12006-08-14 23:00:11 -07001642 ugeth->oldlink = 1;
Li Yangce973b12006-08-14 23:00:11 -07001643 }
Anton Vorontsov08fafd82009-12-24 05:31:20 +00001644
1645 if (new_state) {
1646 /*
1647 * To change the MAC configuration we need to disable
1648 * the controller. To do so, we have to either grab
1649 * ugeth->lock, which is a bad idea since 'graceful
1650 * stop' commands might take quite a while, or we can
1651 * quiesce driver's activity.
1652 */
1653 ugeth_quiesce(ugeth);
1654 ugeth_disable(ugeth, COMM_DIR_RX_AND_TX);
1655
1656 out_be32(&ug_regs->maccfg2, tempval);
1657 out_be32(&uf_regs->upsmr, upsmr);
1658
1659 ugeth_enable(ugeth, COMM_DIR_RX_AND_TX);
1660 ugeth_activate(ugeth);
1661 }
Kim Phillips728de4c92007-04-13 01:26:03 -05001662 } else if (ugeth->oldlink) {
1663 new_state = 1;
Li Yangce973b12006-08-14 23:00:11 -07001664 ugeth->oldlink = 0;
1665 ugeth->oldspeed = 0;
1666 ugeth->oldduplex = -1;
Li Yangce973b12006-08-14 23:00:11 -07001667 }
Kim Phillips728de4c92007-04-13 01:26:03 -05001668
1669 if (new_state && netif_msg_link(ugeth))
1670 phy_print_status(phydev);
Li Yangce973b12006-08-14 23:00:11 -07001671}
1672
Haiying Wangfb1001f2009-06-17 13:16:10 +00001673/* Initialize TBI PHY interface for communicating with the
1674 * SERDES lynx PHY on the chip. We communicate with this PHY
1675 * through the MDIO bus on each controller, treating it as a
1676 * "normal" PHY at the address found in the UTBIPA register. We assume
1677 * that the UTBIPA register is valid. Either the MDIO bus code will set
1678 * it to a value that doesn't conflict with other PHYs on the bus, or the
1679 * value doesn't matter, as there are no other PHYs on the bus.
1680 */
1681static void uec_configure_serdes(struct net_device *dev)
1682{
1683 struct ucc_geth_private *ugeth = netdev_priv(dev);
1684 struct ucc_geth_info *ug_info = ugeth->ug_info;
1685 struct phy_device *tbiphy;
1686
1687 if (!ug_info->tbi_node) {
1688 dev_warn(&dev->dev, "SGMII mode requires that the device "
1689 "tree specify a tbi-handle\n");
1690 return;
1691 }
1692
1693 tbiphy = of_phy_find_device(ug_info->tbi_node);
1694 if (!tbiphy) {
1695 dev_err(&dev->dev, "error: Could not get TBI device\n");
1696 return;
1697 }
1698
1699 /*
1700 * If the link is already up, we must already be ok, and don't need to
1701 * configure and reset the TBI<->SerDes link. Maybe U-Boot configured
1702 * everything for us? Resetting it takes the link down and requires
1703 * several seconds for it to come back.
1704 */
1705 if (phy_read(tbiphy, ENET_TBI_MII_SR) & TBISR_LSTATUS)
1706 return;
1707
1708 /* Single clk mode, mii mode off(for serdes communication) */
1709 phy_write(tbiphy, ENET_TBI_MII_ANA, TBIANA_SETTINGS);
1710
1711 phy_write(tbiphy, ENET_TBI_MII_TBICON, TBICON_CLK_SELECT);
1712
1713 phy_write(tbiphy, ENET_TBI_MII_CR, TBICR_SETTINGS);
1714}
1715
Li Yangce973b12006-08-14 23:00:11 -07001716/* Configure the PHY for dev.
1717 * returns 0 if success. -1 if failure
1718 */
1719static int init_phy(struct net_device *dev)
1720{
Kim Phillips728de4c92007-04-13 01:26:03 -05001721 struct ucc_geth_private *priv = netdev_priv(dev);
Anton Vorontsov61fa9dc2009-03-22 21:30:52 -07001722 struct ucc_geth_info *ug_info = priv->ug_info;
Kim Phillips728de4c92007-04-13 01:26:03 -05001723 struct phy_device *phydev;
Li Yangce973b12006-08-14 23:00:11 -07001724
Kim Phillips728de4c92007-04-13 01:26:03 -05001725 priv->oldlink = 0;
1726 priv->oldspeed = 0;
1727 priv->oldduplex = -1;
Li Yangce973b12006-08-14 23:00:11 -07001728
Grant Likely0b9da332009-04-25 12:53:23 +00001729 phydev = of_phy_connect(dev, ug_info->phy_node, &adjust_link, 0,
1730 priv->phy_interface);
1731 if (!phydev) {
Anton Vorontsov3104a6f2009-07-16 21:31:47 +00001732 dev_err(&dev->dev, "Could not attach to PHY\n");
Grant Likely0b9da332009-04-25 12:53:23 +00001733 return -ENODEV;
Li Yangce973b12006-08-14 23:00:11 -07001734 }
1735
Haiying Wang047584c2009-06-02 04:04:15 +00001736 if (priv->phy_interface == PHY_INTERFACE_MODE_SGMII)
1737 uec_configure_serdes(dev);
1738
Joakim Tjernlundbb24fd62011-08-04 03:19:45 +00001739 phydev->supported &= (SUPPORTED_MII |
1740 SUPPORTED_Autoneg |
1741 ADVERTISED_10baseT_Half |
1742 ADVERTISED_10baseT_Full |
1743 ADVERTISED_100baseT_Half |
1744 ADVERTISED_100baseT_Full);
Li Yangce973b12006-08-14 23:00:11 -07001745
Kim Phillips728de4c92007-04-13 01:26:03 -05001746 if (priv->max_speed == SPEED_1000)
1747 phydev->supported |= ADVERTISED_1000baseT_Full;
Li Yangce973b12006-08-14 23:00:11 -07001748
Kim Phillips728de4c92007-04-13 01:26:03 -05001749 phydev->advertising = phydev->supported;
Li Yangce973b12006-08-14 23:00:11 -07001750
Kim Phillips728de4c92007-04-13 01:26:03 -05001751 priv->phydev = phydev;
Li Yangce973b12006-08-14 23:00:11 -07001752
1753 return 0;
Li Yangce973b12006-08-14 23:00:11 -07001754}
1755
Li Yang18a8e862006-10-19 21:07:34 -05001756static void ugeth_dump_regs(struct ucc_geth_private *ugeth)
Li Yangce973b12006-08-14 23:00:11 -07001757{
1758#ifdef DEBUG
1759 ucc_fast_dump_regs(ugeth->uccf);
1760 dump_regs(ugeth);
1761 dump_bds(ugeth);
1762#endif
1763}
1764
Li Yang18a8e862006-10-19 21:07:34 -05001765static int ugeth_82xx_filtering_clear_all_addr_in_hash(struct ucc_geth_private *
Li Yangce973b12006-08-14 23:00:11 -07001766 ugeth,
Li Yang18a8e862006-10-19 21:07:34 -05001767 enum enet_addr_type
Li Yangce973b12006-08-14 23:00:11 -07001768 enet_addr_type)
1769{
Andy Fleming6fee40e2008-05-02 13:01:23 -05001770 struct ucc_geth_82xx_address_filtering_pram __iomem *p_82xx_addr_filt;
Li Yang18a8e862006-10-19 21:07:34 -05001771 struct ucc_fast_private *uccf;
1772 enum comm_dir comm_dir;
Li Yangce973b12006-08-14 23:00:11 -07001773 struct list_head *p_lh;
1774 u16 i, num;
Andy Fleming6fee40e2008-05-02 13:01:23 -05001775 u32 __iomem *addr_h;
1776 u32 __iomem *addr_l;
Li Yangce973b12006-08-14 23:00:11 -07001777 u8 *p_counter;
1778
1779 uccf = ugeth->uccf;
1780
1781 p_82xx_addr_filt =
Andy Fleming6fee40e2008-05-02 13:01:23 -05001782 (struct ucc_geth_82xx_address_filtering_pram __iomem *)
1783 ugeth->p_rx_glbl_pram->addressfiltering;
Li Yangce973b12006-08-14 23:00:11 -07001784
1785 if (enet_addr_type == ENET_ADDR_TYPE_GROUP) {
1786 addr_h = &(p_82xx_addr_filt->gaddr_h);
1787 addr_l = &(p_82xx_addr_filt->gaddr_l);
1788 p_lh = &ugeth->group_hash_q;
1789 p_counter = &(ugeth->numGroupAddrInHash);
1790 } else if (enet_addr_type == ENET_ADDR_TYPE_INDIVIDUAL) {
1791 addr_h = &(p_82xx_addr_filt->iaddr_h);
1792 addr_l = &(p_82xx_addr_filt->iaddr_l);
1793 p_lh = &ugeth->ind_hash_q;
1794 p_counter = &(ugeth->numIndAddrInHash);
1795 } else
1796 return -EINVAL;
1797
1798 comm_dir = 0;
1799 if (uccf->enabled_tx)
1800 comm_dir |= COMM_DIR_TX;
1801 if (uccf->enabled_rx)
1802 comm_dir |= COMM_DIR_RX;
1803 if (comm_dir)
1804 ugeth_disable(ugeth, comm_dir);
1805
1806 /* Clear the hash table. */
1807 out_be32(addr_h, 0x00000000);
1808 out_be32(addr_l, 0x00000000);
1809
1810 if (!p_lh)
1811 return 0;
1812
1813 num = *p_counter;
1814
1815 /* Delete all remaining CQ elements */
1816 for (i = 0; i < num; i++)
1817 put_enet_addr_container(ENET_ADDR_CONT_ENTRY(dequeue(p_lh)));
1818
1819 *p_counter = 0;
1820
1821 if (comm_dir)
1822 ugeth_enable(ugeth, comm_dir);
1823
1824 return 0;
1825}
1826
Li Yang18a8e862006-10-19 21:07:34 -05001827static int ugeth_82xx_filtering_clear_addr_in_paddr(struct ucc_geth_private *ugeth,
Li Yangce973b12006-08-14 23:00:11 -07001828 u8 paddr_num)
1829{
1830 ugeth->indAddrRegUsed[paddr_num] = 0; /* mark this paddr as not used */
1831 return hw_clear_addr_in_paddr(ugeth, paddr_num);/* clear in hardware */
1832}
1833
Paul Gortmakere19a82c2012-02-27 02:36:29 +00001834static void ucc_geth_free_rx(struct ucc_geth_private *ugeth)
Li Yangce973b12006-08-14 23:00:11 -07001835{
Paul Gortmakere19a82c2012-02-27 02:36:29 +00001836 struct ucc_geth_info *ug_info;
1837 struct ucc_fast_info *uf_info;
Li Yangce973b12006-08-14 23:00:11 -07001838 u16 i, j;
Andy Fleming6fee40e2008-05-02 13:01:23 -05001839 u8 __iomem *bd;
Li Yangce973b12006-08-14 23:00:11 -07001840
Paul Gortmakere19a82c2012-02-27 02:36:29 +00001841
1842 ug_info = ugeth->ug_info;
1843 uf_info = &ug_info->uf_info;
1844
1845 for (i = 0; i < ugeth->ug_info->numQueuesRx; i++) {
1846 if (ugeth->p_rx_bd_ring[i]) {
1847 /* Return existing data buffers in ring */
1848 bd = ugeth->p_rx_bd_ring[i];
1849 for (j = 0; j < ugeth->ug_info->bdRingLenRx[i]; j++) {
1850 if (ugeth->rx_skbuff[i][j]) {
1851 dma_unmap_single(ugeth->dev,
1852 in_be32(&((struct qe_bd __iomem *)bd)->buf),
1853 ugeth->ug_info->
1854 uf_info.max_rx_buf_length +
1855 UCC_GETH_RX_DATA_BUF_ALIGNMENT,
1856 DMA_FROM_DEVICE);
1857 dev_kfree_skb_any(
1858 ugeth->rx_skbuff[i][j]);
1859 ugeth->rx_skbuff[i][j] = NULL;
1860 }
1861 bd += sizeof(struct qe_bd);
1862 }
1863
1864 kfree(ugeth->rx_skbuff[i]);
1865
1866 if (ugeth->ug_info->uf_info.bd_mem_part ==
1867 MEM_PART_SYSTEM)
1868 kfree((void *)ugeth->rx_bd_ring_offset[i]);
1869 else if (ugeth->ug_info->uf_info.bd_mem_part ==
1870 MEM_PART_MURAM)
1871 qe_muram_free(ugeth->rx_bd_ring_offset[i]);
1872 ugeth->p_rx_bd_ring[i] = NULL;
1873 }
1874 }
1875
1876}
1877
1878static void ucc_geth_free_tx(struct ucc_geth_private *ugeth)
1879{
1880 struct ucc_geth_info *ug_info;
1881 struct ucc_fast_info *uf_info;
1882 u16 i, j;
1883 u8 __iomem *bd;
1884
1885 ug_info = ugeth->ug_info;
1886 uf_info = &ug_info->uf_info;
1887
1888 for (i = 0; i < ugeth->ug_info->numQueuesTx; i++) {
1889 bd = ugeth->p_tx_bd_ring[i];
1890 if (!bd)
1891 continue;
1892 for (j = 0; j < ugeth->ug_info->bdRingLenTx[i]; j++) {
1893 if (ugeth->tx_skbuff[i][j]) {
1894 dma_unmap_single(ugeth->dev,
1895 in_be32(&((struct qe_bd __iomem *)bd)->buf),
1896 (in_be32((u32 __iomem *)bd) &
1897 BD_LENGTH_MASK),
1898 DMA_TO_DEVICE);
1899 dev_kfree_skb_any(ugeth->tx_skbuff[i][j]);
1900 ugeth->tx_skbuff[i][j] = NULL;
1901 }
1902 }
1903
1904 kfree(ugeth->tx_skbuff[i]);
1905
1906 if (ugeth->p_tx_bd_ring[i]) {
1907 if (ugeth->ug_info->uf_info.bd_mem_part ==
1908 MEM_PART_SYSTEM)
1909 kfree((void *)ugeth->tx_bd_ring_offset[i]);
1910 else if (ugeth->ug_info->uf_info.bd_mem_part ==
1911 MEM_PART_MURAM)
1912 qe_muram_free(ugeth->tx_bd_ring_offset[i]);
1913 ugeth->p_tx_bd_ring[i] = NULL;
1914 }
1915 }
1916
1917}
1918
1919static void ucc_geth_memclean(struct ucc_geth_private *ugeth)
1920{
Li Yangce973b12006-08-14 23:00:11 -07001921 if (!ugeth)
1922 return;
1923
Anton Vorontsov80a9fad2008-02-01 16:22:48 +03001924 if (ugeth->uccf) {
Li Yangce973b12006-08-14 23:00:11 -07001925 ucc_fast_free(ugeth->uccf);
Anton Vorontsov80a9fad2008-02-01 16:22:48 +03001926 ugeth->uccf = NULL;
1927 }
Li Yangce973b12006-08-14 23:00:11 -07001928
1929 if (ugeth->p_thread_data_tx) {
1930 qe_muram_free(ugeth->thread_dat_tx_offset);
1931 ugeth->p_thread_data_tx = NULL;
1932 }
1933 if (ugeth->p_thread_data_rx) {
1934 qe_muram_free(ugeth->thread_dat_rx_offset);
1935 ugeth->p_thread_data_rx = NULL;
1936 }
1937 if (ugeth->p_exf_glbl_param) {
1938 qe_muram_free(ugeth->exf_glbl_param_offset);
1939 ugeth->p_exf_glbl_param = NULL;
1940 }
1941 if (ugeth->p_rx_glbl_pram) {
1942 qe_muram_free(ugeth->rx_glbl_pram_offset);
1943 ugeth->p_rx_glbl_pram = NULL;
1944 }
1945 if (ugeth->p_tx_glbl_pram) {
1946 qe_muram_free(ugeth->tx_glbl_pram_offset);
1947 ugeth->p_tx_glbl_pram = NULL;
1948 }
1949 if (ugeth->p_send_q_mem_reg) {
1950 qe_muram_free(ugeth->send_q_mem_reg_offset);
1951 ugeth->p_send_q_mem_reg = NULL;
1952 }
1953 if (ugeth->p_scheduler) {
1954 qe_muram_free(ugeth->scheduler_offset);
1955 ugeth->p_scheduler = NULL;
1956 }
1957 if (ugeth->p_tx_fw_statistics_pram) {
1958 qe_muram_free(ugeth->tx_fw_statistics_pram_offset);
1959 ugeth->p_tx_fw_statistics_pram = NULL;
1960 }
1961 if (ugeth->p_rx_fw_statistics_pram) {
1962 qe_muram_free(ugeth->rx_fw_statistics_pram_offset);
1963 ugeth->p_rx_fw_statistics_pram = NULL;
1964 }
1965 if (ugeth->p_rx_irq_coalescing_tbl) {
1966 qe_muram_free(ugeth->rx_irq_coalescing_tbl_offset);
1967 ugeth->p_rx_irq_coalescing_tbl = NULL;
1968 }
1969 if (ugeth->p_rx_bd_qs_tbl) {
1970 qe_muram_free(ugeth->rx_bd_qs_tbl_offset);
1971 ugeth->p_rx_bd_qs_tbl = NULL;
1972 }
1973 if (ugeth->p_init_enet_param_shadow) {
1974 return_init_enet_entries(ugeth,
1975 &(ugeth->p_init_enet_param_shadow->
1976 rxthread[0]),
1977 ENET_INIT_PARAM_MAX_ENTRIES_RX,
1978 ugeth->ug_info->riscRx, 1);
1979 return_init_enet_entries(ugeth,
1980 &(ugeth->p_init_enet_param_shadow->
1981 txthread[0]),
1982 ENET_INIT_PARAM_MAX_ENTRIES_TX,
1983 ugeth->ug_info->riscTx, 0);
1984 kfree(ugeth->p_init_enet_param_shadow);
1985 ugeth->p_init_enet_param_shadow = NULL;
1986 }
Paul Gortmakere19a82c2012-02-27 02:36:29 +00001987 ucc_geth_free_tx(ugeth);
1988 ucc_geth_free_rx(ugeth);
Li Yangce973b12006-08-14 23:00:11 -07001989 while (!list_empty(&ugeth->group_hash_q))
1990 put_enet_addr_container(ENET_ADDR_CONT_ENTRY
1991 (dequeue(&ugeth->group_hash_q)));
1992 while (!list_empty(&ugeth->ind_hash_q))
1993 put_enet_addr_container(ENET_ADDR_CONT_ENTRY
1994 (dequeue(&ugeth->ind_hash_q)));
Anton Vorontsov3e73fc92008-12-18 08:23:33 +00001995 if (ugeth->ug_regs) {
1996 iounmap(ugeth->ug_regs);
1997 ugeth->ug_regs = NULL;
1998 }
Li Yangce973b12006-08-14 23:00:11 -07001999}
2000
2001static void ucc_geth_set_multi(struct net_device *dev)
2002{
Li Yang18a8e862006-10-19 21:07:34 -05002003 struct ucc_geth_private *ugeth;
Jiri Pirko22bedad32010-04-01 21:22:57 +00002004 struct netdev_hw_addr *ha;
Andy Fleming6fee40e2008-05-02 13:01:23 -05002005 struct ucc_fast __iomem *uf_regs;
2006 struct ucc_geth_82xx_address_filtering_pram __iomem *p_82xx_addr_filt;
Li Yangce973b12006-08-14 23:00:11 -07002007
2008 ugeth = netdev_priv(dev);
2009
2010 uf_regs = ugeth->uccf->uf_regs;
2011
2012 if (dev->flags & IFF_PROMISC) {
Timur Tabi3bc53422009-01-11 00:25:21 -08002013 setbits32(&uf_regs->upsmr, UCC_GETH_UPSMR_PRO);
Li Yangce973b12006-08-14 23:00:11 -07002014 } else {
Timur Tabi3bc53422009-01-11 00:25:21 -08002015 clrbits32(&uf_regs->upsmr, UCC_GETH_UPSMR_PRO);
Li Yangce973b12006-08-14 23:00:11 -07002016
2017 p_82xx_addr_filt =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002018 (struct ucc_geth_82xx_address_filtering_pram __iomem *) ugeth->
Li Yangce973b12006-08-14 23:00:11 -07002019 p_rx_glbl_pram->addressfiltering;
2020
2021 if (dev->flags & IFF_ALLMULTI) {
2022 /* Catch all multicast addresses, so set the
2023 * filter to all 1's.
2024 */
2025 out_be32(&p_82xx_addr_filt->gaddr_h, 0xffffffff);
2026 out_be32(&p_82xx_addr_filt->gaddr_l, 0xffffffff);
2027 } else {
2028 /* Clear filter and add the addresses in the list.
2029 */
2030 out_be32(&p_82xx_addr_filt->gaddr_h, 0x0);
2031 out_be32(&p_82xx_addr_filt->gaddr_l, 0x0);
2032
Jiri Pirko22bedad32010-04-01 21:22:57 +00002033 netdev_for_each_mc_addr(ha, dev) {
Li Yangce973b12006-08-14 23:00:11 -07002034 /* Ask CPM to run CRC and set bit in
2035 * filter mask.
2036 */
Jiri Pirko22bedad32010-04-01 21:22:57 +00002037 hw_add_addr_in_hash(ugeth, ha->addr);
Li Yangce973b12006-08-14 23:00:11 -07002038 }
2039 }
2040 }
2041}
2042
Li Yang18a8e862006-10-19 21:07:34 -05002043static void ucc_geth_stop(struct ucc_geth_private *ugeth)
Li Yangce973b12006-08-14 23:00:11 -07002044{
Andy Fleming6fee40e2008-05-02 13:01:23 -05002045 struct ucc_geth __iomem *ug_regs = ugeth->ug_regs;
Kim Phillips728de4c92007-04-13 01:26:03 -05002046 struct phy_device *phydev = ugeth->phydev;
Li Yangce973b12006-08-14 23:00:11 -07002047
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002048 ugeth_vdbg("%s: IN", __func__);
Li Yangce973b12006-08-14 23:00:11 -07002049
Joakim Tjernlund75e60472010-11-12 03:55:09 +00002050 /*
2051 * Tell the kernel the link is down.
2052 * Must be done before disabling the controller
2053 * or deadlock may happen.
2054 */
2055 phy_stop(phydev);
2056
Li Yangce973b12006-08-14 23:00:11 -07002057 /* Disable the controller */
2058 ugeth_disable(ugeth, COMM_DIR_RX_AND_TX);
2059
Li Yangce973b12006-08-14 23:00:11 -07002060 /* Mask all interrupts */
Timur Tabic6f50472007-07-10 07:51:11 -05002061 out_be32(ugeth->uccf->p_uccm, 0x00000000);
Li Yangce973b12006-08-14 23:00:11 -07002062
2063 /* Clear all interrupts */
2064 out_be32(ugeth->uccf->p_ucce, 0xffffffff);
2065
2066 /* Disable Rx and Tx */
Timur Tabi3bc53422009-01-11 00:25:21 -08002067 clrbits32(&ug_regs->maccfg1, MACCFG1_ENABLE_RX | MACCFG1_ENABLE_TX);
Li Yangce973b12006-08-14 23:00:11 -07002068
Li Yangce973b12006-08-14 23:00:11 -07002069 ucc_geth_memclean(ugeth);
2070}
2071
Kim Phillips728de4c92007-04-13 01:26:03 -05002072static int ucc_struct_init(struct ucc_geth_private *ugeth)
Li Yangce973b12006-08-14 23:00:11 -07002073{
Li Yang18a8e862006-10-19 21:07:34 -05002074 struct ucc_geth_info *ug_info;
2075 struct ucc_fast_info *uf_info;
Kim Phillips728de4c92007-04-13 01:26:03 -05002076 int i;
Li Yangce973b12006-08-14 23:00:11 -07002077
2078 ug_info = ugeth->ug_info;
2079 uf_info = &ug_info->uf_info;
2080
2081 if (!((uf_info->bd_mem_part == MEM_PART_SYSTEM) ||
2082 (uf_info->bd_mem_part == MEM_PART_MURAM))) {
Li Yang890de952007-07-19 11:48:29 +08002083 if (netif_msg_probe(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00002084 pr_err("Bad memory partition value\n");
Li Yangce973b12006-08-14 23:00:11 -07002085 return -EINVAL;
2086 }
2087
2088 /* Rx BD lengths */
2089 for (i = 0; i < ug_info->numQueuesRx; i++) {
2090 if ((ug_info->bdRingLenRx[i] < UCC_GETH_RX_BD_RING_SIZE_MIN) ||
2091 (ug_info->bdRingLenRx[i] %
2092 UCC_GETH_RX_BD_RING_SIZE_ALIGNMENT)) {
Li Yang890de952007-07-19 11:48:29 +08002093 if (netif_msg_probe(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00002094 pr_err("Rx BD ring length must be multiple of 4, no smaller than 8\n");
Li Yangce973b12006-08-14 23:00:11 -07002095 return -EINVAL;
2096 }
2097 }
2098
2099 /* Tx BD lengths */
2100 for (i = 0; i < ug_info->numQueuesTx; i++) {
2101 if (ug_info->bdRingLenTx[i] < UCC_GETH_TX_BD_RING_SIZE_MIN) {
Li Yang890de952007-07-19 11:48:29 +08002102 if (netif_msg_probe(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00002103 pr_err("Tx BD ring length must be no smaller than 2\n");
Li Yangce973b12006-08-14 23:00:11 -07002104 return -EINVAL;
2105 }
2106 }
2107
2108 /* mrblr */
2109 if ((uf_info->max_rx_buf_length == 0) ||
2110 (uf_info->max_rx_buf_length % UCC_GETH_MRBLR_ALIGNMENT)) {
Li Yang890de952007-07-19 11:48:29 +08002111 if (netif_msg_probe(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00002112 pr_err("max_rx_buf_length must be non-zero multiple of 128\n");
Li Yangce973b12006-08-14 23:00:11 -07002113 return -EINVAL;
2114 }
2115
2116 /* num Tx queues */
2117 if (ug_info->numQueuesTx > NUM_TX_QUEUES) {
Li Yang890de952007-07-19 11:48:29 +08002118 if (netif_msg_probe(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00002119 pr_err("number of tx queues too large\n");
Li Yangce973b12006-08-14 23:00:11 -07002120 return -EINVAL;
2121 }
2122
2123 /* num Rx queues */
2124 if (ug_info->numQueuesRx > NUM_RX_QUEUES) {
Li Yang890de952007-07-19 11:48:29 +08002125 if (netif_msg_probe(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00002126 pr_err("number of rx queues too large\n");
Li Yangce973b12006-08-14 23:00:11 -07002127 return -EINVAL;
2128 }
2129
2130 /* l2qt */
2131 for (i = 0; i < UCC_GETH_VLAN_PRIORITY_MAX; i++) {
2132 if (ug_info->l2qt[i] >= ug_info->numQueuesRx) {
Li Yang890de952007-07-19 11:48:29 +08002133 if (netif_msg_probe(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00002134 pr_err("VLAN priority table entry must not be larger than number of Rx queues\n");
Li Yangce973b12006-08-14 23:00:11 -07002135 return -EINVAL;
2136 }
2137 }
2138
2139 /* l3qt */
2140 for (i = 0; i < UCC_GETH_IP_PRIORITY_MAX; i++) {
2141 if (ug_info->l3qt[i] >= ug_info->numQueuesRx) {
Li Yang890de952007-07-19 11:48:29 +08002142 if (netif_msg_probe(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00002143 pr_err("IP priority table entry must not be larger than number of Rx queues\n");
Li Yangce973b12006-08-14 23:00:11 -07002144 return -EINVAL;
2145 }
2146 }
2147
2148 if (ug_info->cam && !ug_info->ecamptr) {
Li Yang890de952007-07-19 11:48:29 +08002149 if (netif_msg_probe(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00002150 pr_err("If cam mode is chosen, must supply cam ptr\n");
Li Yangce973b12006-08-14 23:00:11 -07002151 return -EINVAL;
2152 }
2153
2154 if ((ug_info->numStationAddresses !=
Joe Perches8e95a202009-12-03 07:58:21 +00002155 UCC_GETH_NUM_OF_STATION_ADDRESSES_1) &&
2156 ug_info->rxExtendedFiltering) {
Li Yang890de952007-07-19 11:48:29 +08002157 if (netif_msg_probe(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00002158 pr_err("Number of station addresses greater than 1 not allowed in extended parsing mode\n");
Li Yangce973b12006-08-14 23:00:11 -07002159 return -EINVAL;
2160 }
2161
2162 /* Generate uccm_mask for receive */
2163 uf_info->uccm_mask = ug_info->eventRegMask & UCCE_OTHER;/* Errors */
2164 for (i = 0; i < ug_info->numQueuesRx; i++)
Timur Tabi3bc53422009-01-11 00:25:21 -08002165 uf_info->uccm_mask |= (UCC_GETH_UCCE_RXF0 << i);
Li Yangce973b12006-08-14 23:00:11 -07002166
2167 for (i = 0; i < ug_info->numQueuesTx; i++)
Timur Tabi3bc53422009-01-11 00:25:21 -08002168 uf_info->uccm_mask |= (UCC_GETH_UCCE_TXB0 << i);
Li Yangce973b12006-08-14 23:00:11 -07002169 /* Initialize the general fast UCC block. */
Kim Phillips728de4c92007-04-13 01:26:03 -05002170 if (ucc_fast_init(uf_info, &ugeth->uccf)) {
Li Yang890de952007-07-19 11:48:29 +08002171 if (netif_msg_probe(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00002172 pr_err("Failed to init uccf\n");
Li Yangce973b12006-08-14 23:00:11 -07002173 return -ENOMEM;
2174 }
Kim Phillips728de4c92007-04-13 01:26:03 -05002175
Haiying Wang345f8422009-04-29 14:14:35 -04002176 /* read the number of risc engines, update the riscTx and riscRx
2177 * if there are 4 riscs in QE
2178 */
2179 if (qe_get_num_of_risc() == 4) {
2180 ug_info->riscTx = QE_RISC_ALLOCATION_FOUR_RISCS;
2181 ug_info->riscRx = QE_RISC_ALLOCATION_FOUR_RISCS;
2182 }
2183
Anton Vorontsov3e73fc92008-12-18 08:23:33 +00002184 ugeth->ug_regs = ioremap(uf_info->regs, sizeof(*ugeth->ug_regs));
2185 if (!ugeth->ug_regs) {
2186 if (netif_msg_probe(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00002187 pr_err("Failed to ioremap regs\n");
Anton Vorontsov3e73fc92008-12-18 08:23:33 +00002188 return -ENOMEM;
2189 }
Kim Phillips728de4c92007-04-13 01:26:03 -05002190
2191 return 0;
2192}
2193
Paul Gortmakere19a82c2012-02-27 02:36:29 +00002194static int ucc_geth_alloc_tx(struct ucc_geth_private *ugeth)
2195{
2196 struct ucc_geth_info *ug_info;
2197 struct ucc_fast_info *uf_info;
2198 int length;
2199 u16 i, j;
2200 u8 __iomem *bd;
2201
2202 ug_info = ugeth->ug_info;
2203 uf_info = &ug_info->uf_info;
2204
2205 /* Allocate Tx bds */
2206 for (j = 0; j < ug_info->numQueuesTx; j++) {
2207 /* Allocate in multiple of
2208 UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT,
2209 according to spec */
2210 length = ((ug_info->bdRingLenTx[j] * sizeof(struct qe_bd))
2211 / UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT)
2212 * UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
2213 if ((ug_info->bdRingLenTx[j] * sizeof(struct qe_bd)) %
2214 UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT)
2215 length += UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
2216 if (uf_info->bd_mem_part == MEM_PART_SYSTEM) {
2217 u32 align = 4;
2218 if (UCC_GETH_TX_BD_RING_ALIGNMENT > 4)
2219 align = UCC_GETH_TX_BD_RING_ALIGNMENT;
2220 ugeth->tx_bd_ring_offset[j] =
2221 (u32) kmalloc((u32) (length + align), GFP_KERNEL);
2222
2223 if (ugeth->tx_bd_ring_offset[j] != 0)
2224 ugeth->p_tx_bd_ring[j] =
2225 (u8 __iomem *)((ugeth->tx_bd_ring_offset[j] +
2226 align) & ~(align - 1));
2227 } else if (uf_info->bd_mem_part == MEM_PART_MURAM) {
2228 ugeth->tx_bd_ring_offset[j] =
2229 qe_muram_alloc(length,
2230 UCC_GETH_TX_BD_RING_ALIGNMENT);
2231 if (!IS_ERR_VALUE(ugeth->tx_bd_ring_offset[j]))
2232 ugeth->p_tx_bd_ring[j] =
2233 (u8 __iomem *) qe_muram_addr(ugeth->
2234 tx_bd_ring_offset[j]);
2235 }
2236 if (!ugeth->p_tx_bd_ring[j]) {
2237 if (netif_msg_ifup(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00002238 pr_err("Can not allocate memory for Tx bd rings\n");
Paul Gortmakere19a82c2012-02-27 02:36:29 +00002239 return -ENOMEM;
2240 }
2241 /* Zero unused end of bd ring, according to spec */
2242 memset_io((void __iomem *)(ugeth->p_tx_bd_ring[j] +
2243 ug_info->bdRingLenTx[j] * sizeof(struct qe_bd)), 0,
2244 length - ug_info->bdRingLenTx[j] * sizeof(struct qe_bd));
2245 }
2246
2247 /* Init Tx bds */
2248 for (j = 0; j < ug_info->numQueuesTx; j++) {
2249 /* Setup the skbuff rings */
2250 ugeth->tx_skbuff[j] = kmalloc(sizeof(struct sk_buff *) *
2251 ugeth->ug_info->bdRingLenTx[j],
2252 GFP_KERNEL);
2253
2254 if (ugeth->tx_skbuff[j] == NULL) {
2255 if (netif_msg_ifup(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00002256 pr_err("Could not allocate tx_skbuff\n");
Paul Gortmakere19a82c2012-02-27 02:36:29 +00002257 return -ENOMEM;
2258 }
2259
2260 for (i = 0; i < ugeth->ug_info->bdRingLenTx[j]; i++)
2261 ugeth->tx_skbuff[j][i] = NULL;
2262
2263 ugeth->skb_curtx[j] = ugeth->skb_dirtytx[j] = 0;
2264 bd = ugeth->confBd[j] = ugeth->txBd[j] = ugeth->p_tx_bd_ring[j];
2265 for (i = 0; i < ug_info->bdRingLenTx[j]; i++) {
2266 /* clear bd buffer */
2267 out_be32(&((struct qe_bd __iomem *)bd)->buf, 0);
2268 /* set bd status and length */
2269 out_be32((u32 __iomem *)bd, 0);
2270 bd += sizeof(struct qe_bd);
2271 }
2272 bd -= sizeof(struct qe_bd);
2273 /* set bd status and length */
2274 out_be32((u32 __iomem *)bd, T_W); /* for last BD set Wrap bit */
2275 }
2276
2277 return 0;
2278}
2279
2280static int ucc_geth_alloc_rx(struct ucc_geth_private *ugeth)
2281{
2282 struct ucc_geth_info *ug_info;
2283 struct ucc_fast_info *uf_info;
2284 int length;
2285 u16 i, j;
2286 u8 __iomem *bd;
2287
2288 ug_info = ugeth->ug_info;
2289 uf_info = &ug_info->uf_info;
2290
2291 /* Allocate Rx bds */
2292 for (j = 0; j < ug_info->numQueuesRx; j++) {
2293 length = ug_info->bdRingLenRx[j] * sizeof(struct qe_bd);
2294 if (uf_info->bd_mem_part == MEM_PART_SYSTEM) {
2295 u32 align = 4;
2296 if (UCC_GETH_RX_BD_RING_ALIGNMENT > 4)
2297 align = UCC_GETH_RX_BD_RING_ALIGNMENT;
2298 ugeth->rx_bd_ring_offset[j] =
2299 (u32) kmalloc((u32) (length + align), GFP_KERNEL);
2300 if (ugeth->rx_bd_ring_offset[j] != 0)
2301 ugeth->p_rx_bd_ring[j] =
2302 (u8 __iomem *)((ugeth->rx_bd_ring_offset[j] +
2303 align) & ~(align - 1));
2304 } else if (uf_info->bd_mem_part == MEM_PART_MURAM) {
2305 ugeth->rx_bd_ring_offset[j] =
2306 qe_muram_alloc(length,
2307 UCC_GETH_RX_BD_RING_ALIGNMENT);
2308 if (!IS_ERR_VALUE(ugeth->rx_bd_ring_offset[j]))
2309 ugeth->p_rx_bd_ring[j] =
2310 (u8 __iomem *) qe_muram_addr(ugeth->
2311 rx_bd_ring_offset[j]);
2312 }
2313 if (!ugeth->p_rx_bd_ring[j]) {
2314 if (netif_msg_ifup(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00002315 pr_err("Can not allocate memory for Rx bd rings\n");
Paul Gortmakere19a82c2012-02-27 02:36:29 +00002316 return -ENOMEM;
2317 }
2318 }
2319
2320 /* Init Rx bds */
2321 for (j = 0; j < ug_info->numQueuesRx; j++) {
2322 /* Setup the skbuff rings */
2323 ugeth->rx_skbuff[j] = kmalloc(sizeof(struct sk_buff *) *
2324 ugeth->ug_info->bdRingLenRx[j],
2325 GFP_KERNEL);
2326
2327 if (ugeth->rx_skbuff[j] == NULL) {
2328 if (netif_msg_ifup(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00002329 pr_err("Could not allocate rx_skbuff\n");
Paul Gortmakere19a82c2012-02-27 02:36:29 +00002330 return -ENOMEM;
2331 }
2332
2333 for (i = 0; i < ugeth->ug_info->bdRingLenRx[j]; i++)
2334 ugeth->rx_skbuff[j][i] = NULL;
2335
2336 ugeth->skb_currx[j] = 0;
2337 bd = ugeth->rxBd[j] = ugeth->p_rx_bd_ring[j];
2338 for (i = 0; i < ug_info->bdRingLenRx[j]; i++) {
2339 /* set bd status and length */
2340 out_be32((u32 __iomem *)bd, R_I);
2341 /* clear bd buffer */
2342 out_be32(&((struct qe_bd __iomem *)bd)->buf, 0);
2343 bd += sizeof(struct qe_bd);
2344 }
2345 bd -= sizeof(struct qe_bd);
2346 /* set bd status and length */
2347 out_be32((u32 __iomem *)bd, R_W); /* for last BD set Wrap bit */
2348 }
2349
2350 return 0;
2351}
2352
Kim Phillips728de4c92007-04-13 01:26:03 -05002353static int ucc_geth_startup(struct ucc_geth_private *ugeth)
2354{
Andy Fleming6fee40e2008-05-02 13:01:23 -05002355 struct ucc_geth_82xx_address_filtering_pram __iomem *p_82xx_addr_filt;
2356 struct ucc_geth_init_pram __iomem *p_init_enet_pram;
Kim Phillips728de4c92007-04-13 01:26:03 -05002357 struct ucc_fast_private *uccf;
2358 struct ucc_geth_info *ug_info;
2359 struct ucc_fast_info *uf_info;
Andy Fleming6fee40e2008-05-02 13:01:23 -05002360 struct ucc_fast __iomem *uf_regs;
2361 struct ucc_geth __iomem *ug_regs;
Kim Phillips728de4c92007-04-13 01:26:03 -05002362 int ret_val = -EINVAL;
2363 u32 remoder = UCC_GETH_REMODER_INIT;
Timur Tabi3bc53422009-01-11 00:25:21 -08002364 u32 init_enet_pram_offset, cecr_subblock, command;
Paul Gortmakere19a82c2012-02-27 02:36:29 +00002365 u32 ifstat, i, j, size, l2qt, l3qt;
Kim Phillips728de4c92007-04-13 01:26:03 -05002366 u16 temoder = UCC_GETH_TEMODER_INIT;
2367 u16 test;
2368 u8 function_code = 0;
Andy Fleming6fee40e2008-05-02 13:01:23 -05002369 u8 __iomem *endOfRing;
Kim Phillips728de4c92007-04-13 01:26:03 -05002370 u8 numThreadsRxNumerical, numThreadsTxNumerical;
2371
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07002372 ugeth_vdbg("%s: IN", __func__);
Kim Phillips728de4c92007-04-13 01:26:03 -05002373 uccf = ugeth->uccf;
2374 ug_info = ugeth->ug_info;
2375 uf_info = &ug_info->uf_info;
2376 uf_regs = uccf->uf_regs;
2377 ug_regs = ugeth->ug_regs;
Li Yangce973b12006-08-14 23:00:11 -07002378
2379 switch (ug_info->numThreadsRx) {
2380 case UCC_GETH_NUM_OF_THREADS_1:
2381 numThreadsRxNumerical = 1;
2382 break;
2383 case UCC_GETH_NUM_OF_THREADS_2:
2384 numThreadsRxNumerical = 2;
2385 break;
2386 case UCC_GETH_NUM_OF_THREADS_4:
2387 numThreadsRxNumerical = 4;
2388 break;
2389 case UCC_GETH_NUM_OF_THREADS_6:
2390 numThreadsRxNumerical = 6;
2391 break;
2392 case UCC_GETH_NUM_OF_THREADS_8:
2393 numThreadsRxNumerical = 8;
2394 break;
2395 default:
Li Yang890de952007-07-19 11:48:29 +08002396 if (netif_msg_ifup(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00002397 pr_err("Bad number of Rx threads value\n");
Li Yangce973b12006-08-14 23:00:11 -07002398 return -EINVAL;
Li Yangce973b12006-08-14 23:00:11 -07002399 }
2400
2401 switch (ug_info->numThreadsTx) {
2402 case UCC_GETH_NUM_OF_THREADS_1:
2403 numThreadsTxNumerical = 1;
2404 break;
2405 case UCC_GETH_NUM_OF_THREADS_2:
2406 numThreadsTxNumerical = 2;
2407 break;
2408 case UCC_GETH_NUM_OF_THREADS_4:
2409 numThreadsTxNumerical = 4;
2410 break;
2411 case UCC_GETH_NUM_OF_THREADS_6:
2412 numThreadsTxNumerical = 6;
2413 break;
2414 case UCC_GETH_NUM_OF_THREADS_8:
2415 numThreadsTxNumerical = 8;
2416 break;
2417 default:
Li Yang890de952007-07-19 11:48:29 +08002418 if (netif_msg_ifup(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00002419 pr_err("Bad number of Tx threads value\n");
Li Yangce973b12006-08-14 23:00:11 -07002420 return -EINVAL;
Li Yangce973b12006-08-14 23:00:11 -07002421 }
2422
2423 /* Calculate rx_extended_features */
2424 ugeth->rx_non_dynamic_extended_features = ug_info->ipCheckSumCheck ||
2425 ug_info->ipAddressAlignment ||
2426 (ug_info->numStationAddresses !=
2427 UCC_GETH_NUM_OF_STATION_ADDRESSES_1);
2428
2429 ugeth->rx_extended_features = ugeth->rx_non_dynamic_extended_features ||
Joe Perches8e95a202009-12-03 07:58:21 +00002430 (ug_info->vlanOperationTagged != UCC_GETH_VLAN_OPERATION_TAGGED_NOP) ||
2431 (ug_info->vlanOperationNonTagged !=
2432 UCC_GETH_VLAN_OPERATION_NON_TAGGED_NOP);
Li Yangce973b12006-08-14 23:00:11 -07002433
Li Yangce973b12006-08-14 23:00:11 -07002434 init_default_reg_vals(&uf_regs->upsmr,
2435 &ug_regs->maccfg1, &ug_regs->maccfg2);
2436
2437 /* Set UPSMR */
2438 /* For more details see the hardware spec. */
2439 init_rx_parameters(ug_info->bro,
2440 ug_info->rsh, ug_info->pro, &uf_regs->upsmr);
2441
2442 /* We're going to ignore other registers for now, */
2443 /* except as needed to get up and running */
2444
2445 /* Set MACCFG1 */
2446 /* For more details see the hardware spec. */
2447 init_flow_control_params(ug_info->aufc,
2448 ug_info->receiveFlowControl,
Li Yangac421852007-07-19 11:47:47 +08002449 ug_info->transmitFlowControl,
Li Yangce973b12006-08-14 23:00:11 -07002450 ug_info->pausePeriod,
2451 ug_info->extensionField,
2452 &uf_regs->upsmr,
2453 &ug_regs->uempr, &ug_regs->maccfg1);
2454
Timur Tabi3bc53422009-01-11 00:25:21 -08002455 setbits32(&ug_regs->maccfg1, MACCFG1_ENABLE_RX | MACCFG1_ENABLE_TX);
Li Yangce973b12006-08-14 23:00:11 -07002456
2457 /* Set IPGIFG */
2458 /* For more details see the hardware spec. */
2459 ret_val = init_inter_frame_gap_params(ug_info->nonBackToBackIfgPart1,
2460 ug_info->nonBackToBackIfgPart2,
2461 ug_info->
2462 miminumInterFrameGapEnforcement,
2463 ug_info->backToBackInterFrameGap,
2464 &ug_regs->ipgifg);
2465 if (ret_val != 0) {
Li Yang890de952007-07-19 11:48:29 +08002466 if (netif_msg_ifup(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00002467 pr_err("IPGIFG initialization parameter too large\n");
Li Yangce973b12006-08-14 23:00:11 -07002468 return ret_val;
2469 }
2470
2471 /* Set HAFDUP */
2472 /* For more details see the hardware spec. */
2473 ret_val = init_half_duplex_params(ug_info->altBeb,
2474 ug_info->backPressureNoBackoff,
2475 ug_info->noBackoff,
2476 ug_info->excessDefer,
2477 ug_info->altBebTruncation,
2478 ug_info->maxRetransmission,
2479 ug_info->collisionWindow,
2480 &ug_regs->hafdup);
2481 if (ret_val != 0) {
Li Yang890de952007-07-19 11:48:29 +08002482 if (netif_msg_ifup(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00002483 pr_err("Half Duplex initialization parameter too large\n");
Li Yangce973b12006-08-14 23:00:11 -07002484 return ret_val;
2485 }
2486
2487 /* Set IFSTAT */
2488 /* For more details see the hardware spec. */
2489 /* Read only - resets upon read */
2490 ifstat = in_be32(&ug_regs->ifstat);
2491
2492 /* Clear UEMPR */
2493 /* For more details see the hardware spec. */
2494 out_be32(&ug_regs->uempr, 0);
2495
2496 /* Set UESCR */
2497 /* For more details see the hardware spec. */
2498 init_hw_statistics_gathering_mode((ug_info->statisticsMode &
2499 UCC_GETH_STATISTICS_GATHERING_MODE_HARDWARE),
2500 0, &uf_regs->upsmr, &ug_regs->uescr);
2501
Paul Gortmakere19a82c2012-02-27 02:36:29 +00002502 ret_val = ucc_geth_alloc_tx(ugeth);
2503 if (ret_val != 0)
2504 return ret_val;
Ahmed S. Darwish04b588d2007-01-27 00:00:02 -08002505
Paul Gortmakere19a82c2012-02-27 02:36:29 +00002506 ret_val = ucc_geth_alloc_rx(ugeth);
2507 if (ret_val != 0)
2508 return ret_val;
Li Yangce973b12006-08-14 23:00:11 -07002509
2510 /*
2511 * Global PRAM
2512 */
2513 /* Tx global PRAM */
2514 /* Allocate global tx parameter RAM page */
2515 ugeth->tx_glbl_pram_offset =
Li Yang18a8e862006-10-19 21:07:34 -05002516 qe_muram_alloc(sizeof(struct ucc_geth_tx_global_pram),
Li Yangce973b12006-08-14 23:00:11 -07002517 UCC_GETH_TX_GLOBAL_PRAM_ALIGNMENT);
Timur Tabi4c356302007-05-08 14:46:36 -05002518 if (IS_ERR_VALUE(ugeth->tx_glbl_pram_offset)) {
Li Yang890de952007-07-19 11:48:29 +08002519 if (netif_msg_ifup(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00002520 pr_err("Can not allocate DPRAM memory for p_tx_glbl_pram\n");
Li Yangce973b12006-08-14 23:00:11 -07002521 return -ENOMEM;
2522 }
2523 ugeth->p_tx_glbl_pram =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002524 (struct ucc_geth_tx_global_pram __iomem *) qe_muram_addr(ugeth->
Li Yangce973b12006-08-14 23:00:11 -07002525 tx_glbl_pram_offset);
2526 /* Zero out p_tx_glbl_pram */
Andy Fleming6fee40e2008-05-02 13:01:23 -05002527 memset_io((void __iomem *)ugeth->p_tx_glbl_pram, 0, sizeof(struct ucc_geth_tx_global_pram));
Li Yangce973b12006-08-14 23:00:11 -07002528
2529 /* Fill global PRAM */
2530
2531 /* TQPTR */
2532 /* Size varies with number of Tx threads */
2533 ugeth->thread_dat_tx_offset =
2534 qe_muram_alloc(numThreadsTxNumerical *
Li Yang18a8e862006-10-19 21:07:34 -05002535 sizeof(struct ucc_geth_thread_data_tx) +
Li Yangce973b12006-08-14 23:00:11 -07002536 32 * (numThreadsTxNumerical == 1),
2537 UCC_GETH_THREAD_DATA_ALIGNMENT);
Timur Tabi4c356302007-05-08 14:46:36 -05002538 if (IS_ERR_VALUE(ugeth->thread_dat_tx_offset)) {
Li Yang890de952007-07-19 11:48:29 +08002539 if (netif_msg_ifup(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00002540 pr_err("Can not allocate DPRAM memory for p_thread_data_tx\n");
Li Yangce973b12006-08-14 23:00:11 -07002541 return -ENOMEM;
2542 }
2543
2544 ugeth->p_thread_data_tx =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002545 (struct ucc_geth_thread_data_tx __iomem *) qe_muram_addr(ugeth->
Li Yangce973b12006-08-14 23:00:11 -07002546 thread_dat_tx_offset);
2547 out_be32(&ugeth->p_tx_glbl_pram->tqptr, ugeth->thread_dat_tx_offset);
2548
2549 /* vtagtable */
2550 for (i = 0; i < UCC_GETH_TX_VTAG_TABLE_ENTRY_MAX; i++)
2551 out_be32(&ugeth->p_tx_glbl_pram->vtagtable[i],
2552 ug_info->vtagtable[i]);
2553
2554 /* iphoffset */
2555 for (i = 0; i < TX_IP_OFFSET_ENTRY_MAX; i++)
Andy Fleming6fee40e2008-05-02 13:01:23 -05002556 out_8(&ugeth->p_tx_glbl_pram->iphoffset[i],
2557 ug_info->iphoffset[i]);
Li Yangce973b12006-08-14 23:00:11 -07002558
2559 /* SQPTR */
2560 /* Size varies with number of Tx queues */
2561 ugeth->send_q_mem_reg_offset =
2562 qe_muram_alloc(ug_info->numQueuesTx *
Li Yang18a8e862006-10-19 21:07:34 -05002563 sizeof(struct ucc_geth_send_queue_qd),
Li Yangce973b12006-08-14 23:00:11 -07002564 UCC_GETH_SEND_QUEUE_QUEUE_DESCRIPTOR_ALIGNMENT);
Timur Tabi4c356302007-05-08 14:46:36 -05002565 if (IS_ERR_VALUE(ugeth->send_q_mem_reg_offset)) {
Li Yang890de952007-07-19 11:48:29 +08002566 if (netif_msg_ifup(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00002567 pr_err("Can not allocate DPRAM memory for p_send_q_mem_reg\n");
Li Yangce973b12006-08-14 23:00:11 -07002568 return -ENOMEM;
2569 }
2570
2571 ugeth->p_send_q_mem_reg =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002572 (struct ucc_geth_send_queue_mem_region __iomem *) qe_muram_addr(ugeth->
Li Yangce973b12006-08-14 23:00:11 -07002573 send_q_mem_reg_offset);
2574 out_be32(&ugeth->p_tx_glbl_pram->sqptr, ugeth->send_q_mem_reg_offset);
2575
2576 /* Setup the table */
2577 /* Assume BD rings are already established */
2578 for (i = 0; i < ug_info->numQueuesTx; i++) {
2579 endOfRing =
2580 ugeth->p_tx_bd_ring[i] + (ug_info->bdRingLenTx[i] -
Li Yang18a8e862006-10-19 21:07:34 -05002581 1) * sizeof(struct qe_bd);
Li Yangce973b12006-08-14 23:00:11 -07002582 if (ugeth->ug_info->uf_info.bd_mem_part == MEM_PART_SYSTEM) {
2583 out_be32(&ugeth->p_send_q_mem_reg->sqqd[i].bd_ring_base,
2584 (u32) virt_to_phys(ugeth->p_tx_bd_ring[i]));
2585 out_be32(&ugeth->p_send_q_mem_reg->sqqd[i].
2586 last_bd_completed_address,
2587 (u32) virt_to_phys(endOfRing));
2588 } else if (ugeth->ug_info->uf_info.bd_mem_part ==
2589 MEM_PART_MURAM) {
2590 out_be32(&ugeth->p_send_q_mem_reg->sqqd[i].bd_ring_base,
2591 (u32) immrbar_virt_to_phys(ugeth->
2592 p_tx_bd_ring[i]));
2593 out_be32(&ugeth->p_send_q_mem_reg->sqqd[i].
2594 last_bd_completed_address,
2595 (u32) immrbar_virt_to_phys(endOfRing));
2596 }
2597 }
2598
2599 /* schedulerbasepointer */
2600
2601 if (ug_info->numQueuesTx > 1) {
2602 /* scheduler exists only if more than 1 tx queue */
2603 ugeth->scheduler_offset =
Li Yang18a8e862006-10-19 21:07:34 -05002604 qe_muram_alloc(sizeof(struct ucc_geth_scheduler),
Li Yangce973b12006-08-14 23:00:11 -07002605 UCC_GETH_SCHEDULER_ALIGNMENT);
Timur Tabi4c356302007-05-08 14:46:36 -05002606 if (IS_ERR_VALUE(ugeth->scheduler_offset)) {
Li Yang890de952007-07-19 11:48:29 +08002607 if (netif_msg_ifup(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00002608 pr_err("Can not allocate DPRAM memory for p_scheduler\n");
Li Yangce973b12006-08-14 23:00:11 -07002609 return -ENOMEM;
2610 }
2611
2612 ugeth->p_scheduler =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002613 (struct ucc_geth_scheduler __iomem *) qe_muram_addr(ugeth->
Li Yangce973b12006-08-14 23:00:11 -07002614 scheduler_offset);
2615 out_be32(&ugeth->p_tx_glbl_pram->schedulerbasepointer,
2616 ugeth->scheduler_offset);
2617 /* Zero out p_scheduler */
Andy Fleming6fee40e2008-05-02 13:01:23 -05002618 memset_io((void __iomem *)ugeth->p_scheduler, 0, sizeof(struct ucc_geth_scheduler));
Li Yangce973b12006-08-14 23:00:11 -07002619
2620 /* Set values in scheduler */
2621 out_be32(&ugeth->p_scheduler->mblinterval,
2622 ug_info->mblinterval);
2623 out_be16(&ugeth->p_scheduler->nortsrbytetime,
2624 ug_info->nortsrbytetime);
Andy Fleming6fee40e2008-05-02 13:01:23 -05002625 out_8(&ugeth->p_scheduler->fracsiz, ug_info->fracsiz);
2626 out_8(&ugeth->p_scheduler->strictpriorityq,
2627 ug_info->strictpriorityq);
2628 out_8(&ugeth->p_scheduler->txasap, ug_info->txasap);
2629 out_8(&ugeth->p_scheduler->extrabw, ug_info->extrabw);
Li Yangce973b12006-08-14 23:00:11 -07002630 for (i = 0; i < NUM_TX_QUEUES; i++)
Andy Fleming6fee40e2008-05-02 13:01:23 -05002631 out_8(&ugeth->p_scheduler->weightfactor[i],
2632 ug_info->weightfactor[i]);
Li Yangce973b12006-08-14 23:00:11 -07002633
2634 /* Set pointers to cpucount registers in scheduler */
2635 ugeth->p_cpucount[0] = &(ugeth->p_scheduler->cpucount0);
2636 ugeth->p_cpucount[1] = &(ugeth->p_scheduler->cpucount1);
2637 ugeth->p_cpucount[2] = &(ugeth->p_scheduler->cpucount2);
2638 ugeth->p_cpucount[3] = &(ugeth->p_scheduler->cpucount3);
2639 ugeth->p_cpucount[4] = &(ugeth->p_scheduler->cpucount4);
2640 ugeth->p_cpucount[5] = &(ugeth->p_scheduler->cpucount5);
2641 ugeth->p_cpucount[6] = &(ugeth->p_scheduler->cpucount6);
2642 ugeth->p_cpucount[7] = &(ugeth->p_scheduler->cpucount7);
2643 }
2644
2645 /* schedulerbasepointer */
2646 /* TxRMON_PTR (statistics) */
2647 if (ug_info->
2648 statisticsMode & UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_TX) {
2649 ugeth->tx_fw_statistics_pram_offset =
2650 qe_muram_alloc(sizeof
Li Yang18a8e862006-10-19 21:07:34 -05002651 (struct ucc_geth_tx_firmware_statistics_pram),
Li Yangce973b12006-08-14 23:00:11 -07002652 UCC_GETH_TX_STATISTICS_ALIGNMENT);
Timur Tabi4c356302007-05-08 14:46:36 -05002653 if (IS_ERR_VALUE(ugeth->tx_fw_statistics_pram_offset)) {
Li Yang890de952007-07-19 11:48:29 +08002654 if (netif_msg_ifup(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00002655 pr_err("Can not allocate DPRAM memory for p_tx_fw_statistics_pram\n");
Li Yangce973b12006-08-14 23:00:11 -07002656 return -ENOMEM;
2657 }
2658 ugeth->p_tx_fw_statistics_pram =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002659 (struct ucc_geth_tx_firmware_statistics_pram __iomem *)
Li Yangce973b12006-08-14 23:00:11 -07002660 qe_muram_addr(ugeth->tx_fw_statistics_pram_offset);
2661 /* Zero out p_tx_fw_statistics_pram */
Andy Fleming6fee40e2008-05-02 13:01:23 -05002662 memset_io((void __iomem *)ugeth->p_tx_fw_statistics_pram,
Li Yang18a8e862006-10-19 21:07:34 -05002663 0, sizeof(struct ucc_geth_tx_firmware_statistics_pram));
Li Yangce973b12006-08-14 23:00:11 -07002664 }
2665
2666 /* temoder */
2667 /* Already has speed set */
2668
2669 if (ug_info->numQueuesTx > 1)
2670 temoder |= TEMODER_SCHEDULER_ENABLE;
2671 if (ug_info->ipCheckSumGenerate)
2672 temoder |= TEMODER_IP_CHECKSUM_GENERATE;
2673 temoder |= ((ug_info->numQueuesTx - 1) << TEMODER_NUM_OF_QUEUES_SHIFT);
2674 out_be16(&ugeth->p_tx_glbl_pram->temoder, temoder);
2675
2676 test = in_be16(&ugeth->p_tx_glbl_pram->temoder);
2677
2678 /* Function code register value to be used later */
Timur Tabi6b0b5942007-10-03 11:34:59 -05002679 function_code = UCC_BMR_BO_BE | UCC_BMR_GBL;
Li Yangce973b12006-08-14 23:00:11 -07002680 /* Required for QE */
2681
2682 /* function code register */
2683 out_be32(&ugeth->p_tx_glbl_pram->tstate, ((u32) function_code) << 24);
2684
2685 /* Rx global PRAM */
2686 /* Allocate global rx parameter RAM page */
2687 ugeth->rx_glbl_pram_offset =
Li Yang18a8e862006-10-19 21:07:34 -05002688 qe_muram_alloc(sizeof(struct ucc_geth_rx_global_pram),
Li Yangce973b12006-08-14 23:00:11 -07002689 UCC_GETH_RX_GLOBAL_PRAM_ALIGNMENT);
Timur Tabi4c356302007-05-08 14:46:36 -05002690 if (IS_ERR_VALUE(ugeth->rx_glbl_pram_offset)) {
Li Yang890de952007-07-19 11:48:29 +08002691 if (netif_msg_ifup(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00002692 pr_err("Can not allocate DPRAM memory for p_rx_glbl_pram\n");
Li Yangce973b12006-08-14 23:00:11 -07002693 return -ENOMEM;
2694 }
2695 ugeth->p_rx_glbl_pram =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002696 (struct ucc_geth_rx_global_pram __iomem *) qe_muram_addr(ugeth->
Li Yangce973b12006-08-14 23:00:11 -07002697 rx_glbl_pram_offset);
2698 /* Zero out p_rx_glbl_pram */
Andy Fleming6fee40e2008-05-02 13:01:23 -05002699 memset_io((void __iomem *)ugeth->p_rx_glbl_pram, 0, sizeof(struct ucc_geth_rx_global_pram));
Li Yangce973b12006-08-14 23:00:11 -07002700
2701 /* Fill global PRAM */
2702
2703 /* RQPTR */
2704 /* Size varies with number of Rx threads */
2705 ugeth->thread_dat_rx_offset =
2706 qe_muram_alloc(numThreadsRxNumerical *
Li Yang18a8e862006-10-19 21:07:34 -05002707 sizeof(struct ucc_geth_thread_data_rx),
Li Yangce973b12006-08-14 23:00:11 -07002708 UCC_GETH_THREAD_DATA_ALIGNMENT);
Timur Tabi4c356302007-05-08 14:46:36 -05002709 if (IS_ERR_VALUE(ugeth->thread_dat_rx_offset)) {
Li Yang890de952007-07-19 11:48:29 +08002710 if (netif_msg_ifup(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00002711 pr_err("Can not allocate DPRAM memory for p_thread_data_rx\n");
Li Yangce973b12006-08-14 23:00:11 -07002712 return -ENOMEM;
2713 }
2714
2715 ugeth->p_thread_data_rx =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002716 (struct ucc_geth_thread_data_rx __iomem *) qe_muram_addr(ugeth->
Li Yangce973b12006-08-14 23:00:11 -07002717 thread_dat_rx_offset);
2718 out_be32(&ugeth->p_rx_glbl_pram->rqptr, ugeth->thread_dat_rx_offset);
2719
2720 /* typeorlen */
2721 out_be16(&ugeth->p_rx_glbl_pram->typeorlen, ug_info->typeorlen);
2722
2723 /* rxrmonbaseptr (statistics) */
2724 if (ug_info->
2725 statisticsMode & UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_RX) {
2726 ugeth->rx_fw_statistics_pram_offset =
2727 qe_muram_alloc(sizeof
Li Yang18a8e862006-10-19 21:07:34 -05002728 (struct ucc_geth_rx_firmware_statistics_pram),
Li Yangce973b12006-08-14 23:00:11 -07002729 UCC_GETH_RX_STATISTICS_ALIGNMENT);
Timur Tabi4c356302007-05-08 14:46:36 -05002730 if (IS_ERR_VALUE(ugeth->rx_fw_statistics_pram_offset)) {
Li Yang890de952007-07-19 11:48:29 +08002731 if (netif_msg_ifup(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00002732 pr_err("Can not allocate DPRAM memory for p_rx_fw_statistics_pram\n");
Li Yangce973b12006-08-14 23:00:11 -07002733 return -ENOMEM;
2734 }
2735 ugeth->p_rx_fw_statistics_pram =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002736 (struct ucc_geth_rx_firmware_statistics_pram __iomem *)
Li Yangce973b12006-08-14 23:00:11 -07002737 qe_muram_addr(ugeth->rx_fw_statistics_pram_offset);
2738 /* Zero out p_rx_fw_statistics_pram */
Andy Fleming6fee40e2008-05-02 13:01:23 -05002739 memset_io((void __iomem *)ugeth->p_rx_fw_statistics_pram, 0,
Li Yang18a8e862006-10-19 21:07:34 -05002740 sizeof(struct ucc_geth_rx_firmware_statistics_pram));
Li Yangce973b12006-08-14 23:00:11 -07002741 }
2742
2743 /* intCoalescingPtr */
2744
2745 /* Size varies with number of Rx queues */
2746 ugeth->rx_irq_coalescing_tbl_offset =
2747 qe_muram_alloc(ug_info->numQueuesRx *
Michael Barkowski75639072007-04-13 01:26:15 -05002748 sizeof(struct ucc_geth_rx_interrupt_coalescing_entry)
2749 + 4, UCC_GETH_RX_INTERRUPT_COALESCING_ALIGNMENT);
Timur Tabi4c356302007-05-08 14:46:36 -05002750 if (IS_ERR_VALUE(ugeth->rx_irq_coalescing_tbl_offset)) {
Li Yang890de952007-07-19 11:48:29 +08002751 if (netif_msg_ifup(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00002752 pr_err("Can not allocate DPRAM memory for p_rx_irq_coalescing_tbl\n");
Li Yangce973b12006-08-14 23:00:11 -07002753 return -ENOMEM;
2754 }
2755
2756 ugeth->p_rx_irq_coalescing_tbl =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002757 (struct ucc_geth_rx_interrupt_coalescing_table __iomem *)
Li Yangce973b12006-08-14 23:00:11 -07002758 qe_muram_addr(ugeth->rx_irq_coalescing_tbl_offset);
2759 out_be32(&ugeth->p_rx_glbl_pram->intcoalescingptr,
2760 ugeth->rx_irq_coalescing_tbl_offset);
2761
2762 /* Fill interrupt coalescing table */
2763 for (i = 0; i < ug_info->numQueuesRx; i++) {
2764 out_be32(&ugeth->p_rx_irq_coalescing_tbl->coalescingentry[i].
2765 interruptcoalescingmaxvalue,
2766 ug_info->interruptcoalescingmaxvalue[i]);
2767 out_be32(&ugeth->p_rx_irq_coalescing_tbl->coalescingentry[i].
2768 interruptcoalescingcounter,
2769 ug_info->interruptcoalescingmaxvalue[i]);
2770 }
2771
2772 /* MRBLR */
2773 init_max_rx_buff_len(uf_info->max_rx_buf_length,
2774 &ugeth->p_rx_glbl_pram->mrblr);
2775 /* MFLR */
2776 out_be16(&ugeth->p_rx_glbl_pram->mflr, ug_info->maxFrameLength);
2777 /* MINFLR */
2778 init_min_frame_len(ug_info->minFrameLength,
2779 &ugeth->p_rx_glbl_pram->minflr,
2780 &ugeth->p_rx_glbl_pram->mrblr);
2781 /* MAXD1 */
2782 out_be16(&ugeth->p_rx_glbl_pram->maxd1, ug_info->maxD1Length);
2783 /* MAXD2 */
2784 out_be16(&ugeth->p_rx_glbl_pram->maxd2, ug_info->maxD2Length);
2785
2786 /* l2qt */
2787 l2qt = 0;
2788 for (i = 0; i < UCC_GETH_VLAN_PRIORITY_MAX; i++)
2789 l2qt |= (ug_info->l2qt[i] << (28 - 4 * i));
2790 out_be32(&ugeth->p_rx_glbl_pram->l2qt, l2qt);
2791
2792 /* l3qt */
2793 for (j = 0; j < UCC_GETH_IP_PRIORITY_MAX; j += 8) {
2794 l3qt = 0;
2795 for (i = 0; i < 8; i++)
2796 l3qt |= (ug_info->l3qt[j + i] << (28 - 4 * i));
Li Yang18a8e862006-10-19 21:07:34 -05002797 out_be32(&ugeth->p_rx_glbl_pram->l3qt[j/8], l3qt);
Li Yangce973b12006-08-14 23:00:11 -07002798 }
2799
2800 /* vlantype */
2801 out_be16(&ugeth->p_rx_glbl_pram->vlantype, ug_info->vlantype);
2802
2803 /* vlantci */
2804 out_be16(&ugeth->p_rx_glbl_pram->vlantci, ug_info->vlantci);
2805
2806 /* ecamptr */
2807 out_be32(&ugeth->p_rx_glbl_pram->ecamptr, ug_info->ecamptr);
2808
2809 /* RBDQPTR */
2810 /* Size varies with number of Rx queues */
2811 ugeth->rx_bd_qs_tbl_offset =
2812 qe_muram_alloc(ug_info->numQueuesRx *
Li Yang18a8e862006-10-19 21:07:34 -05002813 (sizeof(struct ucc_geth_rx_bd_queues_entry) +
2814 sizeof(struct ucc_geth_rx_prefetched_bds)),
Li Yangce973b12006-08-14 23:00:11 -07002815 UCC_GETH_RX_BD_QUEUES_ALIGNMENT);
Timur Tabi4c356302007-05-08 14:46:36 -05002816 if (IS_ERR_VALUE(ugeth->rx_bd_qs_tbl_offset)) {
Li Yang890de952007-07-19 11:48:29 +08002817 if (netif_msg_ifup(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00002818 pr_err("Can not allocate DPRAM memory for p_rx_bd_qs_tbl\n");
Li Yangce973b12006-08-14 23:00:11 -07002819 return -ENOMEM;
2820 }
2821
2822 ugeth->p_rx_bd_qs_tbl =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002823 (struct ucc_geth_rx_bd_queues_entry __iomem *) qe_muram_addr(ugeth->
Li Yangce973b12006-08-14 23:00:11 -07002824 rx_bd_qs_tbl_offset);
2825 out_be32(&ugeth->p_rx_glbl_pram->rbdqptr, ugeth->rx_bd_qs_tbl_offset);
2826 /* Zero out p_rx_bd_qs_tbl */
Andy Fleming6fee40e2008-05-02 13:01:23 -05002827 memset_io((void __iomem *)ugeth->p_rx_bd_qs_tbl,
Li Yangce973b12006-08-14 23:00:11 -07002828 0,
Li Yang18a8e862006-10-19 21:07:34 -05002829 ug_info->numQueuesRx * (sizeof(struct ucc_geth_rx_bd_queues_entry) +
2830 sizeof(struct ucc_geth_rx_prefetched_bds)));
Li Yangce973b12006-08-14 23:00:11 -07002831
2832 /* Setup the table */
2833 /* Assume BD rings are already established */
2834 for (i = 0; i < ug_info->numQueuesRx; i++) {
2835 if (ugeth->ug_info->uf_info.bd_mem_part == MEM_PART_SYSTEM) {
2836 out_be32(&ugeth->p_rx_bd_qs_tbl[i].externalbdbaseptr,
2837 (u32) virt_to_phys(ugeth->p_rx_bd_ring[i]));
2838 } else if (ugeth->ug_info->uf_info.bd_mem_part ==
2839 MEM_PART_MURAM) {
2840 out_be32(&ugeth->p_rx_bd_qs_tbl[i].externalbdbaseptr,
2841 (u32) immrbar_virt_to_phys(ugeth->
2842 p_rx_bd_ring[i]));
2843 }
2844 /* rest of fields handled by QE */
2845 }
2846
2847 /* remoder */
2848 /* Already has speed set */
2849
2850 if (ugeth->rx_extended_features)
2851 remoder |= REMODER_RX_EXTENDED_FEATURES;
2852 if (ug_info->rxExtendedFiltering)
2853 remoder |= REMODER_RX_EXTENDED_FILTERING;
2854 if (ug_info->dynamicMaxFrameLength)
2855 remoder |= REMODER_DYNAMIC_MAX_FRAME_LENGTH;
2856 if (ug_info->dynamicMinFrameLength)
2857 remoder |= REMODER_DYNAMIC_MIN_FRAME_LENGTH;
2858 remoder |=
2859 ug_info->vlanOperationTagged << REMODER_VLAN_OPERATION_TAGGED_SHIFT;
2860 remoder |=
2861 ug_info->
2862 vlanOperationNonTagged << REMODER_VLAN_OPERATION_NON_TAGGED_SHIFT;
2863 remoder |= ug_info->rxQoSMode << REMODER_RX_QOS_MODE_SHIFT;
2864 remoder |= ((ug_info->numQueuesRx - 1) << REMODER_NUM_OF_QUEUES_SHIFT);
2865 if (ug_info->ipCheckSumCheck)
2866 remoder |= REMODER_IP_CHECKSUM_CHECK;
2867 if (ug_info->ipAddressAlignment)
2868 remoder |= REMODER_IP_ADDRESS_ALIGNMENT;
2869 out_be32(&ugeth->p_rx_glbl_pram->remoder, remoder);
2870
2871 /* Note that this function must be called */
2872 /* ONLY AFTER p_tx_fw_statistics_pram */
2873 /* andp_UccGethRxFirmwareStatisticsPram are allocated ! */
2874 init_firmware_statistics_gathering_mode((ug_info->
2875 statisticsMode &
2876 UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_TX),
2877 (ug_info->statisticsMode &
2878 UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_RX),
2879 &ugeth->p_tx_glbl_pram->txrmonbaseptr,
2880 ugeth->tx_fw_statistics_pram_offset,
2881 &ugeth->p_rx_glbl_pram->rxrmonbaseptr,
2882 ugeth->rx_fw_statistics_pram_offset,
2883 &ugeth->p_tx_glbl_pram->temoder,
2884 &ugeth->p_rx_glbl_pram->remoder);
2885
2886 /* function code register */
Andy Fleming6fee40e2008-05-02 13:01:23 -05002887 out_8(&ugeth->p_rx_glbl_pram->rstate, function_code);
Li Yangce973b12006-08-14 23:00:11 -07002888
2889 /* initialize extended filtering */
2890 if (ug_info->rxExtendedFiltering) {
2891 if (!ug_info->extendedFilteringChainPointer) {
Li Yang890de952007-07-19 11:48:29 +08002892 if (netif_msg_ifup(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00002893 pr_err("Null Extended Filtering Chain Pointer\n");
Li Yangce973b12006-08-14 23:00:11 -07002894 return -EINVAL;
2895 }
2896
2897 /* Allocate memory for extended filtering Mode Global
2898 Parameters */
2899 ugeth->exf_glbl_param_offset =
Li Yang18a8e862006-10-19 21:07:34 -05002900 qe_muram_alloc(sizeof(struct ucc_geth_exf_global_pram),
Li Yangce973b12006-08-14 23:00:11 -07002901 UCC_GETH_RX_EXTENDED_FILTERING_GLOBAL_PARAMETERS_ALIGNMENT);
Timur Tabi4c356302007-05-08 14:46:36 -05002902 if (IS_ERR_VALUE(ugeth->exf_glbl_param_offset)) {
Li Yang890de952007-07-19 11:48:29 +08002903 if (netif_msg_ifup(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00002904 pr_err("Can not allocate DPRAM memory for p_exf_glbl_param\n");
Li Yangce973b12006-08-14 23:00:11 -07002905 return -ENOMEM;
2906 }
2907
2908 ugeth->p_exf_glbl_param =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002909 (struct ucc_geth_exf_global_pram __iomem *) qe_muram_addr(ugeth->
Li Yangce973b12006-08-14 23:00:11 -07002910 exf_glbl_param_offset);
2911 out_be32(&ugeth->p_rx_glbl_pram->exfGlobalParam,
2912 ugeth->exf_glbl_param_offset);
2913 out_be32(&ugeth->p_exf_glbl_param->l2pcdptr,
2914 (u32) ug_info->extendedFilteringChainPointer);
2915
2916 } else { /* initialize 82xx style address filtering */
2917
2918 /* Init individual address recognition registers to disabled */
2919
2920 for (j = 0; j < NUM_OF_PADDRS; j++)
2921 ugeth_82xx_filtering_clear_addr_in_paddr(ugeth, (u8) j);
2922
Li Yangce973b12006-08-14 23:00:11 -07002923 p_82xx_addr_filt =
Andy Fleming6fee40e2008-05-02 13:01:23 -05002924 (struct ucc_geth_82xx_address_filtering_pram __iomem *) ugeth->
Li Yangce973b12006-08-14 23:00:11 -07002925 p_rx_glbl_pram->addressfiltering;
2926
2927 ugeth_82xx_filtering_clear_all_addr_in_hash(ugeth,
2928 ENET_ADDR_TYPE_GROUP);
2929 ugeth_82xx_filtering_clear_all_addr_in_hash(ugeth,
2930 ENET_ADDR_TYPE_INDIVIDUAL);
2931 }
2932
2933 /*
2934 * Initialize UCC at QE level
2935 */
2936
2937 command = QE_INIT_TX_RX;
2938
2939 /* Allocate shadow InitEnet command parameter structure.
2940 * This is needed because after the InitEnet command is executed,
2941 * the structure in DPRAM is released, because DPRAM is a premium
2942 * resource.
2943 * This shadow structure keeps a copy of what was done so that the
2944 * allocated resources can be released when the channel is freed.
2945 */
2946 if (!(ugeth->p_init_enet_param_shadow =
Ahmed S. Darwish04b588d2007-01-27 00:00:02 -08002947 kmalloc(sizeof(struct ucc_geth_init_pram), GFP_KERNEL))) {
Li Yang890de952007-07-19 11:48:29 +08002948 if (netif_msg_ifup(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00002949 pr_err("Can not allocate memory for p_UccInitEnetParamShadows\n");
Li Yangce973b12006-08-14 23:00:11 -07002950 return -ENOMEM;
2951 }
2952 /* Zero out *p_init_enet_param_shadow */
2953 memset((char *)ugeth->p_init_enet_param_shadow,
Li Yang18a8e862006-10-19 21:07:34 -05002954 0, sizeof(struct ucc_geth_init_pram));
Li Yangce973b12006-08-14 23:00:11 -07002955
2956 /* Fill shadow InitEnet command parameter structure */
2957
2958 ugeth->p_init_enet_param_shadow->resinit1 =
2959 ENET_INIT_PARAM_MAGIC_RES_INIT1;
2960 ugeth->p_init_enet_param_shadow->resinit2 =
2961 ENET_INIT_PARAM_MAGIC_RES_INIT2;
2962 ugeth->p_init_enet_param_shadow->resinit3 =
2963 ENET_INIT_PARAM_MAGIC_RES_INIT3;
2964 ugeth->p_init_enet_param_shadow->resinit4 =
2965 ENET_INIT_PARAM_MAGIC_RES_INIT4;
2966 ugeth->p_init_enet_param_shadow->resinit5 =
2967 ENET_INIT_PARAM_MAGIC_RES_INIT5;
2968 ugeth->p_init_enet_param_shadow->rgftgfrxglobal |=
2969 ((u32) ug_info->numThreadsRx) << ENET_INIT_PARAM_RGF_SHIFT;
2970 ugeth->p_init_enet_param_shadow->rgftgfrxglobal |=
2971 ((u32) ug_info->numThreadsTx) << ENET_INIT_PARAM_TGF_SHIFT;
2972
2973 ugeth->p_init_enet_param_shadow->rgftgfrxglobal |=
2974 ugeth->rx_glbl_pram_offset | ug_info->riscRx;
2975 if ((ug_info->largestexternallookupkeysize !=
Joe Perches8e95a202009-12-03 07:58:21 +00002976 QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_NONE) &&
2977 (ug_info->largestexternallookupkeysize !=
2978 QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_8_BYTES) &&
2979 (ug_info->largestexternallookupkeysize !=
2980 QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_16_BYTES)) {
Li Yang890de952007-07-19 11:48:29 +08002981 if (netif_msg_ifup(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00002982 pr_err("Invalid largest External Lookup Key Size\n");
Li Yangce973b12006-08-14 23:00:11 -07002983 return -EINVAL;
2984 }
2985 ugeth->p_init_enet_param_shadow->largestexternallookupkeysize =
2986 ug_info->largestexternallookupkeysize;
Li Yang18a8e862006-10-19 21:07:34 -05002987 size = sizeof(struct ucc_geth_thread_rx_pram);
Li Yangce973b12006-08-14 23:00:11 -07002988 if (ug_info->rxExtendedFiltering) {
2989 size += THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING;
2990 if (ug_info->largestexternallookupkeysize ==
Zhao Qiang8844a002014-07-01 09:21:34 +08002991 QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_8_BYTES)
Li Yangce973b12006-08-14 23:00:11 -07002992 size +=
2993 THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING_8;
2994 if (ug_info->largestexternallookupkeysize ==
Zhao Qiang8844a002014-07-01 09:21:34 +08002995 QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_16_BYTES)
Li Yangce973b12006-08-14 23:00:11 -07002996 size +=
2997 THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING_16;
2998 }
2999
3000 if ((ret_val = fill_init_enet_entries(ugeth, &(ugeth->
3001 p_init_enet_param_shadow->rxthread[0]),
3002 (u8) (numThreadsRxNumerical + 1)
3003 /* Rx needs one extra for terminator */
3004 , size, UCC_GETH_THREAD_RX_PRAM_ALIGNMENT,
3005 ug_info->riscRx, 1)) != 0) {
Li Yang890de952007-07-19 11:48:29 +08003006 if (netif_msg_ifup(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00003007 pr_err("Can not fill p_init_enet_param_shadow\n");
Li Yangce973b12006-08-14 23:00:11 -07003008 return ret_val;
3009 }
3010
3011 ugeth->p_init_enet_param_shadow->txglobal =
3012 ugeth->tx_glbl_pram_offset | ug_info->riscTx;
3013 if ((ret_val =
3014 fill_init_enet_entries(ugeth,
3015 &(ugeth->p_init_enet_param_shadow->
3016 txthread[0]), numThreadsTxNumerical,
Li Yang18a8e862006-10-19 21:07:34 -05003017 sizeof(struct ucc_geth_thread_tx_pram),
Li Yangce973b12006-08-14 23:00:11 -07003018 UCC_GETH_THREAD_TX_PRAM_ALIGNMENT,
3019 ug_info->riscTx, 0)) != 0) {
Li Yang890de952007-07-19 11:48:29 +08003020 if (netif_msg_ifup(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00003021 pr_err("Can not fill p_init_enet_param_shadow\n");
Li Yangce973b12006-08-14 23:00:11 -07003022 return ret_val;
3023 }
3024
3025 /* Load Rx bds with buffers */
3026 for (i = 0; i < ug_info->numQueuesRx; i++) {
3027 if ((ret_val = rx_bd_buffer_set(ugeth, (u8) i)) != 0) {
Li Yang890de952007-07-19 11:48:29 +08003028 if (netif_msg_ifup(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00003029 pr_err("Can not fill Rx bds with buffers\n");
Li Yangce973b12006-08-14 23:00:11 -07003030 return ret_val;
3031 }
3032 }
3033
3034 /* Allocate InitEnet command parameter structure */
Li Yang18a8e862006-10-19 21:07:34 -05003035 init_enet_pram_offset = qe_muram_alloc(sizeof(struct ucc_geth_init_pram), 4);
Timur Tabi4c356302007-05-08 14:46:36 -05003036 if (IS_ERR_VALUE(init_enet_pram_offset)) {
Li Yang890de952007-07-19 11:48:29 +08003037 if (netif_msg_ifup(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00003038 pr_err("Can not allocate DPRAM memory for p_init_enet_pram\n");
Li Yangce973b12006-08-14 23:00:11 -07003039 return -ENOMEM;
3040 }
3041 p_init_enet_pram =
Andy Fleming6fee40e2008-05-02 13:01:23 -05003042 (struct ucc_geth_init_pram __iomem *) qe_muram_addr(init_enet_pram_offset);
Li Yangce973b12006-08-14 23:00:11 -07003043
3044 /* Copy shadow InitEnet command parameter structure into PRAM */
Andy Fleming6fee40e2008-05-02 13:01:23 -05003045 out_8(&p_init_enet_pram->resinit1,
3046 ugeth->p_init_enet_param_shadow->resinit1);
3047 out_8(&p_init_enet_pram->resinit2,
3048 ugeth->p_init_enet_param_shadow->resinit2);
3049 out_8(&p_init_enet_pram->resinit3,
3050 ugeth->p_init_enet_param_shadow->resinit3);
3051 out_8(&p_init_enet_pram->resinit4,
3052 ugeth->p_init_enet_param_shadow->resinit4);
Li Yangce973b12006-08-14 23:00:11 -07003053 out_be16(&p_init_enet_pram->resinit5,
3054 ugeth->p_init_enet_param_shadow->resinit5);
Andy Fleming6fee40e2008-05-02 13:01:23 -05003055 out_8(&p_init_enet_pram->largestexternallookupkeysize,
3056 ugeth->p_init_enet_param_shadow->largestexternallookupkeysize);
Li Yangce973b12006-08-14 23:00:11 -07003057 out_be32(&p_init_enet_pram->rgftgfrxglobal,
3058 ugeth->p_init_enet_param_shadow->rgftgfrxglobal);
3059 for (i = 0; i < ENET_INIT_PARAM_MAX_ENTRIES_RX; i++)
3060 out_be32(&p_init_enet_pram->rxthread[i],
3061 ugeth->p_init_enet_param_shadow->rxthread[i]);
3062 out_be32(&p_init_enet_pram->txglobal,
3063 ugeth->p_init_enet_param_shadow->txglobal);
3064 for (i = 0; i < ENET_INIT_PARAM_MAX_ENTRIES_TX; i++)
3065 out_be32(&p_init_enet_pram->txthread[i],
3066 ugeth->p_init_enet_param_shadow->txthread[i]);
3067
3068 /* Issue QE command */
3069 cecr_subblock =
3070 ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
Li Yang18a8e862006-10-19 21:07:34 -05003071 qe_issue_cmd(command, cecr_subblock, QE_CR_PROTOCOL_ETHERNET,
Li Yangce973b12006-08-14 23:00:11 -07003072 init_enet_pram_offset);
3073
3074 /* Free InitEnet command parameter */
3075 qe_muram_free(init_enet_pram_offset);
3076
3077 return 0;
3078}
3079
Li Yangce973b12006-08-14 23:00:11 -07003080/* This is called by the kernel when a frame is ready for transmission. */
3081/* It is pointed to by the dev->hard_start_xmit function pointer */
3082static int ucc_geth_start_xmit(struct sk_buff *skb, struct net_device *dev)
3083{
Li Yang18a8e862006-10-19 21:07:34 -05003084 struct ucc_geth_private *ugeth = netdev_priv(dev);
Michael Reissd5b90492007-04-13 01:26:19 -05003085#ifdef CONFIG_UGETH_TX_ON_DEMAND
3086 struct ucc_fast_private *uccf;
3087#endif
Andy Fleming6fee40e2008-05-02 13:01:23 -05003088 u8 __iomem *bd; /* BD pointer */
Li Yangce973b12006-08-14 23:00:11 -07003089 u32 bd_status;
3090 u8 txQ = 0;
Dongdong Deng22580f82009-08-13 19:12:31 +00003091 unsigned long flags;
Li Yangce973b12006-08-14 23:00:11 -07003092
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003093 ugeth_vdbg("%s: IN", __func__);
Li Yangce973b12006-08-14 23:00:11 -07003094
Dongdong Deng22580f82009-08-13 19:12:31 +00003095 spin_lock_irqsave(&ugeth->lock, flags);
Li Yangce973b12006-08-14 23:00:11 -07003096
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003097 dev->stats.tx_bytes += skb->len;
Li Yangce973b12006-08-14 23:00:11 -07003098
3099 /* Start from the next BD that should be filled */
3100 bd = ugeth->txBd[txQ];
Andy Fleming6fee40e2008-05-02 13:01:23 -05003101 bd_status = in_be32((u32 __iomem *)bd);
Li Yangce973b12006-08-14 23:00:11 -07003102 /* Save the skb pointer so we can free it later */
3103 ugeth->tx_skbuff[txQ][ugeth->skb_curtx[txQ]] = skb;
3104
3105 /* Update the current skb pointer (wrapping if this was the last) */
3106 ugeth->skb_curtx[txQ] =
3107 (ugeth->skb_curtx[txQ] +
3108 1) & TX_RING_MOD_MASK(ugeth->ug_info->bdRingLenTx[txQ]);
3109
3110 /* set up the buffer descriptor */
Andy Fleming6fee40e2008-05-02 13:01:23 -05003111 out_be32(&((struct qe_bd __iomem *)bd)->buf,
Anton Vorontsovda1aa632009-04-02 01:26:07 -07003112 dma_map_single(ugeth->dev, skb->data,
Andy Fleming7f802022008-05-15 17:00:21 -05003113 skb->len, DMA_TO_DEVICE));
Li Yangce973b12006-08-14 23:00:11 -07003114
Li Yang18a8e862006-10-19 21:07:34 -05003115 /* printk(KERN_DEBUG"skb->data is 0x%x\n",skb->data); */
Li Yangce973b12006-08-14 23:00:11 -07003116
3117 bd_status = (bd_status & T_W) | T_R | T_I | T_L | skb->len;
3118
Li Yang18a8e862006-10-19 21:07:34 -05003119 /* set bd status and length */
Andy Fleming6fee40e2008-05-02 13:01:23 -05003120 out_be32((u32 __iomem *)bd, bd_status);
Li Yangce973b12006-08-14 23:00:11 -07003121
Li Yangce973b12006-08-14 23:00:11 -07003122 /* Move to next BD in the ring */
3123 if (!(bd_status & T_W))
Li Yanga394f012007-03-06 16:53:46 +08003124 bd += sizeof(struct qe_bd);
Li Yangce973b12006-08-14 23:00:11 -07003125 else
Li Yanga394f012007-03-06 16:53:46 +08003126 bd = ugeth->p_tx_bd_ring[txQ];
Li Yangce973b12006-08-14 23:00:11 -07003127
3128 /* If the next BD still needs to be cleaned up, then the bds
3129 are full. We need to tell the kernel to stop sending us stuff. */
3130 if (bd == ugeth->confBd[txQ]) {
3131 if (!netif_queue_stopped(dev))
3132 netif_stop_queue(dev);
3133 }
3134
Li Yanga394f012007-03-06 16:53:46 +08003135 ugeth->txBd[txQ] = bd;
3136
Richard Cochrand13d6bf2011-06-19 21:51:33 +00003137 skb_tx_timestamp(skb);
3138
Li Yangce973b12006-08-14 23:00:11 -07003139 if (ugeth->p_scheduler) {
3140 ugeth->cpucount[txQ]++;
3141 /* Indicate to QE that there are more Tx bds ready for
3142 transmission */
3143 /* This is done by writing a running counter of the bd
3144 count to the scheduler PRAM. */
3145 out_be16(ugeth->p_cpucount[txQ], ugeth->cpucount[txQ]);
3146 }
3147
Michael Reissd5b90492007-04-13 01:26:19 -05003148#ifdef CONFIG_UGETH_TX_ON_DEMAND
3149 uccf = ugeth->uccf;
3150 out_be16(uccf->p_utodr, UCC_FAST_TOD);
3151#endif
Dongdong Deng22580f82009-08-13 19:12:31 +00003152 spin_unlock_irqrestore(&ugeth->lock, flags);
Li Yangce973b12006-08-14 23:00:11 -07003153
Patrick McHardy6ed10652009-06-23 06:03:08 +00003154 return NETDEV_TX_OK;
Li Yangce973b12006-08-14 23:00:11 -07003155}
3156
Li Yang18a8e862006-10-19 21:07:34 -05003157static int ucc_geth_rx(struct ucc_geth_private *ugeth, u8 rxQ, int rx_work_limit)
Li Yangce973b12006-08-14 23:00:11 -07003158{
3159 struct sk_buff *skb;
Andy Fleming6fee40e2008-05-02 13:01:23 -05003160 u8 __iomem *bd;
Li Yangce973b12006-08-14 23:00:11 -07003161 u16 length, howmany = 0;
3162 u32 bd_status;
3163 u8 *bdBuffer;
Andrew Morton4b8fdef2007-12-13 16:02:55 -08003164 struct net_device *dev;
Li Yangce973b12006-08-14 23:00:11 -07003165
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003166 ugeth_vdbg("%s: IN", __func__);
Li Yangce973b12006-08-14 23:00:11 -07003167
Anton Vorontsovda1aa632009-04-02 01:26:07 -07003168 dev = ugeth->ndev;
Emil Medve88a15f22007-10-15 08:43:50 -05003169
Li Yangce973b12006-08-14 23:00:11 -07003170 /* collect received buffers */
3171 bd = ugeth->rxBd[rxQ];
3172
Andy Fleming6fee40e2008-05-02 13:01:23 -05003173 bd_status = in_be32((u32 __iomem *)bd);
Li Yangce973b12006-08-14 23:00:11 -07003174
3175 /* while there are received buffers and BD is full (~R_E) */
3176 while (!((bd_status & (R_E)) || (--rx_work_limit < 0))) {
Andy Fleming6fee40e2008-05-02 13:01:23 -05003177 bdBuffer = (u8 *) in_be32(&((struct qe_bd __iomem *)bd)->buf);
Li Yangce973b12006-08-14 23:00:11 -07003178 length = (u16) ((bd_status & BD_LENGTH_MASK) - 4);
3179 skb = ugeth->rx_skbuff[rxQ][ugeth->skb_currx[rxQ]];
3180
3181 /* determine whether buffer is first, last, first and last
3182 (single buffer frame) or middle (not first and not last) */
3183 if (!skb ||
3184 (!(bd_status & (R_F | R_L))) ||
3185 (bd_status & R_ERRORS_FATAL)) {
Li Yang890de952007-07-19 11:48:29 +08003186 if (netif_msg_rx_err(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00003187 pr_err("%d: ERROR!!! skb - 0x%08x\n",
3188 __LINE__, (u32)skb);
Michael Neuling66eef592012-10-09 10:52:25 +11003189 dev_kfree_skb(skb);
Li Yangce973b12006-08-14 23:00:11 -07003190
3191 ugeth->rx_skbuff[rxQ][ugeth->skb_currx[rxQ]] = NULL;
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003192 dev->stats.rx_dropped++;
Li Yangce973b12006-08-14 23:00:11 -07003193 } else {
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003194 dev->stats.rx_packets++;
Li Yangce973b12006-08-14 23:00:11 -07003195 howmany++;
3196
3197 /* Prep the skb for the packet */
3198 skb_put(skb, length);
3199
3200 /* Tell the skb what kind of packet this is */
Anton Vorontsovda1aa632009-04-02 01:26:07 -07003201 skb->protocol = eth_type_trans(skb, ugeth->ndev);
Li Yangce973b12006-08-14 23:00:11 -07003202
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003203 dev->stats.rx_bytes += length;
Li Yangce973b12006-08-14 23:00:11 -07003204 /* Send the packet up the stack */
Li Yangce973b12006-08-14 23:00:11 -07003205 netif_receive_skb(skb);
Li Yangce973b12006-08-14 23:00:11 -07003206 }
3207
Li Yangce973b12006-08-14 23:00:11 -07003208 skb = get_new_skb(ugeth, bd);
3209 if (!skb) {
Li Yang890de952007-07-19 11:48:29 +08003210 if (netif_msg_rx_err(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00003211 pr_warn("No Rx Data Buffer\n");
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003212 dev->stats.rx_dropped++;
Li Yangce973b12006-08-14 23:00:11 -07003213 break;
3214 }
3215
3216 ugeth->rx_skbuff[rxQ][ugeth->skb_currx[rxQ]] = skb;
3217
3218 /* update to point at the next skb */
3219 ugeth->skb_currx[rxQ] =
3220 (ugeth->skb_currx[rxQ] +
3221 1) & RX_RING_MOD_MASK(ugeth->ug_info->bdRingLenRx[rxQ]);
3222
3223 if (bd_status & R_W)
3224 bd = ugeth->p_rx_bd_ring[rxQ];
3225 else
Li Yang18a8e862006-10-19 21:07:34 -05003226 bd += sizeof(struct qe_bd);
Li Yangce973b12006-08-14 23:00:11 -07003227
Andy Fleming6fee40e2008-05-02 13:01:23 -05003228 bd_status = in_be32((u32 __iomem *)bd);
Li Yangce973b12006-08-14 23:00:11 -07003229 }
3230
3231 ugeth->rxBd[rxQ] = bd;
Li Yangce973b12006-08-14 23:00:11 -07003232 return howmany;
3233}
3234
3235static int ucc_geth_tx(struct net_device *dev, u8 txQ)
3236{
3237 /* Start from the next BD that should be filled */
Li Yang18a8e862006-10-19 21:07:34 -05003238 struct ucc_geth_private *ugeth = netdev_priv(dev);
Andy Fleming6fee40e2008-05-02 13:01:23 -05003239 u8 __iomem *bd; /* BD pointer */
Li Yangce973b12006-08-14 23:00:11 -07003240 u32 bd_status;
3241
3242 bd = ugeth->confBd[txQ];
Andy Fleming6fee40e2008-05-02 13:01:23 -05003243 bd_status = in_be32((u32 __iomem *)bd);
Li Yangce973b12006-08-14 23:00:11 -07003244
3245 /* Normal processing. */
3246 while ((bd_status & T_R) == 0) {
Anton Vorontsov50f238f2009-07-07 08:38:42 +00003247 struct sk_buff *skb;
3248
Li Yangce973b12006-08-14 23:00:11 -07003249 /* BD contains already transmitted buffer. */
3250 /* Handle the transmitted buffer and release */
3251 /* the BD to be used with the current frame */
3252
Jiajun Wu34692422010-01-18 05:47:50 +00003253 skb = ugeth->tx_skbuff[txQ][ugeth->skb_dirtytx[txQ]];
3254 if (!skb)
Li Yangce973b12006-08-14 23:00:11 -07003255 break;
3256
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003257 dev->stats.tx_packets++;
Li Yangce973b12006-08-14 23:00:11 -07003258
Eric W. Biederman36145742014-03-15 17:16:22 -07003259 dev_consume_skb_any(skb);
Anton Vorontsov50f238f2009-07-07 08:38:42 +00003260
Li Yangce973b12006-08-14 23:00:11 -07003261 ugeth->tx_skbuff[txQ][ugeth->skb_dirtytx[txQ]] = NULL;
3262 ugeth->skb_dirtytx[txQ] =
3263 (ugeth->skb_dirtytx[txQ] +
3264 1) & TX_RING_MOD_MASK(ugeth->ug_info->bdRingLenTx[txQ]);
3265
3266 /* We freed a buffer, so now we can restart transmission */
3267 if (netif_queue_stopped(dev))
3268 netif_wake_queue(dev);
3269
3270 /* Advance the confirmation BD pointer */
3271 if (!(bd_status & T_W))
Li Yanga394f012007-03-06 16:53:46 +08003272 bd += sizeof(struct qe_bd);
Li Yangce973b12006-08-14 23:00:11 -07003273 else
Li Yanga394f012007-03-06 16:53:46 +08003274 bd = ugeth->p_tx_bd_ring[txQ];
Andy Fleming6fee40e2008-05-02 13:01:23 -05003275 bd_status = in_be32((u32 __iomem *)bd);
Li Yangce973b12006-08-14 23:00:11 -07003276 }
Li Yanga394f012007-03-06 16:53:46 +08003277 ugeth->confBd[txQ] = bd;
Li Yangce973b12006-08-14 23:00:11 -07003278 return 0;
3279}
3280
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003281static int ucc_geth_poll(struct napi_struct *napi, int budget)
Li Yangce973b12006-08-14 23:00:11 -07003282{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003283 struct ucc_geth_private *ugeth = container_of(napi, struct ucc_geth_private, napi);
Michael Reiss702ff122007-04-13 01:26:11 -05003284 struct ucc_geth_info *ug_info;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003285 int howmany, i;
Li Yangce973b12006-08-14 23:00:11 -07003286
Michael Reiss702ff122007-04-13 01:26:11 -05003287 ug_info = ugeth->ug_info;
3288
Joakim Tjernlund0cededf2009-04-17 12:03:48 +00003289 /* Tx event processing */
3290 spin_lock(&ugeth->lock);
3291 for (i = 0; i < ug_info->numQueuesTx; i++)
3292 ucc_geth_tx(ugeth->ndev, i);
3293 spin_unlock(&ugeth->lock);
3294
Anton Vorontsov50f238f2009-07-07 08:38:42 +00003295 howmany = 0;
3296 for (i = 0; i < ug_info->numQueuesRx; i++)
3297 howmany += ucc_geth_rx(ugeth, i, budget - howmany);
3298
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003299 if (howmany < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08003300 napi_complete(napi);
Joakim Tjernlund0cededf2009-04-17 12:03:48 +00003301 setbits32(ugeth->uccf->p_uccm, UCCE_RX_EVENTS | UCCE_TX_EVENTS);
Michael Reiss702ff122007-04-13 01:26:11 -05003302 }
Li Yangce973b12006-08-14 23:00:11 -07003303
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003304 return howmany;
Li Yangce973b12006-08-14 23:00:11 -07003305}
Li Yangce973b12006-08-14 23:00:11 -07003306
David Howells7d12e782006-10-05 14:55:46 +01003307static irqreturn_t ucc_geth_irq_handler(int irq, void *info)
Li Yangce973b12006-08-14 23:00:11 -07003308{
Jeff Garzik06efcad2007-10-19 03:10:11 -04003309 struct net_device *dev = info;
Li Yang18a8e862006-10-19 21:07:34 -05003310 struct ucc_geth_private *ugeth = netdev_priv(dev);
3311 struct ucc_fast_private *uccf;
3312 struct ucc_geth_info *ug_info;
Michael Reiss702ff122007-04-13 01:26:11 -05003313 register u32 ucce;
3314 register u32 uccm;
Li Yangce973b12006-08-14 23:00:11 -07003315
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003316 ugeth_vdbg("%s: IN", __func__);
Li Yangce973b12006-08-14 23:00:11 -07003317
Li Yangce973b12006-08-14 23:00:11 -07003318 uccf = ugeth->uccf;
3319 ug_info = ugeth->ug_info;
3320
Michael Reiss702ff122007-04-13 01:26:11 -05003321 /* read and clear events */
3322 ucce = (u32) in_be32(uccf->p_ucce);
3323 uccm = (u32) in_be32(uccf->p_uccm);
3324 ucce &= uccm;
3325 out_be32(uccf->p_ucce, ucce);
Li Yangce973b12006-08-14 23:00:11 -07003326
Michael Reiss702ff122007-04-13 01:26:11 -05003327 /* check for receive events that require processing */
Joakim Tjernlund0cededf2009-04-17 12:03:48 +00003328 if (ucce & (UCCE_RX_EVENTS | UCCE_TX_EVENTS)) {
Ben Hutchings288379f2009-01-19 16:43:59 -08003329 if (napi_schedule_prep(&ugeth->napi)) {
Joakim Tjernlund0cededf2009-04-17 12:03:48 +00003330 uccm &= ~(UCCE_RX_EVENTS | UCCE_TX_EVENTS);
Michael Reiss702ff122007-04-13 01:26:11 -05003331 out_be32(uccf->p_uccm, uccm);
Ben Hutchings288379f2009-01-19 16:43:59 -08003332 __napi_schedule(&ugeth->napi);
Li Yangce973b12006-08-14 23:00:11 -07003333 }
Michael Reiss702ff122007-04-13 01:26:11 -05003334 }
Li Yangce973b12006-08-14 23:00:11 -07003335
Michael Reiss702ff122007-04-13 01:26:11 -05003336 /* Errors and other events */
3337 if (ucce & UCCE_OTHER) {
Timur Tabi3bc53422009-01-11 00:25:21 -08003338 if (ucce & UCC_GETH_UCCE_BSY)
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003339 dev->stats.rx_errors++;
Timur Tabi3bc53422009-01-11 00:25:21 -08003340 if (ucce & UCC_GETH_UCCE_TXE)
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003341 dev->stats.tx_errors++;
Li Yangce973b12006-08-14 23:00:11 -07003342 }
Li Yangce973b12006-08-14 23:00:11 -07003343
3344 return IRQ_HANDLED;
3345}
3346
Anton Vorontsov26d29ea2008-02-01 16:22:54 +03003347#ifdef CONFIG_NET_POLL_CONTROLLER
3348/*
3349 * Polling 'interrupt' - used by things like netconsole to send skbs
3350 * without having to re-enable interrupts. It's not called while
3351 * the interrupt routine is executing.
3352 */
3353static void ucc_netpoll(struct net_device *dev)
3354{
3355 struct ucc_geth_private *ugeth = netdev_priv(dev);
3356 int irq = ugeth->ug_info->uf_info.irq;
3357
3358 disable_irq(irq);
3359 ucc_geth_irq_handler(irq, dev);
3360 enable_irq(irq);
3361}
3362#endif /* CONFIG_NET_POLL_CONTROLLER */
3363
Kevin Hao3d6593e2009-05-26 20:49:03 -07003364static int ucc_geth_set_mac_addr(struct net_device *dev, void *p)
3365{
3366 struct ucc_geth_private *ugeth = netdev_priv(dev);
3367 struct sockaddr *addr = p;
3368
3369 if (!is_valid_ether_addr(addr->sa_data))
3370 return -EADDRNOTAVAIL;
3371
3372 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
3373
3374 /*
3375 * If device is not running, we will set mac addr register
3376 * when opening the device.
3377 */
3378 if (!netif_running(dev))
3379 return 0;
3380
3381 spin_lock_irq(&ugeth->lock);
3382 init_mac_station_addr_regs(dev->dev_addr[0],
3383 dev->dev_addr[1],
3384 dev->dev_addr[2],
3385 dev->dev_addr[3],
3386 dev->dev_addr[4],
3387 dev->dev_addr[5],
3388 &ugeth->ug_regs->macstnaddr1,
3389 &ugeth->ug_regs->macstnaddr2);
3390 spin_unlock_irq(&ugeth->lock);
3391
3392 return 0;
3393}
3394
Anton Vorontsov54b15982009-08-27 07:35:54 +00003395static int ucc_geth_init_mac(struct ucc_geth_private *ugeth)
Li Yangce973b12006-08-14 23:00:11 -07003396{
Anton Vorontsov54b15982009-08-27 07:35:54 +00003397 struct net_device *dev = ugeth->ndev;
Li Yangce973b12006-08-14 23:00:11 -07003398 int err;
3399
Kim Phillips728de4c92007-04-13 01:26:03 -05003400 err = ucc_struct_init(ugeth);
3401 if (err) {
Joe Perchesc84d8052013-04-13 19:03:19 +00003402 netif_err(ugeth, ifup, dev, "Cannot configure internal struct, aborting\n");
Anton Vorontsov54b15982009-08-27 07:35:54 +00003403 goto err;
Kim Phillips728de4c92007-04-13 01:26:03 -05003404 }
3405
Li Yangce973b12006-08-14 23:00:11 -07003406 err = ucc_geth_startup(ugeth);
3407 if (err) {
Joe Perchesc84d8052013-04-13 19:03:19 +00003408 netif_err(ugeth, ifup, dev, "Cannot configure net device, aborting\n");
Anton Vorontsov54b15982009-08-27 07:35:54 +00003409 goto err;
Li Yangce973b12006-08-14 23:00:11 -07003410 }
3411
3412 err = adjust_enet_interface(ugeth);
3413 if (err) {
Joe Perchesc84d8052013-04-13 19:03:19 +00003414 netif_err(ugeth, ifup, dev, "Cannot configure net device, aborting\n");
Anton Vorontsov54b15982009-08-27 07:35:54 +00003415 goto err;
Li Yangce973b12006-08-14 23:00:11 -07003416 }
3417
3418 /* Set MACSTNADDR1, MACSTNADDR2 */
3419 /* For more details see the hardware spec. */
3420 init_mac_station_addr_regs(dev->dev_addr[0],
3421 dev->dev_addr[1],
3422 dev->dev_addr[2],
3423 dev->dev_addr[3],
3424 dev->dev_addr[4],
3425 dev->dev_addr[5],
3426 &ugeth->ug_regs->macstnaddr1,
3427 &ugeth->ug_regs->macstnaddr2);
3428
Li Yangce973b12006-08-14 23:00:11 -07003429 err = ugeth_enable(ugeth, COMM_DIR_RX_AND_TX);
3430 if (err) {
Joe Perchesc84d8052013-04-13 19:03:19 +00003431 netif_err(ugeth, ifup, dev, "Cannot enable net device, aborting\n");
Anton Vorontsov54b15982009-08-27 07:35:54 +00003432 goto err;
3433 }
3434
3435 return 0;
3436err:
3437 ucc_geth_stop(ugeth);
3438 return err;
3439}
3440
3441/* Called when something needs to use the ethernet device */
3442/* Returns 0 for success. */
3443static int ucc_geth_open(struct net_device *dev)
3444{
3445 struct ucc_geth_private *ugeth = netdev_priv(dev);
3446 int err;
3447
3448 ugeth_vdbg("%s: IN", __func__);
3449
3450 /* Test station address */
3451 if (dev->dev_addr[0] & ENET_GROUP_ADDR) {
Joe Perchesc84d8052013-04-13 19:03:19 +00003452 netif_err(ugeth, ifup, dev,
3453 "Multicast address used for station address - is this what you wanted?\n");
Anton Vorontsov54b15982009-08-27 07:35:54 +00003454 return -EINVAL;
3455 }
3456
3457 err = init_phy(dev);
3458 if (err) {
Joe Perchesc84d8052013-04-13 19:03:19 +00003459 netif_err(ugeth, ifup, dev, "Cannot initialize PHY, aborting\n");
Anton Vorontsov54b15982009-08-27 07:35:54 +00003460 return err;
3461 }
3462
3463 err = ucc_geth_init_mac(ugeth);
3464 if (err) {
Joe Perchesc84d8052013-04-13 19:03:19 +00003465 netif_err(ugeth, ifup, dev, "Cannot initialize MAC, aborting\n");
Anton Vorontsov54b15982009-08-27 07:35:54 +00003466 goto err;
Li Yangce973b12006-08-14 23:00:11 -07003467 }
3468
Anton Vorontsov67c2fb82008-12-18 08:23:29 +00003469 err = request_irq(ugeth->ug_info->uf_info.irq, ucc_geth_irq_handler,
3470 0, "UCC Geth", dev);
3471 if (err) {
Joe Perchesc84d8052013-04-13 19:03:19 +00003472 netif_err(ugeth, ifup, dev, "Cannot get IRQ for net device, aborting\n");
Anton Vorontsov54b15982009-08-27 07:35:54 +00003473 goto err;
Anton Vorontsov67c2fb82008-12-18 08:23:29 +00003474 }
3475
Anton Vorontsov54b15982009-08-27 07:35:54 +00003476 phy_start(ugeth->phydev);
3477 napi_enable(&ugeth->napi);
Li Yangce973b12006-08-14 23:00:11 -07003478 netif_start_queue(dev);
3479
Anton Vorontsov23949052009-08-27 07:35:57 +00003480 device_set_wakeup_capable(&dev->dev,
3481 qe_alive_during_sleep() || ugeth->phydev->irq);
3482 device_set_wakeup_enable(&dev->dev, ugeth->wol_en);
3483
Li Yangce973b12006-08-14 23:00:11 -07003484 return err;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003485
Anton Vorontsov54b15982009-08-27 07:35:54 +00003486err:
Anton Vorontsovba574692008-12-18 08:23:31 +00003487 ucc_geth_stop(ugeth);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003488 return err;
Li Yangce973b12006-08-14 23:00:11 -07003489}
3490
3491/* Stops the kernel queue, and halts the controller */
3492static int ucc_geth_close(struct net_device *dev)
3493{
Li Yang18a8e862006-10-19 21:07:34 -05003494 struct ucc_geth_private *ugeth = netdev_priv(dev);
Li Yangce973b12006-08-14 23:00:11 -07003495
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003496 ugeth_vdbg("%s: IN", __func__);
Li Yangce973b12006-08-14 23:00:11 -07003497
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003498 napi_disable(&ugeth->napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003499
Joakim Tjernlund2040bd52010-11-12 03:55:08 +00003500 cancel_work_sync(&ugeth->timeout_work);
Li Yangce973b12006-08-14 23:00:11 -07003501 ucc_geth_stop(ugeth);
Joakim Tjernlund2040bd52010-11-12 03:55:08 +00003502 phy_disconnect(ugeth->phydev);
3503 ugeth->phydev = NULL;
Li Yangce973b12006-08-14 23:00:11 -07003504
Anton Vorontsovda1aa632009-04-02 01:26:07 -07003505 free_irq(ugeth->ug_info->uf_info.irq, ugeth->ndev);
Anton Vorontsov67c2fb82008-12-18 08:23:29 +00003506
Li Yangce973b12006-08-14 23:00:11 -07003507 netif_stop_queue(dev);
3508
3509 return 0;
3510}
3511
Anton Vorontsovfdb614c2008-12-23 06:59:25 +00003512/* Reopen device. This will reset the MAC and PHY. */
3513static void ucc_geth_timeout_work(struct work_struct *work)
3514{
3515 struct ucc_geth_private *ugeth;
3516 struct net_device *dev;
3517
3518 ugeth = container_of(work, struct ucc_geth_private, timeout_work);
Anton Vorontsovda1aa632009-04-02 01:26:07 -07003519 dev = ugeth->ndev;
Anton Vorontsovfdb614c2008-12-23 06:59:25 +00003520
3521 ugeth_vdbg("%s: IN", __func__);
3522
3523 dev->stats.tx_errors++;
3524
3525 ugeth_dump_regs(ugeth);
3526
3527 if (dev->flags & IFF_UP) {
3528 /*
3529 * Must reset MAC *and* PHY. This is done by reopening
3530 * the device.
3531 */
Joakim Tjernlund2040bd52010-11-12 03:55:08 +00003532 netif_tx_stop_all_queues(dev);
3533 ucc_geth_stop(ugeth);
3534 ucc_geth_init_mac(ugeth);
3535 /* Must start PHY here */
3536 phy_start(ugeth->phydev);
3537 netif_tx_start_all_queues(dev);
Anton Vorontsovfdb614c2008-12-23 06:59:25 +00003538 }
3539
3540 netif_tx_schedule_all(dev);
3541}
3542
3543/*
3544 * ucc_geth_timeout gets called when a packet has not been
3545 * transmitted after a set amount of time.
3546 */
3547static void ucc_geth_timeout(struct net_device *dev)
3548{
3549 struct ucc_geth_private *ugeth = netdev_priv(dev);
3550
Anton Vorontsovfdb614c2008-12-23 06:59:25 +00003551 schedule_work(&ugeth->timeout_work);
3552}
3553
Anton Vorontsov23949052009-08-27 07:35:57 +00003554
3555#ifdef CONFIG_PM
3556
Grant Likely2dc11582010-08-06 09:25:50 -06003557static int ucc_geth_suspend(struct platform_device *ofdev, pm_message_t state)
Anton Vorontsov23949052009-08-27 07:35:57 +00003558{
Jingoo Han8513fbd2013-05-23 00:52:31 +00003559 struct net_device *ndev = platform_get_drvdata(ofdev);
Anton Vorontsov23949052009-08-27 07:35:57 +00003560 struct ucc_geth_private *ugeth = netdev_priv(ndev);
3561
3562 if (!netif_running(ndev))
3563 return 0;
3564
Anton Vorontsov29fb00e2009-12-30 08:23:32 +00003565 netif_device_detach(ndev);
Anton Vorontsov23949052009-08-27 07:35:57 +00003566 napi_disable(&ugeth->napi);
3567
3568 /*
3569 * Disable the controller, otherwise we'll wakeup on any network
3570 * activity.
3571 */
3572 ugeth_disable(ugeth, COMM_DIR_RX_AND_TX);
3573
3574 if (ugeth->wol_en & WAKE_MAGIC) {
3575 setbits32(ugeth->uccf->p_uccm, UCC_GETH_UCCE_MPD);
3576 setbits32(&ugeth->ug_regs->maccfg2, MACCFG2_MPE);
3577 ucc_fast_enable(ugeth->uccf, COMM_DIR_RX_AND_TX);
3578 } else if (!(ugeth->wol_en & WAKE_PHY)) {
3579 phy_stop(ugeth->phydev);
3580 }
3581
3582 return 0;
3583}
3584
Grant Likely2dc11582010-08-06 09:25:50 -06003585static int ucc_geth_resume(struct platform_device *ofdev)
Anton Vorontsov23949052009-08-27 07:35:57 +00003586{
Jingoo Han8513fbd2013-05-23 00:52:31 +00003587 struct net_device *ndev = platform_get_drvdata(ofdev);
Anton Vorontsov23949052009-08-27 07:35:57 +00003588 struct ucc_geth_private *ugeth = netdev_priv(ndev);
3589 int err;
3590
3591 if (!netif_running(ndev))
3592 return 0;
3593
3594 if (qe_alive_during_sleep()) {
3595 if (ugeth->wol_en & WAKE_MAGIC) {
3596 ucc_fast_disable(ugeth->uccf, COMM_DIR_RX_AND_TX);
3597 clrbits32(&ugeth->ug_regs->maccfg2, MACCFG2_MPE);
3598 clrbits32(ugeth->uccf->p_uccm, UCC_GETH_UCCE_MPD);
3599 }
3600 ugeth_enable(ugeth, COMM_DIR_RX_AND_TX);
3601 } else {
3602 /*
3603 * Full reinitialization is required if QE shuts down
3604 * during sleep.
3605 */
3606 ucc_geth_memclean(ugeth);
3607
3608 err = ucc_geth_init_mac(ugeth);
3609 if (err) {
Joe Perchesc84d8052013-04-13 19:03:19 +00003610 netdev_err(ndev, "Cannot initialize MAC, aborting\n");
Anton Vorontsov23949052009-08-27 07:35:57 +00003611 return err;
3612 }
3613 }
3614
3615 ugeth->oldlink = 0;
3616 ugeth->oldspeed = 0;
3617 ugeth->oldduplex = -1;
3618
3619 phy_stop(ugeth->phydev);
3620 phy_start(ugeth->phydev);
3621
3622 napi_enable(&ugeth->napi);
Anton Vorontsov29fb00e2009-12-30 08:23:32 +00003623 netif_device_attach(ndev);
Anton Vorontsov23949052009-08-27 07:35:57 +00003624
3625 return 0;
3626}
3627
3628#else
3629#define ucc_geth_suspend NULL
3630#define ucc_geth_resume NULL
3631#endif
3632
Kim Phillips4e19b5c2007-05-11 18:25:07 -05003633static phy_interface_t to_phy_interface(const char *phy_connection_type)
Kim Phillips728de4c92007-04-13 01:26:03 -05003634{
Kim Phillips4e19b5c2007-05-11 18:25:07 -05003635 if (strcasecmp(phy_connection_type, "mii") == 0)
Kim Phillips728de4c92007-04-13 01:26:03 -05003636 return PHY_INTERFACE_MODE_MII;
Kim Phillips4e19b5c2007-05-11 18:25:07 -05003637 if (strcasecmp(phy_connection_type, "gmii") == 0)
Kim Phillips728de4c92007-04-13 01:26:03 -05003638 return PHY_INTERFACE_MODE_GMII;
Kim Phillips4e19b5c2007-05-11 18:25:07 -05003639 if (strcasecmp(phy_connection_type, "tbi") == 0)
Kim Phillips728de4c92007-04-13 01:26:03 -05003640 return PHY_INTERFACE_MODE_TBI;
Kim Phillips4e19b5c2007-05-11 18:25:07 -05003641 if (strcasecmp(phy_connection_type, "rmii") == 0)
Kim Phillips728de4c92007-04-13 01:26:03 -05003642 return PHY_INTERFACE_MODE_RMII;
Kim Phillips4e19b5c2007-05-11 18:25:07 -05003643 if (strcasecmp(phy_connection_type, "rgmii") == 0)
Kim Phillips728de4c92007-04-13 01:26:03 -05003644 return PHY_INTERFACE_MODE_RGMII;
Kim Phillips4e19b5c2007-05-11 18:25:07 -05003645 if (strcasecmp(phy_connection_type, "rgmii-id") == 0)
Kim Phillips728de4c92007-04-13 01:26:03 -05003646 return PHY_INTERFACE_MODE_RGMII_ID;
Kim Phillipsbd0ceaa2007-11-26 16:17:58 -06003647 if (strcasecmp(phy_connection_type, "rgmii-txid") == 0)
3648 return PHY_INTERFACE_MODE_RGMII_TXID;
3649 if (strcasecmp(phy_connection_type, "rgmii-rxid") == 0)
3650 return PHY_INTERFACE_MODE_RGMII_RXID;
Kim Phillips4e19b5c2007-05-11 18:25:07 -05003651 if (strcasecmp(phy_connection_type, "rtbi") == 0)
Kim Phillips728de4c92007-04-13 01:26:03 -05003652 return PHY_INTERFACE_MODE_RTBI;
Haiying Wang047584c2009-06-02 04:04:15 +00003653 if (strcasecmp(phy_connection_type, "sgmii") == 0)
3654 return PHY_INTERFACE_MODE_SGMII;
Kim Phillips728de4c92007-04-13 01:26:03 -05003655
3656 return PHY_INTERFACE_MODE_MII;
3657}
3658
Sergey Matyukevichd19b5142010-06-07 08:38:13 +00003659static int ucc_geth_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
3660{
3661 struct ucc_geth_private *ugeth = netdev_priv(dev);
3662
3663 if (!netif_running(dev))
3664 return -EINVAL;
3665
3666 if (!ugeth->phydev)
3667 return -ENODEV;
3668
Richard Cochran28b04112010-07-17 08:48:55 +00003669 return phy_mii_ioctl(ugeth->phydev, rq, cmd);
Sergey Matyukevichd19b5142010-06-07 08:38:13 +00003670}
3671
Joakim Tjernlunda9dbae72009-03-20 21:09:14 +01003672static const struct net_device_ops ucc_geth_netdev_ops = {
3673 .ndo_open = ucc_geth_open,
3674 .ndo_stop = ucc_geth_close,
3675 .ndo_start_xmit = ucc_geth_start_xmit,
3676 .ndo_validate_addr = eth_validate_addr,
Kevin Hao3d6593e2009-05-26 20:49:03 -07003677 .ndo_set_mac_address = ucc_geth_set_mac_addr,
Joakim Tjernlunda9dbae72009-03-20 21:09:14 +01003678 .ndo_change_mtu = eth_change_mtu,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00003679 .ndo_set_rx_mode = ucc_geth_set_multi,
Joakim Tjernlunda9dbae72009-03-20 21:09:14 +01003680 .ndo_tx_timeout = ucc_geth_timeout,
Sergey Matyukevichd19b5142010-06-07 08:38:13 +00003681 .ndo_do_ioctl = ucc_geth_ioctl,
Joakim Tjernlunda9dbae72009-03-20 21:09:14 +01003682#ifdef CONFIG_NET_POLL_CONTROLLER
3683 .ndo_poll_controller = ucc_netpoll,
3684#endif
3685};
3686
Grant Likely74888762011-02-22 21:05:51 -07003687static int ucc_geth_probe(struct platform_device* ofdev)
Li Yangce973b12006-08-14 23:00:11 -07003688{
Li Yang18a8e862006-10-19 21:07:34 -05003689 struct device *device = &ofdev->dev;
Grant Likely61c7a082010-04-13 16:12:29 -07003690 struct device_node *np = ofdev->dev.of_node;
Li Yangce973b12006-08-14 23:00:11 -07003691 struct net_device *dev = NULL;
3692 struct ucc_geth_private *ugeth = NULL;
3693 struct ucc_geth_info *ug_info;
Li Yang18a8e862006-10-19 21:07:34 -05003694 struct resource res;
Kim Phillips728de4c92007-04-13 01:26:03 -05003695 int err, ucc_num, max_speed = 0;
Li Yang18a8e862006-10-19 21:07:34 -05003696 const unsigned int *prop;
Timur Tabi9fb1e352007-12-03 15:17:59 -06003697 const char *sprop;
Li Yang9b4c7a42007-02-08 17:35:54 +08003698 const void *mac_addr;
Kim Phillips728de4c92007-04-13 01:26:03 -05003699 phy_interface_t phy_interface;
3700 static const int enet_to_speed[] = {
3701 SPEED_10, SPEED_10, SPEED_10,
3702 SPEED_100, SPEED_100, SPEED_100,
3703 SPEED_1000, SPEED_1000, SPEED_1000, SPEED_1000,
3704 };
3705 static const phy_interface_t enet_to_phy_interface[] = {
3706 PHY_INTERFACE_MODE_MII, PHY_INTERFACE_MODE_RMII,
3707 PHY_INTERFACE_MODE_RGMII, PHY_INTERFACE_MODE_MII,
3708 PHY_INTERFACE_MODE_RMII, PHY_INTERFACE_MODE_RGMII,
3709 PHY_INTERFACE_MODE_GMII, PHY_INTERFACE_MODE_RGMII,
3710 PHY_INTERFACE_MODE_TBI, PHY_INTERFACE_MODE_RTBI,
Haiying Wang047584c2009-06-02 04:04:15 +00003711 PHY_INTERFACE_MODE_SGMII,
Kim Phillips728de4c92007-04-13 01:26:03 -05003712 };
Li Yangce973b12006-08-14 23:00:11 -07003713
Harvey Harrisonb39d66a2008-08-20 16:52:04 -07003714 ugeth_vdbg("%s: IN", __func__);
Li Yangce973b12006-08-14 23:00:11 -07003715
Anton Vorontsov56626f32008-04-11 20:06:54 +04003716 prop = of_get_property(np, "cell-index", NULL);
3717 if (!prop) {
3718 prop = of_get_property(np, "device-id", NULL);
3719 if (!prop)
3720 return -ENODEV;
3721 }
3722
Li Yang18a8e862006-10-19 21:07:34 -05003723 ucc_num = *prop - 1;
3724 if ((ucc_num < 0) || (ucc_num > 7))
3725 return -ENODEV;
Li Yangce973b12006-08-14 23:00:11 -07003726
Li Yang18a8e862006-10-19 21:07:34 -05003727 ug_info = &ugeth_info[ucc_num];
Li Yang890de952007-07-19 11:48:29 +08003728 if (ug_info == NULL) {
3729 if (netif_msg_probe(&debug))
Joe Perchesc84d8052013-04-13 19:03:19 +00003730 pr_err("[%d] Missing additional data!\n", ucc_num);
Li Yang890de952007-07-19 11:48:29 +08003731 return -ENODEV;
3732 }
3733
Li Yang18a8e862006-10-19 21:07:34 -05003734 ug_info->uf_info.ucc_num = ucc_num;
Kim Phillips728de4c92007-04-13 01:26:03 -05003735
Timur Tabi9fb1e352007-12-03 15:17:59 -06003736 sprop = of_get_property(np, "rx-clock-name", NULL);
3737 if (sprop) {
3738 ug_info->uf_info.rx_clock = qe_clock_source(sprop);
3739 if ((ug_info->uf_info.rx_clock < QE_CLK_NONE) ||
3740 (ug_info->uf_info.rx_clock > QE_CLK24)) {
Joe Perchesc84d8052013-04-13 19:03:19 +00003741 pr_err("invalid rx-clock-name property\n");
Timur Tabi9fb1e352007-12-03 15:17:59 -06003742 return -EINVAL;
3743 }
3744 } else {
3745 prop = of_get_property(np, "rx-clock", NULL);
3746 if (!prop) {
3747 /* If both rx-clock-name and rx-clock are missing,
3748 we want to tell people to use rx-clock-name. */
Joe Perchesc84d8052013-04-13 19:03:19 +00003749 pr_err("missing rx-clock-name property\n");
Timur Tabi9fb1e352007-12-03 15:17:59 -06003750 return -EINVAL;
3751 }
3752 if ((*prop < QE_CLK_NONE) || (*prop > QE_CLK24)) {
Joe Perchesc84d8052013-04-13 19:03:19 +00003753 pr_err("invalid rx-clock propperty\n");
Timur Tabi9fb1e352007-12-03 15:17:59 -06003754 return -EINVAL;
3755 }
3756 ug_info->uf_info.rx_clock = *prop;
3757 }
3758
3759 sprop = of_get_property(np, "tx-clock-name", NULL);
3760 if (sprop) {
3761 ug_info->uf_info.tx_clock = qe_clock_source(sprop);
3762 if ((ug_info->uf_info.tx_clock < QE_CLK_NONE) ||
3763 (ug_info->uf_info.tx_clock > QE_CLK24)) {
Joe Perchesc84d8052013-04-13 19:03:19 +00003764 pr_err("invalid tx-clock-name property\n");
Timur Tabi9fb1e352007-12-03 15:17:59 -06003765 return -EINVAL;
3766 }
3767 } else {
Joakim Tjernlunde4105532008-04-29 13:03:57 +02003768 prop = of_get_property(np, "tx-clock", NULL);
Timur Tabi9fb1e352007-12-03 15:17:59 -06003769 if (!prop) {
Joe Perchesc84d8052013-04-13 19:03:19 +00003770 pr_err("missing tx-clock-name property\n");
Timur Tabi9fb1e352007-12-03 15:17:59 -06003771 return -EINVAL;
3772 }
3773 if ((*prop < QE_CLK_NONE) || (*prop > QE_CLK24)) {
Joe Perchesc84d8052013-04-13 19:03:19 +00003774 pr_err("invalid tx-clock property\n");
Timur Tabi9fb1e352007-12-03 15:17:59 -06003775 return -EINVAL;
3776 }
3777 ug_info->uf_info.tx_clock = *prop;
3778 }
3779
Li Yang18a8e862006-10-19 21:07:34 -05003780 err = of_address_to_resource(np, 0, &res);
3781 if (err)
3782 return -EINVAL;
3783
3784 ug_info->uf_info.regs = res.start;
3785 ug_info->uf_info.irq = irq_of_parse_and_map(np, 0);
Anton Vorontsov3104a6f2009-07-16 21:31:47 +00003786
3787 ug_info->phy_node = of_parse_phandle(np, "phy-handle", 0);
Uwe Kleine-Königa1f7d812014-08-07 23:48:26 +02003788 if (!ug_info->phy_node && of_phy_is_fixed_link(np)) {
3789 /*
3790 * In the case of a fixed PHY, the DT node associated
Florian Fainelli87009812014-05-22 09:47:49 -07003791 * to the PHY is the Ethernet MAC DT node.
3792 */
Uwe Kleine-Königa1f7d812014-08-07 23:48:26 +02003793 err = of_phy_register_fixed_link(np);
3794 if (err)
3795 return err;
Uwe Kleine-Königf1f02fa2014-08-07 23:48:25 +02003796 ug_info->phy_node = of_node_get(np);
Florian Fainelli87009812014-05-22 09:47:49 -07003797 }
Kim Phillips728de4c92007-04-13 01:26:03 -05003798
Haiying Wangfb1001f2009-06-17 13:16:10 +00003799 /* Find the TBI PHY node. If it's not there, we don't support SGMII */
3800 ug_info->tbi_node = of_parse_phandle(np, "tbi-handle", 0);
3801
Kim Phillips728de4c92007-04-13 01:26:03 -05003802 /* get the phy interface type, or default to MII */
Kim Phillips4e19b5c2007-05-11 18:25:07 -05003803 prop = of_get_property(np, "phy-connection-type", NULL);
Kim Phillips728de4c92007-04-13 01:26:03 -05003804 if (!prop) {
3805 /* handle interface property present in old trees */
Anton Vorontsov3104a6f2009-07-16 21:31:47 +00003806 prop = of_get_property(ug_info->phy_node, "interface", NULL);
Kim Phillips4e19b5c2007-05-11 18:25:07 -05003807 if (prop != NULL) {
Kim Phillips728de4c92007-04-13 01:26:03 -05003808 phy_interface = enet_to_phy_interface[*prop];
Kim Phillips4e19b5c2007-05-11 18:25:07 -05003809 max_speed = enet_to_speed[*prop];
3810 } else
Kim Phillips728de4c92007-04-13 01:26:03 -05003811 phy_interface = PHY_INTERFACE_MODE_MII;
3812 } else {
3813 phy_interface = to_phy_interface((const char *)prop);
3814 }
3815
Kim Phillips4e19b5c2007-05-11 18:25:07 -05003816 /* get speed, or derive from PHY interface */
3817 if (max_speed == 0)
Kim Phillips728de4c92007-04-13 01:26:03 -05003818 switch (phy_interface) {
3819 case PHY_INTERFACE_MODE_GMII:
3820 case PHY_INTERFACE_MODE_RGMII:
3821 case PHY_INTERFACE_MODE_RGMII_ID:
Kim Phillipsbd0ceaa2007-11-26 16:17:58 -06003822 case PHY_INTERFACE_MODE_RGMII_RXID:
3823 case PHY_INTERFACE_MODE_RGMII_TXID:
Kim Phillips728de4c92007-04-13 01:26:03 -05003824 case PHY_INTERFACE_MODE_TBI:
3825 case PHY_INTERFACE_MODE_RTBI:
Haiying Wang047584c2009-06-02 04:04:15 +00003826 case PHY_INTERFACE_MODE_SGMII:
Kim Phillips728de4c92007-04-13 01:26:03 -05003827 max_speed = SPEED_1000;
3828 break;
3829 default:
3830 max_speed = SPEED_100;
3831 break;
3832 }
Kim Phillips728de4c92007-04-13 01:26:03 -05003833
3834 if (max_speed == SPEED_1000) {
Dave Liufa1b42b2010-01-12 00:04:03 +00003835 unsigned int snums = qe_get_num_of_snums();
3836
Kim Phillips4e19b5c2007-05-11 18:25:07 -05003837 /* configure muram FIFOs for gigabit operation */
Kim Phillips728de4c92007-04-13 01:26:03 -05003838 ug_info->uf_info.urfs = UCC_GETH_URFS_GIGA_INIT;
3839 ug_info->uf_info.urfet = UCC_GETH_URFET_GIGA_INIT;
3840 ug_info->uf_info.urfset = UCC_GETH_URFSET_GIGA_INIT;
3841 ug_info->uf_info.utfs = UCC_GETH_UTFS_GIGA_INIT;
3842 ug_info->uf_info.utfet = UCC_GETH_UTFET_GIGA_INIT;
3843 ug_info->uf_info.utftt = UCC_GETH_UTFTT_GIGA_INIT;
Joakim Tjernlundffea31e2008-03-06 18:48:46 +08003844 ug_info->numThreadsTx = UCC_GETH_NUM_OF_THREADS_4;
Haiying Wang674e4f92009-05-01 15:40:49 -04003845
Dave Liufa1b42b2010-01-12 00:04:03 +00003846 /* If QE's snum number is 46/76 which means we need to support
Haiying Wang674e4f92009-05-01 15:40:49 -04003847 * 4 UECs at 1000Base-T simultaneously, we need to allocate
3848 * more Threads to Rx.
3849 */
Dave Liufa1b42b2010-01-12 00:04:03 +00003850 if ((snums == 76) || (snums == 46))
Haiying Wang674e4f92009-05-01 15:40:49 -04003851 ug_info->numThreadsRx = UCC_GETH_NUM_OF_THREADS_6;
3852 else
3853 ug_info->numThreadsRx = UCC_GETH_NUM_OF_THREADS_4;
Kim Phillips728de4c92007-04-13 01:26:03 -05003854 }
3855
Li Yang890de952007-07-19 11:48:29 +08003856 if (netif_msg_probe(&debug))
Joe Perchesc84d8052013-04-13 19:03:19 +00003857 pr_info("UCC%1d at 0x%8x (irq = %d)\n",
Li Yang890de952007-07-19 11:48:29 +08003858 ug_info->uf_info.ucc_num + 1, ug_info->uf_info.regs,
3859 ug_info->uf_info.irq);
Li Yangce973b12006-08-14 23:00:11 -07003860
Li Yangce973b12006-08-14 23:00:11 -07003861 /* Create an ethernet device instance */
3862 dev = alloc_etherdev(sizeof(*ugeth));
3863
Uwe Kleine-Königfa310782014-08-07 23:48:24 +02003864 if (dev == NULL) {
3865 of_node_put(ug_info->tbi_node);
3866 of_node_put(ug_info->phy_node);
Li Yangce973b12006-08-14 23:00:11 -07003867 return -ENOMEM;
Uwe Kleine-Königfa310782014-08-07 23:48:24 +02003868 }
Li Yangce973b12006-08-14 23:00:11 -07003869
3870 ugeth = netdev_priv(dev);
3871 spin_lock_init(&ugeth->lock);
3872
Anton Vorontsov80a9fad2008-02-01 16:22:48 +03003873 /* Create CQs for hash tables */
3874 INIT_LIST_HEAD(&ugeth->group_hash_q);
3875 INIT_LIST_HEAD(&ugeth->ind_hash_q);
3876
Li Yangce973b12006-08-14 23:00:11 -07003877 dev_set_drvdata(device, dev);
3878
3879 /* Set the dev->base_addr to the gfar reg region */
3880 dev->base_addr = (unsigned long)(ug_info->uf_info.regs);
3881
Li Yangce973b12006-08-14 23:00:11 -07003882 SET_NETDEV_DEV(dev, device);
3883
3884 /* Fill in the dev structure */
Li Yangac421852007-07-19 11:47:47 +08003885 uec_set_ethtool_ops(dev);
Joakim Tjernlunda9dbae72009-03-20 21:09:14 +01003886 dev->netdev_ops = &ucc_geth_netdev_ops;
Li Yangce973b12006-08-14 23:00:11 -07003887 dev->watchdog_timeo = TX_TIMEOUT;
Anton Vorontsov1762a292008-12-18 08:23:26 +00003888 INIT_WORK(&ugeth->timeout_work, ucc_geth_timeout_work);
Joakim Tjernlund0cededf2009-04-17 12:03:48 +00003889 netif_napi_add(dev, &ugeth->napi, ucc_geth_poll, 64);
Li Yangce973b12006-08-14 23:00:11 -07003890 dev->mtu = 1500;
Li Yangce973b12006-08-14 23:00:11 -07003891
Li Yang890de952007-07-19 11:48:29 +08003892 ugeth->msg_enable = netif_msg_init(debug.msg_enable, UGETH_MSG_DEFAULT);
Kim Phillips728de4c92007-04-13 01:26:03 -05003893 ugeth->phy_interface = phy_interface;
3894 ugeth->max_speed = max_speed;
3895
Cliff Clark1452db72015-03-24 14:07:26 -07003896 /* Carrier starts down, phylib will bring it up */
3897 netif_carrier_off(dev);
3898
Li Yangce973b12006-08-14 23:00:11 -07003899 err = register_netdev(dev);
3900 if (err) {
Li Yang890de952007-07-19 11:48:29 +08003901 if (netif_msg_probe(ugeth))
Joe Perchesc84d8052013-04-13 19:03:19 +00003902 pr_err("%s: Cannot register net device, aborting\n",
3903 dev->name);
Li Yangce973b12006-08-14 23:00:11 -07003904 free_netdev(dev);
Uwe Kleine-Königfa310782014-08-07 23:48:24 +02003905 of_node_put(ug_info->tbi_node);
3906 of_node_put(ug_info->phy_node);
Li Yangce973b12006-08-14 23:00:11 -07003907 return err;
3908 }
3909
Timur Tabie9eb70c2007-02-21 14:40:12 -06003910 mac_addr = of_get_mac_address(np);
Li Yang9b4c7a42007-02-08 17:35:54 +08003911 if (mac_addr)
Joe Perchesd458cdf2013-10-01 19:04:40 -07003912 memcpy(dev->dev_addr, mac_addr, ETH_ALEN);
Li Yangce973b12006-08-14 23:00:11 -07003913
Kim Phillips728de4c92007-04-13 01:26:03 -05003914 ugeth->ug_info = ug_info;
Anton Vorontsovda1aa632009-04-02 01:26:07 -07003915 ugeth->dev = device;
3916 ugeth->ndev = dev;
Haiying Wangb1c4a9dd2009-01-29 17:28:04 -08003917 ugeth->node = np;
Kim Phillips728de4c92007-04-13 01:26:03 -05003918
Li Yangce973b12006-08-14 23:00:11 -07003919 return 0;
3920}
3921
Grant Likely2dc11582010-08-06 09:25:50 -06003922static int ucc_geth_remove(struct platform_device* ofdev)
Li Yangce973b12006-08-14 23:00:11 -07003923{
Libo Chen65d7e7a2013-08-19 19:59:09 +08003924 struct net_device *dev = platform_get_drvdata(ofdev);
Li Yangce973b12006-08-14 23:00:11 -07003925 struct ucc_geth_private *ugeth = netdev_priv(dev);
3926
Anton Vorontsov80a9fad2008-02-01 16:22:48 +03003927 unregister_netdev(dev);
Li Yangce973b12006-08-14 23:00:11 -07003928 free_netdev(dev);
Anton Vorontsov80a9fad2008-02-01 16:22:48 +03003929 ucc_geth_memclean(ugeth);
Uwe Kleine-König4da5e6a2014-08-10 20:32:05 +02003930 of_node_put(ugeth->ug_info->tbi_node);
3931 of_node_put(ugeth->ug_info->phy_node);
Li Yangce973b12006-08-14 23:00:11 -07003932
3933 return 0;
3934}
3935
Fabian Frederick94e5a2a2015-03-17 19:37:34 +01003936static const struct of_device_id ucc_geth_match[] = {
Li Yang18a8e862006-10-19 21:07:34 -05003937 {
3938 .type = "network",
3939 .compatible = "ucc_geth",
3940 },
3941 {},
3942};
3943
3944MODULE_DEVICE_TABLE(of, ucc_geth_match);
3945
Grant Likely74888762011-02-22 21:05:51 -07003946static struct platform_driver ucc_geth_driver = {
Grant Likely40182942010-04-13 16:13:02 -07003947 .driver = {
3948 .name = DRV_NAME,
Grant Likely40182942010-04-13 16:13:02 -07003949 .of_match_table = ucc_geth_match,
3950 },
Li Yang18a8e862006-10-19 21:07:34 -05003951 .probe = ucc_geth_probe,
3952 .remove = ucc_geth_remove,
Anton Vorontsov23949052009-08-27 07:35:57 +00003953 .suspend = ucc_geth_suspend,
3954 .resume = ucc_geth_resume,
Li Yangce973b12006-08-14 23:00:11 -07003955};
3956
3957static int __init ucc_geth_init(void)
3958{
Kim Phillips728de4c92007-04-13 01:26:03 -05003959 int i, ret;
3960
Li Yang890de952007-07-19 11:48:29 +08003961 if (netif_msg_drv(&debug))
Joe Perchesc84d8052013-04-13 19:03:19 +00003962 pr_info(DRV_DESC "\n");
Li Yangce973b12006-08-14 23:00:11 -07003963 for (i = 0; i < 8; i++)
3964 memcpy(&(ugeth_info[i]), &ugeth_primary_info,
3965 sizeof(ugeth_primary_info));
3966
Grant Likely74888762011-02-22 21:05:51 -07003967 ret = platform_driver_register(&ucc_geth_driver);
Kim Phillips728de4c92007-04-13 01:26:03 -05003968
Kim Phillips728de4c92007-04-13 01:26:03 -05003969 return ret;
Li Yangce973b12006-08-14 23:00:11 -07003970}
3971
3972static void __exit ucc_geth_exit(void)
3973{
Grant Likely74888762011-02-22 21:05:51 -07003974 platform_driver_unregister(&ucc_geth_driver);
Li Yangce973b12006-08-14 23:00:11 -07003975}
3976
3977module_init(ucc_geth_init);
3978module_exit(ucc_geth_exit);
3979
3980MODULE_AUTHOR("Freescale Semiconductor, Inc");
3981MODULE_DESCRIPTION(DRV_DESC);
Kim Phillipsc2bcf002007-04-13 01:26:36 -05003982MODULE_VERSION(DRV_VERSION);
Li Yangce973b12006-08-14 23:00:11 -07003983MODULE_LICENSE("GPL");