blob: feaf47184900bf13c8e100f9950d45ba493163f5 [file] [log] [blame]
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +02001/*
Joerg Roedelbf3118c2009-11-20 13:39:19 +01002 * Copyright (C) 2007-2009 Advanced Micro Devices, Inc.
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +02003 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/pci.h>
21#include <linux/acpi.h>
22#include <linux/gfp.h>
23#include <linux/list.h>
Joerg Roedel7441e9c2008-06-30 20:18:02 +020024#include <linux/sysdev.h>
Joerg Roedela80dc3e2008-09-11 16:51:41 +020025#include <linux/interrupt.h>
26#include <linux/msi.h>
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020027#include <asm/pci-direct.h>
Joerg Roedel6a9401a2009-11-20 13:22:21 +010028#include <asm/amd_iommu_proto.h>
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020029#include <asm/amd_iommu_types.h>
Joerg Roedelc6da9922008-06-26 21:28:06 +020030#include <asm/amd_iommu.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090031#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010032#include <asm/gart.h>
FUJITA Tomonoriea1b0d32009-11-10 19:46:15 +090033#include <asm/x86_init.h>
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020034
35/*
36 * definitions for the ACPI scanning code
37 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020038#define IVRS_HEADER_LENGTH 48
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020039
40#define ACPI_IVHD_TYPE 0x10
41#define ACPI_IVMD_TYPE_ALL 0x20
42#define ACPI_IVMD_TYPE 0x21
43#define ACPI_IVMD_TYPE_RANGE 0x22
44
45#define IVHD_DEV_ALL 0x01
46#define IVHD_DEV_SELECT 0x02
47#define IVHD_DEV_SELECT_RANGE_START 0x03
48#define IVHD_DEV_RANGE_END 0x04
49#define IVHD_DEV_ALIAS 0x42
50#define IVHD_DEV_ALIAS_RANGE 0x43
51#define IVHD_DEV_EXT_SELECT 0x46
52#define IVHD_DEV_EXT_SELECT_RANGE 0x47
53
Joerg Roedel6da73422009-05-04 11:44:38 +020054#define IVHD_FLAG_HT_TUN_EN_MASK 0x01
55#define IVHD_FLAG_PASSPW_EN_MASK 0x02
56#define IVHD_FLAG_RESPASSPW_EN_MASK 0x04
57#define IVHD_FLAG_ISOC_EN_MASK 0x08
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020058
59#define IVMD_FLAG_EXCL_RANGE 0x08
60#define IVMD_FLAG_UNITY_MAP 0x01
61
62#define ACPI_DEVFLAG_INITPASS 0x01
63#define ACPI_DEVFLAG_EXTINT 0x02
64#define ACPI_DEVFLAG_NMI 0x04
65#define ACPI_DEVFLAG_SYSMGT1 0x10
66#define ACPI_DEVFLAG_SYSMGT2 0x20
67#define ACPI_DEVFLAG_LINT0 0x40
68#define ACPI_DEVFLAG_LINT1 0x80
69#define ACPI_DEVFLAG_ATSDIS 0x10000000
70
Joerg Roedelb65233a2008-07-11 17:14:21 +020071/*
72 * ACPI table definitions
73 *
74 * These data structures are laid over the table to parse the important values
75 * out of it.
76 */
77
78/*
79 * structure describing one IOMMU in the ACPI table. Typically followed by one
80 * or more ivhd_entrys.
81 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020082struct ivhd_header {
83 u8 type;
84 u8 flags;
85 u16 length;
86 u16 devid;
87 u16 cap_ptr;
88 u64 mmio_phys;
89 u16 pci_seg;
90 u16 info;
91 u32 reserved;
92} __attribute__((packed));
93
Joerg Roedelb65233a2008-07-11 17:14:21 +020094/*
95 * A device entry describing which devices a specific IOMMU translates and
96 * which requestor ids they use.
97 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020098struct ivhd_entry {
99 u8 type;
100 u16 devid;
101 u8 flags;
102 u32 ext;
103} __attribute__((packed));
104
Joerg Roedelb65233a2008-07-11 17:14:21 +0200105/*
106 * An AMD IOMMU memory definition structure. It defines things like exclusion
107 * ranges for devices and regions that should be unity mapped.
108 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +0200109struct ivmd_header {
110 u8 type;
111 u8 flags;
112 u16 length;
113 u16 devid;
114 u16 aux;
115 u64 resv;
116 u64 range_start;
117 u64 range_length;
118} __attribute__((packed));
119
Joerg Roedelfefda112009-05-20 12:21:42 +0200120bool amd_iommu_dump;
121
Joerg Roedelc1cbebe2008-07-03 19:35:10 +0200122static int __initdata amd_iommu_detected;
123
Joerg Roedelb65233a2008-07-11 17:14:21 +0200124u16 amd_iommu_last_bdf; /* largest PCI device id we have
125 to handle */
Joerg Roedel2e228472008-07-11 17:14:31 +0200126LIST_HEAD(amd_iommu_unity_map); /* a list of required unity mappings
Joerg Roedelb65233a2008-07-11 17:14:21 +0200127 we find in ACPI */
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +0900128bool amd_iommu_unmap_flush; /* if true, flush on every unmap */
Joerg Roedel928abd22008-06-26 21:27:40 +0200129
Joerg Roedel2e228472008-07-11 17:14:31 +0200130LIST_HEAD(amd_iommu_list); /* list of all AMD IOMMUs in the
Joerg Roedelb65233a2008-07-11 17:14:21 +0200131 system */
132
Joerg Roedelbb527772009-11-20 14:31:51 +0100133/* Array to assign indices to IOMMUs*/
134struct amd_iommu *amd_iommus[MAX_IOMMUS];
135int amd_iommus_present;
136
Joerg Roedel318afd42009-11-23 18:32:38 +0100137/* IOMMUs have a non-present cache? */
138bool amd_iommu_np_cache __read_mostly;
139
Joerg Roedelb65233a2008-07-11 17:14:21 +0200140/*
Joerg Roedel3551a702010-03-01 13:52:19 +0100141 * The ACPI table parsing functions set this variable on an error
Joerg Roedel0f764802009-12-21 15:51:23 +0100142 */
Joerg Roedel3551a702010-03-01 13:52:19 +0100143static int __initdata amd_iommu_init_err;
Joerg Roedel0f764802009-12-21 15:51:23 +0100144
145/*
Joerg Roedelaeb26f52009-11-20 16:44:01 +0100146 * List of protection domains - used during resume
147 */
148LIST_HEAD(amd_iommu_pd_list);
149spinlock_t amd_iommu_pd_lock;
150
151/*
Joerg Roedelb65233a2008-07-11 17:14:21 +0200152 * Pointer to the device table which is shared by all AMD IOMMUs
153 * it is indexed by the PCI device id or the HT unit id and contains
154 * information about the domain the device belongs to as well as the
155 * page table root pointer.
156 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200157struct dev_table_entry *amd_iommu_dev_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200158
159/*
160 * The alias table is a driver specific data structure which contains the
161 * mappings of the PCI device ids to the actual requestor ids on the IOMMU.
162 * More than one device can share the same requestor id.
163 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200164u16 *amd_iommu_alias_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200165
166/*
167 * The rlookup table is used to find the IOMMU which is responsible
168 * for a specific device. It is also indexed by the PCI device id.
169 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200170struct amd_iommu **amd_iommu_rlookup_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200171
172/*
Joerg Roedelb65233a2008-07-11 17:14:21 +0200173 * AMD IOMMU allows up to 2^16 differend protection domains. This is a bitmap
174 * to know which ones are already in use.
175 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200176unsigned long *amd_iommu_pd_alloc_bitmap;
177
Joerg Roedelb65233a2008-07-11 17:14:21 +0200178static u32 dev_table_size; /* size of the device table */
179static u32 alias_table_size; /* size of the alias table */
180static u32 rlookup_table_size; /* size if the rlookup table */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200181
Joerg Roedel208ec8c2008-07-11 17:14:24 +0200182static inline void update_last_devid(u16 devid)
183{
184 if (devid > amd_iommu_last_bdf)
185 amd_iommu_last_bdf = devid;
186}
187
Joerg Roedelc5714842008-07-11 17:14:25 +0200188static inline unsigned long tbl_size(int entry_size)
189{
190 unsigned shift = PAGE_SHIFT +
Neil Turton421f9092009-05-14 14:00:35 +0100191 get_order(((int)amd_iommu_last_bdf + 1) * entry_size);
Joerg Roedelc5714842008-07-11 17:14:25 +0200192
193 return 1UL << shift;
194}
195
Joerg Roedelb65233a2008-07-11 17:14:21 +0200196/****************************************************************************
197 *
198 * AMD IOMMU MMIO register space handling functions
199 *
200 * These functions are used to program the IOMMU device registers in
201 * MMIO space required for that driver.
202 *
203 ****************************************************************************/
204
205/*
206 * This function set the exclusion range in the IOMMU. DMA accesses to the
207 * exclusion range are passed through untranslated
208 */
Joerg Roedel05f92db2009-05-12 09:52:46 +0200209static void iommu_set_exclusion_range(struct amd_iommu *iommu)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200210{
211 u64 start = iommu->exclusion_start & PAGE_MASK;
212 u64 limit = (start + iommu->exclusion_length) & PAGE_MASK;
213 u64 entry;
214
215 if (!iommu->exclusion_start)
216 return;
217
218 entry = start | MMIO_EXCL_ENABLE_MASK;
219 memcpy_toio(iommu->mmio_base + MMIO_EXCL_BASE_OFFSET,
220 &entry, sizeof(entry));
221
222 entry = limit;
223 memcpy_toio(iommu->mmio_base + MMIO_EXCL_LIMIT_OFFSET,
224 &entry, sizeof(entry));
225}
226
Joerg Roedelb65233a2008-07-11 17:14:21 +0200227/* Programs the physical address of the device table into the IOMMU hardware */
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200228static void __init iommu_set_device_table(struct amd_iommu *iommu)
229{
Andreas Herrmannf6098912008-10-16 16:27:36 +0200230 u64 entry;
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200231
232 BUG_ON(iommu->mmio_base == NULL);
233
234 entry = virt_to_phys(amd_iommu_dev_table);
235 entry |= (dev_table_size >> 12) - 1;
236 memcpy_toio(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET,
237 &entry, sizeof(entry));
238}
239
Joerg Roedelb65233a2008-07-11 17:14:21 +0200240/* Generic functions to enable/disable certain features of the IOMMU. */
Joerg Roedel05f92db2009-05-12 09:52:46 +0200241static void iommu_feature_enable(struct amd_iommu *iommu, u8 bit)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200242{
243 u32 ctrl;
244
245 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
246 ctrl |= (1 << bit);
247 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
248}
249
Joerg Roedelca0207112009-10-28 18:02:26 +0100250static void iommu_feature_disable(struct amd_iommu *iommu, u8 bit)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200251{
252 u32 ctrl;
253
Joerg Roedel199d0d52008-09-17 16:45:59 +0200254 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200255 ctrl &= ~(1 << bit);
256 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
257}
258
Joerg Roedelb65233a2008-07-11 17:14:21 +0200259/* Function to enable the hardware */
Joerg Roedel05f92db2009-05-12 09:52:46 +0200260static void iommu_enable(struct amd_iommu *iommu)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200261{
Joerg Roedel4c6f40d2009-09-01 16:43:58 +0200262 printk(KERN_INFO "AMD-Vi: Enabling IOMMU at %s cap 0x%hx\n",
Joerg Roedela4e267c2008-12-10 20:04:18 +0100263 dev_name(&iommu->dev->dev), iommu->cap_ptr);
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200264
265 iommu_feature_enable(iommu, CONTROL_IOMMU_EN);
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200266}
267
Joerg Roedel92ac4322009-05-19 19:06:27 +0200268static void iommu_disable(struct amd_iommu *iommu)
Joerg Roedel126c52b2008-09-09 16:47:35 +0200269{
Chris Wrighta8c485b2009-06-15 15:53:45 +0200270 /* Disable command buffer */
271 iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
272
273 /* Disable event logging and event interrupts */
274 iommu_feature_disable(iommu, CONTROL_EVT_INT_EN);
275 iommu_feature_disable(iommu, CONTROL_EVT_LOG_EN);
276
277 /* Disable IOMMU hardware itself */
Joerg Roedel92ac4322009-05-19 19:06:27 +0200278 iommu_feature_disable(iommu, CONTROL_IOMMU_EN);
Joerg Roedel126c52b2008-09-09 16:47:35 +0200279}
280
Joerg Roedelb65233a2008-07-11 17:14:21 +0200281/*
282 * mapping and unmapping functions for the IOMMU MMIO space. Each AMD IOMMU in
283 * the system has one.
284 */
Joerg Roedel6c567472008-06-26 21:27:43 +0200285static u8 * __init iommu_map_mmio_space(u64 address)
286{
287 u8 *ret;
288
289 if (!request_mem_region(address, MMIO_REGION_LENGTH, "amd_iommu"))
290 return NULL;
291
292 ret = ioremap_nocache(address, MMIO_REGION_LENGTH);
293 if (ret != NULL)
294 return ret;
295
296 release_mem_region(address, MMIO_REGION_LENGTH);
297
298 return NULL;
299}
300
301static void __init iommu_unmap_mmio_space(struct amd_iommu *iommu)
302{
303 if (iommu->mmio_base)
304 iounmap(iommu->mmio_base);
305 release_mem_region(iommu->mmio_phys, MMIO_REGION_LENGTH);
306}
307
Joerg Roedelb65233a2008-07-11 17:14:21 +0200308/****************************************************************************
309 *
310 * The functions below belong to the first pass of AMD IOMMU ACPI table
311 * parsing. In this pass we try to find out the highest device id this
312 * code has to handle. Upon this information the size of the shared data
313 * structures is determined later.
314 *
315 ****************************************************************************/
316
317/*
Joerg Roedelb514e552008-09-17 17:14:27 +0200318 * This function calculates the length of a given IVHD entry
319 */
320static inline int ivhd_entry_length(u8 *ivhd)
321{
322 return 0x04 << (*ivhd >> 6);
323}
324
325/*
Joerg Roedelb65233a2008-07-11 17:14:21 +0200326 * This function reads the last device id the IOMMU has to handle from the PCI
327 * capability header for this IOMMU
328 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200329static int __init find_last_devid_on_pci(int bus, int dev, int fn, int cap_ptr)
330{
331 u32 cap;
332
333 cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET);
Joerg Roedeld591b0a2008-07-11 17:14:35 +0200334 update_last_devid(calc_devid(MMIO_GET_BUS(cap), MMIO_GET_LD(cap)));
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200335
336 return 0;
337}
338
Joerg Roedelb65233a2008-07-11 17:14:21 +0200339/*
340 * After reading the highest device id from the IOMMU PCI capability header
341 * this function looks if there is a higher device id defined in the ACPI table
342 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200343static int __init find_last_devid_from_ivhd(struct ivhd_header *h)
344{
345 u8 *p = (void *)h, *end = (void *)h;
346 struct ivhd_entry *dev;
347
348 p += sizeof(*h);
349 end += h->length;
350
351 find_last_devid_on_pci(PCI_BUS(h->devid),
352 PCI_SLOT(h->devid),
353 PCI_FUNC(h->devid),
354 h->cap_ptr);
355
356 while (p < end) {
357 dev = (struct ivhd_entry *)p;
358 switch (dev->type) {
359 case IVHD_DEV_SELECT:
360 case IVHD_DEV_RANGE_END:
361 case IVHD_DEV_ALIAS:
362 case IVHD_DEV_EXT_SELECT:
Joerg Roedelb65233a2008-07-11 17:14:21 +0200363 /* all the above subfield types refer to device ids */
Joerg Roedel208ec8c2008-07-11 17:14:24 +0200364 update_last_devid(dev->devid);
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200365 break;
366 default:
367 break;
368 }
Joerg Roedelb514e552008-09-17 17:14:27 +0200369 p += ivhd_entry_length(p);
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200370 }
371
372 WARN_ON(p != end);
373
374 return 0;
375}
376
Joerg Roedelb65233a2008-07-11 17:14:21 +0200377/*
378 * Iterate over all IVHD entries in the ACPI table and find the highest device
379 * id which we need to handle. This is the first of three functions which parse
380 * the ACPI table. So we check the checksum here.
381 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200382static int __init find_last_devid_acpi(struct acpi_table_header *table)
383{
384 int i;
385 u8 checksum = 0, *p = (u8 *)table, *end = (u8 *)table;
386 struct ivhd_header *h;
387
388 /*
389 * Validate checksum here so we don't need to do it when
390 * we actually parse the table
391 */
392 for (i = 0; i < table->length; ++i)
393 checksum += p[i];
Joerg Roedel3551a702010-03-01 13:52:19 +0100394 if (checksum != 0) {
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200395 /* ACPI table corrupt */
Joerg Roedel3551a702010-03-01 13:52:19 +0100396 amd_iommu_init_err = -ENODEV;
397 return 0;
398 }
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200399
400 p += IVRS_HEADER_LENGTH;
401
402 end += table->length;
403 while (p < end) {
404 h = (struct ivhd_header *)p;
405 switch (h->type) {
406 case ACPI_IVHD_TYPE:
407 find_last_devid_from_ivhd(h);
408 break;
409 default:
410 break;
411 }
412 p += h->length;
413 }
414 WARN_ON(p != end);
415
416 return 0;
417}
418
Joerg Roedelb65233a2008-07-11 17:14:21 +0200419/****************************************************************************
420 *
421 * The following functions belong the the code path which parses the ACPI table
422 * the second time. In this ACPI parsing iteration we allocate IOMMU specific
423 * data structures, initialize the device/alias/rlookup table and also
424 * basically initialize the hardware.
425 *
426 ****************************************************************************/
427
428/*
429 * Allocates the command buffer. This buffer is per AMD IOMMU. We can
430 * write commands to that buffer later and the IOMMU will execute them
431 * asynchronously
432 */
Joerg Roedelb36ca912008-06-26 21:27:45 +0200433static u8 * __init alloc_command_buffer(struct amd_iommu *iommu)
434{
Joerg Roedeld0312b22008-07-11 17:14:29 +0200435 u8 *cmd_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
Joerg Roedelb36ca912008-06-26 21:27:45 +0200436 get_order(CMD_BUFFER_SIZE));
Joerg Roedelb36ca912008-06-26 21:27:45 +0200437
438 if (cmd_buf == NULL)
439 return NULL;
440
441 iommu->cmd_buf_size = CMD_BUFFER_SIZE;
442
Joerg Roedel58492e12009-05-04 18:41:16 +0200443 return cmd_buf;
444}
445
446/*
Joerg Roedel93f1cc672009-09-03 14:50:20 +0200447 * This function resets the command buffer if the IOMMU stopped fetching
448 * commands from it.
449 */
450void amd_iommu_reset_cmd_buffer(struct amd_iommu *iommu)
451{
452 iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
453
454 writel(0x00, iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
455 writel(0x00, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
456
457 iommu_feature_enable(iommu, CONTROL_CMDBUF_EN);
458}
459
460/*
Joerg Roedel58492e12009-05-04 18:41:16 +0200461 * This function writes the command buffer address to the hardware and
462 * enables it.
463 */
464static void iommu_enable_command_buffer(struct amd_iommu *iommu)
465{
466 u64 entry;
467
468 BUG_ON(iommu->cmd_buf == NULL);
469
470 entry = (u64)virt_to_phys(iommu->cmd_buf);
Joerg Roedelb36ca912008-06-26 21:27:45 +0200471 entry |= MMIO_CMD_SIZE_512;
Joerg Roedel58492e12009-05-04 18:41:16 +0200472
Joerg Roedelb36ca912008-06-26 21:27:45 +0200473 memcpy_toio(iommu->mmio_base + MMIO_CMD_BUF_OFFSET,
Joerg Roedel58492e12009-05-04 18:41:16 +0200474 &entry, sizeof(entry));
Joerg Roedelb36ca912008-06-26 21:27:45 +0200475
Joerg Roedel93f1cc672009-09-03 14:50:20 +0200476 amd_iommu_reset_cmd_buffer(iommu);
Joerg Roedelb36ca912008-06-26 21:27:45 +0200477}
478
479static void __init free_command_buffer(struct amd_iommu *iommu)
480{
Joerg Roedel23c17132008-09-17 17:18:17 +0200481 free_pages((unsigned long)iommu->cmd_buf,
482 get_order(iommu->cmd_buf_size));
Joerg Roedelb36ca912008-06-26 21:27:45 +0200483}
484
Joerg Roedel335503e2008-09-05 14:29:07 +0200485/* allocates the memory where the IOMMU will log its events to */
486static u8 * __init alloc_event_buffer(struct amd_iommu *iommu)
487{
Joerg Roedel335503e2008-09-05 14:29:07 +0200488 iommu->evt_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
489 get_order(EVT_BUFFER_SIZE));
490
491 if (iommu->evt_buf == NULL)
492 return NULL;
493
Joerg Roedel1bc6f832009-07-02 18:32:05 +0200494 iommu->evt_buf_size = EVT_BUFFER_SIZE;
495
Joerg Roedel58492e12009-05-04 18:41:16 +0200496 return iommu->evt_buf;
497}
498
499static void iommu_enable_event_buffer(struct amd_iommu *iommu)
500{
501 u64 entry;
502
503 BUG_ON(iommu->evt_buf == NULL);
504
Joerg Roedel335503e2008-09-05 14:29:07 +0200505 entry = (u64)virt_to_phys(iommu->evt_buf) | EVT_LEN_MASK;
Joerg Roedel58492e12009-05-04 18:41:16 +0200506
Joerg Roedel335503e2008-09-05 14:29:07 +0200507 memcpy_toio(iommu->mmio_base + MMIO_EVT_BUF_OFFSET,
508 &entry, sizeof(entry));
509
Joerg Roedel090672072009-06-15 16:06:48 +0200510 /* set head and tail to zero manually */
511 writel(0x00, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
512 writel(0x00, iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
513
Joerg Roedel58492e12009-05-04 18:41:16 +0200514 iommu_feature_enable(iommu, CONTROL_EVT_LOG_EN);
Joerg Roedel335503e2008-09-05 14:29:07 +0200515}
516
517static void __init free_event_buffer(struct amd_iommu *iommu)
518{
519 free_pages((unsigned long)iommu->evt_buf, get_order(EVT_BUFFER_SIZE));
520}
521
Joerg Roedelb65233a2008-07-11 17:14:21 +0200522/* sets a specific bit in the device table entry. */
Joerg Roedel3566b772008-06-26 21:27:46 +0200523static void set_dev_entry_bit(u16 devid, u8 bit)
524{
525 int i = (bit >> 5) & 0x07;
526 int _bit = bit & 0x1f;
527
528 amd_iommu_dev_table[devid].data[i] |= (1 << _bit);
529}
530
Joerg Roedelc5cca142009-10-09 18:31:20 +0200531static int get_dev_entry_bit(u16 devid, u8 bit)
532{
533 int i = (bit >> 5) & 0x07;
534 int _bit = bit & 0x1f;
535
536 return (amd_iommu_dev_table[devid].data[i] & (1 << _bit)) >> _bit;
537}
538
539
540void amd_iommu_apply_erratum_63(u16 devid)
541{
542 int sysmgt;
543
544 sysmgt = get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1) |
545 (get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2) << 1);
546
547 if (sysmgt == 0x01)
548 set_dev_entry_bit(devid, DEV_ENTRY_IW);
549}
550
Joerg Roedel5ff47892008-07-14 20:11:18 +0200551/* Writes the specific IOMMU for a device into the rlookup table */
552static void __init set_iommu_for_device(struct amd_iommu *iommu, u16 devid)
553{
554 amd_iommu_rlookup_table[devid] = iommu;
555}
556
Joerg Roedelb65233a2008-07-11 17:14:21 +0200557/*
558 * This function takes the device specific flags read from the ACPI
559 * table and sets up the device table entry with that information
560 */
Joerg Roedel5ff47892008-07-14 20:11:18 +0200561static void __init set_dev_entry_from_acpi(struct amd_iommu *iommu,
562 u16 devid, u32 flags, u32 ext_flags)
Joerg Roedel3566b772008-06-26 21:27:46 +0200563{
564 if (flags & ACPI_DEVFLAG_INITPASS)
565 set_dev_entry_bit(devid, DEV_ENTRY_INIT_PASS);
566 if (flags & ACPI_DEVFLAG_EXTINT)
567 set_dev_entry_bit(devid, DEV_ENTRY_EINT_PASS);
568 if (flags & ACPI_DEVFLAG_NMI)
569 set_dev_entry_bit(devid, DEV_ENTRY_NMI_PASS);
570 if (flags & ACPI_DEVFLAG_SYSMGT1)
571 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1);
572 if (flags & ACPI_DEVFLAG_SYSMGT2)
573 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2);
574 if (flags & ACPI_DEVFLAG_LINT0)
575 set_dev_entry_bit(devid, DEV_ENTRY_LINT0_PASS);
576 if (flags & ACPI_DEVFLAG_LINT1)
577 set_dev_entry_bit(devid, DEV_ENTRY_LINT1_PASS);
Joerg Roedel3566b772008-06-26 21:27:46 +0200578
Joerg Roedelc5cca142009-10-09 18:31:20 +0200579 amd_iommu_apply_erratum_63(devid);
580
Joerg Roedel5ff47892008-07-14 20:11:18 +0200581 set_iommu_for_device(iommu, devid);
Joerg Roedel3566b772008-06-26 21:27:46 +0200582}
583
Joerg Roedelb65233a2008-07-11 17:14:21 +0200584/*
585 * Reads the device exclusion range from ACPI and initialize IOMMU with
586 * it
587 */
Joerg Roedel3566b772008-06-26 21:27:46 +0200588static void __init set_device_exclusion_range(u16 devid, struct ivmd_header *m)
589{
590 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
591
592 if (!(m->flags & IVMD_FLAG_EXCL_RANGE))
593 return;
594
595 if (iommu) {
Joerg Roedelb65233a2008-07-11 17:14:21 +0200596 /*
597 * We only can configure exclusion ranges per IOMMU, not
598 * per device. But we can enable the exclusion range per
599 * device. This is done here
600 */
Joerg Roedel3566b772008-06-26 21:27:46 +0200601 set_dev_entry_bit(m->devid, DEV_ENTRY_EX);
602 iommu->exclusion_start = m->range_start;
603 iommu->exclusion_length = m->range_length;
604 }
605}
606
Joerg Roedelb65233a2008-07-11 17:14:21 +0200607/*
608 * This function reads some important data from the IOMMU PCI space and
609 * initializes the driver data structure with it. It reads the hardware
610 * capabilities and the first/last device entries
611 */
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200612static void __init init_iommu_from_pci(struct amd_iommu *iommu)
613{
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200614 int cap_ptr = iommu->cap_ptr;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200615 u32 range, misc;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200616
Joerg Roedel3eaf28a2008-09-08 15:55:10 +0200617 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_CAP_HDR_OFFSET,
618 &iommu->cap);
619 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_RANGE_OFFSET,
620 &range);
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200621 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_MISC_OFFSET,
622 &misc);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200623
Joerg Roedeld591b0a2008-07-11 17:14:35 +0200624 iommu->first_device = calc_devid(MMIO_GET_BUS(range),
625 MMIO_GET_FD(range));
626 iommu->last_device = calc_devid(MMIO_GET_BUS(range),
627 MMIO_GET_LD(range));
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200628 iommu->evt_msi_num = MMIO_MSI_NUM(misc);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200629}
630
Joerg Roedelb65233a2008-07-11 17:14:21 +0200631/*
632 * Takes a pointer to an AMD IOMMU entry in the ACPI table and
633 * initializes the hardware and our data structures with it.
634 */
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200635static void __init init_iommu_from_acpi(struct amd_iommu *iommu,
636 struct ivhd_header *h)
637{
638 u8 *p = (u8 *)h;
639 u8 *end = p, flags = 0;
640 u16 dev_i, devid = 0, devid_start = 0, devid_to = 0;
641 u32 ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200642 bool alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200643 struct ivhd_entry *e;
644
645 /*
646 * First set the recommended feature enable bits from ACPI
647 * into the IOMMU control registers
648 */
Joerg Roedel6da73422009-05-04 11:44:38 +0200649 h->flags & IVHD_FLAG_HT_TUN_EN_MASK ?
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200650 iommu_feature_enable(iommu, CONTROL_HT_TUN_EN) :
651 iommu_feature_disable(iommu, CONTROL_HT_TUN_EN);
652
Joerg Roedel6da73422009-05-04 11:44:38 +0200653 h->flags & IVHD_FLAG_PASSPW_EN_MASK ?
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200654 iommu_feature_enable(iommu, CONTROL_PASSPW_EN) :
655 iommu_feature_disable(iommu, CONTROL_PASSPW_EN);
656
Joerg Roedel6da73422009-05-04 11:44:38 +0200657 h->flags & IVHD_FLAG_RESPASSPW_EN_MASK ?
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200658 iommu_feature_enable(iommu, CONTROL_RESPASSPW_EN) :
659 iommu_feature_disable(iommu, CONTROL_RESPASSPW_EN);
660
Joerg Roedel6da73422009-05-04 11:44:38 +0200661 h->flags & IVHD_FLAG_ISOC_EN_MASK ?
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200662 iommu_feature_enable(iommu, CONTROL_ISOC_EN) :
663 iommu_feature_disable(iommu, CONTROL_ISOC_EN);
664
665 /*
666 * make IOMMU memory accesses cache coherent
667 */
668 iommu_feature_enable(iommu, CONTROL_COHERENT_EN);
669
670 /*
671 * Done. Now parse the device entries
672 */
673 p += sizeof(struct ivhd_header);
674 end += h->length;
675
Joerg Roedel42a698f2009-05-20 15:41:28 +0200676
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200677 while (p < end) {
678 e = (struct ivhd_entry *)p;
679 switch (e->type) {
680 case IVHD_DEV_ALL:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200681
682 DUMP_printk(" DEV_ALL\t\t\t first devid: %02x:%02x.%x"
683 " last device %02x:%02x.%x flags: %02x\n",
684 PCI_BUS(iommu->first_device),
685 PCI_SLOT(iommu->first_device),
686 PCI_FUNC(iommu->first_device),
687 PCI_BUS(iommu->last_device),
688 PCI_SLOT(iommu->last_device),
689 PCI_FUNC(iommu->last_device),
690 e->flags);
691
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200692 for (dev_i = iommu->first_device;
693 dev_i <= iommu->last_device; ++dev_i)
Joerg Roedel5ff47892008-07-14 20:11:18 +0200694 set_dev_entry_from_acpi(iommu, dev_i,
695 e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200696 break;
697 case IVHD_DEV_SELECT:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200698
699 DUMP_printk(" DEV_SELECT\t\t\t devid: %02x:%02x.%x "
700 "flags: %02x\n",
701 PCI_BUS(e->devid),
702 PCI_SLOT(e->devid),
703 PCI_FUNC(e->devid),
704 e->flags);
705
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200706 devid = e->devid;
Joerg Roedel5ff47892008-07-14 20:11:18 +0200707 set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200708 break;
709 case IVHD_DEV_SELECT_RANGE_START:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200710
711 DUMP_printk(" DEV_SELECT_RANGE_START\t "
712 "devid: %02x:%02x.%x flags: %02x\n",
713 PCI_BUS(e->devid),
714 PCI_SLOT(e->devid),
715 PCI_FUNC(e->devid),
716 e->flags);
717
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200718 devid_start = e->devid;
719 flags = e->flags;
720 ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200721 alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200722 break;
723 case IVHD_DEV_ALIAS:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200724
725 DUMP_printk(" DEV_ALIAS\t\t\t devid: %02x:%02x.%x "
726 "flags: %02x devid_to: %02x:%02x.%x\n",
727 PCI_BUS(e->devid),
728 PCI_SLOT(e->devid),
729 PCI_FUNC(e->devid),
730 e->flags,
731 PCI_BUS(e->ext >> 8),
732 PCI_SLOT(e->ext >> 8),
733 PCI_FUNC(e->ext >> 8));
734
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200735 devid = e->devid;
736 devid_to = e->ext >> 8;
Joerg Roedel7a6a3a02009-07-02 12:23:23 +0200737 set_dev_entry_from_acpi(iommu, devid , e->flags, 0);
Neil Turton7455aab2009-05-14 14:08:11 +0100738 set_dev_entry_from_acpi(iommu, devid_to, e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200739 amd_iommu_alias_table[devid] = devid_to;
740 break;
741 case IVHD_DEV_ALIAS_RANGE:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200742
743 DUMP_printk(" DEV_ALIAS_RANGE\t\t "
744 "devid: %02x:%02x.%x flags: %02x "
745 "devid_to: %02x:%02x.%x\n",
746 PCI_BUS(e->devid),
747 PCI_SLOT(e->devid),
748 PCI_FUNC(e->devid),
749 e->flags,
750 PCI_BUS(e->ext >> 8),
751 PCI_SLOT(e->ext >> 8),
752 PCI_FUNC(e->ext >> 8));
753
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200754 devid_start = e->devid;
755 flags = e->flags;
756 devid_to = e->ext >> 8;
757 ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200758 alias = true;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200759 break;
760 case IVHD_DEV_EXT_SELECT:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200761
762 DUMP_printk(" DEV_EXT_SELECT\t\t devid: %02x:%02x.%x "
763 "flags: %02x ext: %08x\n",
764 PCI_BUS(e->devid),
765 PCI_SLOT(e->devid),
766 PCI_FUNC(e->devid),
767 e->flags, e->ext);
768
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200769 devid = e->devid;
Joerg Roedel5ff47892008-07-14 20:11:18 +0200770 set_dev_entry_from_acpi(iommu, devid, e->flags,
771 e->ext);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200772 break;
773 case IVHD_DEV_EXT_SELECT_RANGE:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200774
775 DUMP_printk(" DEV_EXT_SELECT_RANGE\t devid: "
776 "%02x:%02x.%x flags: %02x ext: %08x\n",
777 PCI_BUS(e->devid),
778 PCI_SLOT(e->devid),
779 PCI_FUNC(e->devid),
780 e->flags, e->ext);
781
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200782 devid_start = e->devid;
783 flags = e->flags;
784 ext_flags = e->ext;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200785 alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200786 break;
787 case IVHD_DEV_RANGE_END:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200788
789 DUMP_printk(" DEV_RANGE_END\t\t devid: %02x:%02x.%x\n",
790 PCI_BUS(e->devid),
791 PCI_SLOT(e->devid),
792 PCI_FUNC(e->devid));
793
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200794 devid = e->devid;
795 for (dev_i = devid_start; dev_i <= devid; ++dev_i) {
Joerg Roedel7a6a3a02009-07-02 12:23:23 +0200796 if (alias) {
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200797 amd_iommu_alias_table[dev_i] = devid_to;
Joerg Roedel7a6a3a02009-07-02 12:23:23 +0200798 set_dev_entry_from_acpi(iommu,
799 devid_to, flags, ext_flags);
800 }
801 set_dev_entry_from_acpi(iommu, dev_i,
802 flags, ext_flags);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200803 }
804 break;
805 default:
806 break;
807 }
808
Joerg Roedelb514e552008-09-17 17:14:27 +0200809 p += ivhd_entry_length(p);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200810 }
811}
812
Joerg Roedelb65233a2008-07-11 17:14:21 +0200813/* Initializes the device->iommu mapping for the driver */
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200814static int __init init_iommu_devices(struct amd_iommu *iommu)
815{
816 u16 i;
817
818 for (i = iommu->first_device; i <= iommu->last_device; ++i)
819 set_iommu_for_device(iommu, i);
820
821 return 0;
822}
823
Joerg Roedele47d4022008-06-26 21:27:48 +0200824static void __init free_iommu_one(struct amd_iommu *iommu)
825{
826 free_command_buffer(iommu);
Joerg Roedel335503e2008-09-05 14:29:07 +0200827 free_event_buffer(iommu);
Joerg Roedele47d4022008-06-26 21:27:48 +0200828 iommu_unmap_mmio_space(iommu);
829}
830
831static void __init free_iommu_all(void)
832{
833 struct amd_iommu *iommu, *next;
834
Joerg Roedel3bd22172009-05-04 15:06:20 +0200835 for_each_iommu_safe(iommu, next) {
Joerg Roedele47d4022008-06-26 21:27:48 +0200836 list_del(&iommu->list);
837 free_iommu_one(iommu);
838 kfree(iommu);
839 }
840}
841
Joerg Roedelb65233a2008-07-11 17:14:21 +0200842/*
843 * This function clues the initialization function for one IOMMU
844 * together and also allocates the command buffer and programs the
845 * hardware. It does NOT enable the IOMMU. This is done afterwards.
846 */
Joerg Roedele47d4022008-06-26 21:27:48 +0200847static int __init init_iommu_one(struct amd_iommu *iommu, struct ivhd_header *h)
848{
849 spin_lock_init(&iommu->lock);
Joerg Roedelbb527772009-11-20 14:31:51 +0100850
851 /* Add IOMMU to internal data structures */
Joerg Roedele47d4022008-06-26 21:27:48 +0200852 list_add_tail(&iommu->list, &amd_iommu_list);
Joerg Roedelbb527772009-11-20 14:31:51 +0100853 iommu->index = amd_iommus_present++;
854
855 if (unlikely(iommu->index >= MAX_IOMMUS)) {
856 WARN(1, "AMD-Vi: System has more IOMMUs than supported by this driver\n");
857 return -ENOSYS;
858 }
859
860 /* Index is fine - add IOMMU to the array */
861 amd_iommus[iommu->index] = iommu;
Joerg Roedele47d4022008-06-26 21:27:48 +0200862
863 /*
864 * Copy data from ACPI table entry to the iommu struct
865 */
Joerg Roedel3eaf28a2008-09-08 15:55:10 +0200866 iommu->dev = pci_get_bus_and_slot(PCI_BUS(h->devid), h->devid & 0xff);
867 if (!iommu->dev)
868 return 1;
869
Joerg Roedele47d4022008-06-26 21:27:48 +0200870 iommu->cap_ptr = h->cap_ptr;
Joerg Roedelee893c22008-09-08 14:48:04 +0200871 iommu->pci_seg = h->pci_seg;
Joerg Roedele47d4022008-06-26 21:27:48 +0200872 iommu->mmio_phys = h->mmio_phys;
873 iommu->mmio_base = iommu_map_mmio_space(h->mmio_phys);
874 if (!iommu->mmio_base)
875 return -ENOMEM;
876
Joerg Roedele47d4022008-06-26 21:27:48 +0200877 iommu->cmd_buf = alloc_command_buffer(iommu);
878 if (!iommu->cmd_buf)
879 return -ENOMEM;
880
Joerg Roedel335503e2008-09-05 14:29:07 +0200881 iommu->evt_buf = alloc_event_buffer(iommu);
882 if (!iommu->evt_buf)
883 return -ENOMEM;
884
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200885 iommu->int_enabled = false;
886
Joerg Roedele47d4022008-06-26 21:27:48 +0200887 init_iommu_from_pci(iommu);
888 init_iommu_from_acpi(iommu, h);
889 init_iommu_devices(iommu);
890
Joerg Roedel318afd42009-11-23 18:32:38 +0100891 if (iommu->cap & (1UL << IOMMU_CAP_NPCACHE))
892 amd_iommu_np_cache = true;
893
Ingo Molnar8a667122008-10-12 15:24:53 +0200894 return pci_enable_device(iommu->dev);
Joerg Roedele47d4022008-06-26 21:27:48 +0200895}
896
Joerg Roedelb65233a2008-07-11 17:14:21 +0200897/*
898 * Iterates over all IOMMU entries in the ACPI table, allocates the
899 * IOMMU structure and initializes it with init_iommu_one()
900 */
Joerg Roedele47d4022008-06-26 21:27:48 +0200901static int __init init_iommu_all(struct acpi_table_header *table)
902{
903 u8 *p = (u8 *)table, *end = (u8 *)table;
904 struct ivhd_header *h;
905 struct amd_iommu *iommu;
906 int ret;
907
Joerg Roedele47d4022008-06-26 21:27:48 +0200908 end += table->length;
909 p += IVRS_HEADER_LENGTH;
910
911 while (p < end) {
912 h = (struct ivhd_header *)p;
913 switch (*p) {
914 case ACPI_IVHD_TYPE:
Joerg Roedel9c720412009-05-20 13:53:57 +0200915
Joerg Roedelae908c22009-09-01 16:52:16 +0200916 DUMP_printk("device: %02x:%02x.%01x cap: %04x "
Joerg Roedel9c720412009-05-20 13:53:57 +0200917 "seg: %d flags: %01x info %04x\n",
918 PCI_BUS(h->devid), PCI_SLOT(h->devid),
919 PCI_FUNC(h->devid), h->cap_ptr,
920 h->pci_seg, h->flags, h->info);
921 DUMP_printk(" mmio-addr: %016llx\n",
922 h->mmio_phys);
923
Joerg Roedele47d4022008-06-26 21:27:48 +0200924 iommu = kzalloc(sizeof(struct amd_iommu), GFP_KERNEL);
Joerg Roedel3551a702010-03-01 13:52:19 +0100925 if (iommu == NULL) {
926 amd_iommu_init_err = -ENOMEM;
927 return 0;
928 }
929
Joerg Roedele47d4022008-06-26 21:27:48 +0200930 ret = init_iommu_one(iommu, h);
Joerg Roedel3551a702010-03-01 13:52:19 +0100931 if (ret) {
932 amd_iommu_init_err = ret;
933 return 0;
934 }
Joerg Roedele47d4022008-06-26 21:27:48 +0200935 break;
936 default:
937 break;
938 }
939 p += h->length;
940
941 }
942 WARN_ON(p != end);
943
944 return 0;
945}
946
Joerg Roedelb65233a2008-07-11 17:14:21 +0200947/****************************************************************************
948 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200949 * The following functions initialize the MSI interrupts for all IOMMUs
950 * in the system. Its a bit challenging because there could be multiple
951 * IOMMUs per PCI BDF but we can call pci_enable_msi(x) only once per
952 * pci_dev.
953 *
954 ****************************************************************************/
955
Joerg Roedel9f800de2009-11-23 12:45:25 +0100956static int iommu_setup_msi(struct amd_iommu *iommu)
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200957{
958 int r;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200959
960 if (pci_enable_msi(iommu->dev))
961 return 1;
962
963 r = request_irq(iommu->dev->irq, amd_iommu_int_handler,
964 IRQF_SAMPLE_RANDOM,
Joerg Roedel4c6f40d2009-09-01 16:43:58 +0200965 "AMD-Vi",
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200966 NULL);
967
968 if (r) {
969 pci_disable_msi(iommu->dev);
970 return 1;
971 }
972
Joerg Roedelfab6afa2009-05-04 18:46:34 +0200973 iommu->int_enabled = true;
Joerg Roedel58492e12009-05-04 18:41:16 +0200974 iommu_feature_enable(iommu, CONTROL_EVT_INT_EN);
975
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200976 return 0;
977}
978
Joerg Roedel05f92db2009-05-12 09:52:46 +0200979static int iommu_init_msi(struct amd_iommu *iommu)
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200980{
981 if (iommu->int_enabled)
982 return 0;
983
Joerg Roedeld91cecd2009-05-04 18:51:00 +0200984 if (pci_find_capability(iommu->dev, PCI_CAP_ID_MSI))
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200985 return iommu_setup_msi(iommu);
986
987 return 1;
988}
989
990/****************************************************************************
991 *
Joerg Roedelb65233a2008-07-11 17:14:21 +0200992 * The next functions belong to the third pass of parsing the ACPI
993 * table. In this last pass the memory mapping requirements are
994 * gathered (like exclusion and unity mapping reanges).
995 *
996 ****************************************************************************/
997
Joerg Roedelbe2a0222008-06-26 21:27:49 +0200998static void __init free_unity_maps(void)
999{
1000 struct unity_map_entry *entry, *next;
1001
1002 list_for_each_entry_safe(entry, next, &amd_iommu_unity_map, list) {
1003 list_del(&entry->list);
1004 kfree(entry);
1005 }
1006}
1007
Joerg Roedelb65233a2008-07-11 17:14:21 +02001008/* called when we find an exclusion range definition in ACPI */
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001009static int __init init_exclusion_range(struct ivmd_header *m)
1010{
1011 int i;
1012
1013 switch (m->type) {
1014 case ACPI_IVMD_TYPE:
1015 set_device_exclusion_range(m->devid, m);
1016 break;
1017 case ACPI_IVMD_TYPE_ALL:
Joerg Roedel3a61ec32008-07-25 13:07:50 +02001018 for (i = 0; i <= amd_iommu_last_bdf; ++i)
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001019 set_device_exclusion_range(i, m);
1020 break;
1021 case ACPI_IVMD_TYPE_RANGE:
1022 for (i = m->devid; i <= m->aux; ++i)
1023 set_device_exclusion_range(i, m);
1024 break;
1025 default:
1026 break;
1027 }
1028
1029 return 0;
1030}
1031
Joerg Roedelb65233a2008-07-11 17:14:21 +02001032/* called for unity map ACPI definition */
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001033static int __init init_unity_map_range(struct ivmd_header *m)
1034{
1035 struct unity_map_entry *e = 0;
Joerg Roedel02acc432009-05-20 16:24:21 +02001036 char *s;
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001037
1038 e = kzalloc(sizeof(*e), GFP_KERNEL);
1039 if (e == NULL)
1040 return -ENOMEM;
1041
1042 switch (m->type) {
1043 default:
Joerg Roedel0bc252f2009-05-22 12:48:05 +02001044 kfree(e);
1045 return 0;
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001046 case ACPI_IVMD_TYPE:
Joerg Roedel02acc432009-05-20 16:24:21 +02001047 s = "IVMD_TYPEi\t\t\t";
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001048 e->devid_start = e->devid_end = m->devid;
1049 break;
1050 case ACPI_IVMD_TYPE_ALL:
Joerg Roedel02acc432009-05-20 16:24:21 +02001051 s = "IVMD_TYPE_ALL\t\t";
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001052 e->devid_start = 0;
1053 e->devid_end = amd_iommu_last_bdf;
1054 break;
1055 case ACPI_IVMD_TYPE_RANGE:
Joerg Roedel02acc432009-05-20 16:24:21 +02001056 s = "IVMD_TYPE_RANGE\t\t";
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001057 e->devid_start = m->devid;
1058 e->devid_end = m->aux;
1059 break;
1060 }
1061 e->address_start = PAGE_ALIGN(m->range_start);
1062 e->address_end = e->address_start + PAGE_ALIGN(m->range_length);
1063 e->prot = m->flags >> 1;
1064
Joerg Roedel02acc432009-05-20 16:24:21 +02001065 DUMP_printk("%s devid_start: %02x:%02x.%x devid_end: %02x:%02x.%x"
1066 " range_start: %016llx range_end: %016llx flags: %x\n", s,
1067 PCI_BUS(e->devid_start), PCI_SLOT(e->devid_start),
1068 PCI_FUNC(e->devid_start), PCI_BUS(e->devid_end),
1069 PCI_SLOT(e->devid_end), PCI_FUNC(e->devid_end),
1070 e->address_start, e->address_end, m->flags);
1071
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001072 list_add_tail(&e->list, &amd_iommu_unity_map);
1073
1074 return 0;
1075}
1076
Joerg Roedelb65233a2008-07-11 17:14:21 +02001077/* iterates over all memory definitions we find in the ACPI table */
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001078static int __init init_memory_definitions(struct acpi_table_header *table)
1079{
1080 u8 *p = (u8 *)table, *end = (u8 *)table;
1081 struct ivmd_header *m;
1082
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001083 end += table->length;
1084 p += IVRS_HEADER_LENGTH;
1085
1086 while (p < end) {
1087 m = (struct ivmd_header *)p;
1088 if (m->flags & IVMD_FLAG_EXCL_RANGE)
1089 init_exclusion_range(m);
1090 else if (m->flags & IVMD_FLAG_UNITY_MAP)
1091 init_unity_map_range(m);
1092
1093 p += m->length;
1094 }
1095
1096 return 0;
1097}
1098
Joerg Roedelb65233a2008-07-11 17:14:21 +02001099/*
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001100 * Init the device table to not allow DMA access for devices and
1101 * suppress all page faults
1102 */
1103static void init_device_table(void)
1104{
1105 u16 devid;
1106
1107 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) {
1108 set_dev_entry_bit(devid, DEV_ENTRY_VALID);
1109 set_dev_entry_bit(devid, DEV_ENTRY_TRANSLATION);
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001110 }
1111}
1112
1113/*
Joerg Roedelb65233a2008-07-11 17:14:21 +02001114 * This function finally enables all IOMMUs found in the system after
1115 * they have been initialized
1116 */
Joerg Roedel05f92db2009-05-12 09:52:46 +02001117static void enable_iommus(void)
Joerg Roedel87361972008-06-26 21:28:07 +02001118{
1119 struct amd_iommu *iommu;
1120
Joerg Roedel3bd22172009-05-04 15:06:20 +02001121 for_each_iommu(iommu) {
Chris Wrighta8c485b2009-06-15 15:53:45 +02001122 iommu_disable(iommu);
Joerg Roedel58492e12009-05-04 18:41:16 +02001123 iommu_set_device_table(iommu);
1124 iommu_enable_command_buffer(iommu);
1125 iommu_enable_event_buffer(iommu);
Joerg Roedel87361972008-06-26 21:28:07 +02001126 iommu_set_exclusion_range(iommu);
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001127 iommu_init_msi(iommu);
Joerg Roedel87361972008-06-26 21:28:07 +02001128 iommu_enable(iommu);
1129 }
1130}
1131
Joerg Roedel92ac4322009-05-19 19:06:27 +02001132static void disable_iommus(void)
1133{
1134 struct amd_iommu *iommu;
1135
1136 for_each_iommu(iommu)
1137 iommu_disable(iommu);
1138}
1139
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001140/*
1141 * Suspend/Resume support
1142 * disable suspend until real resume implemented
1143 */
1144
1145static int amd_iommu_resume(struct sys_device *dev)
1146{
Joerg Roedel736501e2009-05-12 09:56:12 +02001147 /* re-load the hardware */
1148 enable_iommus();
1149
1150 /*
1151 * we have to flush after the IOMMUs are enabled because a
1152 * disabled IOMMU will never execute the commands we send
1153 */
Joerg Roedel736501e2009-05-12 09:56:12 +02001154 amd_iommu_flush_all_devices();
Chris Wright6a047d82009-06-16 03:01:37 -04001155 amd_iommu_flush_all_domains();
Joerg Roedel736501e2009-05-12 09:56:12 +02001156
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001157 return 0;
1158}
1159
1160static int amd_iommu_suspend(struct sys_device *dev, pm_message_t state)
1161{
Joerg Roedel736501e2009-05-12 09:56:12 +02001162 /* disable IOMMUs to go out of the way for BIOS */
1163 disable_iommus();
1164
1165 return 0;
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001166}
1167
1168static struct sysdev_class amd_iommu_sysdev_class = {
1169 .name = "amd_iommu",
1170 .suspend = amd_iommu_suspend,
1171 .resume = amd_iommu_resume,
1172};
1173
1174static struct sys_device device_amd_iommu = {
1175 .id = 0,
1176 .cls = &amd_iommu_sysdev_class,
1177};
1178
Joerg Roedelb65233a2008-07-11 17:14:21 +02001179/*
1180 * This is the core init function for AMD IOMMU hardware in the system.
1181 * This function is called from the generic x86 DMA layer initialization
1182 * code.
1183 *
1184 * This function basically parses the ACPI table for AMD IOMMU (IVRS)
1185 * three times:
1186 *
1187 * 1 pass) Find the highest PCI device id the driver has to handle.
1188 * Upon this information the size of the data structures is
1189 * determined that needs to be allocated.
1190 *
1191 * 2 pass) Initialize the data structures just allocated with the
1192 * information in the ACPI table about available AMD IOMMUs
1193 * in the system. It also maps the PCI devices in the
1194 * system to specific IOMMUs
1195 *
1196 * 3 pass) After the basic data structures are allocated and
1197 * initialized we update them with information about memory
1198 * remapping requirements parsed out of the ACPI table in
1199 * this last pass.
1200 *
1201 * After that the hardware is initialized and ready to go. In the last
1202 * step we do some Linux specific things like registering the driver in
1203 * the dma_ops interface and initializing the suspend/resume support
1204 * functions. Finally it prints some information about AMD IOMMUs and
1205 * the driver state and enables the hardware.
1206 */
FUJITA Tomonoriea1b0d32009-11-10 19:46:15 +09001207static int __init amd_iommu_init(void)
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001208{
1209 int i, ret = 0;
1210
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001211 /*
1212 * First parse ACPI tables to find the largest Bus/Dev/Func
1213 * we need to handle. Upon this information the shared data
1214 * structures for the IOMMUs in the system will be allocated
1215 */
1216 if (acpi_table_parse("IVRS", find_last_devid_acpi) != 0)
1217 return -ENODEV;
1218
Joerg Roedel3551a702010-03-01 13:52:19 +01001219 ret = amd_iommu_init_err;
1220 if (ret)
1221 goto out;
1222
Joerg Roedelc5714842008-07-11 17:14:25 +02001223 dev_table_size = tbl_size(DEV_TABLE_ENTRY_SIZE);
1224 alias_table_size = tbl_size(ALIAS_TABLE_ENTRY_SIZE);
1225 rlookup_table_size = tbl_size(RLOOKUP_TABLE_ENTRY_SIZE);
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001226
1227 ret = -ENOMEM;
1228
1229 /* Device table - directly used by all IOMMUs */
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001230 amd_iommu_dev_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001231 get_order(dev_table_size));
1232 if (amd_iommu_dev_table == NULL)
1233 goto out;
1234
1235 /*
1236 * Alias table - map PCI Bus/Dev/Func to Bus/Dev/Func the
1237 * IOMMU see for that device
1238 */
1239 amd_iommu_alias_table = (void *)__get_free_pages(GFP_KERNEL,
1240 get_order(alias_table_size));
1241 if (amd_iommu_alias_table == NULL)
1242 goto free;
1243
1244 /* IOMMU rlookup table - find the IOMMU for a specific device */
Joerg Roedel83fd5cc2008-12-16 19:17:11 +01001245 amd_iommu_rlookup_table = (void *)__get_free_pages(
1246 GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001247 get_order(rlookup_table_size));
1248 if (amd_iommu_rlookup_table == NULL)
1249 goto free;
1250
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001251 amd_iommu_pd_alloc_bitmap = (void *)__get_free_pages(
1252 GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001253 get_order(MAX_DOMAIN_ID/8));
1254 if (amd_iommu_pd_alloc_bitmap == NULL)
1255 goto free;
1256
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001257 /* init the device table */
1258 init_device_table();
1259
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001260 /*
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001261 * let all alias entries point to itself
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001262 */
Joerg Roedel3a61ec32008-07-25 13:07:50 +02001263 for (i = 0; i <= amd_iommu_last_bdf; ++i)
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001264 amd_iommu_alias_table[i] = i;
1265
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001266 /*
1267 * never allocate domain 0 because its used as the non-allocated and
1268 * error value placeholder
1269 */
1270 amd_iommu_pd_alloc_bitmap[0] = 1;
1271
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001272 spin_lock_init(&amd_iommu_pd_lock);
1273
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001274 /*
1275 * now the data structures are allocated and basically initialized
1276 * start the real acpi table scan
1277 */
1278 ret = -ENODEV;
1279 if (acpi_table_parse("IVRS", init_iommu_all) != 0)
1280 goto free;
1281
Joerg Roedel3551a702010-03-01 13:52:19 +01001282 if (amd_iommu_init_err) {
1283 ret = amd_iommu_init_err;
Joerg Roedel0f764802009-12-21 15:51:23 +01001284 goto free;
Joerg Roedel3551a702010-03-01 13:52:19 +01001285 }
Joerg Roedel0f764802009-12-21 15:51:23 +01001286
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001287 if (acpi_table_parse("IVRS", init_memory_definitions) != 0)
1288 goto free;
1289
Joerg Roedel3551a702010-03-01 13:52:19 +01001290 if (amd_iommu_init_err) {
1291 ret = amd_iommu_init_err;
1292 goto free;
1293 }
1294
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001295 ret = sysdev_class_register(&amd_iommu_sysdev_class);
1296 if (ret)
1297 goto free;
1298
1299 ret = sysdev_register(&device_amd_iommu);
1300 if (ret)
1301 goto free;
1302
Joerg Roedelb7cc9552009-12-10 11:03:39 +01001303 ret = amd_iommu_init_devices();
1304 if (ret)
1305 goto free;
1306
Joerg Roedel4751a952009-09-01 15:53:54 +02001307 if (iommu_pass_through)
1308 ret = amd_iommu_init_passthrough();
1309 else
1310 ret = amd_iommu_init_dma_ops();
Joerg Roedelf5325092010-01-22 17:44:35 +01001311
Joerg Roedel129d6ab2008-08-14 19:55:18 +02001312 if (ret)
1313 goto free;
1314
Joerg Roedelf5325092010-01-22 17:44:35 +01001315 amd_iommu_init_api();
1316
Joerg Roedel8638c492009-12-10 11:12:25 +01001317 amd_iommu_init_notifier();
1318
Joerg Roedel87361972008-06-26 21:28:07 +02001319 enable_iommus();
1320
Joerg Roedel4751a952009-09-01 15:53:54 +02001321 if (iommu_pass_through)
1322 goto out;
1323
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09001324 if (amd_iommu_unmap_flush)
Joerg Roedel4c6f40d2009-09-01 16:43:58 +02001325 printk(KERN_INFO "AMD-Vi: IO/TLB flush on unmap enabled\n");
Joerg Roedel1c655772008-09-04 18:40:05 +02001326 else
Joerg Roedel4c6f40d2009-09-01 16:43:58 +02001327 printk(KERN_INFO "AMD-Vi: Lazy IO/TLB flushing enabled\n");
Joerg Roedel1c655772008-09-04 18:40:05 +02001328
FUJITA Tomonori338bac52009-10-27 16:34:44 +09001329 x86_platform.iommu_shutdown = disable_iommus;
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001330out:
1331 return ret;
1332
1333free:
Joerg Roedelb7cc9552009-12-10 11:03:39 +01001334
1335 amd_iommu_uninit_devices();
1336
Joerg Roedeld58befd2008-09-17 12:19:58 +02001337 free_pages((unsigned long)amd_iommu_pd_alloc_bitmap,
1338 get_order(MAX_DOMAIN_ID/8));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001339
Joerg Roedel9a836de2008-07-11 17:14:26 +02001340 free_pages((unsigned long)amd_iommu_rlookup_table,
1341 get_order(rlookup_table_size));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001342
Joerg Roedel9a836de2008-07-11 17:14:26 +02001343 free_pages((unsigned long)amd_iommu_alias_table,
1344 get_order(alias_table_size));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001345
Joerg Roedel9a836de2008-07-11 17:14:26 +02001346 free_pages((unsigned long)amd_iommu_dev_table,
1347 get_order(dev_table_size));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001348
1349 free_iommu_all();
1350
1351 free_unity_maps();
1352
1353 goto out;
1354}
1355
Joerg Roedelb65233a2008-07-11 17:14:21 +02001356/****************************************************************************
1357 *
1358 * Early detect code. This code runs at IOMMU detection time in the DMA
1359 * layer. It just looks if there is an IVRS ACPI table to detect AMD
1360 * IOMMUs
1361 *
1362 ****************************************************************************/
Joerg Roedelae7877d2008-06-26 21:27:51 +02001363static int __init early_amd_iommu_detect(struct acpi_table_header *table)
1364{
1365 return 0;
1366}
1367
1368void __init amd_iommu_detect(void)
1369{
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09001370 if (no_iommu || (iommu_detected && !gart_iommu_aperture))
Joerg Roedelae7877d2008-06-26 21:27:51 +02001371 return;
1372
Joerg Roedelae7877d2008-06-26 21:27:51 +02001373 if (acpi_table_parse("IVRS", early_amd_iommu_detect) == 0) {
1374 iommu_detected = 1;
Joerg Roedelc1cbebe2008-07-03 19:35:10 +02001375 amd_iommu_detected = 1;
FUJITA Tomonoriea1b0d32009-11-10 19:46:15 +09001376 x86_init.iommu.iommu_init = amd_iommu_init;
Linus Torvalds11bd04f2009-12-11 12:18:16 -08001377
Chris Wright5d990b62009-12-04 12:15:21 -08001378 /* Make sure ACS will be enabled */
1379 pci_request_acs();
Joerg Roedelae7877d2008-06-26 21:27:51 +02001380 }
1381}
1382
Joerg Roedelb65233a2008-07-11 17:14:21 +02001383/****************************************************************************
1384 *
1385 * Parsing functions for the AMD IOMMU specific kernel command line
1386 * options.
1387 *
1388 ****************************************************************************/
1389
Joerg Roedelfefda112009-05-20 12:21:42 +02001390static int __init parse_amd_iommu_dump(char *str)
1391{
1392 amd_iommu_dump = true;
1393
1394 return 1;
1395}
1396
Joerg Roedel918ad6c2008-06-26 21:27:52 +02001397static int __init parse_amd_iommu_options(char *str)
1398{
1399 for (; *str; ++str) {
Joerg Roedel695b5672008-11-17 15:16:43 +01001400 if (strncmp(str, "fullflush", 9) == 0)
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09001401 amd_iommu_unmap_flush = true;
Joerg Roedel918ad6c2008-06-26 21:27:52 +02001402 }
1403
1404 return 1;
1405}
1406
Joerg Roedelfefda112009-05-20 12:21:42 +02001407__setup("amd_iommu_dump", parse_amd_iommu_dump);
Joerg Roedel918ad6c2008-06-26 21:27:52 +02001408__setup("amd_iommu=", parse_amd_iommu_options);