blob: 4b3011a23effa43f9053d2889430e43225bfb2ea [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090012#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070013
14#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
15#define CARDBUS_RESERVE_BUSNR 3
16#define PCI_CFG_SPACE_SIZE 256
17#define PCI_CFG_SPACE_EXP_SIZE 4096
18
19/* Ugh. Need to stop exporting this to modules. */
20LIST_HEAD(pci_root_buses);
21EXPORT_SYMBOL(pci_root_buses);
22
23LIST_HEAD(pci_devices);
24
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070025/*
26 * Some device drivers need know if pci is initiated.
27 * Basically, we think pci is not initiated when there
28 * is no device in list of pci_devices.
29 */
30int no_pci_devices(void)
31{
32 return list_empty(&pci_devices);
33}
34
35EXPORT_SYMBOL(no_pci_devices);
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#ifdef HAVE_PCI_LEGACY
38/**
39 * pci_create_legacy_files - create legacy I/O port and memory files
40 * @b: bus to create files under
41 *
42 * Some platforms allow access to legacy I/O port and ISA memory space on
43 * a per-bus basis. This routine creates the files and ties them into
44 * their associated read, write and mmap files from pci-sysfs.c
45 */
46static void pci_create_legacy_files(struct pci_bus *b)
47{
Eric Sesterhennf5afe802006-02-28 15:34:49 +010048 b->legacy_io = kzalloc(sizeof(struct bin_attribute) * 2,
Linus Torvalds1da177e2005-04-16 15:20:36 -070049 GFP_ATOMIC);
50 if (b->legacy_io) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070051 b->legacy_io->attr.name = "legacy_io";
52 b->legacy_io->size = 0xffff;
53 b->legacy_io->attr.mode = S_IRUSR | S_IWUSR;
Linus Torvalds1da177e2005-04-16 15:20:36 -070054 b->legacy_io->read = pci_read_legacy_io;
55 b->legacy_io->write = pci_write_legacy_io;
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040056 device_create_bin_file(&b->dev, b->legacy_io);
Linus Torvalds1da177e2005-04-16 15:20:36 -070057
58 /* Allocated above after the legacy_io struct */
59 b->legacy_mem = b->legacy_io + 1;
60 b->legacy_mem->attr.name = "legacy_mem";
61 b->legacy_mem->size = 1024*1024;
62 b->legacy_mem->attr.mode = S_IRUSR | S_IWUSR;
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 b->legacy_mem->mmap = pci_mmap_legacy_mem;
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040064 device_create_bin_file(&b->dev, b->legacy_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -070065 }
66}
67
68void pci_remove_legacy_files(struct pci_bus *b)
69{
70 if (b->legacy_io) {
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040071 device_remove_bin_file(&b->dev, b->legacy_io);
72 device_remove_bin_file(&b->dev, b->legacy_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -070073 kfree(b->legacy_io); /* both are allocated here */
74 }
75}
76#else /* !HAVE_PCI_LEGACY */
77static inline void pci_create_legacy_files(struct pci_bus *bus) { return; }
78void pci_remove_legacy_files(struct pci_bus *bus) { return; }
79#endif /* HAVE_PCI_LEGACY */
80
81/*
82 * PCI Bus Class Devices
83 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040084static ssize_t pci_bus_show_cpuaffinity(struct device *dev,
Mike Travis39106dc2008-04-08 11:43:03 -070085 int type,
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040086 struct device_attribute *attr,
Alan Cox4327edf2005-09-10 00:25:49 -070087 char *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -070088{
Linus Torvalds1da177e2005-04-16 15:20:36 -070089 int ret;
Alan Cox4327edf2005-09-10 00:25:49 -070090 cpumask_t cpumask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070091
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040092 cpumask = pcibus_to_cpumask(to_pci_bus(dev));
Mike Travis39106dc2008-04-08 11:43:03 -070093 ret = type?
94 cpulist_scnprintf(buf, PAGE_SIZE-2, cpumask):
95 cpumask_scnprintf(buf, PAGE_SIZE-2, cpumask);
96 buf[ret++] = '\n';
97 buf[ret] = '\0';
Linus Torvalds1da177e2005-04-16 15:20:36 -070098 return ret;
99}
Mike Travis39106dc2008-04-08 11:43:03 -0700100
101static ssize_t inline pci_bus_show_cpumaskaffinity(struct device *dev,
102 struct device_attribute *attr,
103 char *buf)
104{
105 return pci_bus_show_cpuaffinity(dev, 0, attr, buf);
106}
107
108static ssize_t inline pci_bus_show_cpulistaffinity(struct device *dev,
109 struct device_attribute *attr,
110 char *buf)
111{
112 return pci_bus_show_cpuaffinity(dev, 1, attr, buf);
113}
114
115DEVICE_ATTR(cpuaffinity, S_IRUGO, pci_bus_show_cpumaskaffinity, NULL);
116DEVICE_ATTR(cpulistaffinity, S_IRUGO, pci_bus_show_cpulistaffinity, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117
118/*
119 * PCI Bus Class
120 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400121static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400123 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124
125 if (pci_bus->bridge)
126 put_device(pci_bus->bridge);
127 kfree(pci_bus);
128}
129
130static struct class pcibus_class = {
131 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400132 .dev_release = &release_pcibus_dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133};
134
135static int __init pcibus_class_init(void)
136{
137 return class_register(&pcibus_class);
138}
139postcore_initcall(pcibus_class_init);
140
141/*
142 * Translate the low bits of the PCI base
143 * to the resource type
144 */
145static inline unsigned int pci_calc_resource_flags(unsigned int flags)
146{
147 if (flags & PCI_BASE_ADDRESS_SPACE_IO)
148 return IORESOURCE_IO;
149
150 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
151 return IORESOURCE_MEM | IORESOURCE_PREFETCH;
152
153 return IORESOURCE_MEM;
154}
155
156/*
157 * Find the extent of a PCI decode..
158 */
Olof Johanssonf797f9c2005-06-13 15:52:27 -0700159static u32 pci_size(u32 base, u32 maxbase, u32 mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160{
161 u32 size = mask & maxbase; /* Find the significant bits */
162 if (!size)
163 return 0;
164
165 /* Get the lowest of them to find the decode size, and
166 from that the extent. */
167 size = (size & ~(size-1)) - 1;
168
169 /* base == maxbase can be valid only if the BAR has
170 already been programmed with all 1s. */
171 if (base == maxbase && ((base | size) & mask) != mask)
172 return 0;
173
174 return size;
175}
176
Yinghai Lu07eddf32006-11-29 13:53:10 -0800177static u64 pci_size64(u64 base, u64 maxbase, u64 mask)
178{
179 u64 size = mask & maxbase; /* Find the significant bits */
180 if (!size)
181 return 0;
182
183 /* Get the lowest of them to find the decode size, and
184 from that the extent. */
185 size = (size & ~(size-1)) - 1;
186
187 /* base == maxbase can be valid only if the BAR has
188 already been programmed with all 1s. */
189 if (base == maxbase && ((base | size) & mask) != mask)
190 return 0;
191
192 return size;
193}
194
195static inline int is_64bit_memory(u32 mask)
196{
197 if ((mask & (PCI_BASE_ADDRESS_SPACE|PCI_BASE_ADDRESS_MEM_TYPE_MASK)) ==
198 (PCI_BASE_ADDRESS_SPACE_MEMORY|PCI_BASE_ADDRESS_MEM_TYPE_64))
199 return 1;
200 return 0;
201}
202
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
204{
205 unsigned int pos, reg, next;
206 u32 l, sz;
207 struct resource *res;
208
209 for(pos=0; pos<howmany; pos = next) {
Yinghai Lu07eddf32006-11-29 13:53:10 -0800210 u64 l64;
211 u64 sz64;
212 u32 raw_sz;
213
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 next = pos+1;
215 res = &dev->resource[pos];
216 res->name = pci_name(dev);
217 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
218 pci_read_config_dword(dev, reg, &l);
219 pci_write_config_dword(dev, reg, ~0);
220 pci_read_config_dword(dev, reg, &sz);
221 pci_write_config_dword(dev, reg, l);
222 if (!sz || sz == 0xffffffff)
223 continue;
224 if (l == 0xffffffff)
225 l = 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800226 raw_sz = sz;
227 if ((l & PCI_BASE_ADDRESS_SPACE) ==
228 PCI_BASE_ADDRESS_SPACE_MEMORY) {
Amos Waterland3c6de922005-09-22 00:48:19 -0700229 sz = pci_size(l, sz, (u32)PCI_BASE_ADDRESS_MEM_MASK);
Yinghai Lu07eddf32006-11-29 13:53:10 -0800230 /*
231 * For 64bit prefetchable memory sz could be 0, if the
232 * real size is bigger than 4G, so we need to check
233 * szhi for that.
234 */
235 if (!is_64bit_memory(l) && !sz)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 continue;
237 res->start = l & PCI_BASE_ADDRESS_MEM_MASK;
238 res->flags |= l & ~PCI_BASE_ADDRESS_MEM_MASK;
239 } else {
240 sz = pci_size(l, sz, PCI_BASE_ADDRESS_IO_MASK & 0xffff);
241 if (!sz)
242 continue;
243 res->start = l & PCI_BASE_ADDRESS_IO_MASK;
244 res->flags |= l & ~PCI_BASE_ADDRESS_IO_MASK;
245 }
246 res->end = res->start + (unsigned long) sz;
247 res->flags |= pci_calc_resource_flags(l);
Yinghai Lu07eddf32006-11-29 13:53:10 -0800248 if (is_64bit_memory(l)) {
H. Peter Anvin17d6dc82006-04-18 17:19:52 -0700249 u32 szhi, lhi;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800250
H. Peter Anvin17d6dc82006-04-18 17:19:52 -0700251 pci_read_config_dword(dev, reg+4, &lhi);
252 pci_write_config_dword(dev, reg+4, ~0);
253 pci_read_config_dword(dev, reg+4, &szhi);
254 pci_write_config_dword(dev, reg+4, lhi);
Yinghai Lu07eddf32006-11-29 13:53:10 -0800255 sz64 = ((u64)szhi << 32) | raw_sz;
256 l64 = ((u64)lhi << 32) | l;
257 sz64 = pci_size64(l64, sz64, PCI_BASE_ADDRESS_MEM_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 next++;
259#if BITS_PER_LONG == 64
Yinghai Lu07eddf32006-11-29 13:53:10 -0800260 if (!sz64) {
261 res->start = 0;
262 res->end = 0;
263 res->flags = 0;
264 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 }
Yinghai Lu07eddf32006-11-29 13:53:10 -0800266 res->start = l64 & PCI_BASE_ADDRESS_MEM_MASK;
267 res->end = res->start + sz64;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268#else
Yinghai Lu07eddf32006-11-29 13:53:10 -0800269 if (sz64 > 0x100000000ULL) {
270 printk(KERN_ERR "PCI: Unable to handle 64-bit "
271 "BAR for device %s\n", pci_name(dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 res->start = 0;
273 res->flags = 0;
Bjorn Helgaasea285022006-06-09 11:28:29 -0700274 } else if (lhi) {
H. Peter Anvin17d6dc82006-04-18 17:19:52 -0700275 /* 64-bit wide address, treat as disabled */
Yinghai Lu07eddf32006-11-29 13:53:10 -0800276 pci_write_config_dword(dev, reg,
277 l & ~(u32)PCI_BASE_ADDRESS_MEM_MASK);
H. Peter Anvin17d6dc82006-04-18 17:19:52 -0700278 pci_write_config_dword(dev, reg+4, 0);
279 res->start = 0;
280 res->end = sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281 }
282#endif
283 }
284 }
285 if (rom) {
286 dev->rom_base_reg = rom;
287 res = &dev->resource[PCI_ROM_RESOURCE];
288 res->name = pci_name(dev);
289 pci_read_config_dword(dev, rom, &l);
290 pci_write_config_dword(dev, rom, ~PCI_ROM_ADDRESS_ENABLE);
291 pci_read_config_dword(dev, rom, &sz);
292 pci_write_config_dword(dev, rom, l);
293 if (l == 0xffffffff)
294 l = 0;
295 if (sz && sz != 0xffffffff) {
Amos Waterland3c6de922005-09-22 00:48:19 -0700296 sz = pci_size(l, sz, (u32)PCI_ROM_ADDRESS_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297 if (sz) {
298 res->flags = (l & IORESOURCE_ROM_ENABLE) |
Gary Hadebb446092007-12-11 17:09:13 -0800299 IORESOURCE_MEM | IORESOURCE_PREFETCH |
300 IORESOURCE_READONLY | IORESOURCE_CACHEABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301 res->start = l & PCI_ROM_ADDRESS_MASK;
302 res->end = res->start + (unsigned long) sz;
303 }
304 }
305 }
306}
307
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100308void __devinit pci_read_bridge_bases(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309{
310 struct pci_dev *dev = child->self;
311 u8 io_base_lo, io_limit_lo;
312 u16 mem_base_lo, mem_limit_lo;
313 unsigned long base, limit;
314 struct resource *res;
315 int i;
316
317 if (!dev) /* It's a host bus, nothing to read */
318 return;
319
320 if (dev->transparent) {
321 printk(KERN_INFO "PCI: Transparent bridge - %s\n", pci_name(dev));
Ivan Kokshaysky90b54922005-06-07 04:07:02 +0400322 for(i = 3; i < PCI_BUS_NUM_RESOURCES; i++)
323 child->resource[i] = child->parent->resource[i - 3];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 }
325
326 for(i=0; i<3; i++)
327 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
328
329 res = child->resource[0];
330 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
331 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
332 base = (io_base_lo & PCI_IO_RANGE_MASK) << 8;
333 limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8;
334
335 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
336 u16 io_base_hi, io_limit_hi;
337 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
338 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
339 base |= (io_base_hi << 16);
340 limit |= (io_limit_hi << 16);
341 }
342
343 if (base <= limit) {
344 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Daniel Yeisley9d265122005-12-05 07:06:43 -0500345 if (!res->start)
346 res->start = base;
347 if (!res->end)
348 res->end = limit + 0xfff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349 }
350
351 res = child->resource[1];
352 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
353 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
354 base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
355 limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
356 if (base <= limit) {
357 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
358 res->start = base;
359 res->end = limit + 0xfffff;
360 }
361
362 res = child->resource[2];
363 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
364 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
365 base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
366 limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
367
368 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
369 u32 mem_base_hi, mem_limit_hi;
370 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
371 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
372
373 /*
374 * Some bridges set the base > limit by default, and some
375 * (broken) BIOSes do not initialize them. If we find
376 * this, just assume they are not being used.
377 */
378 if (mem_base_hi <= mem_limit_hi) {
379#if BITS_PER_LONG == 64
380 base |= ((long) mem_base_hi) << 32;
381 limit |= ((long) mem_limit_hi) << 32;
382#else
383 if (mem_base_hi || mem_limit_hi) {
384 printk(KERN_ERR "PCI: Unable to handle 64-bit address space for bridge %s\n", pci_name(dev));
385 return;
386 }
387#endif
388 }
389 }
390 if (base <= limit) {
391 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM | IORESOURCE_PREFETCH;
392 res->start = base;
393 res->end = limit + 0xfffff;
394 }
395}
396
Sam Ravnborg96bde062007-03-26 21:53:30 -0800397static struct pci_bus * pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398{
399 struct pci_bus *b;
400
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100401 b = kzalloc(sizeof(*b), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 if (b) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 INIT_LIST_HEAD(&b->node);
404 INIT_LIST_HEAD(&b->children);
405 INIT_LIST_HEAD(&b->devices);
406 }
407 return b;
408}
409
410static struct pci_bus * __devinit
411pci_alloc_child_bus(struct pci_bus *parent, struct pci_dev *bridge, int busnr)
412{
413 struct pci_bus *child;
414 int i;
415
416 /*
417 * Allocate a new bus, and inherit stuff from the parent..
418 */
419 child = pci_alloc_bus();
420 if (!child)
421 return NULL;
422
423 child->self = bridge;
424 child->parent = parent;
425 child->ops = parent->ops;
426 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200427 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 child->bridge = get_device(&bridge->dev);
429
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400430 /* initialize some portions of the bus device, but don't register it
431 * now as the parent is not properly set up yet. This device will get
432 * registered later in pci_bus_add_devices()
433 */
434 child->dev.class = &pcibus_class;
435 sprintf(child->dev.bus_id, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436
437 /*
438 * Set up the primary, secondary and subordinate
439 * bus numbers.
440 */
441 child->number = child->secondary = busnr;
442 child->primary = parent->secondary;
443 child->subordinate = 0xff;
444
445 /* Set up default resource pointers and names.. */
446 for (i = 0; i < 4; i++) {
447 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
448 child->resource[i]->name = child->name;
449 }
450 bridge->subordinate = child;
451
452 return child;
453}
454
Sam Ravnborg451124a2008-02-02 22:33:43 +0100455struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456{
457 struct pci_bus *child;
458
459 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700460 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800461 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800463 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700464 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 return child;
466}
467
Sam Ravnborg96bde062007-03-26 21:53:30 -0800468static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700469{
470 struct pci_bus *parent = child->parent;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700471
472 /* Attempts to fix that up are really dangerous unless
473 we're going to re-assign all bus numbers. */
474 if (!pcibios_assign_all_busses())
475 return;
476
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700477 while (parent->parent && parent->subordinate < max) {
478 parent->subordinate = max;
479 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
480 parent = parent->parent;
481 }
482}
483
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484/*
485 * If it's a bridge, configure it and scan the bus behind it.
486 * For CardBus bridges, we don't scan behind as the devices will
487 * be handled by the bridge driver itself.
488 *
489 * We need to process bridges in two passes -- first we scan those
490 * already configured by the BIOS and after we are done with all of
491 * them, we proceed to assigning numbers to the remaining buses in
492 * order to avoid overlaps between old and new bus numbers.
493 */
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100494int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495{
496 struct pci_bus *child;
497 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100498 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499 u16 bctl;
500
501 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
502
503 pr_debug("PCI: Scanning behind PCI bridge %s, config %06x, pass %d\n",
504 pci_name(dev), buses & 0xffffff, pass);
505
506 /* Disable MasterAbortMode during probing to avoid reporting
507 of bus errors (in some architectures) */
508 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
509 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
510 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
511
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512 if ((buses & 0xffff00) && !pcibios_assign_all_busses() && !is_cardbus) {
513 unsigned int cmax, busnr;
514 /*
515 * Bus already configured by firmware, process it in the first
516 * pass and just note the configuration.
517 */
518 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000519 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520 busnr = (buses >> 8) & 0xFF;
521
522 /*
523 * If we already got to this bus through a different bridge,
524 * ignore it. This can happen with the i450NX chipset.
525 */
526 if (pci_find_bus(pci_domain_nr(bus), busnr)) {
527 printk(KERN_INFO "PCI: Bus %04x:%02x already known\n",
528 pci_domain_nr(bus), busnr);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000529 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530 }
531
Rajesh Shah6ef6f0e2005-04-28 00:25:49 -0700532 child = pci_add_new_bus(bus, dev, busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533 if (!child)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000534 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 child->primary = buses & 0xFF;
536 child->subordinate = (buses >> 16) & 0xFF;
Gary Hade11949252007-10-08 16:24:16 -0700537 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538
539 cmax = pci_scan_child_bus(child);
540 if (cmax > max)
541 max = cmax;
542 if (child->subordinate > max)
543 max = child->subordinate;
544 } else {
545 /*
546 * We need to assign a number to this bus which we always
547 * do in the second pass.
548 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700549 if (!pass) {
550 if (pcibios_assign_all_busses())
551 /* Temporarily disable forwarding of the
552 configuration cycles on all bridges in
553 this bus segment to avoid possible
554 conflicts in the second pass between two
555 bridges programmed with overlapping
556 bus ranges. */
557 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
558 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000559 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700560 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561
562 /* Clear errors */
563 pci_write_config_word(dev, PCI_STATUS, 0xffff);
564
Rajesh Shahcc574502005-04-28 00:25:47 -0700565 /* Prevent assigning a bus number that already exists.
566 * This can happen when a bridge is hot-plugged */
567 if (pci_find_bus(pci_domain_nr(bus), max+1))
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000568 goto out;
Rajesh Shah6ef6f0e2005-04-28 00:25:49 -0700569 child = pci_add_new_bus(bus, dev, ++max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570 buses = (buses & 0xff000000)
571 | ((unsigned int)(child->primary) << 0)
572 | ((unsigned int)(child->secondary) << 8)
573 | ((unsigned int)(child->subordinate) << 16);
574
575 /*
576 * yenta.c forces a secondary latency timer of 176.
577 * Copy that behaviour here.
578 */
579 if (is_cardbus) {
580 buses &= ~0xff000000;
581 buses |= CARDBUS_LATENCY_TIMER << 24;
582 }
583
584 /*
585 * We need to blast all three values with a single write.
586 */
587 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
588
589 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700590 child->bridge_ctl = bctl;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700591 /*
592 * Adjust subordinate busnr in parent buses.
593 * We do this before scanning for children because
594 * some devices may not be detected if the bios
595 * was lazy.
596 */
597 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 /* Now we can scan all subordinate buses... */
599 max = pci_scan_child_bus(child);
Kristen Accardie3ac86d2006-01-17 16:57:01 -0800600 /*
601 * now fix it up again since we have found
602 * the real value of max.
603 */
604 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605 } else {
606 /*
607 * For CardBus bridges, we leave 4 bus numbers
608 * as cards with a PCI-to-PCI bridge can be
609 * inserted later.
610 */
Dominik Brodowski49887942005-12-08 16:53:12 +0100611 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
612 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700613 if (pci_find_bus(pci_domain_nr(bus),
614 max+i+1))
615 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100616 while (parent->parent) {
617 if ((!pcibios_assign_all_busses()) &&
618 (parent->subordinate > max) &&
619 (parent->subordinate <= max+i)) {
620 j = 1;
621 }
622 parent = parent->parent;
623 }
624 if (j) {
625 /*
626 * Often, there are two cardbus bridges
627 * -- try to leave one valid bus number
628 * for each one.
629 */
630 i /= 2;
631 break;
632 }
633 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700634 max += i;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700635 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636 }
637 /*
638 * Set the subordinate bus number to its real value.
639 */
640 child->subordinate = max;
641 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
642 }
643
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644 sprintf(child->name, (is_cardbus ? "PCI CardBus #%02x" : "PCI Bus #%02x"), child->number);
645
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200646 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100647 while (bus->parent) {
648 if ((child->subordinate > bus->subordinate) ||
649 (child->number > bus->subordinate) ||
650 (child->number < bus->number) ||
651 (child->subordinate < bus->number)) {
Joe Perchesa6f29a92007-11-19 17:48:29 -0800652 pr_debug("PCI: Bus #%02x (-#%02x) is %s "
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200653 "hidden behind%s bridge #%02x (-#%02x)\n",
654 child->number, child->subordinate,
655 (bus->number > child->subordinate &&
656 bus->subordinate < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800657 "wholly" : "partially",
658 bus->self->transparent ? " transparent" : "",
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200659 bus->number, bus->subordinate);
Dominik Brodowski49887942005-12-08 16:53:12 +0100660 }
661 bus = bus->parent;
662 }
663
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000664out:
665 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
666
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667 return max;
668}
669
670/*
671 * Read interrupt line and base address registers.
672 * The architecture-dependent code can tweak these, of course.
673 */
674static void pci_read_irq(struct pci_dev *dev)
675{
676 unsigned char irq;
677
678 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800679 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 if (irq)
681 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
682 dev->irq = irq;
683}
684
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +0200685#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -0800686
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687/**
688 * pci_setup_device - fill in class and map information of a device
689 * @dev: the device structure to fill
690 *
691 * Initialize the device structure with information about the device's
692 * vendor,class,memory and IO-space addresses,IRQ lines etc.
693 * Called at initialisation of the PCI subsystem and by CardBus services.
694 * Returns 0 on success and -1 if unknown type of device (not normal, bridge
695 * or CardBus).
696 */
697static int pci_setup_device(struct pci_dev * dev)
698{
699 u32 class;
700
701 sprintf(pci_name(dev), "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
702 dev->bus->number, PCI_SLOT(dev->devfn), PCI_FUNC(dev->devfn));
703
704 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -0700705 dev->revision = class & 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706 class >>= 8; /* upper 3 bytes */
707 dev->class = class;
708 class >>= 8;
709
710 pr_debug("PCI: Found %s [%04x/%04x] %06x %02x\n", pci_name(dev),
711 dev->vendor, dev->device, class, dev->hdr_type);
712
713 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700714 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715
716 /* Early fixups, before probing the BARs */
717 pci_fixup_device(pci_fixup_early, dev);
718 class = dev->class >> 8;
719
720 switch (dev->hdr_type) { /* header type */
721 case PCI_HEADER_TYPE_NORMAL: /* standard header */
722 if (class == PCI_CLASS_BRIDGE_PCI)
723 goto bad;
724 pci_read_irq(dev);
725 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
726 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
727 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +0100728
729 /*
730 * Do the ugly legacy mode stuff here rather than broken chip
731 * quirk code. Legacy mode ATA controllers have fixed
732 * addresses. These are not always echoed in BAR0-3, and
733 * BAR0-3 in a few cases contain junk!
734 */
735 if (class == PCI_CLASS_STORAGE_IDE) {
736 u8 progif;
737 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
738 if ((progif & 1) == 0) {
Linus Torvaldsaf1bff42007-12-10 07:40:54 -0800739 dev->resource[0].start = 0x1F0;
740 dev->resource[0].end = 0x1F7;
741 dev->resource[0].flags = LEGACY_IO_RESOURCE;
742 dev->resource[1].start = 0x3F6;
743 dev->resource[1].end = 0x3F6;
744 dev->resource[1].flags = LEGACY_IO_RESOURCE;
Alan Cox368c73d2006-10-04 00:41:26 +0100745 }
746 if ((progif & 4) == 0) {
Linus Torvaldsaf1bff42007-12-10 07:40:54 -0800747 dev->resource[2].start = 0x170;
748 dev->resource[2].end = 0x177;
749 dev->resource[2].flags = LEGACY_IO_RESOURCE;
750 dev->resource[3].start = 0x376;
751 dev->resource[3].end = 0x376;
752 dev->resource[3].flags = LEGACY_IO_RESOURCE;
Alan Cox368c73d2006-10-04 00:41:26 +0100753 }
754 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 break;
756
757 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
758 if (class != PCI_CLASS_BRIDGE_PCI)
759 goto bad;
760 /* The PCI-to-PCI bridge spec requires that subtractive
761 decoding (i.e. transparent) bridge must have programming
762 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -0800763 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764 dev->transparent = ((dev->class & 0xff) == 1);
765 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
766 break;
767
768 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
769 if (class != PCI_CLASS_BRIDGE_CARDBUS)
770 goto bad;
771 pci_read_irq(dev);
772 pci_read_bases(dev, 1, 0);
773 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
774 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
775 break;
776
777 default: /* unknown header */
778 printk(KERN_ERR "PCI: device %s has unknown header type %02x, ignoring.\n",
779 pci_name(dev), dev->hdr_type);
780 return -1;
781
782 bad:
783 printk(KERN_ERR "PCI: %s: class %x doesn't match header type %02x. Ignoring class.\n",
784 pci_name(dev), class, dev->hdr_type);
785 dev->class = PCI_CLASS_NOT_DEFINED;
786 }
787
788 /* We found a fine healthy device, go go go... */
789 return 0;
790}
791
792/**
793 * pci_release_dev - free a pci device structure when all users of it are finished.
794 * @dev: device that's been disconnected
795 *
796 * Will be called only by the device core when all users of this pci device are
797 * done.
798 */
799static void pci_release_dev(struct device *dev)
800{
801 struct pci_dev *pci_dev;
802
803 pci_dev = to_pci_dev(dev);
804 kfree(pci_dev);
805}
806
Keshavamurthy, Anil S994a65e2007-10-21 16:41:46 -0700807static void set_pcie_port_type(struct pci_dev *pdev)
808{
809 int pos;
810 u16 reg16;
811
812 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
813 if (!pos)
814 return;
815 pdev->is_pcie = 1;
816 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
817 pdev->pcie_type = (reg16 & PCI_EXP_FLAGS_TYPE) >> 4;
818}
819
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820/**
821 * pci_cfg_space_size - get the configuration space size of the PCI device.
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700822 * @dev: PCI device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823 *
824 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
825 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
826 * access it. Maybe we don't have a way to generate extended config space
827 * accesses, or the device is behind a reverse Express bridge. So we try
828 * reading the dword at 0x100 which must either be 0 or a valid extended
829 * capability header.
830 */
Benjamin Herrenschmidtac7dc652005-12-13 18:09:16 +1100831int pci_cfg_space_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832{
833 int pos;
834 u32 status;
835
836 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
837 if (!pos) {
838 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
839 if (!pos)
840 goto fail;
841
842 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
843 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
844 goto fail;
845 }
846
847 if (pci_read_config_dword(dev, 256, &status) != PCIBIOS_SUCCESSFUL)
848 goto fail;
849 if (status == 0xffffffff)
850 goto fail;
851
852 return PCI_CFG_SPACE_EXP_SIZE;
853
854 fail:
855 return PCI_CFG_SPACE_SIZE;
856}
857
858static void pci_release_bus_bridge_dev(struct device *dev)
859{
860 kfree(dev);
861}
862
Michael Ellerman65891212007-04-05 17:19:08 +1000863struct pci_dev *alloc_pci_dev(void)
864{
865 struct pci_dev *dev;
866
867 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
868 if (!dev)
869 return NULL;
870
871 INIT_LIST_HEAD(&dev->global_list);
872 INIT_LIST_HEAD(&dev->bus_list);
873
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000874 pci_msi_init_pci_dev(dev);
875
Michael Ellerman65891212007-04-05 17:19:08 +1000876 return dev;
877}
878EXPORT_SYMBOL(alloc_pci_dev);
879
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880/*
881 * Read the config data for a PCI device, sanity-check it
882 * and fill in the dev structure...
883 */
884static struct pci_dev * __devinit
885pci_scan_device(struct pci_bus *bus, int devfn)
886{
887 struct pci_dev *dev;
888 u32 l;
889 u8 hdr_type;
890 int delay = 1;
891
892 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
893 return NULL;
894
895 /* some broken boards return 0 or ~0 if a slot is empty: */
896 if (l == 0xffffffff || l == 0x00000000 ||
897 l == 0x0000ffff || l == 0xffff0000)
898 return NULL;
899
900 /* Configuration request Retry Status */
901 while (l == 0xffff0001) {
902 msleep(delay);
903 delay *= 2;
904 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
905 return NULL;
906 /* Card hasn't responded in 60 seconds? Must be stuck. */
907 if (delay > 60 * 1000) {
908 printk(KERN_WARNING "Device %04x:%02x:%02x.%d not "
909 "responding\n", pci_domain_nr(bus),
910 bus->number, PCI_SLOT(devfn),
911 PCI_FUNC(devfn));
912 return NULL;
913 }
914 }
915
916 if (pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type))
917 return NULL;
918
Michael Ellermanbab41e92007-04-05 17:19:09 +1000919 dev = alloc_pci_dev();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 if (!dev)
921 return NULL;
922
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 dev->bus = bus;
924 dev->sysdata = bus->sysdata;
925 dev->dev.parent = bus->bridge;
926 dev->dev.bus = &pci_bus_type;
927 dev->devfn = devfn;
928 dev->hdr_type = hdr_type & 0x7f;
929 dev->multifunction = !!(hdr_type & 0x80);
930 dev->vendor = l & 0xffff;
931 dev->device = (l >> 16) & 0xffff;
932 dev->cfg_size = pci_cfg_space_size(dev);
Linas Vepstas82081792006-07-10 04:44:46 -0700933 dev->error_state = pci_channel_io_normal;
Keshavamurthy, Anil S994a65e2007-10-21 16:41:46 -0700934 set_pcie_port_type(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935
936 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
937 set this higher, assuming the system even supports it. */
938 dev->dma_mask = 0xffffffff;
939 if (pci_setup_device(dev) < 0) {
940 kfree(dev);
941 return NULL;
942 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +1000943
944 return dev;
945}
946
Sam Ravnborg96bde062007-03-26 21:53:30 -0800947void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +1000948{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949 device_initialize(&dev->dev);
950 dev->dev.release = pci_release_dev;
951 pci_dev_get(dev);
952
Christoph Hellwig87348132006-12-06 20:32:33 -0800953 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -0800955 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956 dev->dev.coherent_dma_mask = 0xffffffffull;
957
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -0800958 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -0800959 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -0800960
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961 /* Fix up broken headers */
962 pci_fixup_device(pci_fixup_header, dev);
963
964 /*
965 * Add the device to our list of discovered devices
966 * and the bus list for fixup functions, etc.
967 */
968 INIT_LIST_HEAD(&dev->global_list);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800969 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800971 up_write(&pci_bus_sem);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +1000972}
973
Sam Ravnborg451124a2008-02-02 22:33:43 +0100974struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +1000975{
976 struct pci_dev *dev;
977
978 dev = pci_scan_device(bus, devfn);
979 if (!dev)
980 return NULL;
981
982 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983
984 return dev;
985}
Adrian Bunkb73e9682007-11-21 15:07:11 -0800986EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700987
988/**
989 * pci_scan_slot - scan a PCI slot on a bus for devices.
990 * @bus: PCI bus to scan
991 * @devfn: slot number to scan (must have zero function.)
992 *
993 * Scan a PCI slot on the specified PCI bus for devices, adding
994 * discovered devices to the @bus->devices list. New devices
995 * will have an empty dev->global_list head.
996 */
Sam Ravnborg96bde062007-03-26 21:53:30 -0800997int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998{
999 int func, nr = 0;
1000 int scan_all_fns;
1001
1002 scan_all_fns = pcibios_scan_all_fns(bus, devfn);
1003
1004 for (func = 0; func < 8; func++, devfn++) {
1005 struct pci_dev *dev;
1006
1007 dev = pci_scan_single_device(bus, devfn);
1008 if (dev) {
1009 nr++;
1010
1011 /*
1012 * If this is a single function device,
1013 * don't scan past the first function.
1014 */
1015 if (!dev->multifunction) {
1016 if (func > 0) {
1017 dev->multifunction = 1;
1018 } else {
1019 break;
1020 }
1021 }
1022 } else {
1023 if (func == 0 && !scan_all_fns)
1024 break;
1025 }
1026 }
1027 return nr;
1028}
1029
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001030unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031{
1032 unsigned int devfn, pass, max = bus->secondary;
1033 struct pci_dev *dev;
1034
1035 pr_debug("PCI: Scanning bus %04x:%02x\n", pci_domain_nr(bus), bus->number);
1036
1037 /* Go find them, Rover! */
1038 for (devfn = 0; devfn < 0x100; devfn += 8)
1039 pci_scan_slot(bus, devfn);
1040
1041 /*
1042 * After performing arch-dependent fixup of the bus, look behind
1043 * all PCI-to-PCI bridges on this bus.
1044 */
1045 pr_debug("PCI: Fixups for bus %04x:%02x\n", pci_domain_nr(bus), bus->number);
1046 pcibios_fixup_bus(bus);
1047 for (pass=0; pass < 2; pass++)
1048 list_for_each_entry(dev, &bus->devices, bus_list) {
1049 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1050 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1051 max = pci_scan_bridge(bus, dev, max, pass);
1052 }
1053
1054 /*
1055 * We've scanned the bus and so we know all about what's on
1056 * the other side of any bridges that may be on this bus plus
1057 * any devices.
1058 *
1059 * Return how far we've got finding sub-buses.
1060 */
1061 pr_debug("PCI: Bus scan for %04x:%02x returning with max=%02x\n",
1062 pci_domain_nr(bus), bus->number, max);
1063 return max;
1064}
1065
Sam Ravnborg96bde062007-03-26 21:53:30 -08001066struct pci_bus * pci_create_bus(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001067 int bus, struct pci_ops *ops, void *sysdata)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068{
1069 int error;
1070 struct pci_bus *b;
1071 struct device *dev;
1072
1073 b = pci_alloc_bus();
1074 if (!b)
1075 return NULL;
1076
1077 dev = kmalloc(sizeof(*dev), GFP_KERNEL);
1078 if (!dev){
1079 kfree(b);
1080 return NULL;
1081 }
1082
1083 b->sysdata = sysdata;
1084 b->ops = ops;
1085
1086 if (pci_find_bus(pci_domain_nr(b), bus)) {
1087 /* If we already got to this bus through a different bridge, ignore it */
1088 pr_debug("PCI: Bus %04x:%02x already known\n", pci_domain_nr(b), bus);
1089 goto err_out;
1090 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001091
1092 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093 list_add_tail(&b->node, &pci_root_buses);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001094 up_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095
1096 memset(dev, 0, sizeof(*dev));
1097 dev->parent = parent;
1098 dev->release = pci_release_bus_bridge_dev;
1099 sprintf(dev->bus_id, "pci%04x:%02x", pci_domain_nr(b), bus);
1100 error = device_register(dev);
1101 if (error)
1102 goto dev_reg_err;
1103 b->bridge = get_device(dev);
1104
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001105 b->dev.class = &pcibus_class;
1106 b->dev.parent = b->bridge;
1107 sprintf(b->dev.bus_id, "%04x:%02x", pci_domain_nr(b), bus);
1108 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109 if (error)
1110 goto class_dev_reg_err;
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001111 error = device_create_file(&b->dev, &dev_attr_cpuaffinity);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112 if (error)
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001113 goto dev_create_file_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114
1115 /* Create legacy_io and legacy_mem files for this bus */
1116 pci_create_legacy_files(b);
1117
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118 b->number = b->secondary = bus;
1119 b->resource[0] = &ioport_resource;
1120 b->resource[1] = &iomem_resource;
1121
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122 return b;
1123
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001124dev_create_file_err:
1125 device_unregister(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126class_dev_reg_err:
1127 device_unregister(dev);
1128dev_reg_err:
Zhang Yanmind71374d2006-06-02 12:35:43 +08001129 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130 list_del(&b->node);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001131 up_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132err_out:
1133 kfree(dev);
1134 kfree(b);
1135 return NULL;
1136}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001137
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001138struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001139 int bus, struct pci_ops *ops, void *sysdata)
1140{
1141 struct pci_bus *b;
1142
1143 b = pci_create_bus(parent, bus, ops, sysdata);
1144 if (b)
1145 b->subordinate = pci_scan_child_bus(b);
1146 return b;
1147}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148EXPORT_SYMBOL(pci_scan_bus_parented);
1149
1150#ifdef CONFIG_HOTPLUG
1151EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152EXPORT_SYMBOL(pci_scan_slot);
1153EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1155#endif
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001156
1157static int __init pci_sort_bf_cmp(const struct pci_dev *a, const struct pci_dev *b)
1158{
1159 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1160 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1161
1162 if (a->bus->number < b->bus->number) return -1;
1163 else if (a->bus->number > b->bus->number) return 1;
1164
1165 if (a->devfn < b->devfn) return -1;
1166 else if (a->devfn > b->devfn) return 1;
1167
1168 return 0;
1169}
1170
1171/*
1172 * Yes, this forcably breaks the klist abstraction temporarily. It
1173 * just wants to sort the klist, not change reference counts and
1174 * take/drop locks rapidly in the process. It does all this while
1175 * holding the lock for the list, so objects can't otherwise be
1176 * added/removed while we're swizzling.
1177 */
1178static void __init pci_insertion_sort_klist(struct pci_dev *a, struct list_head *list)
1179{
1180 struct list_head *pos;
1181 struct klist_node *n;
1182 struct device *dev;
1183 struct pci_dev *b;
1184
1185 list_for_each(pos, list) {
1186 n = container_of(pos, struct klist_node, n_node);
1187 dev = container_of(n, struct device, knode_bus);
1188 b = to_pci_dev(dev);
1189 if (pci_sort_bf_cmp(a, b) <= 0) {
1190 list_move_tail(&a->dev.knode_bus.n_node, &b->dev.knode_bus.n_node);
1191 return;
1192 }
1193 }
1194 list_move_tail(&a->dev.knode_bus.n_node, list);
1195}
1196
1197static void __init pci_sort_breadthfirst_klist(void)
1198{
1199 LIST_HEAD(sorted_devices);
1200 struct list_head *pos, *tmp;
1201 struct klist_node *n;
1202 struct device *dev;
1203 struct pci_dev *pdev;
Greg Kroah-Hartmanb2490722007-11-01 19:41:16 -07001204 struct klist *device_klist;
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001205
Greg Kroah-Hartmanb2490722007-11-01 19:41:16 -07001206 device_klist = bus_get_device_klist(&pci_bus_type);
1207
1208 spin_lock(&device_klist->k_lock);
1209 list_for_each_safe(pos, tmp, &device_klist->k_list) {
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001210 n = container_of(pos, struct klist_node, n_node);
1211 dev = container_of(n, struct device, knode_bus);
1212 pdev = to_pci_dev(dev);
1213 pci_insertion_sort_klist(pdev, &sorted_devices);
1214 }
Greg Kroah-Hartmanb2490722007-11-01 19:41:16 -07001215 list_splice(&sorted_devices, &device_klist->k_list);
1216 spin_unlock(&device_klist->k_lock);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001217}
1218
1219static void __init pci_insertion_sort_devices(struct pci_dev *a, struct list_head *list)
1220{
1221 struct pci_dev *b;
1222
1223 list_for_each_entry(b, list, global_list) {
1224 if (pci_sort_bf_cmp(a, b) <= 0) {
1225 list_move_tail(&a->global_list, &b->global_list);
1226 return;
1227 }
1228 }
1229 list_move_tail(&a->global_list, list);
1230}
1231
1232static void __init pci_sort_breadthfirst_devices(void)
1233{
1234 LIST_HEAD(sorted_devices);
1235 struct pci_dev *dev, *tmp;
1236
1237 down_write(&pci_bus_sem);
1238 list_for_each_entry_safe(dev, tmp, &pci_devices, global_list) {
1239 pci_insertion_sort_devices(dev, &sorted_devices);
1240 }
1241 list_splice(&sorted_devices, &pci_devices);
1242 up_write(&pci_bus_sem);
1243}
1244
1245void __init pci_sort_breadthfirst(void)
1246{
1247 pci_sort_breadthfirst_devices();
1248 pci_sort_breadthfirst_klist();
1249}
1250