blob: ccbea229a0e6f0da88557840e414653bd486aad5 [file] [log] [blame]
Ralf Baechle54176732005-02-07 02:54:29 +00001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Ralf Baechle937a8012006-10-07 19:44:33 +01006 * Copyright (C) 2004, 05, 06 by Ralf Baechle
Ralf Baechle54176732005-02-07 02:54:29 +00007 * Copyright (C) 2005 by MIPS Technologies, Inc.
8 */
Ralf Baechle5e2862e2007-12-06 09:12:28 +00009#include <linux/cpumask.h>
Ralf Baechle54176732005-02-07 02:54:29 +000010#include <linux/oprofile.h>
11#include <linux/interrupt.h>
12#include <linux/smp.h>
Ralf Baechle937a8012006-10-07 19:44:33 +010013#include <asm/irq_regs.h>
Ralf Baechle54176732005-02-07 02:54:29 +000014
15#include "op_impl.h"
16
Ralf Baechle92c7b622006-06-23 18:39:00 +010017#define M_PERFCTL_EXL (1UL << 0)
18#define M_PERFCTL_KERNEL (1UL << 1)
19#define M_PERFCTL_SUPERVISOR (1UL << 2)
20#define M_PERFCTL_USER (1UL << 3)
21#define M_PERFCTL_INTERRUPT_ENABLE (1UL << 4)
Ralf Baechle39a51102008-01-29 10:14:59 +000022#define M_PERFCTL_EVENT(event) (((event) & 0x3ff) << 5)
Ralf Baechle92c7b622006-06-23 18:39:00 +010023#define M_PERFCTL_VPEID(vpe) ((vpe) << 16)
24#define M_PERFCTL_MT_EN(filter) ((filter) << 20)
25#define M_TC_EN_ALL M_PERFCTL_MT_EN(0)
26#define M_TC_EN_VPE M_PERFCTL_MT_EN(1)
27#define M_TC_EN_TC M_PERFCTL_MT_EN(2)
28#define M_PERFCTL_TCID(tcid) ((tcid) << 22)
29#define M_PERFCTL_WIDE (1UL << 30)
30#define M_PERFCTL_MORE (1UL << 31)
Ralf Baechle54176732005-02-07 02:54:29 +000031
Ralf Baechle92c7b622006-06-23 18:39:00 +010032#define M_COUNTER_OVERFLOW (1UL << 31)
33
34#ifdef CONFIG_MIPS_MT_SMP
Ralf Baechlebe609f32006-10-23 13:22:06 +010035#define WHAT (M_TC_EN_VPE | M_PERFCTL_VPEID(smp_processor_id()))
36#define vpe_id() smp_processor_id()
Ralf Baechle5e2862e2007-12-06 09:12:28 +000037
38/*
39 * The number of bits to shift to convert between counters per core and
40 * counters per VPE. There is no reasonable interface atm to obtain the
41 * number of VPEs used by Linux and in the 34K this number is fixed to two
42 * anyways so we hardcore a few things here for the moment. The way it's
43 * done here will ensure that oprofile VSMP kernel will run right on a lesser
44 * core like a 24K also or with maxcpus=1.
45 */
46static inline unsigned int vpe_shift(void)
47{
48 if (num_possible_cpus() > 1)
49 return 1;
50
51 return 0;
52}
53
Ralf Baechle92c7b622006-06-23 18:39:00 +010054#else
Ralf Baechle5e2862e2007-12-06 09:12:28 +000055
Ralf Baechlebe609f32006-10-23 13:22:06 +010056#define WHAT 0
Ralf Baechle6f4c5bd2007-04-24 21:42:20 +010057#define vpe_id() 0
Ralf Baechle5e2862e2007-12-06 09:12:28 +000058
59static inline unsigned int vpe_shift(void)
60{
61 return 0;
62}
63
Ralf Baechle92c7b622006-06-23 18:39:00 +010064#endif
65
Ralf Baechle5e2862e2007-12-06 09:12:28 +000066static inline unsigned int counters_total_to_per_cpu(unsigned int counters)
67{
68 return counters >> vpe_shift();
69}
70
71static inline unsigned int counters_per_cpu_to_total(unsigned int counters)
72{
73 return counters << vpe_shift();
74}
75
Ralf Baechle92c7b622006-06-23 18:39:00 +010076#define __define_perf_accessors(r, n, np) \
77 \
78static inline unsigned int r_c0_ ## r ## n(void) \
79{ \
Ralf Baechlebe609f32006-10-23 13:22:06 +010080 unsigned int cpu = vpe_id(); \
Ralf Baechle92c7b622006-06-23 18:39:00 +010081 \
82 switch (cpu) { \
83 case 0: \
84 return read_c0_ ## r ## n(); \
85 case 1: \
86 return read_c0_ ## r ## np(); \
87 default: \
88 BUG(); \
89 } \
Thiemo Seufer30f244a2006-07-07 10:38:51 +010090 return 0; \
Ralf Baechle92c7b622006-06-23 18:39:00 +010091} \
92 \
93static inline void w_c0_ ## r ## n(unsigned int value) \
94{ \
Ralf Baechlebe609f32006-10-23 13:22:06 +010095 unsigned int cpu = vpe_id(); \
Ralf Baechle92c7b622006-06-23 18:39:00 +010096 \
97 switch (cpu) { \
98 case 0: \
99 write_c0_ ## r ## n(value); \
100 return; \
101 case 1: \
102 write_c0_ ## r ## np(value); \
103 return; \
104 default: \
105 BUG(); \
106 } \
Thiemo Seufer30f244a2006-07-07 10:38:51 +0100107 return; \
Ralf Baechle92c7b622006-06-23 18:39:00 +0100108} \
109
110__define_perf_accessors(perfcntr, 0, 2)
111__define_perf_accessors(perfcntr, 1, 3)
Chris Dearman795a2252007-03-01 17:58:24 +0000112__define_perf_accessors(perfcntr, 2, 0)
113__define_perf_accessors(perfcntr, 3, 1)
Ralf Baechle92c7b622006-06-23 18:39:00 +0100114
115__define_perf_accessors(perfctrl, 0, 2)
116__define_perf_accessors(perfctrl, 1, 3)
Chris Dearman795a2252007-03-01 17:58:24 +0000117__define_perf_accessors(perfctrl, 2, 0)
118__define_perf_accessors(perfctrl, 3, 1)
Ralf Baechle54176732005-02-07 02:54:29 +0000119
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900120struct op_mips_model op_model_mipsxx_ops;
Ralf Baechle54176732005-02-07 02:54:29 +0000121
122static struct mipsxx_register_config {
123 unsigned int control[4];
124 unsigned int counter[4];
125} reg;
126
127/* Compute all of the registers in preparation for enabling profiling. */
128
129static void mipsxx_reg_setup(struct op_counter_config *ctr)
130{
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900131 unsigned int counters = op_model_mipsxx_ops.num_counters;
Ralf Baechle54176732005-02-07 02:54:29 +0000132 int i;
133
134 /* Compute the performance counter control word. */
Ralf Baechle54176732005-02-07 02:54:29 +0000135 for (i = 0; i < counters; i++) {
136 reg.control[i] = 0;
137 reg.counter[i] = 0;
138
139 if (!ctr[i].enabled)
140 continue;
141
142 reg.control[i] = M_PERFCTL_EVENT(ctr[i].event) |
143 M_PERFCTL_INTERRUPT_ENABLE;
144 if (ctr[i].kernel)
145 reg.control[i] |= M_PERFCTL_KERNEL;
146 if (ctr[i].user)
147 reg.control[i] |= M_PERFCTL_USER;
148 if (ctr[i].exl)
149 reg.control[i] |= M_PERFCTL_EXL;
150 reg.counter[i] = 0x80000000 - ctr[i].count;
151 }
152}
153
154/* Program all of the registers in preparation for enabling profiling. */
155
Ralf Baechle49a89ef2007-10-11 23:46:15 +0100156static void mipsxx_cpu_setup(void *args)
Ralf Baechle54176732005-02-07 02:54:29 +0000157{
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900158 unsigned int counters = op_model_mipsxx_ops.num_counters;
Ralf Baechle54176732005-02-07 02:54:29 +0000159
160 switch (counters) {
161 case 4:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100162 w_c0_perfctrl3(0);
163 w_c0_perfcntr3(reg.counter[3]);
Ralf Baechle54176732005-02-07 02:54:29 +0000164 case 3:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100165 w_c0_perfctrl2(0);
166 w_c0_perfcntr2(reg.counter[2]);
Ralf Baechle54176732005-02-07 02:54:29 +0000167 case 2:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100168 w_c0_perfctrl1(0);
169 w_c0_perfcntr1(reg.counter[1]);
Ralf Baechle54176732005-02-07 02:54:29 +0000170 case 1:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100171 w_c0_perfctrl0(0);
172 w_c0_perfcntr0(reg.counter[0]);
Ralf Baechle54176732005-02-07 02:54:29 +0000173 }
174}
175
176/* Start all counters on current CPU */
177static void mipsxx_cpu_start(void *args)
178{
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900179 unsigned int counters = op_model_mipsxx_ops.num_counters;
Ralf Baechle54176732005-02-07 02:54:29 +0000180
181 switch (counters) {
182 case 4:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100183 w_c0_perfctrl3(WHAT | reg.control[3]);
Ralf Baechle54176732005-02-07 02:54:29 +0000184 case 3:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100185 w_c0_perfctrl2(WHAT | reg.control[2]);
Ralf Baechle54176732005-02-07 02:54:29 +0000186 case 2:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100187 w_c0_perfctrl1(WHAT | reg.control[1]);
Ralf Baechle54176732005-02-07 02:54:29 +0000188 case 1:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100189 w_c0_perfctrl0(WHAT | reg.control[0]);
Ralf Baechle54176732005-02-07 02:54:29 +0000190 }
191}
192
193/* Stop all counters on current CPU */
194static void mipsxx_cpu_stop(void *args)
195{
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900196 unsigned int counters = op_model_mipsxx_ops.num_counters;
Ralf Baechle54176732005-02-07 02:54:29 +0000197
198 switch (counters) {
199 case 4:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100200 w_c0_perfctrl3(0);
Ralf Baechle54176732005-02-07 02:54:29 +0000201 case 3:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100202 w_c0_perfctrl2(0);
Ralf Baechle54176732005-02-07 02:54:29 +0000203 case 2:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100204 w_c0_perfctrl1(0);
Ralf Baechle54176732005-02-07 02:54:29 +0000205 case 1:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100206 w_c0_perfctrl0(0);
Ralf Baechle54176732005-02-07 02:54:29 +0000207 }
208}
209
Ralf Baechle937a8012006-10-07 19:44:33 +0100210static int mipsxx_perfcount_handler(void)
Ralf Baechle54176732005-02-07 02:54:29 +0000211{
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900212 unsigned int counters = op_model_mipsxx_ops.num_counters;
Ralf Baechle54176732005-02-07 02:54:29 +0000213 unsigned int control;
214 unsigned int counter;
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100215 int handled = IRQ_NONE;
216
217 if (cpu_has_mips_r2 && !(read_c0_cause() & (1 << 26)))
218 return handled;
Ralf Baechle54176732005-02-07 02:54:29 +0000219
220 switch (counters) {
221#define HANDLE_COUNTER(n) \
222 case n + 1: \
Ralf Baechle92c7b622006-06-23 18:39:00 +0100223 control = r_c0_perfctrl ## n(); \
224 counter = r_c0_perfcntr ## n(); \
Ralf Baechle54176732005-02-07 02:54:29 +0000225 if ((control & M_PERFCTL_INTERRUPT_ENABLE) && \
226 (counter & M_COUNTER_OVERFLOW)) { \
Ralf Baechle937a8012006-10-07 19:44:33 +0100227 oprofile_add_sample(get_irq_regs(), n); \
Ralf Baechle92c7b622006-06-23 18:39:00 +0100228 w_c0_perfcntr ## n(reg.counter[n]); \
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100229 handled = IRQ_HANDLED; \
Ralf Baechle54176732005-02-07 02:54:29 +0000230 }
231 HANDLE_COUNTER(3)
232 HANDLE_COUNTER(2)
233 HANDLE_COUNTER(1)
234 HANDLE_COUNTER(0)
235 }
Ralf Baechleba339c02005-12-09 12:29:38 +0000236
237 return handled;
Ralf Baechle54176732005-02-07 02:54:29 +0000238}
239
240#define M_CONFIG1_PC (1 << 4)
241
Ralf Baechle92c7b622006-06-23 18:39:00 +0100242static inline int __n_counters(void)
Ralf Baechle54176732005-02-07 02:54:29 +0000243{
244 if (!(read_c0_config1() & M_CONFIG1_PC))
245 return 0;
Ralf Baechle92c7b622006-06-23 18:39:00 +0100246 if (!(r_c0_perfctrl0() & M_PERFCTL_MORE))
Ralf Baechle54176732005-02-07 02:54:29 +0000247 return 1;
Ralf Baechle92c7b622006-06-23 18:39:00 +0100248 if (!(r_c0_perfctrl1() & M_PERFCTL_MORE))
Ralf Baechle54176732005-02-07 02:54:29 +0000249 return 2;
Ralf Baechle92c7b622006-06-23 18:39:00 +0100250 if (!(r_c0_perfctrl2() & M_PERFCTL_MORE))
Ralf Baechle54176732005-02-07 02:54:29 +0000251 return 3;
252
253 return 4;
254}
255
Ralf Baechle92c7b622006-06-23 18:39:00 +0100256static inline int n_counters(void)
257{
Ralf Baechle714cfe72006-10-23 00:44:02 +0100258 int counters;
259
Ralf Baechle10cc3522007-10-11 23:46:15 +0100260 switch (current_cpu_type()) {
Ralf Baechle714cfe72006-10-23 00:44:02 +0100261 case CPU_R10000:
262 counters = 2;
Ralf Baechle148171b2007-02-28 15:34:22 +0000263 break;
Ralf Baechle714cfe72006-10-23 00:44:02 +0100264
265 case CPU_R12000:
266 case CPU_R14000:
267 counters = 4;
Ralf Baechle148171b2007-02-28 15:34:22 +0000268 break;
Ralf Baechle714cfe72006-10-23 00:44:02 +0100269
270 default:
271 counters = __n_counters();
272 }
Ralf Baechle92c7b622006-06-23 18:39:00 +0100273
Ralf Baechle92c7b622006-06-23 18:39:00 +0100274 return counters;
275}
276
Ralf Baechle54176732005-02-07 02:54:29 +0000277static inline void reset_counters(int counters)
278{
279 switch (counters) {
280 case 4:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100281 w_c0_perfctrl3(0);
282 w_c0_perfcntr3(0);
Ralf Baechle54176732005-02-07 02:54:29 +0000283 case 3:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100284 w_c0_perfctrl2(0);
285 w_c0_perfcntr2(0);
Ralf Baechle54176732005-02-07 02:54:29 +0000286 case 2:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100287 w_c0_perfctrl1(0);
288 w_c0_perfcntr1(0);
Ralf Baechle54176732005-02-07 02:54:29 +0000289 case 1:
Ralf Baechle92c7b622006-06-23 18:39:00 +0100290 w_c0_perfctrl0(0);
291 w_c0_perfcntr0(0);
Ralf Baechle54176732005-02-07 02:54:29 +0000292 }
293}
294
295static int __init mipsxx_init(void)
296{
297 int counters;
298
299 counters = n_counters();
Ralf Baechle9efeae92005-12-09 12:34:45 +0000300 if (counters == 0) {
301 printk(KERN_ERR "Oprofile: CPU has no performance counters\n");
Ralf Baechle54176732005-02-07 02:54:29 +0000302 return -ENODEV;
Ralf Baechle9efeae92005-12-09 12:34:45 +0000303 }
Ralf Baechle54176732005-02-07 02:54:29 +0000304
305 reset_counters(counters);
306
Ralf Baechle5e2862e2007-12-06 09:12:28 +0000307 counters = counters_total_to_per_cpu(counters);
Chris Dearman795a2252007-03-01 17:58:24 +0000308
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900309 op_model_mipsxx_ops.num_counters = counters;
Ralf Baechle10cc3522007-10-11 23:46:15 +0100310 switch (current_cpu_type()) {
Ralf Baechle20659882005-12-09 12:42:13 +0000311 case CPU_20KC:
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900312 op_model_mipsxx_ops.cpu_type = "mips/20K";
Ralf Baechle20659882005-12-09 12:42:13 +0000313 break;
314
Ralf Baechle54176732005-02-07 02:54:29 +0000315 case CPU_24K:
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900316 op_model_mipsxx_ops.cpu_type = "mips/24K";
Ralf Baechle54176732005-02-07 02:54:29 +0000317 break;
318
Ralf Baechle20659882005-12-09 12:42:13 +0000319 case CPU_25KF:
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900320 op_model_mipsxx_ops.cpu_type = "mips/25K";
Ralf Baechle20659882005-12-09 12:42:13 +0000321 break;
322
Ralf Baechlefcfd9802006-02-01 17:54:30 +0000323 case CPU_34K:
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900324 op_model_mipsxx_ops.cpu_type = "mips/34K";
Ralf Baechlefcfd9802006-02-01 17:54:30 +0000325 break;
Chris Dearmanc6209532006-05-02 14:08:46 +0100326
327 case CPU_74K:
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900328 op_model_mipsxx_ops.cpu_type = "mips/74K";
Chris Dearmanc6209532006-05-02 14:08:46 +0100329 break;
Ralf Baechlefcfd9802006-02-01 17:54:30 +0000330
Ralf Baechle20659882005-12-09 12:42:13 +0000331 case CPU_5KC:
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900332 op_model_mipsxx_ops.cpu_type = "mips/5K";
Ralf Baechle20659882005-12-09 12:42:13 +0000333 break;
334
Ralf Baechle714cfe72006-10-23 00:44:02 +0100335 case CPU_R10000:
336 if ((current_cpu_data.processor_id & 0xff) == 0x20)
337 op_model_mipsxx_ops.cpu_type = "mips/r10000-v2.x";
338 else
339 op_model_mipsxx_ops.cpu_type = "mips/r10000";
340 break;
341
342 case CPU_R12000:
343 case CPU_R14000:
344 op_model_mipsxx_ops.cpu_type = "mips/r12000";
345 break;
346
Mark Masonc03bc122006-01-17 12:06:32 -0800347 case CPU_SB1:
348 case CPU_SB1A:
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900349 op_model_mipsxx_ops.cpu_type = "mips/sb1";
Mark Masonc03bc122006-01-17 12:06:32 -0800350 break;
351
Ralf Baechle54176732005-02-07 02:54:29 +0000352 default:
353 printk(KERN_ERR "Profiling unsupported for this CPU\n");
354
355 return -ENODEV;
356 }
357
358 perf_irq = mipsxx_perfcount_handler;
359
360 return 0;
361}
362
363static void mipsxx_exit(void)
364{
Chris Dearman795a2252007-03-01 17:58:24 +0000365 int counters = op_model_mipsxx_ops.num_counters;
Ralf Baechle5e2862e2007-12-06 09:12:28 +0000366
367 counters = counters_per_cpu_to_total(counters);
Chris Dearman795a2252007-03-01 17:58:24 +0000368 reset_counters(counters);
Ralf Baechle54176732005-02-07 02:54:29 +0000369
370 perf_irq = null_perf_irq;
371}
372
Atsushi Nemoto1acf1ca2006-05-23 16:42:38 +0900373struct op_mips_model op_model_mipsxx_ops = {
Ralf Baechle54176732005-02-07 02:54:29 +0000374 .reg_setup = mipsxx_reg_setup,
375 .cpu_setup = mipsxx_cpu_setup,
376 .init = mipsxx_init,
377 .exit = mipsxx_exit,
378 .cpu_start = mipsxx_cpu_start,
379 .cpu_stop = mipsxx_cpu_stop,
380};