blob: 12e9753f5ad9c1b0325c78ade1a456a44fed5cc4 [file] [log] [blame]
Vimal Singh2f70a1e2010-02-15 10:03:33 -08001/*
2 * gpmc-nand.c
3 *
4 * Copyright (C) 2009 Texas Instruments
5 * Vimal Singh <vimalsingh@ti.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11
12#include <linux/kernel.h>
13#include <linux/platform_device.h>
14#include <linux/io.h>
Sukumar Ghoraid5ce2b62011-01-28 15:42:03 +053015#include <linux/mtd/nand.h>
Arnd Bergmann22037472012-08-24 15:21:06 +020016#include <linux/platform_data/mtd-nand-omap2.h>
Vimal Singh2f70a1e2010-02-15 10:03:33 -080017
18#include <asm/mach/flash.h>
19
Afzal Mohammed3ef5d002012-10-05 10:37:27 +053020#include "gpmc.h"
Tony Lindgrendbc04162012-08-31 10:59:07 -070021#include "soc.h"
Afzal Mohammedbc3668e2012-09-29 12:26:13 +053022#include "gpmc-nand.h"
23
24/* minimum size for IO mapping */
25#define NAND_IO_SIZE 4
Tony Lindgrendbc04162012-08-31 10:59:07 -070026
Afzal Mohammed2ee30f02012-08-30 12:53:24 -070027static struct resource gpmc_nand_resource[] = {
28 {
29 .flags = IORESOURCE_MEM,
30 },
31 {
32 .flags = IORESOURCE_IRQ,
33 },
34 {
35 .flags = IORESOURCE_IRQ,
36 },
Vimal Singh2f70a1e2010-02-15 10:03:33 -080037};
38
39static struct platform_device gpmc_nand_device = {
40 .name = "omap2-nand",
41 .id = 0,
Afzal Mohammed2ee30f02012-08-30 12:53:24 -070042 .num_resources = ARRAY_SIZE(gpmc_nand_resource),
43 .resource = gpmc_nand_resource,
Vimal Singh2f70a1e2010-02-15 10:03:33 -080044};
45
Afzal Mohammedbc3668e2012-09-29 12:26:13 +053046static int omap2_nand_gpmc_retime(
47 struct omap_nand_platform_data *gpmc_nand_data,
48 struct gpmc_timings *gpmc_t)
Vimal Singh2f70a1e2010-02-15 10:03:33 -080049{
50 struct gpmc_timings t;
51 int err;
52
Vimal Singh2f70a1e2010-02-15 10:03:33 -080053 memset(&t, 0, sizeof(t));
Afzal Mohammedbc3668e2012-09-29 12:26:13 +053054 t.sync_clk = gpmc_t->sync_clk;
Afzal Mohammeda1bfdc62012-09-18 14:43:37 +053055 t.cs_on = gpmc_t->cs_on;
56 t.adv_on = gpmc_t->adv_on;
Vimal Singh2f70a1e2010-02-15 10:03:33 -080057
58 /* Read */
Afzal Mohammeda1bfdc62012-09-18 14:43:37 +053059 t.adv_rd_off = gpmc_t->adv_rd_off;
Vimal Singh2f70a1e2010-02-15 10:03:33 -080060 t.oe_on = t.adv_on;
Afzal Mohammeda1bfdc62012-09-18 14:43:37 +053061 t.access = gpmc_t->access;
62 t.oe_off = gpmc_t->oe_off;
63 t.cs_rd_off = gpmc_t->cs_rd_off;
64 t.rd_cycle = gpmc_t->rd_cycle;
Vimal Singh2f70a1e2010-02-15 10:03:33 -080065
66 /* Write */
Afzal Mohammeda1bfdc62012-09-18 14:43:37 +053067 t.adv_wr_off = gpmc_t->adv_wr_off;
Vimal Singh2f70a1e2010-02-15 10:03:33 -080068 t.we_on = t.oe_on;
69 if (cpu_is_omap34xx()) {
Afzal Mohammeda1bfdc62012-09-18 14:43:37 +053070 t.wr_data_mux_bus = gpmc_t->wr_data_mux_bus;
71 t.wr_access = gpmc_t->wr_access;
Vimal Singh2f70a1e2010-02-15 10:03:33 -080072 }
Afzal Mohammeda1bfdc62012-09-18 14:43:37 +053073 t.we_off = gpmc_t->we_off;
74 t.cs_wr_off = gpmc_t->cs_wr_off;
75 t.wr_cycle = gpmc_t->wr_cycle;
Vimal Singh2f70a1e2010-02-15 10:03:33 -080076
Vimal Singh2f70a1e2010-02-15 10:03:33 -080077 err = gpmc_cs_set_timings(gpmc_nand_data->cs, &t);
78 if (err)
79 return err;
80
81 return 0;
82}
83
Daniel Mack504f3c62012-12-14 11:36:42 +010084static bool gpmc_hwecc_bch_capable(enum omap_ecc ecc_opt)
Afzal Mohammed3852ccd2012-10-01 02:47:28 +053085{
86 /* support only OMAP3 class */
Daniel Mackf50a0382012-12-14 11:36:43 +010087 if (!cpu_is_omap34xx() && !soc_is_am33xx()) {
Afzal Mohammed3852ccd2012-10-01 02:47:28 +053088 pr_err("BCH ecc is not supported on this CPU\n");
89 return 0;
90 }
91
92 /*
Daniel Mackf50a0382012-12-14 11:36:43 +010093 * For now, assume 4-bit mode is only supported on OMAP3630 ES1.x, x>=1
94 * and AM33xx derivates. Other chips may be added if confirmed to work.
Afzal Mohammed3852ccd2012-10-01 02:47:28 +053095 */
96 if ((ecc_opt == OMAP_ECC_BCH4_CODE_HW) &&
Daniel Mackf50a0382012-12-14 11:36:43 +010097 (!cpu_is_omap3630() || (GET_OMAP_REVISION() == 0)) &&
98 (!soc_is_am33xx())) {
Afzal Mohammed3852ccd2012-10-01 02:47:28 +053099 pr_err("BCH 4-bit mode is not supported on this CPU\n");
100 return 0;
101 }
102
103 return 1;
104}
105
Daniel Mack504f3c62012-12-14 11:36:42 +0100106int gpmc_nand_init(struct omap_nand_platform_data *gpmc_nand_data,
107 struct gpmc_timings *gpmc_t)
Vimal Singh2f70a1e2010-02-15 10:03:33 -0800108{
Vimal Singh2f70a1e2010-02-15 10:03:33 -0800109 int err = 0;
Jon Hunter24db7ec2013-02-21 15:43:08 -0600110 struct gpmc_settings s;
Vimal Singh2f70a1e2010-02-15 10:03:33 -0800111 struct device *dev = &gpmc_nand_device.dev;
112
Jon Hunter24db7ec2013-02-21 15:43:08 -0600113 memset(&s, 0, sizeof(struct gpmc_settings));
114
Vimal Singh2f70a1e2010-02-15 10:03:33 -0800115 gpmc_nand_device.dev.platform_data = gpmc_nand_data;
116
117 err = gpmc_cs_request(gpmc_nand_data->cs, NAND_IO_SIZE,
Afzal Mohammed2ee30f02012-08-30 12:53:24 -0700118 (unsigned long *)&gpmc_nand_resource[0].start);
Vimal Singh2f70a1e2010-02-15 10:03:33 -0800119 if (err < 0) {
Ezequiel Garcia097c9da2013-02-12 16:22:20 -0300120 dev_err(dev, "Cannot request GPMC CS %d, error %d\n",
121 gpmc_nand_data->cs, err);
Vimal Singh2f70a1e2010-02-15 10:03:33 -0800122 return err;
123 }
124
Afzal Mohammed2ee30f02012-08-30 12:53:24 -0700125 gpmc_nand_resource[0].end = gpmc_nand_resource[0].start +
126 NAND_IO_SIZE - 1;
Afzal Mohammed9222e3a2012-08-30 12:53:23 -0700127
Afzal Mohammed2ee30f02012-08-30 12:53:24 -0700128 gpmc_nand_resource[1].start =
129 gpmc_get_client_irq(GPMC_IRQ_FIFOEVENTENABLE);
130 gpmc_nand_resource[2].start =
131 gpmc_get_client_irq(GPMC_IRQ_COUNT_EVENT);
Afzal Mohammedbc3668e2012-09-29 12:26:13 +0530132
133 if (gpmc_t) {
134 err = omap2_nand_gpmc_retime(gpmc_nand_data, gpmc_t);
135 if (err < 0) {
136 dev_err(dev, "Unable to set gpmc timings: %d\n", err);
137 return err;
138 }
Vimal Singh2f70a1e2010-02-15 10:03:33 -0800139
Jon Hunter24db7ec2013-02-21 15:43:08 -0600140 s.device_nand = true;
141
142 /* Enable RD PIN Monitoring Reg */
143 if (gpmc_nand_data->dev_ready) {
144 s.wait_on_read = true;
145 s.wait_on_write = true;
146 }
147
148 if (gpmc_nand_data->devsize == NAND_BUSWIDTH_16)
149 s.device_width = GPMC_DEVWIDTH_16BIT;
150 else
151 s.device_width = GPMC_DEVWIDTH_8BIT;
152
153 err = gpmc_cs_program_settings(gpmc_nand_data->cs, &s);
154 if (err < 0)
155 goto out_free_cs;
156
Jon Hunter3a544352013-02-21 13:00:21 -0600157 err = gpmc_configure(GPMC_CONFIG_WP, 0);
Jon Hunter24db7ec2013-02-21 15:43:08 -0600158 if (err < 0)
159 goto out_free_cs;
Vimal Singh2f70a1e2010-02-15 10:03:33 -0800160 }
161
Afzal Mohammedd126d012012-08-30 12:53:22 -0700162 gpmc_update_nand_reg(&gpmc_nand_data->reg, gpmc_nand_data->cs);
163
Afzal Mohammed3852ccd2012-10-01 02:47:28 +0530164 if (!gpmc_hwecc_bch_capable(gpmc_nand_data->ecc_opt))
165 return -EINVAL;
166
Vimal Singh2f70a1e2010-02-15 10:03:33 -0800167 err = platform_device_register(&gpmc_nand_device);
168 if (err < 0) {
169 dev_err(dev, "Unable to register NAND device\n");
170 goto out_free_cs;
171 }
172
173 return 0;
174
175out_free_cs:
176 gpmc_cs_free(gpmc_nand_data->cs);
177
178 return err;
179}