blob: 4cea3ef752264dd8fb6991ea1ddcf5e3ccc03bc6 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * sata_nv.c - NVIDIA nForce SATA
3 *
4 * Copyright 2004 NVIDIA Corp. All rights reserved.
5 * Copyright 2004 Andrew Chew
6 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaa7e16d2005-08-29 15:12:56 -04008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2, or (at your option)
11 * any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; see the file COPYING. If not, write to
20 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
Linus Torvalds1da177e2005-04-16 15:20:36 -070021 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040022 *
23 * libata documentation is available via 'make {ps|pdf}docs',
24 * as Documentation/DocBook/libata.*
25 *
26 * No hardware documentation available outside of NVIDIA.
27 * This driver programs the NVIDIA SATA controller in a similar
28 * fashion as with other PCI IDE BMDMA controllers, with a few
29 * NV-specific details such as register offsets, SATA phy location,
30 * hotplug info, etc.
31 *
Robert Hancockfbbb2622006-10-27 19:08:41 -070032 * CK804/MCP04 controllers support an alternate programming interface
33 * similar to the ADMA specification (with some modifications).
34 * This allows the use of NCQ. Non-DMA-mapped ATA commands are still
35 * sent through the legacy interface.
36 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070037 */
38
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <linux/kernel.h>
40#include <linux/module.h>
41#include <linux/pci.h>
42#include <linux/init.h>
43#include <linux/blkdev.h>
44#include <linux/delay.h>
45#include <linux/interrupt.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050046#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <scsi/scsi_host.h>
Robert Hancockfbbb2622006-10-27 19:08:41 -070048#include <scsi/scsi_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <linux/libata.h>
50
51#define DRV_NAME "sata_nv"
Robert Hancockcdf56bc2007-01-03 18:13:57 -060052#define DRV_VERSION "3.3"
Robert Hancockfbbb2622006-10-27 19:08:41 -070053
54#define NV_ADMA_DMA_BOUNDARY 0xffffffffUL
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Jeff Garzik10ad05d2006-03-22 23:50:50 -050056enum {
Tejun Heo0d5ff562007-02-01 15:06:36 +090057 NV_MMIO_BAR = 5,
58
Jeff Garzik10ad05d2006-03-22 23:50:50 -050059 NV_PORTS = 2,
60 NV_PIO_MASK = 0x1f,
61 NV_MWDMA_MASK = 0x07,
62 NV_UDMA_MASK = 0x7f,
63 NV_PORT0_SCR_REG_OFFSET = 0x00,
64 NV_PORT1_SCR_REG_OFFSET = 0x40,
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
Tejun Heo27e4b272006-06-17 15:49:55 +090066 /* INT_STATUS/ENABLE */
Jeff Garzik10ad05d2006-03-22 23:50:50 -050067 NV_INT_STATUS = 0x10,
Jeff Garzik10ad05d2006-03-22 23:50:50 -050068 NV_INT_ENABLE = 0x11,
Tejun Heo27e4b272006-06-17 15:49:55 +090069 NV_INT_STATUS_CK804 = 0x440,
Jeff Garzik10ad05d2006-03-22 23:50:50 -050070 NV_INT_ENABLE_CK804 = 0x441,
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Tejun Heo27e4b272006-06-17 15:49:55 +090072 /* INT_STATUS/ENABLE bits */
73 NV_INT_DEV = 0x01,
74 NV_INT_PM = 0x02,
75 NV_INT_ADDED = 0x04,
76 NV_INT_REMOVED = 0x08,
77
78 NV_INT_PORT_SHIFT = 4, /* each port occupies 4 bits */
79
Tejun Heo39f87582006-06-17 15:49:56 +090080 NV_INT_ALL = 0x0f,
Tejun Heo5a44eff2006-06-17 15:49:56 +090081 NV_INT_MASK = NV_INT_DEV |
82 NV_INT_ADDED | NV_INT_REMOVED,
Tejun Heo39f87582006-06-17 15:49:56 +090083
Tejun Heo27e4b272006-06-17 15:49:55 +090084 /* INT_CONFIG */
Jeff Garzik10ad05d2006-03-22 23:50:50 -050085 NV_INT_CONFIG = 0x12,
86 NV_INT_CONFIG_METHD = 0x01, // 0 = INT, 1 = SMI
Linus Torvalds1da177e2005-04-16 15:20:36 -070087
Jeff Garzik10ad05d2006-03-22 23:50:50 -050088 // For PCI config register 20
89 NV_MCP_SATA_CFG_20 = 0x50,
90 NV_MCP_SATA_CFG_20_SATA_SPACE_EN = 0x04,
Robert Hancockfbbb2622006-10-27 19:08:41 -070091 NV_MCP_SATA_CFG_20_PORT0_EN = (1 << 17),
92 NV_MCP_SATA_CFG_20_PORT1_EN = (1 << 16),
93 NV_MCP_SATA_CFG_20_PORT0_PWB_EN = (1 << 14),
94 NV_MCP_SATA_CFG_20_PORT1_PWB_EN = (1 << 12),
95
96 NV_ADMA_MAX_CPBS = 32,
97 NV_ADMA_CPB_SZ = 128,
98 NV_ADMA_APRD_SZ = 16,
99 NV_ADMA_SGTBL_LEN = (1024 - NV_ADMA_CPB_SZ) /
100 NV_ADMA_APRD_SZ,
101 NV_ADMA_SGTBL_TOTAL_LEN = NV_ADMA_SGTBL_LEN + 5,
102 NV_ADMA_SGTBL_SZ = NV_ADMA_SGTBL_LEN * NV_ADMA_APRD_SZ,
103 NV_ADMA_PORT_PRIV_DMA_SZ = NV_ADMA_MAX_CPBS *
104 (NV_ADMA_CPB_SZ + NV_ADMA_SGTBL_SZ),
105
106 /* BAR5 offset to ADMA general registers */
107 NV_ADMA_GEN = 0x400,
108 NV_ADMA_GEN_CTL = 0x00,
109 NV_ADMA_NOTIFIER_CLEAR = 0x30,
110
111 /* BAR5 offset to ADMA ports */
112 NV_ADMA_PORT = 0x480,
113
114 /* size of ADMA port register space */
115 NV_ADMA_PORT_SIZE = 0x100,
116
117 /* ADMA port registers */
118 NV_ADMA_CTL = 0x40,
119 NV_ADMA_CPB_COUNT = 0x42,
120 NV_ADMA_NEXT_CPB_IDX = 0x43,
121 NV_ADMA_STAT = 0x44,
122 NV_ADMA_CPB_BASE_LOW = 0x48,
123 NV_ADMA_CPB_BASE_HIGH = 0x4C,
124 NV_ADMA_APPEND = 0x50,
125 NV_ADMA_NOTIFIER = 0x68,
126 NV_ADMA_NOTIFIER_ERROR = 0x6C,
127
128 /* NV_ADMA_CTL register bits */
129 NV_ADMA_CTL_HOTPLUG_IEN = (1 << 0),
130 NV_ADMA_CTL_CHANNEL_RESET = (1 << 5),
131 NV_ADMA_CTL_GO = (1 << 7),
132 NV_ADMA_CTL_AIEN = (1 << 8),
133 NV_ADMA_CTL_READ_NON_COHERENT = (1 << 11),
134 NV_ADMA_CTL_WRITE_NON_COHERENT = (1 << 12),
135
136 /* CPB response flag bits */
137 NV_CPB_RESP_DONE = (1 << 0),
138 NV_CPB_RESP_ATA_ERR = (1 << 3),
139 NV_CPB_RESP_CMD_ERR = (1 << 4),
140 NV_CPB_RESP_CPB_ERR = (1 << 7),
141
142 /* CPB control flag bits */
143 NV_CPB_CTL_CPB_VALID = (1 << 0),
144 NV_CPB_CTL_QUEUE = (1 << 1),
145 NV_CPB_CTL_APRD_VALID = (1 << 2),
146 NV_CPB_CTL_IEN = (1 << 3),
147 NV_CPB_CTL_FPDMA = (1 << 4),
148
149 /* APRD flags */
150 NV_APRD_WRITE = (1 << 1),
151 NV_APRD_END = (1 << 2),
152 NV_APRD_CONT = (1 << 3),
153
154 /* NV_ADMA_STAT flags */
155 NV_ADMA_STAT_TIMEOUT = (1 << 0),
156 NV_ADMA_STAT_HOTUNPLUG = (1 << 1),
157 NV_ADMA_STAT_HOTPLUG = (1 << 2),
158 NV_ADMA_STAT_CPBERR = (1 << 4),
159 NV_ADMA_STAT_SERROR = (1 << 5),
160 NV_ADMA_STAT_CMD_COMPLETE = (1 << 6),
161 NV_ADMA_STAT_IDLE = (1 << 8),
162 NV_ADMA_STAT_LEGACY = (1 << 9),
163 NV_ADMA_STAT_STOPPED = (1 << 10),
164 NV_ADMA_STAT_DONE = (1 << 12),
165 NV_ADMA_STAT_ERR = NV_ADMA_STAT_CPBERR |
166 NV_ADMA_STAT_TIMEOUT,
167
168 /* port flags */
169 NV_ADMA_PORT_REGISTER_MODE = (1 << 0),
Robert Hancock2dec7552006-11-26 14:20:19 -0600170 NV_ADMA_ATAPI_SETUP_COMPLETE = (1 << 1),
Robert Hancockfbbb2622006-10-27 19:08:41 -0700171
Jeff Garzik10ad05d2006-03-22 23:50:50 -0500172};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173
Robert Hancockfbbb2622006-10-27 19:08:41 -0700174/* ADMA Physical Region Descriptor - one SG segment */
175struct nv_adma_prd {
176 __le64 addr;
177 __le32 len;
178 u8 flags;
179 u8 packet_len;
180 __le16 reserved;
181};
182
183enum nv_adma_regbits {
184 CMDEND = (1 << 15), /* end of command list */
185 WNB = (1 << 14), /* wait-not-BSY */
186 IGN = (1 << 13), /* ignore this entry */
187 CS1n = (1 << (4 + 8)), /* std. PATA signals follow... */
188 DA2 = (1 << (2 + 8)),
189 DA1 = (1 << (1 + 8)),
190 DA0 = (1 << (0 + 8)),
191};
192
193/* ADMA Command Parameter Block
194 The first 5 SG segments are stored inside the Command Parameter Block itself.
195 If there are more than 5 segments the remainder are stored in a separate
196 memory area indicated by next_aprd. */
197struct nv_adma_cpb {
198 u8 resp_flags; /* 0 */
199 u8 reserved1; /* 1 */
200 u8 ctl_flags; /* 2 */
201 /* len is length of taskfile in 64 bit words */
202 u8 len; /* 3 */
203 u8 tag; /* 4 */
204 u8 next_cpb_idx; /* 5 */
205 __le16 reserved2; /* 6-7 */
206 __le16 tf[12]; /* 8-31 */
207 struct nv_adma_prd aprd[5]; /* 32-111 */
208 __le64 next_aprd; /* 112-119 */
209 __le64 reserved3; /* 120-127 */
210};
211
212
213struct nv_adma_port_priv {
214 struct nv_adma_cpb *cpb;
215 dma_addr_t cpb_dma;
216 struct nv_adma_prd *aprd;
217 dma_addr_t aprd_dma;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600218 void __iomem * ctl_block;
219 void __iomem * gen_block;
220 void __iomem * notifier_clear_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700221 u8 flags;
Robert Hancock5e5c74a2007-02-19 18:42:30 -0600222 int last_issue_ncq;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700223};
224
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600225struct nv_host_priv {
226 unsigned long type;
227};
228
Robert Hancockfbbb2622006-10-27 19:08:41 -0700229#define NV_ADMA_CHECK_INTR(GCTL, PORT) ((GCTL) & ( 1 << (19 + (12 * (PORT)))))
230
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231static int nv_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600232static void nv_remove_one (struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900233#ifdef CONFIG_PM
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600234static int nv_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900235#endif
Jeff Garzikcca39742006-08-24 03:19:22 -0400236static void nv_ck804_host_stop(struct ata_host *host);
David Howells7d12e782006-10-05 14:55:46 +0100237static irqreturn_t nv_generic_interrupt(int irq, void *dev_instance);
238static irqreturn_t nv_nf2_interrupt(int irq, void *dev_instance);
239static irqreturn_t nv_ck804_interrupt(int irq, void *dev_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240static u32 nv_scr_read (struct ata_port *ap, unsigned int sc_reg);
241static void nv_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242
Tejun Heo39f87582006-06-17 15:49:56 +0900243static void nv_nf2_freeze(struct ata_port *ap);
244static void nv_nf2_thaw(struct ata_port *ap);
245static void nv_ck804_freeze(struct ata_port *ap);
246static void nv_ck804_thaw(struct ata_port *ap);
247static void nv_error_handler(struct ata_port *ap);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700248static int nv_adma_slave_config(struct scsi_device *sdev);
Robert Hancock2dec7552006-11-26 14:20:19 -0600249static int nv_adma_check_atapi_dma(struct ata_queued_cmd *qc);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700250static void nv_adma_qc_prep(struct ata_queued_cmd *qc);
251static unsigned int nv_adma_qc_issue(struct ata_queued_cmd *qc);
252static irqreturn_t nv_adma_interrupt(int irq, void *dev_instance);
253static void nv_adma_irq_clear(struct ata_port *ap);
254static int nv_adma_port_start(struct ata_port *ap);
255static void nv_adma_port_stop(struct ata_port *ap);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900256#ifdef CONFIG_PM
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600257static int nv_adma_port_suspend(struct ata_port *ap, pm_message_t mesg);
258static int nv_adma_port_resume(struct ata_port *ap);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900259#endif
Robert Hancock53014e22007-05-05 15:36:36 -0600260static void nv_adma_freeze(struct ata_port *ap);
261static void nv_adma_thaw(struct ata_port *ap);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700262static void nv_adma_error_handler(struct ata_port *ap);
263static void nv_adma_host_stop(struct ata_host *host);
Robert Hancockf5ecac22007-02-20 21:49:10 -0600264static void nv_adma_post_internal_cmd(struct ata_queued_cmd *qc);
Robert Hancockf2fb3442007-03-26 21:43:36 -0800265static void nv_adma_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
Tejun Heo39f87582006-06-17 15:49:56 +0900266
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267enum nv_host_type
268{
269 GENERIC,
270 NFORCE2,
Tejun Heo27e4b272006-06-17 15:49:55 +0900271 NFORCE3 = NFORCE2, /* NF2 == NF3 as far as sata_nv is concerned */
Robert Hancockfbbb2622006-10-27 19:08:41 -0700272 CK804,
273 ADMA
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274};
275
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500276static const struct pci_device_id nv_pci_tbl[] = {
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400277 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_SATA), NFORCE2 },
278 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA), NFORCE3 },
279 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA2), NFORCE3 },
280 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_SATA), CK804 },
281 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_SATA2), CK804 },
282 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_SATA), CK804 },
283 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_SATA2), CK804 },
284 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA), GENERIC },
285 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA2), GENERIC },
286 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA), GENERIC },
287 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA2), GENERIC },
288 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA), GENERIC },
289 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA2), GENERIC },
290 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA3), GENERIC },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 { PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
292 PCI_ANY_ID, PCI_ANY_ID,
293 PCI_CLASS_STORAGE_IDE<<8, 0xffff00, GENERIC },
Daniel Drake541134c2005-07-03 13:44:39 +0100294 { PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
295 PCI_ANY_ID, PCI_ANY_ID,
296 PCI_CLASS_STORAGE_RAID<<8, 0xffff00, GENERIC },
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400297
298 { } /* terminate list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299};
300
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301static struct pci_driver nv_pci_driver = {
302 .name = DRV_NAME,
303 .id_table = nv_pci_tbl,
304 .probe = nv_init_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900305#ifdef CONFIG_PM
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600306 .suspend = ata_pci_device_suspend,
307 .resume = nv_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900308#endif
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600309 .remove = nv_remove_one,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310};
311
Jeff Garzik193515d2005-11-07 00:59:37 -0500312static struct scsi_host_template nv_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 .module = THIS_MODULE,
314 .name = DRV_NAME,
315 .ioctl = ata_scsi_ioctl,
316 .queuecommand = ata_scsi_queuecmd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 .can_queue = ATA_DEF_QUEUE,
318 .this_id = ATA_SHT_THIS_ID,
319 .sg_tablesize = LIBATA_MAX_PRD,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
321 .emulated = ATA_SHT_EMULATED,
322 .use_clustering = ATA_SHT_USE_CLUSTERING,
323 .proc_name = DRV_NAME,
324 .dma_boundary = ATA_DMA_BOUNDARY,
325 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900326 .slave_destroy = ata_scsi_slave_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327 .bios_param = ata_std_bios_param,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328};
329
Robert Hancockfbbb2622006-10-27 19:08:41 -0700330static struct scsi_host_template nv_adma_sht = {
331 .module = THIS_MODULE,
332 .name = DRV_NAME,
333 .ioctl = ata_scsi_ioctl,
334 .queuecommand = ata_scsi_queuecmd,
335 .can_queue = NV_ADMA_MAX_CPBS,
336 .this_id = ATA_SHT_THIS_ID,
337 .sg_tablesize = NV_ADMA_SGTBL_TOTAL_LEN,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700338 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
339 .emulated = ATA_SHT_EMULATED,
340 .use_clustering = ATA_SHT_USE_CLUSTERING,
341 .proc_name = DRV_NAME,
342 .dma_boundary = NV_ADMA_DMA_BOUNDARY,
343 .slave_configure = nv_adma_slave_config,
344 .slave_destroy = ata_scsi_slave_destroy,
345 .bios_param = ata_std_bios_param,
346};
347
Tejun Heoada364e2006-06-17 15:49:56 +0900348static const struct ata_port_operations nv_generic_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349 .port_disable = ata_port_disable,
350 .tf_load = ata_tf_load,
351 .tf_read = ata_tf_read,
352 .exec_command = ata_exec_command,
353 .check_status = ata_check_status,
354 .dev_select = ata_std_dev_select,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355 .bmdma_setup = ata_bmdma_setup,
356 .bmdma_start = ata_bmdma_start,
357 .bmdma_stop = ata_bmdma_stop,
358 .bmdma_status = ata_bmdma_status,
359 .qc_prep = ata_qc_prep,
360 .qc_issue = ata_qc_issue_prot,
Tejun Heo39f87582006-06-17 15:49:56 +0900361 .freeze = ata_bmdma_freeze,
362 .thaw = ata_bmdma_thaw,
363 .error_handler = nv_error_handler,
364 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900365 .data_xfer = ata_data_xfer,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900367 .irq_on = ata_irq_on,
368 .irq_ack = ata_irq_ack,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 .scr_read = nv_scr_read,
370 .scr_write = nv_scr_write,
371 .port_start = ata_port_start,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372};
373
Tejun Heoada364e2006-06-17 15:49:56 +0900374static const struct ata_port_operations nv_nf2_ops = {
375 .port_disable = ata_port_disable,
376 .tf_load = ata_tf_load,
377 .tf_read = ata_tf_read,
378 .exec_command = ata_exec_command,
379 .check_status = ata_check_status,
380 .dev_select = ata_std_dev_select,
Tejun Heoada364e2006-06-17 15:49:56 +0900381 .bmdma_setup = ata_bmdma_setup,
382 .bmdma_start = ata_bmdma_start,
383 .bmdma_stop = ata_bmdma_stop,
384 .bmdma_status = ata_bmdma_status,
385 .qc_prep = ata_qc_prep,
386 .qc_issue = ata_qc_issue_prot,
Tejun Heo39f87582006-06-17 15:49:56 +0900387 .freeze = nv_nf2_freeze,
388 .thaw = nv_nf2_thaw,
389 .error_handler = nv_error_handler,
390 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900391 .data_xfer = ata_data_xfer,
Tejun Heoada364e2006-06-17 15:49:56 +0900392 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900393 .irq_on = ata_irq_on,
394 .irq_ack = ata_irq_ack,
Tejun Heoada364e2006-06-17 15:49:56 +0900395 .scr_read = nv_scr_read,
396 .scr_write = nv_scr_write,
397 .port_start = ata_port_start,
Tejun Heoada364e2006-06-17 15:49:56 +0900398};
399
400static const struct ata_port_operations nv_ck804_ops = {
401 .port_disable = ata_port_disable,
402 .tf_load = ata_tf_load,
403 .tf_read = ata_tf_read,
404 .exec_command = ata_exec_command,
405 .check_status = ata_check_status,
406 .dev_select = ata_std_dev_select,
Tejun Heoada364e2006-06-17 15:49:56 +0900407 .bmdma_setup = ata_bmdma_setup,
408 .bmdma_start = ata_bmdma_start,
409 .bmdma_stop = ata_bmdma_stop,
410 .bmdma_status = ata_bmdma_status,
411 .qc_prep = ata_qc_prep,
412 .qc_issue = ata_qc_issue_prot,
Tejun Heo39f87582006-06-17 15:49:56 +0900413 .freeze = nv_ck804_freeze,
414 .thaw = nv_ck804_thaw,
415 .error_handler = nv_error_handler,
416 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900417 .data_xfer = ata_data_xfer,
Tejun Heoada364e2006-06-17 15:49:56 +0900418 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900419 .irq_on = ata_irq_on,
420 .irq_ack = ata_irq_ack,
Tejun Heoada364e2006-06-17 15:49:56 +0900421 .scr_read = nv_scr_read,
422 .scr_write = nv_scr_write,
423 .port_start = ata_port_start,
Tejun Heoada364e2006-06-17 15:49:56 +0900424 .host_stop = nv_ck804_host_stop,
425};
426
Robert Hancockfbbb2622006-10-27 19:08:41 -0700427static const struct ata_port_operations nv_adma_ops = {
428 .port_disable = ata_port_disable,
429 .tf_load = ata_tf_load,
Robert Hancockf2fb3442007-03-26 21:43:36 -0800430 .tf_read = nv_adma_tf_read,
Robert Hancock2dec7552006-11-26 14:20:19 -0600431 .check_atapi_dma = nv_adma_check_atapi_dma,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700432 .exec_command = ata_exec_command,
433 .check_status = ata_check_status,
434 .dev_select = ata_std_dev_select,
Robert Hancockf5ecac22007-02-20 21:49:10 -0600435 .bmdma_setup = ata_bmdma_setup,
436 .bmdma_start = ata_bmdma_start,
437 .bmdma_stop = ata_bmdma_stop,
438 .bmdma_status = ata_bmdma_status,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700439 .qc_prep = nv_adma_qc_prep,
440 .qc_issue = nv_adma_qc_issue,
Robert Hancock53014e22007-05-05 15:36:36 -0600441 .freeze = nv_adma_freeze,
442 .thaw = nv_adma_thaw,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700443 .error_handler = nv_adma_error_handler,
Robert Hancockf5ecac22007-02-20 21:49:10 -0600444 .post_internal_cmd = nv_adma_post_internal_cmd,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900445 .data_xfer = ata_data_xfer,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700446 .irq_clear = nv_adma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900447 .irq_on = ata_irq_on,
448 .irq_ack = ata_irq_ack,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700449 .scr_read = nv_scr_read,
450 .scr_write = nv_scr_write,
451 .port_start = nv_adma_port_start,
452 .port_stop = nv_adma_port_stop,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900453#ifdef CONFIG_PM
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600454 .port_suspend = nv_adma_port_suspend,
455 .port_resume = nv_adma_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900456#endif
Robert Hancockfbbb2622006-10-27 19:08:41 -0700457 .host_stop = nv_adma_host_stop,
458};
459
Tejun Heo1626aeb2007-05-04 12:43:58 +0200460static const struct ata_port_info nv_port_info[] = {
Tejun Heoada364e2006-06-17 15:49:56 +0900461 /* generic */
462 {
463 .sht = &nv_sht,
Tejun Heo722420f2006-09-28 17:49:22 +0900464 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
465 ATA_FLAG_HRST_TO_RESUME,
Tejun Heoada364e2006-06-17 15:49:56 +0900466 .pio_mask = NV_PIO_MASK,
467 .mwdma_mask = NV_MWDMA_MASK,
468 .udma_mask = NV_UDMA_MASK,
469 .port_ops = &nv_generic_ops,
Tejun Heo9a829cc2007-04-17 23:44:08 +0900470 .irq_handler = nv_generic_interrupt,
Tejun Heoada364e2006-06-17 15:49:56 +0900471 },
472 /* nforce2/3 */
473 {
474 .sht = &nv_sht,
Tejun Heo722420f2006-09-28 17:49:22 +0900475 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
476 ATA_FLAG_HRST_TO_RESUME,
Tejun Heoada364e2006-06-17 15:49:56 +0900477 .pio_mask = NV_PIO_MASK,
478 .mwdma_mask = NV_MWDMA_MASK,
479 .udma_mask = NV_UDMA_MASK,
480 .port_ops = &nv_nf2_ops,
Tejun Heo9a829cc2007-04-17 23:44:08 +0900481 .irq_handler = nv_nf2_interrupt,
Tejun Heoada364e2006-06-17 15:49:56 +0900482 },
483 /* ck804 */
484 {
485 .sht = &nv_sht,
Tejun Heo722420f2006-09-28 17:49:22 +0900486 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
487 ATA_FLAG_HRST_TO_RESUME,
Tejun Heoada364e2006-06-17 15:49:56 +0900488 .pio_mask = NV_PIO_MASK,
489 .mwdma_mask = NV_MWDMA_MASK,
490 .udma_mask = NV_UDMA_MASK,
491 .port_ops = &nv_ck804_ops,
Tejun Heo9a829cc2007-04-17 23:44:08 +0900492 .irq_handler = nv_ck804_interrupt,
Tejun Heoada364e2006-06-17 15:49:56 +0900493 },
Robert Hancockfbbb2622006-10-27 19:08:41 -0700494 /* ADMA */
495 {
496 .sht = &nv_adma_sht,
497 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600498 ATA_FLAG_HRST_TO_RESUME |
Robert Hancockfbbb2622006-10-27 19:08:41 -0700499 ATA_FLAG_MMIO | ATA_FLAG_NCQ,
500 .pio_mask = NV_PIO_MASK,
501 .mwdma_mask = NV_MWDMA_MASK,
502 .udma_mask = NV_UDMA_MASK,
503 .port_ops = &nv_adma_ops,
Tejun Heo9a829cc2007-04-17 23:44:08 +0900504 .irq_handler = nv_adma_interrupt,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700505 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506};
507
508MODULE_AUTHOR("NVIDIA");
509MODULE_DESCRIPTION("low-level driver for NVIDIA nForce SATA controller");
510MODULE_LICENSE("GPL");
511MODULE_DEVICE_TABLE(pci, nv_pci_tbl);
512MODULE_VERSION(DRV_VERSION);
513
Robert Hancockfbbb2622006-10-27 19:08:41 -0700514static int adma_enabled = 1;
515
Robert Hancock2dec7552006-11-26 14:20:19 -0600516static void nv_adma_register_mode(struct ata_port *ap)
517{
Robert Hancock2dec7552006-11-26 14:20:19 -0600518 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600519 void __iomem *mmio = pp->ctl_block;
Robert Hancocka2cfe812007-02-05 16:26:03 -0800520 u16 tmp, status;
521 int count = 0;
Robert Hancock2dec7552006-11-26 14:20:19 -0600522
523 if (pp->flags & NV_ADMA_PORT_REGISTER_MODE)
524 return;
525
Robert Hancocka2cfe812007-02-05 16:26:03 -0800526 status = readw(mmio + NV_ADMA_STAT);
527 while(!(status & NV_ADMA_STAT_IDLE) && count < 20) {
528 ndelay(50);
529 status = readw(mmio + NV_ADMA_STAT);
530 count++;
531 }
532 if(count == 20)
533 ata_port_printk(ap, KERN_WARNING,
534 "timeout waiting for ADMA IDLE, stat=0x%hx\n",
535 status);
536
Robert Hancock2dec7552006-11-26 14:20:19 -0600537 tmp = readw(mmio + NV_ADMA_CTL);
538 writew(tmp & ~NV_ADMA_CTL_GO, mmio + NV_ADMA_CTL);
539
Robert Hancocka2cfe812007-02-05 16:26:03 -0800540 count = 0;
541 status = readw(mmio + NV_ADMA_STAT);
542 while(!(status & NV_ADMA_STAT_LEGACY) && count < 20) {
543 ndelay(50);
544 status = readw(mmio + NV_ADMA_STAT);
545 count++;
546 }
547 if(count == 20)
548 ata_port_printk(ap, KERN_WARNING,
549 "timeout waiting for ADMA LEGACY, stat=0x%hx\n",
550 status);
551
Robert Hancock2dec7552006-11-26 14:20:19 -0600552 pp->flags |= NV_ADMA_PORT_REGISTER_MODE;
553}
554
555static void nv_adma_mode(struct ata_port *ap)
556{
Robert Hancock2dec7552006-11-26 14:20:19 -0600557 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600558 void __iomem *mmio = pp->ctl_block;
Robert Hancocka2cfe812007-02-05 16:26:03 -0800559 u16 tmp, status;
560 int count = 0;
Robert Hancock2dec7552006-11-26 14:20:19 -0600561
562 if (!(pp->flags & NV_ADMA_PORT_REGISTER_MODE))
563 return;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500564
Robert Hancock2dec7552006-11-26 14:20:19 -0600565 WARN_ON(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE);
566
567 tmp = readw(mmio + NV_ADMA_CTL);
568 writew(tmp | NV_ADMA_CTL_GO, mmio + NV_ADMA_CTL);
569
Robert Hancocka2cfe812007-02-05 16:26:03 -0800570 status = readw(mmio + NV_ADMA_STAT);
571 while(((status & NV_ADMA_STAT_LEGACY) ||
572 !(status & NV_ADMA_STAT_IDLE)) && count < 20) {
573 ndelay(50);
574 status = readw(mmio + NV_ADMA_STAT);
575 count++;
576 }
577 if(count == 20)
578 ata_port_printk(ap, KERN_WARNING,
579 "timeout waiting for ADMA LEGACY clear and IDLE, stat=0x%hx\n",
580 status);
581
Robert Hancock2dec7552006-11-26 14:20:19 -0600582 pp->flags &= ~NV_ADMA_PORT_REGISTER_MODE;
583}
584
Robert Hancockfbbb2622006-10-27 19:08:41 -0700585static int nv_adma_slave_config(struct scsi_device *sdev)
586{
587 struct ata_port *ap = ata_shost_to_port(sdev->host);
Robert Hancock2dec7552006-11-26 14:20:19 -0600588 struct nv_adma_port_priv *pp = ap->private_data;
589 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700590 u64 bounce_limit;
591 unsigned long segment_boundary;
592 unsigned short sg_tablesize;
593 int rc;
Robert Hancock2dec7552006-11-26 14:20:19 -0600594 int adma_enable;
595 u32 current_reg, new_reg, config_mask;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700596
597 rc = ata_scsi_slave_config(sdev);
598
599 if (sdev->id >= ATA_MAX_DEVICES || sdev->channel || sdev->lun)
600 /* Not a proper libata device, ignore */
601 return rc;
602
603 if (ap->device[sdev->id].class == ATA_DEV_ATAPI) {
604 /*
605 * NVIDIA reports that ADMA mode does not support ATAPI commands.
606 * Therefore ATAPI commands are sent through the legacy interface.
607 * However, the legacy interface only supports 32-bit DMA.
608 * Restrict DMA parameters as required by the legacy interface
609 * when an ATAPI device is connected.
610 */
611 bounce_limit = ATA_DMA_MASK;
612 segment_boundary = ATA_DMA_BOUNDARY;
613 /* Subtract 1 since an extra entry may be needed for padding, see
614 libata-scsi.c */
615 sg_tablesize = LIBATA_MAX_PRD - 1;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500616
Robert Hancock2dec7552006-11-26 14:20:19 -0600617 /* Since the legacy DMA engine is in use, we need to disable ADMA
618 on the port. */
619 adma_enable = 0;
620 nv_adma_register_mode(ap);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700621 }
622 else {
623 bounce_limit = *ap->dev->dma_mask;
624 segment_boundary = NV_ADMA_DMA_BOUNDARY;
625 sg_tablesize = NV_ADMA_SGTBL_TOTAL_LEN;
Robert Hancock2dec7552006-11-26 14:20:19 -0600626 adma_enable = 1;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700627 }
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500628
Robert Hancock2dec7552006-11-26 14:20:19 -0600629 pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &current_reg);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700630
Robert Hancock2dec7552006-11-26 14:20:19 -0600631 if(ap->port_no == 1)
632 config_mask = NV_MCP_SATA_CFG_20_PORT1_EN |
633 NV_MCP_SATA_CFG_20_PORT1_PWB_EN;
634 else
635 config_mask = NV_MCP_SATA_CFG_20_PORT0_EN |
636 NV_MCP_SATA_CFG_20_PORT0_PWB_EN;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500637
Robert Hancock2dec7552006-11-26 14:20:19 -0600638 if(adma_enable) {
639 new_reg = current_reg | config_mask;
640 pp->flags &= ~NV_ADMA_ATAPI_SETUP_COMPLETE;
641 }
642 else {
643 new_reg = current_reg & ~config_mask;
644 pp->flags |= NV_ADMA_ATAPI_SETUP_COMPLETE;
645 }
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500646
Robert Hancock2dec7552006-11-26 14:20:19 -0600647 if(current_reg != new_reg)
648 pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, new_reg);
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500649
Robert Hancockfbbb2622006-10-27 19:08:41 -0700650 blk_queue_bounce_limit(sdev->request_queue, bounce_limit);
651 blk_queue_segment_boundary(sdev->request_queue, segment_boundary);
652 blk_queue_max_hw_segments(sdev->request_queue, sg_tablesize);
653 ata_port_printk(ap, KERN_INFO,
654 "bounce limit 0x%llX, segment boundary 0x%lX, hw segs %hu\n",
655 (unsigned long long)bounce_limit, segment_boundary, sg_tablesize);
656 return rc;
657}
658
Robert Hancock2dec7552006-11-26 14:20:19 -0600659static int nv_adma_check_atapi_dma(struct ata_queued_cmd *qc)
660{
661 struct nv_adma_port_priv *pp = qc->ap->private_data;
662 return !(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE);
663}
664
Robert Hancockf2fb3442007-03-26 21:43:36 -0800665static void nv_adma_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
666{
667 /* Since commands where a result TF is requested are not
668 executed in ADMA mode, the only time this function will be called
669 in ADMA mode will be if a command fails. In this case we
670 don't care about going into register mode with ADMA commands
671 pending, as the commands will all shortly be aborted anyway. */
672 nv_adma_register_mode(ap);
673
674 ata_tf_read(ap, tf);
675}
676
Robert Hancock2dec7552006-11-26 14:20:19 -0600677static unsigned int nv_adma_tf_to_cpb(struct ata_taskfile *tf, __le16 *cpb)
Robert Hancockfbbb2622006-10-27 19:08:41 -0700678{
679 unsigned int idx = 0;
680
Robert Hancockac3d6b82007-02-19 19:02:46 -0600681 if(tf->flags & ATA_TFLAG_ISADDR) {
682 if (tf->flags & ATA_TFLAG_LBA48) {
683 cpb[idx++] = cpu_to_le16((ATA_REG_ERR << 8) | tf->hob_feature | WNB);
684 cpb[idx++] = cpu_to_le16((ATA_REG_NSECT << 8) | tf->hob_nsect);
685 cpb[idx++] = cpu_to_le16((ATA_REG_LBAL << 8) | tf->hob_lbal);
686 cpb[idx++] = cpu_to_le16((ATA_REG_LBAM << 8) | tf->hob_lbam);
687 cpb[idx++] = cpu_to_le16((ATA_REG_LBAH << 8) | tf->hob_lbah);
688 cpb[idx++] = cpu_to_le16((ATA_REG_ERR << 8) | tf->feature);
689 } else
690 cpb[idx++] = cpu_to_le16((ATA_REG_ERR << 8) | tf->feature | WNB);
Jeff Garzika84471f2007-02-26 05:51:33 -0500691
Robert Hancockac3d6b82007-02-19 19:02:46 -0600692 cpb[idx++] = cpu_to_le16((ATA_REG_NSECT << 8) | tf->nsect);
693 cpb[idx++] = cpu_to_le16((ATA_REG_LBAL << 8) | tf->lbal);
694 cpb[idx++] = cpu_to_le16((ATA_REG_LBAM << 8) | tf->lbam);
695 cpb[idx++] = cpu_to_le16((ATA_REG_LBAH << 8) | tf->lbah);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700696 }
Jeff Garzika84471f2007-02-26 05:51:33 -0500697
Robert Hancockac3d6b82007-02-19 19:02:46 -0600698 if(tf->flags & ATA_TFLAG_DEVICE)
699 cpb[idx++] = cpu_to_le16((ATA_REG_DEVICE << 8) | tf->device);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700700
701 cpb[idx++] = cpu_to_le16((ATA_REG_CMD << 8) | tf->command | CMDEND);
Jeff Garzika84471f2007-02-26 05:51:33 -0500702
Robert Hancockac3d6b82007-02-19 19:02:46 -0600703 while(idx < 12)
704 cpb[idx++] = cpu_to_le16(IGN);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700705
706 return idx;
707}
708
Robert Hancock5bd28a42007-02-05 16:26:01 -0800709static int nv_adma_check_cpb(struct ata_port *ap, int cpb_num, int force_err)
Robert Hancockfbbb2622006-10-27 19:08:41 -0700710{
711 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancock2dec7552006-11-26 14:20:19 -0600712 u8 flags = pp->cpb[cpb_num].resp_flags;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700713
714 VPRINTK("CPB %d, flags=0x%x\n", cpb_num, flags);
715
Robert Hancock5bd28a42007-02-05 16:26:01 -0800716 if (unlikely((force_err ||
717 flags & (NV_CPB_RESP_ATA_ERR |
718 NV_CPB_RESP_CMD_ERR |
719 NV_CPB_RESP_CPB_ERR)))) {
720 struct ata_eh_info *ehi = &ap->eh_info;
721 int freeze = 0;
722
723 ata_ehi_clear_desc(ehi);
724 ata_ehi_push_desc(ehi, "CPB resp_flags 0x%x", flags );
725 if (flags & NV_CPB_RESP_ATA_ERR) {
726 ata_ehi_push_desc(ehi, ": ATA error");
727 ehi->err_mask |= AC_ERR_DEV;
728 } else if (flags & NV_CPB_RESP_CMD_ERR) {
729 ata_ehi_push_desc(ehi, ": CMD error");
730 ehi->err_mask |= AC_ERR_DEV;
731 } else if (flags & NV_CPB_RESP_CPB_ERR) {
732 ata_ehi_push_desc(ehi, ": CPB error");
733 ehi->err_mask |= AC_ERR_SYSTEM;
734 freeze = 1;
735 } else {
736 /* notifier error, but no error in CPB flags? */
737 ehi->err_mask |= AC_ERR_OTHER;
738 freeze = 1;
739 }
740 /* Kill all commands. EH will determine what actually failed. */
741 if (freeze)
742 ata_port_freeze(ap);
743 else
744 ata_port_abort(ap);
745 return 1;
746 }
747
Robert Hancockf2fb3442007-03-26 21:43:36 -0800748 if (likely(flags & NV_CPB_RESP_DONE)) {
Robert Hancockfbbb2622006-10-27 19:08:41 -0700749 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, cpb_num);
Robert Hancock5bd28a42007-02-05 16:26:01 -0800750 VPRINTK("CPB flags done, flags=0x%x\n", flags);
751 if (likely(qc)) {
Robert Hancockf2fb3442007-03-26 21:43:36 -0800752 DPRINTK("Completing qc from tag %d\n",cpb_num);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700753 ata_qc_complete(qc);
Robert Hancock2a54cf72007-02-21 23:53:03 -0600754 } else {
755 struct ata_eh_info *ehi = &ap->eh_info;
756 /* Notifier bits set without a command may indicate the drive
757 is misbehaving. Raise host state machine violation on this
758 condition. */
759 ata_port_printk(ap, KERN_ERR, "notifier for tag %d with no command?\n",
760 cpb_num);
761 ehi->err_mask |= AC_ERR_HSM;
762 ehi->action |= ATA_EH_SOFTRESET;
763 ata_port_freeze(ap);
764 return 1;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700765 }
766 }
Robert Hancock5bd28a42007-02-05 16:26:01 -0800767 return 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700768}
769
Robert Hancock2dec7552006-11-26 14:20:19 -0600770static int nv_host_intr(struct ata_port *ap, u8 irq_stat)
771{
772 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->active_tag);
Robert Hancock2dec7552006-11-26 14:20:19 -0600773
774 /* freeze if hotplugged */
775 if (unlikely(irq_stat & (NV_INT_ADDED | NV_INT_REMOVED))) {
776 ata_port_freeze(ap);
777 return 1;
778 }
779
780 /* bail out if not our interrupt */
781 if (!(irq_stat & NV_INT_DEV))
782 return 0;
783
784 /* DEV interrupt w/ no active qc? */
785 if (unlikely(!qc || (qc->tf.flags & ATA_TFLAG_POLLING))) {
786 ata_check_status(ap);
787 return 1;
788 }
789
790 /* handle interrupt */
Robert Hancockf740d162007-01-23 20:09:02 -0600791 return ata_host_intr(ap, qc);
Robert Hancock2dec7552006-11-26 14:20:19 -0600792}
793
Robert Hancockfbbb2622006-10-27 19:08:41 -0700794static irqreturn_t nv_adma_interrupt(int irq, void *dev_instance)
795{
796 struct ata_host *host = dev_instance;
797 int i, handled = 0;
Robert Hancock2dec7552006-11-26 14:20:19 -0600798 u32 notifier_clears[2];
Robert Hancockfbbb2622006-10-27 19:08:41 -0700799
800 spin_lock(&host->lock);
801
802 for (i = 0; i < host->n_ports; i++) {
803 struct ata_port *ap = host->ports[i];
Robert Hancock2dec7552006-11-26 14:20:19 -0600804 notifier_clears[i] = 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700805
806 if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
807 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600808 void __iomem *mmio = pp->ctl_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700809 u16 status;
810 u32 gen_ctl;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700811 u32 notifier, notifier_error;
Robert Hancock53014e22007-05-05 15:36:36 -0600812
813 /* if ADMA is disabled, use standard ata interrupt handler */
814 if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) {
815 u8 irq_stat = readb(host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804)
816 >> (NV_INT_PORT_SHIFT * i);
817 handled += nv_host_intr(ap, irq_stat);
818 continue;
819 }
Robert Hancockfbbb2622006-10-27 19:08:41 -0700820
Robert Hancock53014e22007-05-05 15:36:36 -0600821 /* if in ATA register mode, check for standard interrupts */
Robert Hancockfbbb2622006-10-27 19:08:41 -0700822 if (pp->flags & NV_ADMA_PORT_REGISTER_MODE) {
Tejun Heo0d5ff562007-02-01 15:06:36 +0900823 u8 irq_stat = readb(host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804)
Robert Hancock2dec7552006-11-26 14:20:19 -0600824 >> (NV_INT_PORT_SHIFT * i);
Robert Hancockf740d162007-01-23 20:09:02 -0600825 if(ata_tag_valid(ap->active_tag))
826 /** NV_INT_DEV indication seems unreliable at times
827 at least in ADMA mode. Force it on always when a
828 command is active, to prevent losing interrupts. */
829 irq_stat |= NV_INT_DEV;
Robert Hancock2dec7552006-11-26 14:20:19 -0600830 handled += nv_host_intr(ap, irq_stat);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700831 }
832
833 notifier = readl(mmio + NV_ADMA_NOTIFIER);
834 notifier_error = readl(mmio + NV_ADMA_NOTIFIER_ERROR);
Robert Hancock2dec7552006-11-26 14:20:19 -0600835 notifier_clears[i] = notifier | notifier_error;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700836
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600837 gen_ctl = readl(pp->gen_block + NV_ADMA_GEN_CTL);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700838
Robert Hancockfbbb2622006-10-27 19:08:41 -0700839 if( !NV_ADMA_CHECK_INTR(gen_ctl, ap->port_no) && !notifier &&
840 !notifier_error)
841 /* Nothing to do */
842 continue;
843
844 status = readw(mmio + NV_ADMA_STAT);
845
846 /* Clear status. Ensure the controller sees the clearing before we start
847 looking at any of the CPB statuses, so that any CPB completions after
848 this point in the handler will raise another interrupt. */
849 writew(status, mmio + NV_ADMA_STAT);
850 readw(mmio + NV_ADMA_STAT); /* flush posted write */
851 rmb();
852
Robert Hancock5bd28a42007-02-05 16:26:01 -0800853 handled++; /* irq handled if we got here */
854
855 /* freeze if hotplugged or controller error */
856 if (unlikely(status & (NV_ADMA_STAT_HOTPLUG |
857 NV_ADMA_STAT_HOTUNPLUG |
Robert Hancock5278b502007-02-11 18:36:56 -0600858 NV_ADMA_STAT_TIMEOUT |
859 NV_ADMA_STAT_SERROR))) {
Robert Hancock5bd28a42007-02-05 16:26:01 -0800860 struct ata_eh_info *ehi = &ap->eh_info;
861
862 ata_ehi_clear_desc(ehi);
863 ata_ehi_push_desc(ehi, "ADMA status 0x%08x", status );
864 if (status & NV_ADMA_STAT_TIMEOUT) {
865 ehi->err_mask |= AC_ERR_SYSTEM;
866 ata_ehi_push_desc(ehi, ": timeout");
867 } else if (status & NV_ADMA_STAT_HOTPLUG) {
868 ata_ehi_hotplugged(ehi);
869 ata_ehi_push_desc(ehi, ": hotplug");
870 } else if (status & NV_ADMA_STAT_HOTUNPLUG) {
871 ata_ehi_hotplugged(ehi);
872 ata_ehi_push_desc(ehi, ": hot unplug");
Robert Hancock5278b502007-02-11 18:36:56 -0600873 } else if (status & NV_ADMA_STAT_SERROR) {
874 /* let libata analyze SError and figure out the cause */
875 ata_ehi_push_desc(ehi, ": SError");
Robert Hancock5bd28a42007-02-05 16:26:01 -0800876 }
Robert Hancockfbbb2622006-10-27 19:08:41 -0700877 ata_port_freeze(ap);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700878 continue;
879 }
880
Robert Hancock5bd28a42007-02-05 16:26:01 -0800881 if (status & (NV_ADMA_STAT_DONE |
882 NV_ADMA_STAT_CPBERR)) {
Robert Hancock8ba5e4c2007-03-08 18:02:18 -0600883 u32 check_commands;
Robert Hancock721449b2007-02-19 19:03:08 -0600884 int pos, error = 0;
Robert Hancock8ba5e4c2007-03-08 18:02:18 -0600885
886 if(ata_tag_valid(ap->active_tag))
887 check_commands = 1 << ap->active_tag;
888 else
889 check_commands = ap->sactive;
890
Robert Hancockfbbb2622006-10-27 19:08:41 -0700891 /** Check CPBs for completed commands */
Robert Hancock721449b2007-02-19 19:03:08 -0600892 while ((pos = ffs(check_commands)) && !error) {
893 pos--;
894 error = nv_adma_check_cpb(ap, pos,
895 notifier_error & (1 << pos) );
896 check_commands &= ~(1 << pos );
Robert Hancockfbbb2622006-10-27 19:08:41 -0700897 }
898 }
Robert Hancockfbbb2622006-10-27 19:08:41 -0700899 }
900 }
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500901
Robert Hancock2dec7552006-11-26 14:20:19 -0600902 if(notifier_clears[0] || notifier_clears[1]) {
903 /* Note: Both notifier clear registers must be written
904 if either is set, even if one is zero, according to NVIDIA. */
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600905 struct nv_adma_port_priv *pp = host->ports[0]->private_data;
906 writel(notifier_clears[0], pp->notifier_clear_block);
907 pp = host->ports[1]->private_data;
908 writel(notifier_clears[1], pp->notifier_clear_block);
Robert Hancock2dec7552006-11-26 14:20:19 -0600909 }
Robert Hancockfbbb2622006-10-27 19:08:41 -0700910
911 spin_unlock(&host->lock);
912
913 return IRQ_RETVAL(handled);
914}
915
Robert Hancock53014e22007-05-05 15:36:36 -0600916static void nv_adma_freeze(struct ata_port *ap)
917{
918 struct nv_adma_port_priv *pp = ap->private_data;
919 void __iomem *mmio = pp->ctl_block;
920 u16 tmp;
921
922 nv_ck804_freeze(ap);
923
924 if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)
925 return;
926
927 /* clear any outstanding CK804 notifications */
928 writeb( NV_INT_ALL << (ap->port_no * NV_INT_PORT_SHIFT),
929 ap->host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804);
930
931 /* Disable interrupt */
932 tmp = readw(mmio + NV_ADMA_CTL);
933 writew( tmp & ~(NV_ADMA_CTL_AIEN | NV_ADMA_CTL_HOTPLUG_IEN),
934 mmio + NV_ADMA_CTL);
935 readw( mmio + NV_ADMA_CTL ); /* flush posted write */
936}
937
938static void nv_adma_thaw(struct ata_port *ap)
939{
940 struct nv_adma_port_priv *pp = ap->private_data;
941 void __iomem *mmio = pp->ctl_block;
942 u16 tmp;
943
944 nv_ck804_thaw(ap);
945
946 if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)
947 return;
948
949 /* Enable interrupt */
950 tmp = readw(mmio + NV_ADMA_CTL);
951 writew( tmp | (NV_ADMA_CTL_AIEN | NV_ADMA_CTL_HOTPLUG_IEN),
952 mmio + NV_ADMA_CTL);
953 readw( mmio + NV_ADMA_CTL ); /* flush posted write */
954}
955
Robert Hancockfbbb2622006-10-27 19:08:41 -0700956static void nv_adma_irq_clear(struct ata_port *ap)
957{
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600958 struct nv_adma_port_priv *pp = ap->private_data;
959 void __iomem *mmio = pp->ctl_block;
Robert Hancock53014e22007-05-05 15:36:36 -0600960 u32 notifier_clears[2];
961
962 if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) {
963 ata_bmdma_irq_clear(ap);
964 return;
965 }
966
967 /* clear any outstanding CK804 notifications */
968 writeb( NV_INT_ALL << (ap->port_no * NV_INT_PORT_SHIFT),
969 ap->host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700970
971 /* clear ADMA status */
Robert Hancock53014e22007-05-05 15:36:36 -0600972 writew(0xffff, mmio + NV_ADMA_STAT);
973
974 /* clear notifiers - note both ports need to be written with
975 something even though we are only clearing on one */
976 if (ap->port_no == 0) {
977 notifier_clears[0] = 0xFFFFFFFF;
978 notifier_clears[1] = 0;
979 } else {
980 notifier_clears[0] = 0;
981 notifier_clears[1] = 0xFFFFFFFF;
982 }
983 pp = ap->host->ports[0]->private_data;
984 writel(notifier_clears[0], pp->notifier_clear_block);
985 pp = ap->host->ports[1]->private_data;
986 writel(notifier_clears[1], pp->notifier_clear_block);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700987}
988
Robert Hancockf5ecac22007-02-20 21:49:10 -0600989static void nv_adma_post_internal_cmd(struct ata_queued_cmd *qc)
Robert Hancockfbbb2622006-10-27 19:08:41 -0700990{
Robert Hancockf5ecac22007-02-20 21:49:10 -0600991 struct nv_adma_port_priv *pp = qc->ap->private_data;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700992
Robert Hancockf5ecac22007-02-20 21:49:10 -0600993 if(pp->flags & NV_ADMA_PORT_REGISTER_MODE)
994 ata_bmdma_post_internal_cmd(qc);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700995}
996
997static int nv_adma_port_start(struct ata_port *ap)
998{
999 struct device *dev = ap->host->dev;
1000 struct nv_adma_port_priv *pp;
1001 int rc;
1002 void *mem;
1003 dma_addr_t mem_dma;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001004 void __iomem *mmio;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001005 u16 tmp;
1006
1007 VPRINTK("ENTER\n");
1008
1009 rc = ata_port_start(ap);
1010 if (rc)
1011 return rc;
1012
Tejun Heo24dc5f32007-01-20 16:00:28 +09001013 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1014 if (!pp)
1015 return -ENOMEM;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001016
Tejun Heo0d5ff562007-02-01 15:06:36 +09001017 mmio = ap->host->iomap[NV_MMIO_BAR] + NV_ADMA_PORT +
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001018 ap->port_no * NV_ADMA_PORT_SIZE;
1019 pp->ctl_block = mmio;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001020 pp->gen_block = ap->host->iomap[NV_MMIO_BAR] + NV_ADMA_GEN;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001021 pp->notifier_clear_block = pp->gen_block +
1022 NV_ADMA_NOTIFIER_CLEAR + (4 * ap->port_no);
1023
Tejun Heo24dc5f32007-01-20 16:00:28 +09001024 mem = dmam_alloc_coherent(dev, NV_ADMA_PORT_PRIV_DMA_SZ,
1025 &mem_dma, GFP_KERNEL);
1026 if (!mem)
1027 return -ENOMEM;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001028 memset(mem, 0, NV_ADMA_PORT_PRIV_DMA_SZ);
1029
1030 /*
1031 * First item in chunk of DMA memory:
1032 * 128-byte command parameter block (CPB)
1033 * one for each command tag
1034 */
1035 pp->cpb = mem;
1036 pp->cpb_dma = mem_dma;
1037
1038 writel(mem_dma & 0xFFFFFFFF, mmio + NV_ADMA_CPB_BASE_LOW);
1039 writel((mem_dma >> 16 ) >> 16, mmio + NV_ADMA_CPB_BASE_HIGH);
1040
1041 mem += NV_ADMA_MAX_CPBS * NV_ADMA_CPB_SZ;
1042 mem_dma += NV_ADMA_MAX_CPBS * NV_ADMA_CPB_SZ;
1043
1044 /*
1045 * Second item: block of ADMA_SGTBL_LEN s/g entries
1046 */
1047 pp->aprd = mem;
1048 pp->aprd_dma = mem_dma;
1049
1050 ap->private_data = pp;
1051
1052 /* clear any outstanding interrupt conditions */
1053 writew(0xffff, mmio + NV_ADMA_STAT);
1054
1055 /* initialize port variables */
1056 pp->flags = NV_ADMA_PORT_REGISTER_MODE;
1057
1058 /* clear CPB fetch count */
1059 writew(0, mmio + NV_ADMA_CPB_COUNT);
1060
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001061 /* clear GO for register mode, enable interrupt */
Robert Hancockfbbb2622006-10-27 19:08:41 -07001062 tmp = readw(mmio + NV_ADMA_CTL);
Robert Hancock5ce0cf62007-02-19 19:03:27 -06001063 writew( (tmp & ~NV_ADMA_CTL_GO) | NV_ADMA_CTL_AIEN |
1064 NV_ADMA_CTL_HOTPLUG_IEN, mmio + NV_ADMA_CTL);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001065
1066 tmp = readw(mmio + NV_ADMA_CTL);
1067 writew(tmp | NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
Robert Hancock5ce0cf62007-02-19 19:03:27 -06001068 readw( mmio + NV_ADMA_CTL ); /* flush posted write */
Robert Hancockfbbb2622006-10-27 19:08:41 -07001069 udelay(1);
1070 writew(tmp & ~NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
Robert Hancock5ce0cf62007-02-19 19:03:27 -06001071 readw( mmio + NV_ADMA_CTL ); /* flush posted write */
Robert Hancockfbbb2622006-10-27 19:08:41 -07001072
1073 return 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001074}
1075
1076static void nv_adma_port_stop(struct ata_port *ap)
1077{
Robert Hancockfbbb2622006-10-27 19:08:41 -07001078 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001079 void __iomem *mmio = pp->ctl_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001080
1081 VPRINTK("ENTER\n");
Robert Hancockfbbb2622006-10-27 19:08:41 -07001082 writew(0, mmio + NV_ADMA_CTL);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001083}
1084
Tejun Heo438ac6d2007-03-02 17:31:26 +09001085#ifdef CONFIG_PM
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001086static int nv_adma_port_suspend(struct ata_port *ap, pm_message_t mesg)
1087{
1088 struct nv_adma_port_priv *pp = ap->private_data;
1089 void __iomem *mmio = pp->ctl_block;
1090
1091 /* Go to register mode - clears GO */
1092 nv_adma_register_mode(ap);
1093
1094 /* clear CPB fetch count */
1095 writew(0, mmio + NV_ADMA_CPB_COUNT);
1096
1097 /* disable interrupt, shut down port */
1098 writew(0, mmio + NV_ADMA_CTL);
1099
1100 return 0;
1101}
1102
1103static int nv_adma_port_resume(struct ata_port *ap)
1104{
1105 struct nv_adma_port_priv *pp = ap->private_data;
1106 void __iomem *mmio = pp->ctl_block;
1107 u16 tmp;
1108
1109 /* set CPB block location */
1110 writel(pp->cpb_dma & 0xFFFFFFFF, mmio + NV_ADMA_CPB_BASE_LOW);
1111 writel((pp->cpb_dma >> 16 ) >> 16, mmio + NV_ADMA_CPB_BASE_HIGH);
1112
1113 /* clear any outstanding interrupt conditions */
1114 writew(0xffff, mmio + NV_ADMA_STAT);
1115
1116 /* initialize port variables */
1117 pp->flags |= NV_ADMA_PORT_REGISTER_MODE;
1118
1119 /* clear CPB fetch count */
1120 writew(0, mmio + NV_ADMA_CPB_COUNT);
1121
1122 /* clear GO for register mode, enable interrupt */
1123 tmp = readw(mmio + NV_ADMA_CTL);
Robert Hancock5ce0cf62007-02-19 19:03:27 -06001124 writew( (tmp & ~NV_ADMA_CTL_GO) | NV_ADMA_CTL_AIEN |
1125 NV_ADMA_CTL_HOTPLUG_IEN, mmio + NV_ADMA_CTL);
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001126
1127 tmp = readw(mmio + NV_ADMA_CTL);
1128 writew(tmp | NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
Robert Hancock5ce0cf62007-02-19 19:03:27 -06001129 readw( mmio + NV_ADMA_CTL ); /* flush posted write */
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001130 udelay(1);
1131 writew(tmp & ~NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
Robert Hancock5ce0cf62007-02-19 19:03:27 -06001132 readw( mmio + NV_ADMA_CTL ); /* flush posted write */
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001133
1134 return 0;
1135}
Tejun Heo438ac6d2007-03-02 17:31:26 +09001136#endif
Robert Hancockfbbb2622006-10-27 19:08:41 -07001137
Tejun Heo9a829cc2007-04-17 23:44:08 +09001138static void nv_adma_setup_port(struct ata_port *ap)
Robert Hancockfbbb2622006-10-27 19:08:41 -07001139{
Tejun Heo9a829cc2007-04-17 23:44:08 +09001140 void __iomem *mmio = ap->host->iomap[NV_MMIO_BAR];
1141 struct ata_ioports *ioport = &ap->ioaddr;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001142
1143 VPRINTK("ENTER\n");
1144
Tejun Heo9a829cc2007-04-17 23:44:08 +09001145 mmio += NV_ADMA_PORT + ap->port_no * NV_ADMA_PORT_SIZE;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001146
Tejun Heo0d5ff562007-02-01 15:06:36 +09001147 ioport->cmd_addr = mmio;
1148 ioport->data_addr = mmio + (ATA_REG_DATA * 4);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001149 ioport->error_addr =
Tejun Heo0d5ff562007-02-01 15:06:36 +09001150 ioport->feature_addr = mmio + (ATA_REG_ERR * 4);
1151 ioport->nsect_addr = mmio + (ATA_REG_NSECT * 4);
1152 ioport->lbal_addr = mmio + (ATA_REG_LBAL * 4);
1153 ioport->lbam_addr = mmio + (ATA_REG_LBAM * 4);
1154 ioport->lbah_addr = mmio + (ATA_REG_LBAH * 4);
1155 ioport->device_addr = mmio + (ATA_REG_DEVICE * 4);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001156 ioport->status_addr =
Tejun Heo0d5ff562007-02-01 15:06:36 +09001157 ioport->command_addr = mmio + (ATA_REG_STATUS * 4);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001158 ioport->altstatus_addr =
Tejun Heo0d5ff562007-02-01 15:06:36 +09001159 ioport->ctl_addr = mmio + 0x20;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001160}
1161
Tejun Heo9a829cc2007-04-17 23:44:08 +09001162static int nv_adma_host_init(struct ata_host *host)
Robert Hancockfbbb2622006-10-27 19:08:41 -07001163{
Tejun Heo9a829cc2007-04-17 23:44:08 +09001164 struct pci_dev *pdev = to_pci_dev(host->dev);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001165 unsigned int i;
1166 u32 tmp32;
1167
1168 VPRINTK("ENTER\n");
1169
1170 /* enable ADMA on the ports */
1171 pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &tmp32);
1172 tmp32 |= NV_MCP_SATA_CFG_20_PORT0_EN |
1173 NV_MCP_SATA_CFG_20_PORT0_PWB_EN |
1174 NV_MCP_SATA_CFG_20_PORT1_EN |
1175 NV_MCP_SATA_CFG_20_PORT1_PWB_EN;
1176
1177 pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, tmp32);
1178
Tejun Heo9a829cc2007-04-17 23:44:08 +09001179 for (i = 0; i < host->n_ports; i++)
1180 nv_adma_setup_port(host->ports[i]);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001181
Robert Hancockfbbb2622006-10-27 19:08:41 -07001182 return 0;
1183}
1184
1185static void nv_adma_fill_aprd(struct ata_queued_cmd *qc,
1186 struct scatterlist *sg,
1187 int idx,
1188 struct nv_adma_prd *aprd)
1189{
Robert Hancock41949ed2007-02-19 19:02:27 -06001190 u8 flags = 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001191 if (qc->tf.flags & ATA_TFLAG_WRITE)
1192 flags |= NV_APRD_WRITE;
1193 if (idx == qc->n_elem - 1)
1194 flags |= NV_APRD_END;
1195 else if (idx != 4)
1196 flags |= NV_APRD_CONT;
1197
1198 aprd->addr = cpu_to_le64(((u64)sg_dma_address(sg)));
1199 aprd->len = cpu_to_le32(((u32)sg_dma_len(sg))); /* len in bytes */
Robert Hancock2dec7552006-11-26 14:20:19 -06001200 aprd->flags = flags;
Robert Hancock41949ed2007-02-19 19:02:27 -06001201 aprd->packet_len = 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001202}
1203
1204static void nv_adma_fill_sg(struct ata_queued_cmd *qc, struct nv_adma_cpb *cpb)
1205{
1206 struct nv_adma_port_priv *pp = qc->ap->private_data;
1207 unsigned int idx;
1208 struct nv_adma_prd *aprd;
1209 struct scatterlist *sg;
1210
1211 VPRINTK("ENTER\n");
1212
1213 idx = 0;
1214
1215 ata_for_each_sg(sg, qc) {
1216 aprd = (idx < 5) ? &cpb->aprd[idx] : &pp->aprd[NV_ADMA_SGTBL_LEN * qc->tag + (idx-5)];
1217 nv_adma_fill_aprd(qc, sg, idx, aprd);
1218 idx++;
1219 }
1220 if (idx > 5)
1221 cpb->next_aprd = cpu_to_le64(((u64)(pp->aprd_dma + NV_ADMA_SGTBL_SZ * qc->tag)));
Robert Hancock41949ed2007-02-19 19:02:27 -06001222 else
1223 cpb->next_aprd = cpu_to_le64(0);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001224}
1225
Robert Hancock382a6652007-02-05 16:26:02 -08001226static int nv_adma_use_reg_mode(struct ata_queued_cmd *qc)
1227{
1228 struct nv_adma_port_priv *pp = qc->ap->private_data;
1229
1230 /* ADMA engine can only be used for non-ATAPI DMA commands,
Robert Hancockf2fb3442007-03-26 21:43:36 -08001231 or interrupt-driven no-data commands, where a result taskfile
1232 is not required. */
Robert Hancock382a6652007-02-05 16:26:02 -08001233 if((pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) ||
Robert Hancockf2fb3442007-03-26 21:43:36 -08001234 (qc->tf.flags & ATA_TFLAG_POLLING) ||
1235 (qc->flags & ATA_QCFLAG_RESULT_TF))
Robert Hancock382a6652007-02-05 16:26:02 -08001236 return 1;
1237
1238 if((qc->flags & ATA_QCFLAG_DMAMAP) ||
1239 (qc->tf.protocol == ATA_PROT_NODATA))
1240 return 0;
1241
1242 return 1;
1243}
1244
Robert Hancockfbbb2622006-10-27 19:08:41 -07001245static void nv_adma_qc_prep(struct ata_queued_cmd *qc)
1246{
1247 struct nv_adma_port_priv *pp = qc->ap->private_data;
1248 struct nv_adma_cpb *cpb = &pp->cpb[qc->tag];
1249 u8 ctl_flags = NV_CPB_CTL_CPB_VALID |
Robert Hancockfbbb2622006-10-27 19:08:41 -07001250 NV_CPB_CTL_IEN;
1251
Robert Hancock382a6652007-02-05 16:26:02 -08001252 if (nv_adma_use_reg_mode(qc)) {
Robert Hancock2dec7552006-11-26 14:20:19 -06001253 nv_adma_register_mode(qc->ap);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001254 ata_qc_prep(qc);
1255 return;
1256 }
1257
Robert Hancock41949ed2007-02-19 19:02:27 -06001258 cpb->resp_flags = NV_CPB_RESP_DONE;
1259 wmb();
1260 cpb->ctl_flags = 0;
1261 wmb();
Robert Hancockfbbb2622006-10-27 19:08:41 -07001262
1263 cpb->len = 3;
1264 cpb->tag = qc->tag;
1265 cpb->next_cpb_idx = 0;
1266
1267 /* turn on NCQ flags for NCQ commands */
1268 if (qc->tf.protocol == ATA_PROT_NCQ)
1269 ctl_flags |= NV_CPB_CTL_QUEUE | NV_CPB_CTL_FPDMA;
1270
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001271 VPRINTK("qc->flags = 0x%lx\n", qc->flags);
1272
Robert Hancockfbbb2622006-10-27 19:08:41 -07001273 nv_adma_tf_to_cpb(&qc->tf, cpb->tf);
1274
Robert Hancock382a6652007-02-05 16:26:02 -08001275 if(qc->flags & ATA_QCFLAG_DMAMAP) {
1276 nv_adma_fill_sg(qc, cpb);
1277 ctl_flags |= NV_CPB_CTL_APRD_VALID;
1278 } else
1279 memset(&cpb->aprd[0], 0, sizeof(struct nv_adma_prd) * 5);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001280
1281 /* Be paranoid and don't let the device see NV_CPB_CTL_CPB_VALID until we are
1282 finished filling in all of the contents */
1283 wmb();
1284 cpb->ctl_flags = ctl_flags;
Robert Hancock41949ed2007-02-19 19:02:27 -06001285 wmb();
1286 cpb->resp_flags = 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001287}
1288
1289static unsigned int nv_adma_qc_issue(struct ata_queued_cmd *qc)
1290{
Robert Hancock2dec7552006-11-26 14:20:19 -06001291 struct nv_adma_port_priv *pp = qc->ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001292 void __iomem *mmio = pp->ctl_block;
Robert Hancock5e5c74a2007-02-19 18:42:30 -06001293 int curr_ncq = (qc->tf.protocol == ATA_PROT_NCQ);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001294
1295 VPRINTK("ENTER\n");
1296
Robert Hancock382a6652007-02-05 16:26:02 -08001297 if (nv_adma_use_reg_mode(qc)) {
Robert Hancockfbbb2622006-10-27 19:08:41 -07001298 /* use ATA register mode */
Robert Hancock382a6652007-02-05 16:26:02 -08001299 VPRINTK("using ATA register mode: 0x%lx\n", qc->flags);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001300 nv_adma_register_mode(qc->ap);
1301 return ata_qc_issue_prot(qc);
1302 } else
1303 nv_adma_mode(qc->ap);
1304
1305 /* write append register, command tag in lower 8 bits
1306 and (number of cpbs to append -1) in top 8 bits */
1307 wmb();
Robert Hancock5e5c74a2007-02-19 18:42:30 -06001308
1309 if(curr_ncq != pp->last_issue_ncq) {
1310 /* Seems to need some delay before switching between NCQ and non-NCQ
1311 commands, else we get command timeouts and such. */
1312 udelay(20);
1313 pp->last_issue_ncq = curr_ncq;
1314 }
1315
Robert Hancockfbbb2622006-10-27 19:08:41 -07001316 writew(qc->tag, mmio + NV_ADMA_APPEND);
1317
1318 DPRINTK("Issued tag %u\n",qc->tag);
1319
1320 return 0;
1321}
1322
David Howells7d12e782006-10-05 14:55:46 +01001323static irqreturn_t nv_generic_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324{
Jeff Garzikcca39742006-08-24 03:19:22 -04001325 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326 unsigned int i;
1327 unsigned int handled = 0;
1328 unsigned long flags;
1329
Jeff Garzikcca39742006-08-24 03:19:22 -04001330 spin_lock_irqsave(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331
Jeff Garzikcca39742006-08-24 03:19:22 -04001332 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001333 struct ata_port *ap;
1334
Jeff Garzikcca39742006-08-24 03:19:22 -04001335 ap = host->ports[i];
Tejun Heoc1389502005-08-22 14:59:24 +09001336 if (ap &&
Jeff Garzik029f5462006-04-02 10:30:40 -04001337 !(ap->flags & ATA_FLAG_DISABLED)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001338 struct ata_queued_cmd *qc;
1339
1340 qc = ata_qc_from_tag(ap, ap->active_tag);
Albert Leee50362e2005-09-27 17:39:50 +08001341 if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342 handled += ata_host_intr(ap, qc);
Andrew Chewb8870302006-01-04 19:13:04 -08001343 else
1344 // No request pending? Clear interrupt status
1345 // anyway, in case there's one pending.
1346 ap->ops->check_status(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347 }
1348
1349 }
1350
Jeff Garzikcca39742006-08-24 03:19:22 -04001351 spin_unlock_irqrestore(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352
1353 return IRQ_RETVAL(handled);
1354}
1355
Jeff Garzikcca39742006-08-24 03:19:22 -04001356static irqreturn_t nv_do_interrupt(struct ata_host *host, u8 irq_stat)
Tejun Heoada364e2006-06-17 15:49:56 +09001357{
1358 int i, handled = 0;
1359
Jeff Garzikcca39742006-08-24 03:19:22 -04001360 for (i = 0; i < host->n_ports; i++) {
1361 struct ata_port *ap = host->ports[i];
Tejun Heoada364e2006-06-17 15:49:56 +09001362
1363 if (ap && !(ap->flags & ATA_FLAG_DISABLED))
1364 handled += nv_host_intr(ap, irq_stat);
1365
1366 irq_stat >>= NV_INT_PORT_SHIFT;
1367 }
1368
1369 return IRQ_RETVAL(handled);
1370}
1371
David Howells7d12e782006-10-05 14:55:46 +01001372static irqreturn_t nv_nf2_interrupt(int irq, void *dev_instance)
Tejun Heoada364e2006-06-17 15:49:56 +09001373{
Jeff Garzikcca39742006-08-24 03:19:22 -04001374 struct ata_host *host = dev_instance;
Tejun Heoada364e2006-06-17 15:49:56 +09001375 u8 irq_stat;
1376 irqreturn_t ret;
1377
Jeff Garzikcca39742006-08-24 03:19:22 -04001378 spin_lock(&host->lock);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001379 irq_stat = ioread8(host->ports[0]->ioaddr.scr_addr + NV_INT_STATUS);
Jeff Garzikcca39742006-08-24 03:19:22 -04001380 ret = nv_do_interrupt(host, irq_stat);
1381 spin_unlock(&host->lock);
Tejun Heoada364e2006-06-17 15:49:56 +09001382
1383 return ret;
1384}
1385
David Howells7d12e782006-10-05 14:55:46 +01001386static irqreturn_t nv_ck804_interrupt(int irq, void *dev_instance)
Tejun Heoada364e2006-06-17 15:49:56 +09001387{
Jeff Garzikcca39742006-08-24 03:19:22 -04001388 struct ata_host *host = dev_instance;
Tejun Heoada364e2006-06-17 15:49:56 +09001389 u8 irq_stat;
1390 irqreturn_t ret;
1391
Jeff Garzikcca39742006-08-24 03:19:22 -04001392 spin_lock(&host->lock);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001393 irq_stat = readb(host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804);
Jeff Garzikcca39742006-08-24 03:19:22 -04001394 ret = nv_do_interrupt(host, irq_stat);
1395 spin_unlock(&host->lock);
Tejun Heoada364e2006-06-17 15:49:56 +09001396
1397 return ret;
1398}
1399
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400static u32 nv_scr_read (struct ata_port *ap, unsigned int sc_reg)
1401{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402 if (sc_reg > SCR_CONTROL)
1403 return 0xffffffffU;
1404
Tejun Heo0d5ff562007-02-01 15:06:36 +09001405 return ioread32(ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406}
1407
1408static void nv_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
1409{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001410 if (sc_reg > SCR_CONTROL)
1411 return;
1412
Tejun Heo0d5ff562007-02-01 15:06:36 +09001413 iowrite32(val, ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414}
1415
Tejun Heo39f87582006-06-17 15:49:56 +09001416static void nv_nf2_freeze(struct ata_port *ap)
1417{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001418 void __iomem *scr_addr = ap->host->ports[0]->ioaddr.scr_addr;
Tejun Heo39f87582006-06-17 15:49:56 +09001419 int shift = ap->port_no * NV_INT_PORT_SHIFT;
1420 u8 mask;
1421
Tejun Heo0d5ff562007-02-01 15:06:36 +09001422 mask = ioread8(scr_addr + NV_INT_ENABLE);
Tejun Heo39f87582006-06-17 15:49:56 +09001423 mask &= ~(NV_INT_ALL << shift);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001424 iowrite8(mask, scr_addr + NV_INT_ENABLE);
Tejun Heo39f87582006-06-17 15:49:56 +09001425}
1426
1427static void nv_nf2_thaw(struct ata_port *ap)
1428{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001429 void __iomem *scr_addr = ap->host->ports[0]->ioaddr.scr_addr;
Tejun Heo39f87582006-06-17 15:49:56 +09001430 int shift = ap->port_no * NV_INT_PORT_SHIFT;
1431 u8 mask;
1432
Tejun Heo0d5ff562007-02-01 15:06:36 +09001433 iowrite8(NV_INT_ALL << shift, scr_addr + NV_INT_STATUS);
Tejun Heo39f87582006-06-17 15:49:56 +09001434
Tejun Heo0d5ff562007-02-01 15:06:36 +09001435 mask = ioread8(scr_addr + NV_INT_ENABLE);
Tejun Heo39f87582006-06-17 15:49:56 +09001436 mask |= (NV_INT_MASK << shift);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001437 iowrite8(mask, scr_addr + NV_INT_ENABLE);
Tejun Heo39f87582006-06-17 15:49:56 +09001438}
1439
1440static void nv_ck804_freeze(struct ata_port *ap)
1441{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001442 void __iomem *mmio_base = ap->host->iomap[NV_MMIO_BAR];
Tejun Heo39f87582006-06-17 15:49:56 +09001443 int shift = ap->port_no * NV_INT_PORT_SHIFT;
1444 u8 mask;
1445
1446 mask = readb(mmio_base + NV_INT_ENABLE_CK804);
1447 mask &= ~(NV_INT_ALL << shift);
1448 writeb(mask, mmio_base + NV_INT_ENABLE_CK804);
1449}
1450
1451static void nv_ck804_thaw(struct ata_port *ap)
1452{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001453 void __iomem *mmio_base = ap->host->iomap[NV_MMIO_BAR];
Tejun Heo39f87582006-06-17 15:49:56 +09001454 int shift = ap->port_no * NV_INT_PORT_SHIFT;
1455 u8 mask;
1456
1457 writeb(NV_INT_ALL << shift, mmio_base + NV_INT_STATUS_CK804);
1458
1459 mask = readb(mmio_base + NV_INT_ENABLE_CK804);
1460 mask |= (NV_INT_MASK << shift);
1461 writeb(mask, mmio_base + NV_INT_ENABLE_CK804);
1462}
1463
Tejun Heod4b2bab2007-02-02 16:50:52 +09001464static int nv_hardreset(struct ata_port *ap, unsigned int *class,
1465 unsigned long deadline)
Tejun Heo39f87582006-06-17 15:49:56 +09001466{
1467 unsigned int dummy;
1468
1469 /* SATA hardreset fails to retrieve proper device signature on
1470 * some controllers. Don't classify on hardreset. For more
1471 * info, see http://bugme.osdl.org/show_bug.cgi?id=3352
1472 */
Tejun Heod4b2bab2007-02-02 16:50:52 +09001473 return sata_std_hardreset(ap, &dummy, deadline);
Tejun Heo39f87582006-06-17 15:49:56 +09001474}
1475
1476static void nv_error_handler(struct ata_port *ap)
1477{
1478 ata_bmdma_drive_eh(ap, ata_std_prereset, ata_std_softreset,
1479 nv_hardreset, ata_std_postreset);
1480}
1481
Robert Hancockfbbb2622006-10-27 19:08:41 -07001482static void nv_adma_error_handler(struct ata_port *ap)
1483{
1484 struct nv_adma_port_priv *pp = ap->private_data;
1485 if(!(pp->flags & NV_ADMA_PORT_REGISTER_MODE)) {
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001486 void __iomem *mmio = pp->ctl_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001487 int i;
1488 u16 tmp;
Jeff Garzika84471f2007-02-26 05:51:33 -05001489
Robert Hancock2cb27852007-02-11 18:34:44 -06001490 if(ata_tag_valid(ap->active_tag) || ap->sactive) {
1491 u32 notifier = readl(mmio + NV_ADMA_NOTIFIER);
1492 u32 notifier_error = readl(mmio + NV_ADMA_NOTIFIER_ERROR);
1493 u32 gen_ctl = readl(pp->gen_block + NV_ADMA_GEN_CTL);
1494 u32 status = readw(mmio + NV_ADMA_STAT);
Robert Hancock08af7412007-02-19 19:01:59 -06001495 u8 cpb_count = readb(mmio + NV_ADMA_CPB_COUNT);
1496 u8 next_cpb_idx = readb(mmio + NV_ADMA_NEXT_CPB_IDX);
Robert Hancock2cb27852007-02-11 18:34:44 -06001497
1498 ata_port_printk(ap, KERN_ERR, "EH in ADMA mode, notifier 0x%X "
Robert Hancock08af7412007-02-19 19:01:59 -06001499 "notifier_error 0x%X gen_ctl 0x%X status 0x%X "
1500 "next cpb count 0x%X next cpb idx 0x%x\n",
1501 notifier, notifier_error, gen_ctl, status,
1502 cpb_count, next_cpb_idx);
Robert Hancock2cb27852007-02-11 18:34:44 -06001503
1504 for( i=0;i<NV_ADMA_MAX_CPBS;i++) {
1505 struct nv_adma_cpb *cpb = &pp->cpb[i];
1506 if( (ata_tag_valid(ap->active_tag) && i == ap->active_tag) ||
1507 ap->sactive & (1 << i) )
1508 ata_port_printk(ap, KERN_ERR,
1509 "CPB %d: ctl_flags 0x%x, resp_flags 0x%x\n",
1510 i, cpb->ctl_flags, cpb->resp_flags);
1511 }
1512 }
Robert Hancockfbbb2622006-10-27 19:08:41 -07001513
Robert Hancockfbbb2622006-10-27 19:08:41 -07001514 /* Push us back into port register mode for error handling. */
1515 nv_adma_register_mode(ap);
1516
Robert Hancockfbbb2622006-10-27 19:08:41 -07001517 /* Mark all of the CPBs as invalid to prevent them from being executed */
1518 for( i=0;i<NV_ADMA_MAX_CPBS;i++)
1519 pp->cpb[i].ctl_flags &= ~NV_CPB_CTL_CPB_VALID;
1520
1521 /* clear CPB fetch count */
1522 writew(0, mmio + NV_ADMA_CPB_COUNT);
1523
1524 /* Reset channel */
1525 tmp = readw(mmio + NV_ADMA_CTL);
1526 writew(tmp | NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
Robert Hancock5ce0cf62007-02-19 19:03:27 -06001527 readw( mmio + NV_ADMA_CTL ); /* flush posted write */
Robert Hancockfbbb2622006-10-27 19:08:41 -07001528 udelay(1);
1529 writew(tmp & ~NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
Robert Hancock5ce0cf62007-02-19 19:03:27 -06001530 readw( mmio + NV_ADMA_CTL ); /* flush posted write */
Robert Hancockfbbb2622006-10-27 19:08:41 -07001531 }
1532
1533 ata_bmdma_drive_eh(ap, ata_std_prereset, ata_std_softreset,
1534 nv_hardreset, ata_std_postreset);
1535}
1536
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537static int nv_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
1538{
1539 static int printed_version = 0;
Tejun Heo1626aeb2007-05-04 12:43:58 +02001540 const struct ata_port_info *ppi[] = { NULL, NULL };
Tejun Heo9a829cc2007-04-17 23:44:08 +09001541 struct ata_host *host;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001542 struct nv_host_priv *hpriv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543 int rc;
1544 u32 bar;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001545 void __iomem *base;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001546 unsigned long type = ent->driver_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547
1548 // Make sure this is a SATA controller by counting the number of bars
1549 // (NVIDIA SATA controllers will always have six bars). Otherwise,
1550 // it's an IDE controller and we ignore it.
1551 for (bar=0; bar<6; bar++)
1552 if (pci_resource_start(pdev, bar) == 0)
1553 return -ENODEV;
1554
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001555 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001556 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557
Tejun Heo24dc5f32007-01-20 16:00:28 +09001558 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001560 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561
Tejun Heo9a829cc2007-04-17 23:44:08 +09001562 /* determine type and allocate host */
1563 if (type >= CK804 && adma_enabled) {
Robert Hancockfbbb2622006-10-27 19:08:41 -07001564 dev_printk(KERN_NOTICE, &pdev->dev, "Using ADMA mode\n");
1565 type = ADMA;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001566 }
1567
Tejun Heo1626aeb2007-05-04 12:43:58 +02001568 ppi[0] = &nv_port_info[type];
1569 rc = ata_pci_prepare_native_host(pdev, ppi, &host);
Tejun Heo9a829cc2007-04-17 23:44:08 +09001570 if (rc)
1571 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572
Tejun Heo24dc5f32007-01-20 16:00:28 +09001573 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001574 if (!hpriv)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001575 return -ENOMEM;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001576 hpriv->type = type;
Tejun Heo9a829cc2007-04-17 23:44:08 +09001577 host->private_data = hpriv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578
Tejun Heo9a829cc2007-04-17 23:44:08 +09001579 /* set 64bit dma masks, may fail */
1580 if (type == ADMA) {
1581 if (pci_set_dma_mask(pdev, DMA_64BIT_MASK) == 0)
1582 pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
1583 }
1584
1585 /* request and iomap NV_MMIO_BAR */
1586 rc = pcim_iomap_regions(pdev, 1 << NV_MMIO_BAR, DRV_NAME);
1587 if (rc)
1588 return rc;
1589
1590 /* configure SCR access */
1591 base = host->iomap[NV_MMIO_BAR];
1592 host->ports[0]->ioaddr.scr_addr = base + NV_PORT0_SCR_REG_OFFSET;
1593 host->ports[1]->ioaddr.scr_addr = base + NV_PORT1_SCR_REG_OFFSET;
Jeff Garzik02cbd922006-03-22 23:59:46 -05001594
Tejun Heoada364e2006-06-17 15:49:56 +09001595 /* enable SATA space for CK804 */
Robert Hancockfbbb2622006-10-27 19:08:41 -07001596 if (type >= CK804) {
Tejun Heoada364e2006-06-17 15:49:56 +09001597 u8 regval;
1598
1599 pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, &regval);
1600 regval |= NV_MCP_SATA_CFG_20_SATA_SPACE_EN;
1601 pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval);
1602 }
1603
Tejun Heo9a829cc2007-04-17 23:44:08 +09001604 /* init ADMA */
Robert Hancockfbbb2622006-10-27 19:08:41 -07001605 if (type == ADMA) {
Tejun Heo9a829cc2007-04-17 23:44:08 +09001606 rc = nv_adma_host_init(host);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001607 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001608 return rc;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001609 }
1610
Tejun Heo9a829cc2007-04-17 23:44:08 +09001611 pci_set_master(pdev);
1612 return ata_host_activate(host, pdev->irq, ppi[0]->irq_handler,
1613 IRQF_SHARED, ppi[0]->sht);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614}
1615
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001616static void nv_remove_one (struct pci_dev *pdev)
1617{
1618 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1619 struct nv_host_priv *hpriv = host->private_data;
1620
1621 ata_pci_remove_one(pdev);
1622 kfree(hpriv);
1623}
1624
Tejun Heo438ac6d2007-03-02 17:31:26 +09001625#ifdef CONFIG_PM
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001626static int nv_pci_device_resume(struct pci_dev *pdev)
1627{
1628 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1629 struct nv_host_priv *hpriv = host->private_data;
Robert Hancockce053fa2007-02-05 16:26:04 -08001630 int rc;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001631
Robert Hancockce053fa2007-02-05 16:26:04 -08001632 rc = ata_pci_device_do_resume(pdev);
1633 if(rc)
1634 return rc;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001635
1636 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
1637 if(hpriv->type >= CK804) {
1638 u8 regval;
1639
1640 pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, &regval);
1641 regval |= NV_MCP_SATA_CFG_20_SATA_SPACE_EN;
1642 pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval);
1643 }
1644 if(hpriv->type == ADMA) {
1645 u32 tmp32;
1646 struct nv_adma_port_priv *pp;
1647 /* enable/disable ADMA on the ports appropriately */
1648 pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &tmp32);
1649
1650 pp = host->ports[0]->private_data;
1651 if(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)
1652 tmp32 &= ~(NV_MCP_SATA_CFG_20_PORT0_EN |
1653 NV_MCP_SATA_CFG_20_PORT0_PWB_EN);
1654 else
1655 tmp32 |= (NV_MCP_SATA_CFG_20_PORT0_EN |
1656 NV_MCP_SATA_CFG_20_PORT0_PWB_EN);
1657 pp = host->ports[1]->private_data;
1658 if(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)
1659 tmp32 &= ~(NV_MCP_SATA_CFG_20_PORT1_EN |
1660 NV_MCP_SATA_CFG_20_PORT1_PWB_EN);
1661 else
1662 tmp32 |= (NV_MCP_SATA_CFG_20_PORT1_EN |
1663 NV_MCP_SATA_CFG_20_PORT1_PWB_EN);
1664
1665 pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, tmp32);
1666 }
1667 }
1668
1669 ata_host_resume(host);
1670
1671 return 0;
1672}
Tejun Heo438ac6d2007-03-02 17:31:26 +09001673#endif
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001674
Jeff Garzikcca39742006-08-24 03:19:22 -04001675static void nv_ck804_host_stop(struct ata_host *host)
Tejun Heoada364e2006-06-17 15:49:56 +09001676{
Jeff Garzikcca39742006-08-24 03:19:22 -04001677 struct pci_dev *pdev = to_pci_dev(host->dev);
Tejun Heoada364e2006-06-17 15:49:56 +09001678 u8 regval;
1679
1680 /* disable SATA space for CK804 */
1681 pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, &regval);
1682 regval &= ~NV_MCP_SATA_CFG_20_SATA_SPACE_EN;
1683 pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval);
Tejun Heoada364e2006-06-17 15:49:56 +09001684}
1685
Robert Hancockfbbb2622006-10-27 19:08:41 -07001686static void nv_adma_host_stop(struct ata_host *host)
1687{
1688 struct pci_dev *pdev = to_pci_dev(host->dev);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001689 u32 tmp32;
1690
Robert Hancockfbbb2622006-10-27 19:08:41 -07001691 /* disable ADMA on the ports */
1692 pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &tmp32);
1693 tmp32 &= ~(NV_MCP_SATA_CFG_20_PORT0_EN |
1694 NV_MCP_SATA_CFG_20_PORT0_PWB_EN |
1695 NV_MCP_SATA_CFG_20_PORT1_EN |
1696 NV_MCP_SATA_CFG_20_PORT1_PWB_EN);
1697
1698 pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, tmp32);
1699
1700 nv_ck804_host_stop(host);
1701}
1702
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703static int __init nv_init(void)
1704{
Pavel Roskinb7887192006-08-10 18:13:18 +09001705 return pci_register_driver(&nv_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001706}
1707
1708static void __exit nv_exit(void)
1709{
1710 pci_unregister_driver(&nv_pci_driver);
1711}
1712
1713module_init(nv_init);
1714module_exit(nv_exit);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001715module_param_named(adma, adma_enabled, bool, 0444);
1716MODULE_PARM_DESC(adma, "Enable use of ADMA (Default: true)");