blob: 6276b4c1acfed2943354809b8b5f6ddd37bba9f9 [file] [log] [blame]
Andrew Victor62c16602006-11-30 12:27:38 +01001/*
Andrew Victor9d041262007-02-05 11:42:07 +01002 * arch/arm/mach-at91/at91sam9261.c
Andrew Victor62c16602006-11-30 12:27:38 +01003 *
4 * Copyright (C) 2005 SAN People
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 */
12
13#include <linux/module.h>
Boris BREZILLON2edb90a2013-10-11 09:37:45 +020014#include <linux/clk/at91_pmc.h>
Andrew Victor62c16602006-11-30 12:27:38 +010015
Nicolas Pitrec9dfafb2011-08-02 10:21:36 -040016#include <asm/proc-fns.h>
Russell King80b02c12009-01-08 10:01:47 +000017#include <asm/irq.h>
Andrew Victor62c16602006-11-30 12:27:38 +010018#include <asm/mach/arch.h>
19#include <asm/mach/map.h>
David Howells9f97da72012-03-28 18:30:01 +010020#include <asm/system_misc.h>
Nicolas Ferreb319ff82009-06-26 15:37:01 +010021#include <mach/cpu.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010022#include <mach/at91sam9261.h>
Andrew Victor62c16602006-11-30 12:27:38 +010023
Jean-Christophe PLAGNIOL-VILLARDa510b9b2012-10-30 06:41:28 +080024#include "at91_aic.h"
Jean-Christophe PLAGNIOL-VILLARDf0995d02012-10-30 08:11:24 +080025#include "at91_rstc.h"
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +080026#include "soc.h"
Andrew Victor62c16602006-11-30 12:27:38 +010027#include "generic.h"
28#include "clock.h"
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +080029#include "sam9_smc.h"
Daniel Lezcano5ad945e2013-09-22 22:29:57 +020030#include "pm.h"
Andrew Victor62c16602006-11-30 12:27:38 +010031
Andrew Victor62c16602006-11-30 12:27:38 +010032/* --------------------------------------------------------------------
33 * Clocks
34 * -------------------------------------------------------------------- */
35
36/*
37 * The peripheral clocks.
38 */
39static struct clk pioA_clk = {
40 .name = "pioA_clk",
41 .pmc_mask = 1 << AT91SAM9261_ID_PIOA,
42 .type = CLK_TYPE_PERIPHERAL,
43};
44static struct clk pioB_clk = {
45 .name = "pioB_clk",
46 .pmc_mask = 1 << AT91SAM9261_ID_PIOB,
47 .type = CLK_TYPE_PERIPHERAL,
48};
49static struct clk pioC_clk = {
50 .name = "pioC_clk",
51 .pmc_mask = 1 << AT91SAM9261_ID_PIOC,
52 .type = CLK_TYPE_PERIPHERAL,
53};
54static struct clk usart0_clk = {
55 .name = "usart0_clk",
56 .pmc_mask = 1 << AT91SAM9261_ID_US0,
57 .type = CLK_TYPE_PERIPHERAL,
58};
59static struct clk usart1_clk = {
60 .name = "usart1_clk",
61 .pmc_mask = 1 << AT91SAM9261_ID_US1,
62 .type = CLK_TYPE_PERIPHERAL,
63};
64static struct clk usart2_clk = {
65 .name = "usart2_clk",
66 .pmc_mask = 1 << AT91SAM9261_ID_US2,
67 .type = CLK_TYPE_PERIPHERAL,
68};
69static struct clk mmc_clk = {
70 .name = "mci_clk",
71 .pmc_mask = 1 << AT91SAM9261_ID_MCI,
72 .type = CLK_TYPE_PERIPHERAL,
73};
74static struct clk udc_clk = {
75 .name = "udc_clk",
76 .pmc_mask = 1 << AT91SAM9261_ID_UDP,
77 .type = CLK_TYPE_PERIPHERAL,
78};
79static struct clk twi_clk = {
80 .name = "twi_clk",
81 .pmc_mask = 1 << AT91SAM9261_ID_TWI,
82 .type = CLK_TYPE_PERIPHERAL,
83};
84static struct clk spi0_clk = {
85 .name = "spi0_clk",
86 .pmc_mask = 1 << AT91SAM9261_ID_SPI0,
87 .type = CLK_TYPE_PERIPHERAL,
88};
89static struct clk spi1_clk = {
90 .name = "spi1_clk",
91 .pmc_mask = 1 << AT91SAM9261_ID_SPI1,
92 .type = CLK_TYPE_PERIPHERAL,
93};
Andrew Victore8788ba2007-05-02 17:14:57 +010094static struct clk ssc0_clk = {
95 .name = "ssc0_clk",
96 .pmc_mask = 1 << AT91SAM9261_ID_SSC0,
97 .type = CLK_TYPE_PERIPHERAL,
98};
99static struct clk ssc1_clk = {
100 .name = "ssc1_clk",
101 .pmc_mask = 1 << AT91SAM9261_ID_SSC1,
102 .type = CLK_TYPE_PERIPHERAL,
103};
104static struct clk ssc2_clk = {
105 .name = "ssc2_clk",
106 .pmc_mask = 1 << AT91SAM9261_ID_SSC2,
107 .type = CLK_TYPE_PERIPHERAL,
108};
Andrew Victorc177a1e2007-02-08 10:25:38 +0100109static struct clk tc0_clk = {
110 .name = "tc0_clk",
111 .pmc_mask = 1 << AT91SAM9261_ID_TC0,
112 .type = CLK_TYPE_PERIPHERAL,
113};
114static struct clk tc1_clk = {
115 .name = "tc1_clk",
116 .pmc_mask = 1 << AT91SAM9261_ID_TC1,
117 .type = CLK_TYPE_PERIPHERAL,
118};
119static struct clk tc2_clk = {
120 .name = "tc2_clk",
121 .pmc_mask = 1 << AT91SAM9261_ID_TC2,
122 .type = CLK_TYPE_PERIPHERAL,
123};
Andrew Victor62c16602006-11-30 12:27:38 +0100124static struct clk ohci_clk = {
125 .name = "ohci_clk",
126 .pmc_mask = 1 << AT91SAM9261_ID_UHP,
127 .type = CLK_TYPE_PERIPHERAL,
128};
129static struct clk lcdc_clk = {
130 .name = "lcdc_clk",
131 .pmc_mask = 1 << AT91SAM9261_ID_LCDC,
132 .type = CLK_TYPE_PERIPHERAL,
133};
134
Jean-Christophe PLAGNIOL-VILLARD0af43162011-08-30 03:29:28 +0200135/* HClocks */
136static struct clk hck0 = {
137 .name = "hck0",
138 .pmc_mask = AT91_PMC_HCK0,
139 .type = CLK_TYPE_SYSTEM,
140 .id = 0,
141};
142static struct clk hck1 = {
143 .name = "hck1",
144 .pmc_mask = AT91_PMC_HCK1,
145 .type = CLK_TYPE_SYSTEM,
146 .id = 1,
147};
148
Andrew Victor62c16602006-11-30 12:27:38 +0100149static struct clk *periph_clocks[] __initdata = {
150 &pioA_clk,
151 &pioB_clk,
152 &pioC_clk,
153 &usart0_clk,
154 &usart1_clk,
155 &usart2_clk,
156 &mmc_clk,
157 &udc_clk,
158 &twi_clk,
159 &spi0_clk,
160 &spi1_clk,
Andrew Victore8788ba2007-05-02 17:14:57 +0100161 &ssc0_clk,
162 &ssc1_clk,
163 &ssc2_clk,
Andrew Victorc177a1e2007-02-08 10:25:38 +0100164 &tc0_clk,
165 &tc1_clk,
166 &tc2_clk,
Andrew Victor62c16602006-11-30 12:27:38 +0100167 &ohci_clk,
168 &lcdc_clk,
169 // irq0 .. irq2
170};
171
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100172static struct clk_lookup periph_clocks_lookups[] = {
Johan Hovoldbbd44f6b2013-02-07 16:31:58 +0100173 CLKDEV_CON_DEV_ID("hclk", "at91sam9261-lcdfb.0", &hck1),
174 CLKDEV_CON_DEV_ID("hclk", "at91sam9g10-lcdfb.0", &hck1),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100175 CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk),
176 CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk),
177 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
178 CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
Jean-Christophe PLAGNIOL-VILLARDc0764b22011-08-23 16:35:31 +0200179 CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
Bo Shen636036d22012-11-06 13:57:51 +0800180 CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.0", &ssc0_clk),
181 CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.1", &ssc1_clk),
182 CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.2", &ssc2_clk),
Bo Shen099343c2012-11-07 11:41:41 +0800183 CLKDEV_CON_DEV_ID("pclk", "fffbc000.ssc", &ssc0_clk),
184 CLKDEV_CON_DEV_ID("pclk", "fffc0000.ssc", &ssc1_clk),
185 CLKDEV_CON_DEV_ID("pclk", "fffc4000.ssc", &ssc2_clk),
Jean-Christophe PLAGNIOL-VILLARD0af43162011-08-30 03:29:28 +0200186 CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &hck0),
Bo Shen302090a2012-10-15 17:30:28 +0800187 CLKDEV_CON_DEV_ID(NULL, "i2c-at91sam9261.0", &twi_clk),
188 CLKDEV_CON_DEV_ID(NULL, "i2c-at91sam9g10.0", &twi_clk),
Jean-Christophe PLAGNIOL-VILLARD619d4a42011-11-13 13:00:58 +0800189 CLKDEV_CON_ID("pioA", &pioA_clk),
190 CLKDEV_CON_ID("pioB", &pioB_clk),
191 CLKDEV_CON_ID("pioC", &pioC_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100192};
193
194static struct clk_lookup usart_clocks_lookups[] = {
195 CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
196 CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
197 CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
198 CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
199};
200
Andrew Victor62c16602006-11-30 12:27:38 +0100201/*
202 * The four programmable clocks.
203 * You must configure pin multiplexing to bring these signals out.
204 */
205static struct clk pck0 = {
206 .name = "pck0",
207 .pmc_mask = AT91_PMC_PCK0,
208 .type = CLK_TYPE_PROGRAMMABLE,
209 .id = 0,
210};
211static struct clk pck1 = {
212 .name = "pck1",
213 .pmc_mask = AT91_PMC_PCK1,
214 .type = CLK_TYPE_PROGRAMMABLE,
215 .id = 1,
216};
217static struct clk pck2 = {
218 .name = "pck2",
219 .pmc_mask = AT91_PMC_PCK2,
220 .type = CLK_TYPE_PROGRAMMABLE,
221 .id = 2,
222};
223static struct clk pck3 = {
224 .name = "pck3",
225 .pmc_mask = AT91_PMC_PCK3,
226 .type = CLK_TYPE_PROGRAMMABLE,
227 .id = 3,
228};
229
Andrew Victor62c16602006-11-30 12:27:38 +0100230static void __init at91sam9261_register_clocks(void)
231{
232 int i;
233
234 for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
235 clk_register(periph_clocks[i]);
236
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100237 clkdev_add_table(periph_clocks_lookups,
238 ARRAY_SIZE(periph_clocks_lookups));
239 clkdev_add_table(usart_clocks_lookups,
240 ARRAY_SIZE(usart_clocks_lookups));
241
Andrew Victor62c16602006-11-30 12:27:38 +0100242 clk_register(&pck0);
243 clk_register(&pck1);
244 clk_register(&pck2);
245 clk_register(&pck3);
246
247 clk_register(&hck0);
248 clk_register(&hck1);
249}
250
251/* --------------------------------------------------------------------
252 * GPIO
253 * -------------------------------------------------------------------- */
254
Jean-Christophe PLAGNIOL-VILLARD1a2d9152011-10-17 14:28:38 +0800255static struct at91_gpio_bank at91sam9261_gpio[] __initdata = {
Andrew Victor62c16602006-11-30 12:27:38 +0100256 {
257 .id = AT91SAM9261_ID_PIOA,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800258 .regbase = AT91SAM9261_BASE_PIOA,
Andrew Victor62c16602006-11-30 12:27:38 +0100259 }, {
260 .id = AT91SAM9261_ID_PIOB,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800261 .regbase = AT91SAM9261_BASE_PIOB,
Andrew Victor62c16602006-11-30 12:27:38 +0100262 }, {
263 .id = AT91SAM9261_ID_PIOC,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800264 .regbase = AT91SAM9261_BASE_PIOC,
Andrew Victor62c16602006-11-30 12:27:38 +0100265 }
266};
267
Andrew Victor62c16602006-11-30 12:27:38 +0100268/* --------------------------------------------------------------------
269 * AT91SAM9261 processor initialization
270 * -------------------------------------------------------------------- */
271
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800272static void __init at91sam9261_map_io(void)
Andrew Victor62c16602006-11-30 12:27:38 +0100273{
Nicolas Ferreb319ff82009-06-26 15:37:01 +0100274 if (cpu_is_at91sam9g10())
Jean-Christophe PLAGNIOL-VILLARDf0051d82011-05-10 03:20:09 +0800275 at91_init_sram(0, AT91SAM9G10_SRAM_BASE, AT91SAM9G10_SRAM_SIZE);
Nicolas Ferreb319ff82009-06-26 15:37:01 +0100276 else
Jean-Christophe PLAGNIOL-VILLARDf0051d82011-05-10 03:20:09 +0800277 at91_init_sram(0, AT91SAM9261_SRAM_BASE, AT91SAM9261_SRAM_SIZE);
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800278}
Nicolas Ferreb319ff82009-06-26 15:37:01 +0100279
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800280static void __init at91sam9261_ioremap_registers(void)
281{
Jean-Christophe PLAGNIOL-VILLARDf22deee2011-11-01 01:23:20 +0800282 at91_ioremap_shdwc(AT91SAM9261_BASE_SHDWC);
Jean-Christophe PLAGNIOL-VILLARDe9f68b52011-11-18 01:25:52 +0800283 at91_ioremap_rstc(AT91SAM9261_BASE_RSTC);
Jean-Christophe PLAGNIOL-VILLARDf363c402012-02-13 12:58:53 +0800284 at91_ioremap_ramc(0, AT91SAM9261_BASE_SDRAMC, 512);
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +0800285 at91sam926x_ioremap_pit(AT91SAM9261_BASE_PIT);
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +0800286 at91sam9_ioremap_smc(0, AT91SAM9261_BASE_SMC);
Jean-Christophe PLAGNIOL-VILLARD4342d642011-11-27 23:15:50 +0800287 at91_ioremap_matrix(AT91SAM9261_BASE_MATRIX);
Jean-Christophe PLAGNIOL-VILLARD6b625892013-10-16 16:24:57 +0200288 at91_pm_set_standby(at91sam9_sdram_standby);
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800289}
290
Jean-Christophe PLAGNIOL-VILLARD46539372011-04-24 18:20:28 +0800291static void __init at91sam9261_initialize(void)
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800292{
Jean-Christophe PLAGNIOL-VILLARD0d781712012-02-05 20:25:32 +0800293 arm_pm_idle = at91sam9_idle;
Russell King1b2073e2011-11-03 09:53:29 +0000294 arm_pm_restart = at91sam9_alt_restart;
Andrew Victor62c16602006-11-30 12:27:38 +0100295
Johan Hovold94c4c792013-10-16 11:56:15 +0200296 at91_sysirq_mask_rtt(AT91SAM9261_BASE_RTT);
297
Andrew Victor62c16602006-11-30 12:27:38 +0100298 /* Register GPIO subsystem */
299 at91_gpio_init(at91sam9261_gpio, 3);
300}
301
302/* --------------------------------------------------------------------
303 * Interrupt initialization
304 * -------------------------------------------------------------------- */
305
306/*
307 * The default interrupt priority levels (0 = lowest, 7 = highest).
308 */
309static unsigned int at91sam9261_default_irq_priority[NR_AIC_IRQS] __initdata = {
310 7, /* Advanced Interrupt Controller */
311 7, /* System Peripherals */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100312 1, /* Parallel IO Controller A */
313 1, /* Parallel IO Controller B */
314 1, /* Parallel IO Controller C */
Andrew Victor62c16602006-11-30 12:27:38 +0100315 0,
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100316 5, /* USART 0 */
317 5, /* USART 1 */
318 5, /* USART 2 */
Andrew Victor62c16602006-11-30 12:27:38 +0100319 0, /* Multimedia Card Interface */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100320 2, /* USB Device Port */
321 6, /* Two-Wire Interface */
322 5, /* Serial Peripheral Interface 0 */
323 5, /* Serial Peripheral Interface 1 */
324 4, /* Serial Synchronous Controller 0 */
325 4, /* Serial Synchronous Controller 1 */
326 4, /* Serial Synchronous Controller 2 */
Andrew Victor62c16602006-11-30 12:27:38 +0100327 0, /* Timer Counter 0 */
328 0, /* Timer Counter 1 */
329 0, /* Timer Counter 2 */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100330 2, /* USB Host port */
Andrew Victor62c16602006-11-30 12:27:38 +0100331 3, /* LCD Controller */
332 0,
333 0,
334 0,
335 0,
336 0,
337 0,
338 0,
339 0, /* Advanced Interrupt Controller */
340 0, /* Advanced Interrupt Controller */
341 0, /* Advanced Interrupt Controller */
342};
343
Ludovic Desroches84ddb082013-03-22 13:24:09 +0000344AT91_SOC_START(at91sam9261)
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800345 .map_io = at91sam9261_map_io,
Jean-Christophe PLAGNIOL-VILLARD92100c12011-04-23 15:28:34 +0800346 .default_irq_priority = at91sam9261_default_irq_priority,
Jean-Christophe PLAGNIOL-VILLARD546c8302013-06-01 16:40:11 +0200347 .extern_irq = (1 << AT91SAM9261_ID_IRQ0) | (1 << AT91SAM9261_ID_IRQ1)
348 | (1 << AT91SAM9261_ID_IRQ2),
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800349 .ioremap_registers = at91sam9261_ioremap_registers,
Jean-Christophe PLAGNIOL-VILLARD51ddec72011-04-24 18:15:34 +0800350 .register_clocks = at91sam9261_register_clocks,
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800351 .init = at91sam9261_initialize,
Jean-Christophe PLAGNIOL-VILLARD8d39e0fd02012-08-16 17:36:55 +0800352AT91_SOC_END