blob: 0bb4c3b89c781fbdc0ccc978c61243c1d4375f1a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Synthesize TLB refill handlers at runtime.
7 *
Thiemo Seufere30ec452008-01-28 20:05:38 +00008 * Copyright (C) 2004, 2005, 2006, 2008 Thiemo Seufer
David Daney95affdd2009-05-20 11:40:59 -07009 * Copyright (C) 2005, 2007, 2008, 2009 Maciej W. Rozycki
Ralf Baechle41c594a2006-04-05 09:45:45 +010010 * Copyright (C) 2006 Ralf Baechle (ralf@linux-mips.org)
David Daneyfd062c82009-05-27 17:47:44 -070011 * Copyright (C) 2008, 2009 Cavium Networks, Inc.
Ralf Baechle41c594a2006-04-05 09:45:45 +010012 *
13 * ... and the days got worse and worse and now you see
14 * I've gone completly out of my mind.
15 *
16 * They're coming to take me a away haha
17 * they're coming to take me a away hoho hihi haha
18 * to the funny farm where code is beautiful all the time ...
19 *
20 * (Condolences to Napoleon XIV)
Linus Torvalds1da177e2005-04-16 15:20:36 -070021 */
22
David Daney95affdd2009-05-20 11:40:59 -070023#include <linux/bug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/kernel.h>
25#include <linux/types.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010026#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027#include <linux/string.h>
28#include <linux/init.h>
David Daney3d8bfdd2010-12-21 14:19:11 -080029#include <linux/cache.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
David Daney3d8bfdd2010-12-21 14:19:11 -080031#include <asm/cacheflush.h>
32#include <asm/pgtable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include <asm/war.h>
Florian Fainelli3482d712010-01-28 15:21:24 +010034#include <asm/uasm.h>
Thiemo Seufere30ec452008-01-28 20:05:38 +000035
David Daney1ec56322010-04-28 12:16:18 -070036/*
37 * TLB load/store/modify handlers.
38 *
39 * Only the fastpath gets synthesized at runtime, the slowpath for
40 * do_page_fault remains normal asm.
41 */
42extern void tlb_do_page_fault_0(void);
43extern void tlb_do_page_fault_1(void);
44
45
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010046static inline int r45k_bvahwbug(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070047{
48 /* XXX: We should probe for the presence of this bug, but we don't. */
49 return 0;
50}
51
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010052static inline int r4k_250MHZhwbug(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070053{
54 /* XXX: We should probe for the presence of this bug, but we don't. */
55 return 0;
56}
57
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010058static inline int __maybe_unused bcm1250_m3_war(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070059{
60 return BCM1250_M3_WAR;
61}
62
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010063static inline int __maybe_unused r10000_llsc_war(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070064{
65 return R10000_LLSC_WAR;
66}
67
68/*
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +010069 * Found by experiment: At least some revisions of the 4kc throw under
70 * some circumstances a machine check exception, triggered by invalid
71 * values in the index register. Delaying the tlbp instruction until
72 * after the next branch, plus adding an additional nop in front of
73 * tlbwi/tlbwr avoids the invalid index register values. Nobody knows
74 * why; it's not an issue caused by the core RTL.
75 *
76 */
Ralf Baechle234fcd12008-03-08 09:56:28 +000077static int __cpuinit m4kc_tlbp_war(void)
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +010078{
79 return (current_cpu_data.processor_id & 0xffff00) ==
80 (PRID_COMP_MIPS | PRID_IMP_4KC);
81}
82
Thiemo Seufere30ec452008-01-28 20:05:38 +000083/* Handle labels (which must be positive integers). */
Linus Torvalds1da177e2005-04-16 15:20:36 -070084enum label_id {
Thiemo Seufere30ec452008-01-28 20:05:38 +000085 label_second_part = 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -070086 label_leave,
87 label_vmalloc,
88 label_vmalloc_done,
89 label_tlbw_hazard,
90 label_split,
David Daney6dd93442010-02-10 15:12:47 -080091 label_tlbl_goaround1,
92 label_tlbl_goaround2,
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 label_nopage_tlbl,
94 label_nopage_tlbs,
95 label_nopage_tlbm,
96 label_smp_pgtable_change,
97 label_r3000_write_probe_fail,
David Daney1ec56322010-04-28 12:16:18 -070098 label_large_segbits_fault,
David Daneyfd062c82009-05-27 17:47:44 -070099#ifdef CONFIG_HUGETLB_PAGE
100 label_tlb_huge_update,
101#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102};
103
Thiemo Seufere30ec452008-01-28 20:05:38 +0000104UASM_L_LA(_second_part)
105UASM_L_LA(_leave)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000106UASM_L_LA(_vmalloc)
107UASM_L_LA(_vmalloc_done)
108UASM_L_LA(_tlbw_hazard)
109UASM_L_LA(_split)
David Daney6dd93442010-02-10 15:12:47 -0800110UASM_L_LA(_tlbl_goaround1)
111UASM_L_LA(_tlbl_goaround2)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000112UASM_L_LA(_nopage_tlbl)
113UASM_L_LA(_nopage_tlbs)
114UASM_L_LA(_nopage_tlbm)
115UASM_L_LA(_smp_pgtable_change)
116UASM_L_LA(_r3000_write_probe_fail)
David Daney1ec56322010-04-28 12:16:18 -0700117UASM_L_LA(_large_segbits_fault)
David Daneyfd062c82009-05-27 17:47:44 -0700118#ifdef CONFIG_HUGETLB_PAGE
119UASM_L_LA(_tlb_huge_update)
120#endif
Atsushi Nemoto656be922006-10-26 00:08:31 +0900121
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200122/*
123 * For debug purposes.
124 */
125static inline void dump_handler(const u32 *handler, int count)
126{
127 int i;
128
129 pr_debug("\t.set push\n");
130 pr_debug("\t.set noreorder\n");
131
132 for (i = 0; i < count; i++)
133 pr_debug("\t%p\t.word 0x%08x\n", &handler[i], handler[i]);
134
135 pr_debug("\t.set pop\n");
136}
137
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138/* The only general purpose registers allowed in TLB handlers. */
139#define K0 26
140#define K1 27
141
142/* Some CP0 registers */
Ralf Baechle41c594a2006-04-05 09:45:45 +0100143#define C0_INDEX 0, 0
144#define C0_ENTRYLO0 2, 0
145#define C0_TCBIND 2, 2
146#define C0_ENTRYLO1 3, 0
147#define C0_CONTEXT 4, 0
David Daneyfd062c82009-05-27 17:47:44 -0700148#define C0_PAGEMASK 5, 0
Ralf Baechle41c594a2006-04-05 09:45:45 +0100149#define C0_BADVADDR 8, 0
150#define C0_ENTRYHI 10, 0
151#define C0_EPC 14, 0
152#define C0_XCONTEXT 20, 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153
Ralf Baechle875d43e2005-09-03 15:56:16 -0700154#ifdef CONFIG_64BIT
Thiemo Seufere30ec452008-01-28 20:05:38 +0000155# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_XCONTEXT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000157# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_CONTEXT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158#endif
159
160/* The worst case length of the handler is around 18 instructions for
161 * R3000-style TLBs and up to 63 instructions for R4000-style TLBs.
162 * Maximum space available is 32 instructions for R3000 and 64
163 * instructions for R4000.
164 *
165 * We deliberately chose a buffer size of 128, so we won't scribble
166 * over anything important on overflow before we panic.
167 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000168static u32 tlb_handler[128] __cpuinitdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169
170/* simply assume worst case size for labels and relocs */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000171static struct uasm_label labels[128] __cpuinitdata;
172static struct uasm_reloc relocs[128] __cpuinitdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173
David Daney1ec56322010-04-28 12:16:18 -0700174#ifdef CONFIG_64BIT
175static int check_for_high_segbits __cpuinitdata;
176#endif
177
David Daney3d8bfdd2010-12-21 14:19:11 -0800178#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
179
180static unsigned int kscratch_used_mask __cpuinitdata;
181
182static int __cpuinit allocate_kscratch(void)
183{
184 int r;
185 unsigned int a = cpu_data[0].kscratch_mask & ~kscratch_used_mask;
186
187 r = ffs(a);
188
189 if (r == 0)
190 return -1;
191
192 r--; /* make it zero based */
193
194 kscratch_used_mask |= (1 << r);
195
196 return r;
197}
198
199static int pgd_reg __cpuinitdata;
200
201#else /* !CONFIG_MIPS_PGD_C0_CONTEXT*/
David Daney826222842009-10-14 12:16:56 -0700202/*
203 * CONFIG_MIPS_PGD_C0_CONTEXT implies 64 bit and lack of pgd_current,
204 * we cannot do r3000 under these circumstances.
David Daney3d8bfdd2010-12-21 14:19:11 -0800205 *
206 * Declare pgd_current here instead of including mmu_context.h to avoid type
207 * conflicts for tlbmiss_handler_setup_pgd
David Daney826222842009-10-14 12:16:56 -0700208 */
David Daney3d8bfdd2010-12-21 14:19:11 -0800209extern unsigned long pgd_current[];
David Daney826222842009-10-14 12:16:56 -0700210
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211/*
212 * The R3000 TLB handler is simple.
213 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000214static void __cpuinit build_r3000_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215{
216 long pgdc = (long)pgd_current;
217 u32 *p;
218
219 memset(tlb_handler, 0, sizeof(tlb_handler));
220 p = tlb_handler;
221
Thiemo Seufere30ec452008-01-28 20:05:38 +0000222 uasm_i_mfc0(&p, K0, C0_BADVADDR);
223 uasm_i_lui(&p, K1, uasm_rel_hi(pgdc)); /* cp0 delay */
224 uasm_i_lw(&p, K1, uasm_rel_lo(pgdc), K1);
225 uasm_i_srl(&p, K0, K0, 22); /* load delay */
226 uasm_i_sll(&p, K0, K0, 2);
227 uasm_i_addu(&p, K1, K1, K0);
228 uasm_i_mfc0(&p, K0, C0_CONTEXT);
229 uasm_i_lw(&p, K1, 0, K1); /* cp0 delay */
230 uasm_i_andi(&p, K0, K0, 0xffc); /* load delay */
231 uasm_i_addu(&p, K1, K1, K0);
232 uasm_i_lw(&p, K0, 0, K1);
233 uasm_i_nop(&p); /* load delay */
234 uasm_i_mtc0(&p, K0, C0_ENTRYLO0);
235 uasm_i_mfc0(&p, K1, C0_EPC); /* cp0 delay */
236 uasm_i_tlbwr(&p); /* cp0 delay */
237 uasm_i_jr(&p, K1);
238 uasm_i_rfe(&p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239
240 if (p > tlb_handler + 32)
241 panic("TLB refill handler space exceeded");
242
Thiemo Seufere30ec452008-01-28 20:05:38 +0000243 pr_debug("Wrote TLB refill handler (%u instructions).\n",
244 (unsigned int)(p - tlb_handler));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245
Ralf Baechle91b05e62006-03-29 18:53:00 +0100246 memcpy((void *)ebase, tlb_handler, 0x80);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200247
248 dump_handler((u32 *)ebase, 32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249}
David Daney826222842009-10-14 12:16:56 -0700250#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251
252/*
253 * The R4000 TLB handler is much more complicated. We have two
254 * consecutive handler areas with 32 instructions space each.
255 * Since they aren't used at the same time, we can overflow in the
256 * other one.To keep things simple, we first assume linear space,
257 * then we relocate it to the final handler layout as needed.
258 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000259static u32 final_handler[64] __cpuinitdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260
261/*
262 * Hazards
263 *
264 * From the IDT errata for the QED RM5230 (Nevada), processor revision 1.0:
265 * 2. A timing hazard exists for the TLBP instruction.
266 *
267 * stalling_instruction
268 * TLBP
269 *
270 * The JTLB is being read for the TLBP throughout the stall generated by the
271 * previous instruction. This is not really correct as the stalling instruction
272 * can modify the address used to access the JTLB. The failure symptom is that
273 * the TLBP instruction will use an address created for the stalling instruction
274 * and not the address held in C0_ENHI and thus report the wrong results.
275 *
276 * The software work-around is to not allow the instruction preceding the TLBP
277 * to stall - make it an NOP or some other instruction guaranteed not to stall.
278 *
279 * Errata 2 will not be fixed. This errata is also on the R5000.
280 *
281 * As if we MIPS hackers wouldn't know how to nop pipelines happy ...
282 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000283static void __cpuinit __maybe_unused build_tlb_probe_entry(u32 **p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284{
Ralf Baechle10cc3522007-10-11 23:46:15 +0100285 switch (current_cpu_type()) {
Thomas Bogendoerfer326e2e12008-05-12 13:55:42 +0200286 /* Found by experiment: R4600 v2.0/R4700 needs this, too. */
Thiemo Seuferf5b4d952005-09-09 17:11:50 +0000287 case CPU_R4600:
Thomas Bogendoerfer326e2e12008-05-12 13:55:42 +0200288 case CPU_R4700:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289 case CPU_R5000:
290 case CPU_R5000A:
291 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000292 uasm_i_nop(p);
293 uasm_i_tlbp(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 break;
295
296 default:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000297 uasm_i_tlbp(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 break;
299 }
300}
301
302/*
303 * Write random or indexed TLB entry, and care about the hazards from
304 * the preceeding mtc0 and for the following eret.
305 */
306enum tlb_write_entry { tlb_random, tlb_indexed };
307
Ralf Baechle234fcd12008-03-08 09:56:28 +0000308static void __cpuinit build_tlb_write_entry(u32 **p, struct uasm_label **l,
Thiemo Seufere30ec452008-01-28 20:05:38 +0000309 struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310 enum tlb_write_entry wmode)
311{
312 void(*tlbw)(u32 **) = NULL;
313
314 switch (wmode) {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000315 case tlb_random: tlbw = uasm_i_tlbwr; break;
316 case tlb_indexed: tlbw = uasm_i_tlbwi; break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 }
318
Ralf Baechle161548b2008-01-29 10:14:54 +0000319 if (cpu_has_mips_r2) {
David Daney41f0e4d2009-05-12 12:41:53 -0700320 if (cpu_has_mips_r2_exec_hazard)
321 uasm_i_ehb(p);
Ralf Baechle161548b2008-01-29 10:14:54 +0000322 tlbw(p);
323 return;
324 }
325
Ralf Baechle10cc3522007-10-11 23:46:15 +0100326 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327 case CPU_R4000PC:
328 case CPU_R4000SC:
329 case CPU_R4000MC:
330 case CPU_R4400PC:
331 case CPU_R4400SC:
332 case CPU_R4400MC:
333 /*
334 * This branch uses up a mtc0 hazard nop slot and saves
335 * two nops after the tlbw instruction.
336 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000337 uasm_il_bgezl(p, r, 0, label_tlbw_hazard);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000339 uasm_l_tlbw_hazard(l, *p);
340 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 break;
342
343 case CPU_R4600:
344 case CPU_R4700:
345 case CPU_R5000:
346 case CPU_R5000A:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000347 uasm_i_nop(p);
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000348 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000349 uasm_i_nop(p);
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000350 break;
351
352 case CPU_R4300:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353 case CPU_5KC:
354 case CPU_TX49XX:
Pete Popovbdf21b12005-07-14 17:47:57 +0000355 case CPU_PR4450:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000356 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 tlbw(p);
358 break;
359
360 case CPU_R10000:
361 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -0400362 case CPU_R14000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363 case CPU_4KC:
Thomas Bogendoerferb1ec4c82008-03-26 16:42:54 +0100364 case CPU_4KEC:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365 case CPU_SB1:
Andrew Isaacson93ce2f522005-10-19 23:56:20 -0700366 case CPU_SB1A:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 case CPU_4KSC:
368 case CPU_20KC:
369 case CPU_25KF:
Kevin Cernekee602977b2010-10-16 14:22:30 -0700370 case CPU_BMIPS32:
371 case CPU_BMIPS3300:
372 case CPU_BMIPS4350:
373 case CPU_BMIPS4380:
374 case CPU_BMIPS5000:
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800375 case CPU_LOONGSON2:
Shinya Kuribayashia644b272009-03-03 18:05:51 +0900376 case CPU_R5500:
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100377 if (m4kc_tlbp_war())
Thiemo Seufere30ec452008-01-28 20:05:38 +0000378 uasm_i_nop(p);
Manuel Lauss2f794d02009-03-25 17:49:30 +0100379 case CPU_ALCHEMY:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 tlbw(p);
381 break;
382
383 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000384 uasm_i_nop(p); /* QED specifies 2 nops hazard */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385 /*
386 * This branch uses up a mtc0 hazard nop slot and saves
387 * a nop after the tlbw instruction.
388 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000389 uasm_il_bgezl(p, r, 0, label_tlbw_hazard);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000391 uasm_l_tlbw_hazard(l, *p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 break;
393
394 case CPU_RM7000:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000395 uasm_i_nop(p);
396 uasm_i_nop(p);
397 uasm_i_nop(p);
398 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399 tlbw(p);
400 break;
401
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 case CPU_RM9000:
403 /*
404 * When the JTLB is updated by tlbwi or tlbwr, a subsequent
405 * use of the JTLB for instructions should not occur for 4
406 * cpu cycles and use for data translations should not occur
407 * for 3 cpu cycles.
408 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000409 uasm_i_ssnop(p);
410 uasm_i_ssnop(p);
411 uasm_i_ssnop(p);
412 uasm_i_ssnop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000414 uasm_i_ssnop(p);
415 uasm_i_ssnop(p);
416 uasm_i_ssnop(p);
417 uasm_i_ssnop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 break;
419
420 case CPU_VR4111:
421 case CPU_VR4121:
422 case CPU_VR4122:
423 case CPU_VR4181:
424 case CPU_VR4181A:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000425 uasm_i_nop(p);
426 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000428 uasm_i_nop(p);
429 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430 break;
431
432 case CPU_VR4131:
433 case CPU_VR4133:
Ralf Baechle7623deb2005-08-29 16:49:55 +0000434 case CPU_R5432:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000435 uasm_i_nop(p);
436 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 tlbw(p);
438 break;
439
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +0000440 case CPU_JZRISC:
441 tlbw(p);
442 uasm_i_nop(p);
443 break;
444
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 default:
446 panic("No TLB refill handler yet (CPU type: %d)",
447 current_cpu_data.cputype);
448 break;
449 }
450}
451
David Daney6dd93442010-02-10 15:12:47 -0800452static __cpuinit __maybe_unused void build_convert_pte_to_entrylo(u32 **p,
453 unsigned int reg)
454{
455 if (kernel_uses_smartmips_rixi) {
456 UASM_i_SRL(p, reg, reg, ilog2(_PAGE_NO_EXEC));
457 UASM_i_ROTR(p, reg, reg, ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
458 } else {
459#ifdef CONFIG_64BIT_PHYS_ADDR
David Daney3be60222010-04-28 12:16:17 -0700460 uasm_i_dsrl_safe(p, reg, reg, ilog2(_PAGE_GLOBAL));
David Daney6dd93442010-02-10 15:12:47 -0800461#else
462 UASM_i_SRL(p, reg, reg, ilog2(_PAGE_GLOBAL));
463#endif
464 }
465}
466
David Daneyfd062c82009-05-27 17:47:44 -0700467#ifdef CONFIG_HUGETLB_PAGE
David Daney6dd93442010-02-10 15:12:47 -0800468
469static __cpuinit void build_restore_pagemask(u32 **p,
470 struct uasm_reloc **r,
471 unsigned int tmp,
472 enum label_id lid)
473{
474 /* Reset default page size */
475 if (PM_DEFAULT_MASK >> 16) {
476 uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
477 uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
478 uasm_il_b(p, r, lid);
479 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
480 } else if (PM_DEFAULT_MASK) {
481 uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
482 uasm_il_b(p, r, lid);
483 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
484 } else {
485 uasm_il_b(p, r, lid);
486 uasm_i_mtc0(p, 0, C0_PAGEMASK);
487 }
488}
489
David Daneyfd062c82009-05-27 17:47:44 -0700490static __cpuinit void build_huge_tlb_write_entry(u32 **p,
491 struct uasm_label **l,
492 struct uasm_reloc **r,
493 unsigned int tmp,
494 enum tlb_write_entry wmode)
495{
496 /* Set huge page tlb entry size */
497 uasm_i_lui(p, tmp, PM_HUGE_MASK >> 16);
498 uasm_i_ori(p, tmp, tmp, PM_HUGE_MASK & 0xffff);
499 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
500
501 build_tlb_write_entry(p, l, r, wmode);
502
David Daney6dd93442010-02-10 15:12:47 -0800503 build_restore_pagemask(p, r, tmp, label_leave);
David Daneyfd062c82009-05-27 17:47:44 -0700504}
505
506/*
507 * Check if Huge PTE is present, if so then jump to LABEL.
508 */
509static void __cpuinit
510build_is_huge_pte(u32 **p, struct uasm_reloc **r, unsigned int tmp,
511 unsigned int pmd, int lid)
512{
513 UASM_i_LW(p, tmp, 0, pmd);
514 uasm_i_andi(p, tmp, tmp, _PAGE_HUGE);
515 uasm_il_bnez(p, r, tmp, lid);
516}
517
518static __cpuinit void build_huge_update_entries(u32 **p,
519 unsigned int pte,
520 unsigned int tmp)
521{
522 int small_sequence;
523
524 /*
525 * A huge PTE describes an area the size of the
526 * configured huge page size. This is twice the
527 * of the large TLB entry size we intend to use.
528 * A TLB entry half the size of the configured
529 * huge page size is configured into entrylo0
530 * and entrylo1 to cover the contiguous huge PTE
531 * address space.
532 */
533 small_sequence = (HPAGE_SIZE >> 7) < 0x10000;
534
535 /* We can clobber tmp. It isn't used after this.*/
536 if (!small_sequence)
537 uasm_i_lui(p, tmp, HPAGE_SIZE >> (7 + 16));
538
David Daney6dd93442010-02-10 15:12:47 -0800539 build_convert_pte_to_entrylo(p, pte);
David Daney9b8c3892010-02-10 15:12:44 -0800540 UASM_i_MTC0(p, pte, C0_ENTRYLO0); /* load it */
David Daneyfd062c82009-05-27 17:47:44 -0700541 /* convert to entrylo1 */
542 if (small_sequence)
543 UASM_i_ADDIU(p, pte, pte, HPAGE_SIZE >> 7);
544 else
545 UASM_i_ADDU(p, pte, pte, tmp);
546
David Daney9b8c3892010-02-10 15:12:44 -0800547 UASM_i_MTC0(p, pte, C0_ENTRYLO1); /* load it */
David Daneyfd062c82009-05-27 17:47:44 -0700548}
549
550static __cpuinit void build_huge_handler_tail(u32 **p,
551 struct uasm_reloc **r,
552 struct uasm_label **l,
553 unsigned int pte,
554 unsigned int ptr)
555{
556#ifdef CONFIG_SMP
557 UASM_i_SC(p, pte, 0, ptr);
558 uasm_il_beqz(p, r, pte, label_tlb_huge_update);
559 UASM_i_LW(p, pte, 0, ptr); /* Needed because SC killed our PTE */
560#else
561 UASM_i_SW(p, pte, 0, ptr);
562#endif
563 build_huge_update_entries(p, pte, ptr);
564 build_huge_tlb_write_entry(p, l, r, pte, tlb_indexed);
565}
566#endif /* CONFIG_HUGETLB_PAGE */
567
Ralf Baechle875d43e2005-09-03 15:56:16 -0700568#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569/*
570 * TMP and PTR are scratch.
571 * TMP will be clobbered, PTR will hold the pmd entry.
572 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000573static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000574build_get_pmde64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575 unsigned int tmp, unsigned int ptr)
576{
David Daney826222842009-10-14 12:16:56 -0700577#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578 long pgdc = (long)pgd_current;
David Daney826222842009-10-14 12:16:56 -0700579#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 /*
581 * The vmalloc handling is not in the hotpath.
582 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000583 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
David Daney1ec56322010-04-28 12:16:18 -0700584
585 if (check_for_high_segbits) {
586 /*
587 * The kernel currently implicitely assumes that the
588 * MIPS SEGBITS parameter for the processor is
589 * (PGDIR_SHIFT+PGDIR_BITS) or less, and will never
590 * allocate virtual addresses outside the maximum
591 * range for SEGBITS = (PGDIR_SHIFT+PGDIR_BITS). But
592 * that doesn't prevent user code from accessing the
593 * higher xuseg addresses. Here, we make sure that
594 * everything but the lower xuseg addresses goes down
595 * the module_alloc/vmalloc path.
596 */
597 uasm_i_dsrl_safe(p, ptr, tmp, PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
598 uasm_il_bnez(p, r, ptr, label_vmalloc);
599 } else {
600 uasm_il_bltz(p, r, tmp, label_vmalloc);
601 }
Thiemo Seufere30ec452008-01-28 20:05:38 +0000602 /* No uasm_i_nop needed here, since the next insn doesn't touch TMP. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603
David Daney826222842009-10-14 12:16:56 -0700604#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
David Daney3d8bfdd2010-12-21 14:19:11 -0800605 if (pgd_reg != -1) {
606 /* pgd is in pgd_reg */
607 UASM_i_MFC0(p, ptr, 31, pgd_reg);
608 } else {
609 /*
610 * &pgd << 11 stored in CONTEXT [23..63].
611 */
612 UASM_i_MFC0(p, ptr, C0_CONTEXT);
613
614 /* Clear lower 23 bits of context. */
615 uasm_i_dins(p, ptr, 0, 0, 23);
616
617 /* 1 0 1 0 1 << 6 xkphys cached */
618 uasm_i_ori(p, ptr, ptr, 0x540);
619 uasm_i_drotr(p, ptr, ptr, 11);
620 }
David Daney826222842009-10-14 12:16:56 -0700621#elif defined(CONFIG_SMP)
Ralf Baechle41c594a2006-04-05 09:45:45 +0100622# ifdef CONFIG_MIPS_MT_SMTC
623 /*
624 * SMTC uses TCBind value as "CPU" index
625 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000626 uasm_i_mfc0(p, ptr, C0_TCBIND);
David Daney3be60222010-04-28 12:16:17 -0700627 uasm_i_dsrl_safe(p, ptr, ptr, 19);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100628# else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629 /*
Thiemo Seufer1b3a6e92005-04-01 14:07:13 +0000630 * 64 bit SMP running in XKPHYS has smp_processor_id() << 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 * stored in CONTEXT.
632 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000633 uasm_i_dmfc0(p, ptr, C0_CONTEXT);
David Daney3be60222010-04-28 12:16:17 -0700634 uasm_i_dsrl_safe(p, ptr, ptr, 23);
David Daney826222842009-10-14 12:16:56 -0700635# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000636 UASM_i_LA_mostly(p, tmp, pgdc);
637 uasm_i_daddu(p, ptr, ptr, tmp);
638 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
639 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000641 UASM_i_LA_mostly(p, ptr, pgdc);
642 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643#endif
644
Thiemo Seufere30ec452008-01-28 20:05:38 +0000645 uasm_l_vmalloc_done(l, *p);
Ralf Baechle242954b2006-10-24 02:29:01 +0100646
David Daney3be60222010-04-28 12:16:17 -0700647 /* get pgd offset in bytes */
648 uasm_i_dsrl_safe(p, tmp, tmp, PGDIR_SHIFT - 3);
Ralf Baechle242954b2006-10-24 02:29:01 +0100649
Thiemo Seufere30ec452008-01-28 20:05:38 +0000650 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PGD - 1)<<3);
651 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pgd offset */
David Daney325f8a02009-12-04 13:52:36 -0800652#ifndef __PAGETABLE_PMD_FOLDED
Thiemo Seufere30ec452008-01-28 20:05:38 +0000653 uasm_i_dmfc0(p, tmp, C0_BADVADDR); /* get faulting address */
654 uasm_i_ld(p, ptr, 0, ptr); /* get pmd pointer */
David Daney3be60222010-04-28 12:16:17 -0700655 uasm_i_dsrl_safe(p, tmp, tmp, PMD_SHIFT-3); /* get pmd offset in bytes */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000656 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PMD - 1)<<3);
657 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pmd offset */
David Daney325f8a02009-12-04 13:52:36 -0800658#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659}
660
David Daney1ec56322010-04-28 12:16:18 -0700661enum vmalloc64_mode {not_refill, refill};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662/*
663 * BVADDR is the faulting address, PTR is scratch.
664 * PTR will hold the pgd for vmalloc.
665 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000666static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000667build_get_pgd_vmalloc64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
David Daney1ec56322010-04-28 12:16:18 -0700668 unsigned int bvaddr, unsigned int ptr,
669 enum vmalloc64_mode mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670{
671 long swpd = (long)swapper_pg_dir;
David Daney1ec56322010-04-28 12:16:18 -0700672 int single_insn_swpd;
673 int did_vmalloc_branch = 0;
674
675 single_insn_swpd = uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676
Thiemo Seufere30ec452008-01-28 20:05:38 +0000677 uasm_l_vmalloc(l, *p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678
David Daney1ec56322010-04-28 12:16:18 -0700679 if (mode == refill && check_for_high_segbits) {
680 if (single_insn_swpd) {
681 uasm_il_bltz(p, r, bvaddr, label_vmalloc_done);
682 uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
683 did_vmalloc_branch = 1;
684 /* fall through */
685 } else {
686 uasm_il_bgez(p, r, bvaddr, label_large_segbits_fault);
687 }
688 }
689 if (!did_vmalloc_branch) {
690 if (uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd)) {
691 uasm_il_b(p, r, label_vmalloc_done);
692 uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
693 } else {
694 UASM_i_LA_mostly(p, ptr, swpd);
695 uasm_il_b(p, r, label_vmalloc_done);
696 if (uasm_in_compat_space_p(swpd))
697 uasm_i_addiu(p, ptr, ptr, uasm_rel_lo(swpd));
698 else
699 uasm_i_daddiu(p, ptr, ptr, uasm_rel_lo(swpd));
700 }
701 }
702 if (mode == refill && check_for_high_segbits) {
703 uasm_l_large_segbits_fault(l, *p);
704 /*
705 * We get here if we are an xsseg address, or if we are
706 * an xuseg address above (PGDIR_SHIFT+PGDIR_BITS) boundary.
707 *
708 * Ignoring xsseg (assume disabled so would generate
709 * (address errors?), the only remaining possibility
710 * is the upper xuseg addresses. On processors with
711 * TLB_SEGBITS <= PGDIR_SHIFT+PGDIR_BITS, these
712 * addresses would have taken an address error. We try
713 * to mimic that here by taking a load/istream page
714 * fault.
715 */
716 UASM_i_LA(p, ptr, (unsigned long)tlb_do_page_fault_0);
717 uasm_i_jr(p, ptr);
718 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 }
720}
721
Ralf Baechle875d43e2005-09-03 15:56:16 -0700722#else /* !CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723
724/*
725 * TMP and PTR are scratch.
726 * TMP will be clobbered, PTR will hold the pgd entry.
727 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000728static void __cpuinit __maybe_unused
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729build_get_pgde32(u32 **p, unsigned int tmp, unsigned int ptr)
730{
731 long pgdc = (long)pgd_current;
732
733 /* 32 bit SMP has smp_processor_id() stored in CONTEXT. */
734#ifdef CONFIG_SMP
Ralf Baechle41c594a2006-04-05 09:45:45 +0100735#ifdef CONFIG_MIPS_MT_SMTC
736 /*
737 * SMTC uses TCBind value as "CPU" index
738 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000739 uasm_i_mfc0(p, ptr, C0_TCBIND);
740 UASM_i_LA_mostly(p, tmp, pgdc);
741 uasm_i_srl(p, ptr, ptr, 19);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100742#else
743 /*
744 * smp_processor_id() << 3 is stored in CONTEXT.
745 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000746 uasm_i_mfc0(p, ptr, C0_CONTEXT);
747 UASM_i_LA_mostly(p, tmp, pgdc);
748 uasm_i_srl(p, ptr, ptr, 23);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100749#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000750 uasm_i_addu(p, ptr, tmp, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000752 UASM_i_LA_mostly(p, ptr, pgdc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +0000754 uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
755 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
756 uasm_i_srl(p, tmp, tmp, PGDIR_SHIFT); /* get pgd only bits */
757 uasm_i_sll(p, tmp, tmp, PGD_T_LOG2);
758 uasm_i_addu(p, ptr, ptr, tmp); /* add in pgd offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759}
760
Ralf Baechle875d43e2005-09-03 15:56:16 -0700761#endif /* !CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762
Ralf Baechle234fcd12008-03-08 09:56:28 +0000763static void __cpuinit build_adjust_context(u32 **p, unsigned int ctx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764{
Ralf Baechle242954b2006-10-24 02:29:01 +0100765 unsigned int shift = 4 - (PTE_T_LOG2 + 1) + PAGE_SHIFT - 12;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766 unsigned int mask = (PTRS_PER_PTE / 2 - 1) << (PTE_T_LOG2 + 1);
767
Ralf Baechle10cc3522007-10-11 23:46:15 +0100768 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769 case CPU_VR41XX:
770 case CPU_VR4111:
771 case CPU_VR4121:
772 case CPU_VR4122:
773 case CPU_VR4131:
774 case CPU_VR4181:
775 case CPU_VR4181A:
776 case CPU_VR4133:
777 shift += 2;
778 break;
779
780 default:
781 break;
782 }
783
784 if (shift)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000785 UASM_i_SRL(p, ctx, ctx, shift);
786 uasm_i_andi(p, ctx, ctx, mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787}
788
Ralf Baechle234fcd12008-03-08 09:56:28 +0000789static void __cpuinit build_get_ptep(u32 **p, unsigned int tmp, unsigned int ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790{
791 /*
792 * Bug workaround for the Nevada. It seems as if under certain
793 * circumstances the move from cp0_context might produce a
794 * bogus result when the mfc0 instruction and its consumer are
795 * in a different cacheline or a load instruction, probably any
796 * memory reference, is between them.
797 */
Ralf Baechle10cc3522007-10-11 23:46:15 +0100798 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000800 UASM_i_LW(p, ptr, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801 GET_CONTEXT(p, tmp); /* get context reg */
802 break;
803
804 default:
805 GET_CONTEXT(p, tmp); /* get context reg */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000806 UASM_i_LW(p, ptr, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 break;
808 }
809
810 build_adjust_context(p, tmp);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000811 UASM_i_ADDU(p, ptr, ptr, tmp); /* add in offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812}
813
Ralf Baechle234fcd12008-03-08 09:56:28 +0000814static void __cpuinit build_update_entries(u32 **p, unsigned int tmp,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 unsigned int ptep)
816{
817 /*
818 * 64bit address support (36bit on a 32bit CPU) in a 32bit
819 * Kernel is a special case. Only a few CPUs use it.
820 */
821#ifdef CONFIG_64BIT_PHYS_ADDR
822 if (cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000823 uasm_i_ld(p, tmp, 0, ptep); /* get even pte */
824 uasm_i_ld(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
David Daney6dd93442010-02-10 15:12:47 -0800825 if (kernel_uses_smartmips_rixi) {
826 UASM_i_SRL(p, tmp, tmp, ilog2(_PAGE_NO_EXEC));
827 UASM_i_SRL(p, ptep, ptep, ilog2(_PAGE_NO_EXEC));
828 UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
829 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
830 UASM_i_ROTR(p, ptep, ptep, ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
831 } else {
David Daney3be60222010-04-28 12:16:17 -0700832 uasm_i_dsrl_safe(p, tmp, tmp, ilog2(_PAGE_GLOBAL)); /* convert to entrylo0 */
David Daney6dd93442010-02-10 15:12:47 -0800833 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
David Daney3be60222010-04-28 12:16:17 -0700834 uasm_i_dsrl_safe(p, ptep, ptep, ilog2(_PAGE_GLOBAL)); /* convert to entrylo1 */
David Daney6dd93442010-02-10 15:12:47 -0800835 }
David Daney9b8c3892010-02-10 15:12:44 -0800836 UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 } else {
838 int pte_off_even = sizeof(pte_t) / 2;
839 int pte_off_odd = pte_off_even + sizeof(pte_t);
840
841 /* The pte entries are pre-shifted */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000842 uasm_i_lw(p, tmp, pte_off_even, ptep); /* get even pte */
David Daney9b8c3892010-02-10 15:12:44 -0800843 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000844 uasm_i_lw(p, ptep, pte_off_odd, ptep); /* get odd pte */
David Daney9b8c3892010-02-10 15:12:44 -0800845 UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846 }
847#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000848 UASM_i_LW(p, tmp, 0, ptep); /* get even pte */
849 UASM_i_LW(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850 if (r45k_bvahwbug())
851 build_tlb_probe_entry(p);
David Daney6dd93442010-02-10 15:12:47 -0800852 if (kernel_uses_smartmips_rixi) {
853 UASM_i_SRL(p, tmp, tmp, ilog2(_PAGE_NO_EXEC));
854 UASM_i_SRL(p, ptep, ptep, ilog2(_PAGE_NO_EXEC));
855 UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
856 if (r4k_250MHZhwbug())
857 UASM_i_MTC0(p, 0, C0_ENTRYLO0);
858 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
859 UASM_i_ROTR(p, ptep, ptep, ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
860 } else {
861 UASM_i_SRL(p, tmp, tmp, ilog2(_PAGE_GLOBAL)); /* convert to entrylo0 */
862 if (r4k_250MHZhwbug())
863 UASM_i_MTC0(p, 0, C0_ENTRYLO0);
864 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
865 UASM_i_SRL(p, ptep, ptep, ilog2(_PAGE_GLOBAL)); /* convert to entrylo1 */
866 if (r45k_bvahwbug())
867 uasm_i_mfc0(p, tmp, C0_INDEX);
868 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869 if (r4k_250MHZhwbug())
David Daney9b8c3892010-02-10 15:12:44 -0800870 UASM_i_MTC0(p, 0, C0_ENTRYLO1);
871 UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872#endif
873}
874
David Daneye6f72d32009-05-20 11:40:58 -0700875/*
876 * For a 64-bit kernel, we are using the 64-bit XTLB refill exception
877 * because EXL == 0. If we wrap, we can also use the 32 instruction
878 * slots before the XTLB refill exception handler which belong to the
879 * unused TLB refill exception.
880 */
881#define MIPS64_REFILL_INSNS 32
882
Ralf Baechle234fcd12008-03-08 09:56:28 +0000883static void __cpuinit build_r4000_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884{
885 u32 *p = tlb_handler;
Thiemo Seufere30ec452008-01-28 20:05:38 +0000886 struct uasm_label *l = labels;
887 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 u32 *f;
889 unsigned int final_len;
890
891 memset(tlb_handler, 0, sizeof(tlb_handler));
892 memset(labels, 0, sizeof(labels));
893 memset(relocs, 0, sizeof(relocs));
894 memset(final_handler, 0, sizeof(final_handler));
895
896 /*
897 * create the plain linear handler
898 */
899 if (bcm1250_m3_war()) {
Ralf Baechle3d452852010-03-23 17:56:38 +0100900 unsigned int segbits = 44;
901
902 uasm_i_dmfc0(&p, K0, C0_BADVADDR);
903 uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000904 uasm_i_xor(&p, K0, K0, K1);
David Daney3be60222010-04-28 12:16:17 -0700905 uasm_i_dsrl_safe(&p, K1, K0, 62);
906 uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
907 uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
Ralf Baechle3d452852010-03-23 17:56:38 +0100908 uasm_i_or(&p, K0, K0, K1);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000909 uasm_il_bnez(&p, &r, K0, label_leave);
910 /* No need for uasm_i_nop */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 }
912
Ralf Baechle875d43e2005-09-03 15:56:16 -0700913#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914 build_get_pmde64(&p, &l, &r, K0, K1); /* get pmd in K1 */
915#else
916 build_get_pgde32(&p, K0, K1); /* get pgd in K1 */
917#endif
918
David Daneyfd062c82009-05-27 17:47:44 -0700919#ifdef CONFIG_HUGETLB_PAGE
920 build_is_huge_pte(&p, &r, K0, K1, label_tlb_huge_update);
921#endif
922
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 build_get_ptep(&p, K0, K1);
924 build_update_entries(&p, K0, K1);
925 build_tlb_write_entry(&p, &l, &r, tlb_random);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000926 uasm_l_leave(&l, p);
927 uasm_i_eret(&p); /* return from trap */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928
David Daneyfd062c82009-05-27 17:47:44 -0700929#ifdef CONFIG_HUGETLB_PAGE
930 uasm_l_tlb_huge_update(&l, p);
931 UASM_i_LW(&p, K0, 0, K1);
932 build_huge_update_entries(&p, K0, K1);
933 build_huge_tlb_write_entry(&p, &l, &r, K0, tlb_random);
934#endif
935
Ralf Baechle875d43e2005-09-03 15:56:16 -0700936#ifdef CONFIG_64BIT
David Daney1ec56322010-04-28 12:16:18 -0700937 build_get_pgd_vmalloc64(&p, &l, &r, K0, K1, refill);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938#endif
939
940 /*
941 * Overflow check: For the 64bit handler, we need at least one
942 * free instruction slot for the wrap-around branch. In worst
943 * case, if the intended insertion point is a delay slot, we
Matt LaPlante4b3f6862006-10-03 22:21:02 +0200944 * need three, with the second nop'ed and the third being
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945 * unused.
946 */
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800947 /* Loongson2 ebase is different than r4k, we have more space */
948#if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949 if ((p - tlb_handler) > 64)
950 panic("TLB refill handler space exceeded");
951#else
David Daneye6f72d32009-05-20 11:40:58 -0700952 if (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 1)
953 || (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 3)
954 && uasm_insn_has_bdelay(relocs,
955 tlb_handler + MIPS64_REFILL_INSNS - 3)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956 panic("TLB refill handler space exceeded");
957#endif
958
959 /*
960 * Now fold the handler in the TLB refill handler space.
961 */
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800962#if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963 f = final_handler;
964 /* Simplest case, just copy the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000965 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966 final_len = p - tlb_handler;
Ralf Baechle875d43e2005-09-03 15:56:16 -0700967#else /* CONFIG_64BIT */
David Daneye6f72d32009-05-20 11:40:58 -0700968 f = final_handler + MIPS64_REFILL_INSNS;
969 if ((p - tlb_handler) <= MIPS64_REFILL_INSNS) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970 /* Just copy the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000971 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972 final_len = p - tlb_handler;
973 } else {
David Daneyfd062c82009-05-27 17:47:44 -0700974#if defined(CONFIG_HUGETLB_PAGE)
975 const enum label_id ls = label_tlb_huge_update;
David Daney95affdd2009-05-20 11:40:59 -0700976#else
977 const enum label_id ls = label_vmalloc;
978#endif
979 u32 *split;
980 int ov = 0;
981 int i;
982
983 for (i = 0; i < ARRAY_SIZE(labels) && labels[i].lab != ls; i++)
984 ;
985 BUG_ON(i == ARRAY_SIZE(labels));
986 split = labels[i].addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700987
988 /*
David Daney95affdd2009-05-20 11:40:59 -0700989 * See if we have overflown one way or the other.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990 */
David Daney95affdd2009-05-20 11:40:59 -0700991 if (split > tlb_handler + MIPS64_REFILL_INSNS ||
992 split < p - MIPS64_REFILL_INSNS)
993 ov = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994
David Daney95affdd2009-05-20 11:40:59 -0700995 if (ov) {
996 /*
997 * Split two instructions before the end. One
998 * for the branch and one for the instruction
999 * in the delay slot.
1000 */
1001 split = tlb_handler + MIPS64_REFILL_INSNS - 2;
1002
1003 /*
1004 * If the branch would fall in a delay slot,
1005 * we must back up an additional instruction
1006 * so that it is no longer in a delay slot.
1007 */
1008 if (uasm_insn_has_bdelay(relocs, split - 1))
1009 split--;
1010 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011 /* Copy first part of the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +00001012 uasm_copy_handler(relocs, labels, tlb_handler, split, f);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013 f += split - tlb_handler;
1014
David Daney95affdd2009-05-20 11:40:59 -07001015 if (ov) {
1016 /* Insert branch. */
1017 uasm_l_split(&l, final_handler);
1018 uasm_il_b(&f, &r, label_split);
1019 if (uasm_insn_has_bdelay(relocs, split))
1020 uasm_i_nop(&f);
1021 else {
1022 uasm_copy_handler(relocs, labels,
1023 split, split + 1, f);
1024 uasm_move_labels(labels, f, f + 1, -1);
1025 f++;
1026 split++;
1027 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028 }
1029
1030 /* Copy the rest of the handler. */
Thiemo Seufere30ec452008-01-28 20:05:38 +00001031 uasm_copy_handler(relocs, labels, split, p, final_handler);
David Daneye6f72d32009-05-20 11:40:58 -07001032 final_len = (f - (final_handler + MIPS64_REFILL_INSNS)) +
1033 (p - split);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034 }
Ralf Baechle875d43e2005-09-03 15:56:16 -07001035#endif /* CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036
Thiemo Seufere30ec452008-01-28 20:05:38 +00001037 uasm_resolve_relocs(relocs, labels);
1038 pr_debug("Wrote TLB refill handler (%u instructions).\n",
1039 final_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040
Ralf Baechle91b05e62006-03-29 18:53:00 +01001041 memcpy((void *)ebase, final_handler, 0x100);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001042
1043 dump_handler((u32 *)ebase, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044}
1045
1046/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047 * 128 instructions for the fastpath handler is generous and should
1048 * never be exceeded.
1049 */
1050#define FASTPATH_SIZE 128
1051
Franck Bui-Huucbdbe072007-10-18 09:11:16 +02001052u32 handle_tlbl[FASTPATH_SIZE] __cacheline_aligned;
1053u32 handle_tlbs[FASTPATH_SIZE] __cacheline_aligned;
1054u32 handle_tlbm[FASTPATH_SIZE] __cacheline_aligned;
David Daney3d8bfdd2010-12-21 14:19:11 -08001055#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
1056u32 tlbmiss_handler_setup_pgd[16] __cacheline_aligned;
1057
1058static void __cpuinit build_r4000_setup_pgd(void)
1059{
1060 const int a0 = 4;
1061 const int a1 = 5;
1062 u32 *p = tlbmiss_handler_setup_pgd;
1063 struct uasm_label *l = labels;
1064 struct uasm_reloc *r = relocs;
1065
1066 memset(tlbmiss_handler_setup_pgd, 0, sizeof(tlbmiss_handler_setup_pgd));
1067 memset(labels, 0, sizeof(labels));
1068 memset(relocs, 0, sizeof(relocs));
1069
1070 pgd_reg = allocate_kscratch();
1071
1072 if (pgd_reg == -1) {
1073 /* PGD << 11 in c0_Context */
1074 /*
1075 * If it is a ckseg0 address, convert to a physical
1076 * address. Shifting right by 29 and adding 4 will
1077 * result in zero for these addresses.
1078 *
1079 */
1080 UASM_i_SRA(&p, a1, a0, 29);
1081 UASM_i_ADDIU(&p, a1, a1, 4);
1082 uasm_il_bnez(&p, &r, a1, label_tlbl_goaround1);
1083 uasm_i_nop(&p);
1084 uasm_i_dinsm(&p, a0, 0, 29, 64 - 29);
1085 uasm_l_tlbl_goaround1(&l, p);
1086 UASM_i_SLL(&p, a0, a0, 11);
1087 uasm_i_jr(&p, 31);
1088 UASM_i_MTC0(&p, a0, C0_CONTEXT);
1089 } else {
1090 /* PGD in c0_KScratch */
1091 uasm_i_jr(&p, 31);
1092 UASM_i_MTC0(&p, a0, 31, pgd_reg);
1093 }
1094 if (p - tlbmiss_handler_setup_pgd > ARRAY_SIZE(tlbmiss_handler_setup_pgd))
1095 panic("tlbmiss_handler_setup_pgd space exceeded");
1096 uasm_resolve_relocs(relocs, labels);
1097 pr_debug("Wrote tlbmiss_handler_setup_pgd (%u instructions).\n",
1098 (unsigned int)(p - tlbmiss_handler_setup_pgd));
1099
1100 dump_handler(tlbmiss_handler_setup_pgd,
1101 ARRAY_SIZE(tlbmiss_handler_setup_pgd));
1102}
1103#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001104
Ralf Baechle234fcd12008-03-08 09:56:28 +00001105static void __cpuinit
David Daneybd1437e2009-05-08 15:10:50 -07001106iPTE_LW(u32 **p, unsigned int pte, unsigned int ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107{
1108#ifdef CONFIG_SMP
1109# ifdef CONFIG_64BIT_PHYS_ADDR
1110 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001111 uasm_i_lld(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112 else
1113# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001114 UASM_i_LL(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115#else
1116# ifdef CONFIG_64BIT_PHYS_ADDR
1117 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001118 uasm_i_ld(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119 else
1120# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001121 UASM_i_LW(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122#endif
1123}
1124
Ralf Baechle234fcd12008-03-08 09:56:28 +00001125static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +00001126iPTE_SW(u32 **p, struct uasm_reloc **r, unsigned int pte, unsigned int ptr,
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001127 unsigned int mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001129#ifdef CONFIG_64BIT_PHYS_ADDR
1130 unsigned int hwmode = mode & (_PAGE_VALID | _PAGE_DIRTY);
1131#endif
1132
Thiemo Seufere30ec452008-01-28 20:05:38 +00001133 uasm_i_ori(p, pte, pte, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134#ifdef CONFIG_SMP
1135# ifdef CONFIG_64BIT_PHYS_ADDR
1136 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001137 uasm_i_scd(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138 else
1139# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001140 UASM_i_SC(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141
1142 if (r10000_llsc_war())
Thiemo Seufere30ec452008-01-28 20:05:38 +00001143 uasm_il_beqzl(p, r, pte, label_smp_pgtable_change);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144 else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001145 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146
1147# ifdef CONFIG_64BIT_PHYS_ADDR
1148 if (!cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +00001149 /* no uasm_i_nop needed */
1150 uasm_i_ll(p, pte, sizeof(pte_t) / 2, ptr);
1151 uasm_i_ori(p, pte, pte, hwmode);
1152 uasm_i_sc(p, pte, sizeof(pte_t) / 2, ptr);
1153 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
1154 /* no uasm_i_nop needed */
1155 uasm_i_lw(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156 } else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001157 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158# else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001159 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160# endif
1161#else
1162# ifdef CONFIG_64BIT_PHYS_ADDR
1163 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001164 uasm_i_sd(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165 else
1166# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001167 UASM_i_SW(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168
1169# ifdef CONFIG_64BIT_PHYS_ADDR
1170 if (!cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +00001171 uasm_i_lw(p, pte, sizeof(pte_t) / 2, ptr);
1172 uasm_i_ori(p, pte, pte, hwmode);
1173 uasm_i_sw(p, pte, sizeof(pte_t) / 2, ptr);
1174 uasm_i_lw(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175 }
1176# endif
1177#endif
1178}
1179
1180/*
1181 * Check if PTE is present, if not then jump to LABEL. PTR points to
1182 * the page table where this PTE is located, PTE will be re-loaded
1183 * with it's original value.
1184 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001185static void __cpuinit
David Daneybd1437e2009-05-08 15:10:50 -07001186build_pte_present(u32 **p, struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187 unsigned int pte, unsigned int ptr, enum label_id lid)
1188{
David Daney6dd93442010-02-10 15:12:47 -08001189 if (kernel_uses_smartmips_rixi) {
1190 uasm_i_andi(p, pte, pte, _PAGE_PRESENT);
1191 uasm_il_beqz(p, r, pte, lid);
1192 } else {
1193 uasm_i_andi(p, pte, pte, _PAGE_PRESENT | _PAGE_READ);
1194 uasm_i_xori(p, pte, pte, _PAGE_PRESENT | _PAGE_READ);
1195 uasm_il_bnez(p, r, pte, lid);
1196 }
David Daneybd1437e2009-05-08 15:10:50 -07001197 iPTE_LW(p, pte, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198}
1199
1200/* Make PTE valid, store result in PTR. */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001201static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +00001202build_make_valid(u32 **p, struct uasm_reloc **r, unsigned int pte,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203 unsigned int ptr)
1204{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001205 unsigned int mode = _PAGE_VALID | _PAGE_ACCESSED;
1206
1207 iPTE_SW(p, r, pte, ptr, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208}
1209
1210/*
1211 * Check if PTE can be written to, if not branch to LABEL. Regardless
1212 * restore PTE with value from PTR when done.
1213 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001214static void __cpuinit
David Daneybd1437e2009-05-08 15:10:50 -07001215build_pte_writable(u32 **p, struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216 unsigned int pte, unsigned int ptr, enum label_id lid)
1217{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001218 uasm_i_andi(p, pte, pte, _PAGE_PRESENT | _PAGE_WRITE);
1219 uasm_i_xori(p, pte, pte, _PAGE_PRESENT | _PAGE_WRITE);
1220 uasm_il_bnez(p, r, pte, lid);
David Daneybd1437e2009-05-08 15:10:50 -07001221 iPTE_LW(p, pte, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222}
1223
1224/* Make PTE writable, update software status bits as well, then store
1225 * at PTR.
1226 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001227static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +00001228build_make_write(u32 **p, struct uasm_reloc **r, unsigned int pte,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229 unsigned int ptr)
1230{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001231 unsigned int mode = (_PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID
1232 | _PAGE_DIRTY);
1233
1234 iPTE_SW(p, r, pte, ptr, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235}
1236
1237/*
1238 * Check if PTE can be modified, if not branch to LABEL. Regardless
1239 * restore PTE with value from PTR when done.
1240 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001241static void __cpuinit
David Daneybd1437e2009-05-08 15:10:50 -07001242build_pte_modifiable(u32 **p, struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243 unsigned int pte, unsigned int ptr, enum label_id lid)
1244{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001245 uasm_i_andi(p, pte, pte, _PAGE_WRITE);
1246 uasm_il_beqz(p, r, pte, lid);
David Daneybd1437e2009-05-08 15:10:50 -07001247 iPTE_LW(p, pte, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248}
1249
David Daney826222842009-10-14 12:16:56 -07001250#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
David Daney3d8bfdd2010-12-21 14:19:11 -08001251
1252
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253/*
1254 * R3000 style TLB load/store/modify handlers.
1255 */
1256
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001257/*
1258 * This places the pte into ENTRYLO0 and writes it with tlbwi.
1259 * Then it returns.
1260 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001261static void __cpuinit
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001262build_r3000_pte_reload_tlbwi(u32 **p, unsigned int pte, unsigned int tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001264 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
1265 uasm_i_mfc0(p, tmp, C0_EPC); /* cp0 delay */
1266 uasm_i_tlbwi(p);
1267 uasm_i_jr(p, tmp);
1268 uasm_i_rfe(p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269}
1270
1271/*
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001272 * This places the pte into ENTRYLO0 and writes it with tlbwi
1273 * or tlbwr as appropriate. This is because the index register
1274 * may have the probe fail bit set as a result of a trap on a
1275 * kseg2 access, i.e. without refill. Then it returns.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001277static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +00001278build_r3000_tlb_reload_write(u32 **p, struct uasm_label **l,
1279 struct uasm_reloc **r, unsigned int pte,
1280 unsigned int tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001282 uasm_i_mfc0(p, tmp, C0_INDEX);
1283 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
1284 uasm_il_bltz(p, r, tmp, label_r3000_write_probe_fail); /* cp0 delay */
1285 uasm_i_mfc0(p, tmp, C0_EPC); /* branch delay */
1286 uasm_i_tlbwi(p); /* cp0 delay */
1287 uasm_i_jr(p, tmp);
1288 uasm_i_rfe(p); /* branch delay */
1289 uasm_l_r3000_write_probe_fail(l, *p);
1290 uasm_i_tlbwr(p); /* cp0 delay */
1291 uasm_i_jr(p, tmp);
1292 uasm_i_rfe(p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293}
1294
Ralf Baechle234fcd12008-03-08 09:56:28 +00001295static void __cpuinit
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296build_r3000_tlbchange_handler_head(u32 **p, unsigned int pte,
1297 unsigned int ptr)
1298{
1299 long pgdc = (long)pgd_current;
1300
Thiemo Seufere30ec452008-01-28 20:05:38 +00001301 uasm_i_mfc0(p, pte, C0_BADVADDR);
1302 uasm_i_lui(p, ptr, uasm_rel_hi(pgdc)); /* cp0 delay */
1303 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
1304 uasm_i_srl(p, pte, pte, 22); /* load delay */
1305 uasm_i_sll(p, pte, pte, 2);
1306 uasm_i_addu(p, ptr, ptr, pte);
1307 uasm_i_mfc0(p, pte, C0_CONTEXT);
1308 uasm_i_lw(p, ptr, 0, ptr); /* cp0 delay */
1309 uasm_i_andi(p, pte, pte, 0xffc); /* load delay */
1310 uasm_i_addu(p, ptr, ptr, pte);
1311 uasm_i_lw(p, pte, 0, ptr);
1312 uasm_i_tlbp(p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001313}
1314
Ralf Baechle234fcd12008-03-08 09:56:28 +00001315static void __cpuinit build_r3000_tlb_load_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316{
1317 u32 *p = handle_tlbl;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001318 struct uasm_label *l = labels;
1319 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320
1321 memset(handle_tlbl, 0, sizeof(handle_tlbl));
1322 memset(labels, 0, sizeof(labels));
1323 memset(relocs, 0, sizeof(relocs));
1324
1325 build_r3000_tlbchange_handler_head(&p, K0, K1);
David Daneybd1437e2009-05-08 15:10:50 -07001326 build_pte_present(&p, &r, K0, K1, label_nopage_tlbl);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001327 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328 build_make_valid(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001329 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330
Thiemo Seufere30ec452008-01-28 20:05:38 +00001331 uasm_l_nopage_tlbl(&l, p);
1332 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
1333 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334
1335 if ((p - handle_tlbl) > FASTPATH_SIZE)
1336 panic("TLB load handler fastpath space exceeded");
1337
Thiemo Seufere30ec452008-01-28 20:05:38 +00001338 uasm_resolve_relocs(relocs, labels);
1339 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
1340 (unsigned int)(p - handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001342 dump_handler(handle_tlbl, ARRAY_SIZE(handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343}
1344
Ralf Baechle234fcd12008-03-08 09:56:28 +00001345static void __cpuinit build_r3000_tlb_store_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346{
1347 u32 *p = handle_tlbs;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001348 struct uasm_label *l = labels;
1349 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350
1351 memset(handle_tlbs, 0, sizeof(handle_tlbs));
1352 memset(labels, 0, sizeof(labels));
1353 memset(relocs, 0, sizeof(relocs));
1354
1355 build_r3000_tlbchange_handler_head(&p, K0, K1);
David Daneybd1437e2009-05-08 15:10:50 -07001356 build_pte_writable(&p, &r, K0, K1, label_nopage_tlbs);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001357 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358 build_make_write(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001359 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360
Thiemo Seufere30ec452008-01-28 20:05:38 +00001361 uasm_l_nopage_tlbs(&l, p);
1362 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1363 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364
1365 if ((p - handle_tlbs) > FASTPATH_SIZE)
1366 panic("TLB store handler fastpath space exceeded");
1367
Thiemo Seufere30ec452008-01-28 20:05:38 +00001368 uasm_resolve_relocs(relocs, labels);
1369 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
1370 (unsigned int)(p - handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001372 dump_handler(handle_tlbs, ARRAY_SIZE(handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373}
1374
Ralf Baechle234fcd12008-03-08 09:56:28 +00001375static void __cpuinit build_r3000_tlb_modify_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376{
1377 u32 *p = handle_tlbm;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001378 struct uasm_label *l = labels;
1379 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001380
1381 memset(handle_tlbm, 0, sizeof(handle_tlbm));
1382 memset(labels, 0, sizeof(labels));
1383 memset(relocs, 0, sizeof(relocs));
1384
1385 build_r3000_tlbchange_handler_head(&p, K0, K1);
David Daneybd1437e2009-05-08 15:10:50 -07001386 build_pte_modifiable(&p, &r, K0, K1, label_nopage_tlbm);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001387 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388 build_make_write(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001389 build_r3000_pte_reload_tlbwi(&p, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001390
Thiemo Seufere30ec452008-01-28 20:05:38 +00001391 uasm_l_nopage_tlbm(&l, p);
1392 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1393 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394
1395 if ((p - handle_tlbm) > FASTPATH_SIZE)
1396 panic("TLB modify handler fastpath space exceeded");
1397
Thiemo Seufere30ec452008-01-28 20:05:38 +00001398 uasm_resolve_relocs(relocs, labels);
1399 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
1400 (unsigned int)(p - handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001402 dump_handler(handle_tlbm, ARRAY_SIZE(handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403}
David Daney826222842009-10-14 12:16:56 -07001404#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405
1406/*
1407 * R4000 style TLB load/store/modify handlers.
1408 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001409static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +00001410build_r4000_tlbchange_handler_head(u32 **p, struct uasm_label **l,
1411 struct uasm_reloc **r, unsigned int pte,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001412 unsigned int ptr)
1413{
Ralf Baechle875d43e2005-09-03 15:56:16 -07001414#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415 build_get_pmde64(p, l, r, pte, ptr); /* get pmd in ptr */
1416#else
1417 build_get_pgde32(p, pte, ptr); /* get pgd in ptr */
1418#endif
1419
David Daneyfd062c82009-05-27 17:47:44 -07001420#ifdef CONFIG_HUGETLB_PAGE
1421 /*
1422 * For huge tlb entries, pmd doesn't contain an address but
1423 * instead contains the tlb pte. Check the PAGE_HUGE bit and
1424 * see if we need to jump to huge tlb processing.
1425 */
1426 build_is_huge_pte(p, r, pte, ptr, label_tlb_huge_update);
1427#endif
1428
Thiemo Seufere30ec452008-01-28 20:05:38 +00001429 UASM_i_MFC0(p, pte, C0_BADVADDR);
1430 UASM_i_LW(p, ptr, 0, ptr);
1431 UASM_i_SRL(p, pte, pte, PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2);
1432 uasm_i_andi(p, pte, pte, (PTRS_PER_PTE - 1) << PTE_T_LOG2);
1433 UASM_i_ADDU(p, ptr, ptr, pte);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001434
1435#ifdef CONFIG_SMP
Thiemo Seufere30ec452008-01-28 20:05:38 +00001436 uasm_l_smp_pgtable_change(l, *p);
1437#endif
David Daneybd1437e2009-05-08 15:10:50 -07001438 iPTE_LW(p, pte, ptr); /* get even pte */
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01001439 if (!m4kc_tlbp_war())
1440 build_tlb_probe_entry(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441}
1442
Ralf Baechle234fcd12008-03-08 09:56:28 +00001443static void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +00001444build_r4000_tlbchange_handler_tail(u32 **p, struct uasm_label **l,
1445 struct uasm_reloc **r, unsigned int tmp,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446 unsigned int ptr)
1447{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001448 uasm_i_ori(p, ptr, ptr, sizeof(pte_t));
1449 uasm_i_xori(p, ptr, ptr, sizeof(pte_t));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001450 build_update_entries(p, tmp, ptr);
1451 build_tlb_write_entry(p, l, r, tlb_indexed);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001452 uasm_l_leave(l, *p);
1453 uasm_i_eret(p); /* return from trap */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454
Ralf Baechle875d43e2005-09-03 15:56:16 -07001455#ifdef CONFIG_64BIT
David Daney1ec56322010-04-28 12:16:18 -07001456 build_get_pgd_vmalloc64(p, l, r, tmp, ptr, not_refill);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457#endif
1458}
1459
Ralf Baechle234fcd12008-03-08 09:56:28 +00001460static void __cpuinit build_r4000_tlb_load_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461{
1462 u32 *p = handle_tlbl;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001463 struct uasm_label *l = labels;
1464 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001465
1466 memset(handle_tlbl, 0, sizeof(handle_tlbl));
1467 memset(labels, 0, sizeof(labels));
1468 memset(relocs, 0, sizeof(relocs));
1469
1470 if (bcm1250_m3_war()) {
Ralf Baechle3d452852010-03-23 17:56:38 +01001471 unsigned int segbits = 44;
1472
1473 uasm_i_dmfc0(&p, K0, C0_BADVADDR);
1474 uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001475 uasm_i_xor(&p, K0, K0, K1);
David Daney3be60222010-04-28 12:16:17 -07001476 uasm_i_dsrl_safe(&p, K1, K0, 62);
1477 uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
1478 uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
Ralf Baechle3d452852010-03-23 17:56:38 +01001479 uasm_i_or(&p, K0, K0, K1);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001480 uasm_il_bnez(&p, &r, K0, label_leave);
1481 /* No need for uasm_i_nop */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482 }
1483
1484 build_r4000_tlbchange_handler_head(&p, &l, &r, K0, K1);
David Daneybd1437e2009-05-08 15:10:50 -07001485 build_pte_present(&p, &r, K0, K1, label_nopage_tlbl);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01001486 if (m4kc_tlbp_war())
1487 build_tlb_probe_entry(&p);
David Daney6dd93442010-02-10 15:12:47 -08001488
1489 if (kernel_uses_smartmips_rixi) {
1490 /*
1491 * If the page is not _PAGE_VALID, RI or XI could not
1492 * have triggered it. Skip the expensive test..
1493 */
1494 uasm_i_andi(&p, K0, K0, _PAGE_VALID);
1495 uasm_il_beqz(&p, &r, K0, label_tlbl_goaround1);
1496 uasm_i_nop(&p);
1497
1498 uasm_i_tlbr(&p);
1499 /* Examine entrylo 0 or 1 based on ptr. */
1500 uasm_i_andi(&p, K0, K1, sizeof(pte_t));
1501 uasm_i_beqz(&p, K0, 8);
1502
1503 UASM_i_MFC0(&p, K0, C0_ENTRYLO0); /* load it in the delay slot*/
1504 UASM_i_MFC0(&p, K0, C0_ENTRYLO1); /* load it if ptr is odd */
1505 /*
1506 * If the entryLo (now in K0) is valid (bit 1), RI or
1507 * XI must have triggered it.
1508 */
1509 uasm_i_andi(&p, K0, K0, 2);
1510 uasm_il_bnez(&p, &r, K0, label_nopage_tlbl);
1511
1512 uasm_l_tlbl_goaround1(&l, p);
1513 /* Reload the PTE value */
1514 iPTE_LW(&p, K0, K1);
1515 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001516 build_make_valid(&p, &r, K0, K1);
1517 build_r4000_tlbchange_handler_tail(&p, &l, &r, K0, K1);
1518
David Daneyfd062c82009-05-27 17:47:44 -07001519#ifdef CONFIG_HUGETLB_PAGE
1520 /*
1521 * This is the entry point when build_r4000_tlbchange_handler_head
1522 * spots a huge page.
1523 */
1524 uasm_l_tlb_huge_update(&l, p);
1525 iPTE_LW(&p, K0, K1);
1526 build_pte_present(&p, &r, K0, K1, label_nopage_tlbl);
1527 build_tlb_probe_entry(&p);
David Daney6dd93442010-02-10 15:12:47 -08001528
1529 if (kernel_uses_smartmips_rixi) {
1530 /*
1531 * If the page is not _PAGE_VALID, RI or XI could not
1532 * have triggered it. Skip the expensive test..
1533 */
1534 uasm_i_andi(&p, K0, K0, _PAGE_VALID);
1535 uasm_il_beqz(&p, &r, K0, label_tlbl_goaround2);
1536 uasm_i_nop(&p);
1537
1538 uasm_i_tlbr(&p);
1539 /* Examine entrylo 0 or 1 based on ptr. */
1540 uasm_i_andi(&p, K0, K1, sizeof(pte_t));
1541 uasm_i_beqz(&p, K0, 8);
1542
1543 UASM_i_MFC0(&p, K0, C0_ENTRYLO0); /* load it in the delay slot*/
1544 UASM_i_MFC0(&p, K0, C0_ENTRYLO1); /* load it if ptr is odd */
1545 /*
1546 * If the entryLo (now in K0) is valid (bit 1), RI or
1547 * XI must have triggered it.
1548 */
1549 uasm_i_andi(&p, K0, K0, 2);
1550 uasm_il_beqz(&p, &r, K0, label_tlbl_goaround2);
1551 /* Reload the PTE value */
1552 iPTE_LW(&p, K0, K1);
1553
1554 /*
1555 * We clobbered C0_PAGEMASK, restore it. On the other branch
1556 * it is restored in build_huge_tlb_write_entry.
1557 */
1558 build_restore_pagemask(&p, &r, K0, label_nopage_tlbl);
1559
1560 uasm_l_tlbl_goaround2(&l, p);
1561 }
David Daneyfd062c82009-05-27 17:47:44 -07001562 uasm_i_ori(&p, K0, K0, (_PAGE_ACCESSED | _PAGE_VALID));
1563 build_huge_handler_tail(&p, &r, &l, K0, K1);
1564#endif
1565
Thiemo Seufere30ec452008-01-28 20:05:38 +00001566 uasm_l_nopage_tlbl(&l, p);
1567 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
1568 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569
1570 if ((p - handle_tlbl) > FASTPATH_SIZE)
1571 panic("TLB load handler fastpath space exceeded");
1572
Thiemo Seufere30ec452008-01-28 20:05:38 +00001573 uasm_resolve_relocs(relocs, labels);
1574 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
1575 (unsigned int)(p - handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001577 dump_handler(handle_tlbl, ARRAY_SIZE(handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578}
1579
Ralf Baechle234fcd12008-03-08 09:56:28 +00001580static void __cpuinit build_r4000_tlb_store_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001581{
1582 u32 *p = handle_tlbs;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001583 struct uasm_label *l = labels;
1584 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585
1586 memset(handle_tlbs, 0, sizeof(handle_tlbs));
1587 memset(labels, 0, sizeof(labels));
1588 memset(relocs, 0, sizeof(relocs));
1589
1590 build_r4000_tlbchange_handler_head(&p, &l, &r, K0, K1);
David Daneybd1437e2009-05-08 15:10:50 -07001591 build_pte_writable(&p, &r, K0, K1, label_nopage_tlbs);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01001592 if (m4kc_tlbp_war())
1593 build_tlb_probe_entry(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594 build_make_write(&p, &r, K0, K1);
1595 build_r4000_tlbchange_handler_tail(&p, &l, &r, K0, K1);
1596
David Daneyfd062c82009-05-27 17:47:44 -07001597#ifdef CONFIG_HUGETLB_PAGE
1598 /*
1599 * This is the entry point when
1600 * build_r4000_tlbchange_handler_head spots a huge page.
1601 */
1602 uasm_l_tlb_huge_update(&l, p);
1603 iPTE_LW(&p, K0, K1);
1604 build_pte_writable(&p, &r, K0, K1, label_nopage_tlbs);
1605 build_tlb_probe_entry(&p);
1606 uasm_i_ori(&p, K0, K0,
1607 _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
1608 build_huge_handler_tail(&p, &r, &l, K0, K1);
1609#endif
1610
Thiemo Seufere30ec452008-01-28 20:05:38 +00001611 uasm_l_nopage_tlbs(&l, p);
1612 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1613 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614
1615 if ((p - handle_tlbs) > FASTPATH_SIZE)
1616 panic("TLB store handler fastpath space exceeded");
1617
Thiemo Seufere30ec452008-01-28 20:05:38 +00001618 uasm_resolve_relocs(relocs, labels);
1619 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
1620 (unsigned int)(p - handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001622 dump_handler(handle_tlbs, ARRAY_SIZE(handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001623}
1624
Ralf Baechle234fcd12008-03-08 09:56:28 +00001625static void __cpuinit build_r4000_tlb_modify_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626{
1627 u32 *p = handle_tlbm;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001628 struct uasm_label *l = labels;
1629 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001630
1631 memset(handle_tlbm, 0, sizeof(handle_tlbm));
1632 memset(labels, 0, sizeof(labels));
1633 memset(relocs, 0, sizeof(relocs));
1634
1635 build_r4000_tlbchange_handler_head(&p, &l, &r, K0, K1);
David Daneybd1437e2009-05-08 15:10:50 -07001636 build_pte_modifiable(&p, &r, K0, K1, label_nopage_tlbm);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01001637 if (m4kc_tlbp_war())
1638 build_tlb_probe_entry(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001639 /* Present and writable bits set, set accessed and dirty bits. */
1640 build_make_write(&p, &r, K0, K1);
1641 build_r4000_tlbchange_handler_tail(&p, &l, &r, K0, K1);
1642
David Daneyfd062c82009-05-27 17:47:44 -07001643#ifdef CONFIG_HUGETLB_PAGE
1644 /*
1645 * This is the entry point when
1646 * build_r4000_tlbchange_handler_head spots a huge page.
1647 */
1648 uasm_l_tlb_huge_update(&l, p);
1649 iPTE_LW(&p, K0, K1);
1650 build_pte_modifiable(&p, &r, K0, K1, label_nopage_tlbm);
1651 build_tlb_probe_entry(&p);
1652 uasm_i_ori(&p, K0, K0,
1653 _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
1654 build_huge_handler_tail(&p, &r, &l, K0, K1);
1655#endif
1656
Thiemo Seufere30ec452008-01-28 20:05:38 +00001657 uasm_l_nopage_tlbm(&l, p);
1658 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1659 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001660
1661 if ((p - handle_tlbm) > FASTPATH_SIZE)
1662 panic("TLB modify handler fastpath space exceeded");
1663
Thiemo Seufere30ec452008-01-28 20:05:38 +00001664 uasm_resolve_relocs(relocs, labels);
1665 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
1666 (unsigned int)(p - handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001668 dump_handler(handle_tlbm, ARRAY_SIZE(handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669}
1670
Ralf Baechle234fcd12008-03-08 09:56:28 +00001671void __cpuinit build_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001672{
1673 /*
1674 * The refill handler is generated per-CPU, multi-node systems
1675 * may have local storage for it. The other handlers are only
1676 * needed once.
1677 */
1678 static int run_once = 0;
1679
David Daney1ec56322010-04-28 12:16:18 -07001680#ifdef CONFIG_64BIT
1681 check_for_high_segbits = current_cpu_data.vmbits > (PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
1682#endif
1683
Ralf Baechle10cc3522007-10-11 23:46:15 +01001684 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685 case CPU_R2000:
1686 case CPU_R3000:
1687 case CPU_R3000A:
1688 case CPU_R3081E:
1689 case CPU_TX3912:
1690 case CPU_TX3922:
1691 case CPU_TX3927:
David Daney826222842009-10-14 12:16:56 -07001692#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001693 build_r3000_tlb_refill_handler();
1694 if (!run_once) {
1695 build_r3000_tlb_load_handler();
1696 build_r3000_tlb_store_handler();
1697 build_r3000_tlb_modify_handler();
1698 run_once++;
1699 }
David Daney826222842009-10-14 12:16:56 -07001700#else
1701 panic("No R3000 TLB refill handler");
1702#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703 break;
1704
1705 case CPU_R6000:
1706 case CPU_R6000A:
1707 panic("No R6000 TLB refill handler yet");
1708 break;
1709
1710 case CPU_R8000:
1711 panic("No R8000 TLB refill handler yet");
1712 break;
1713
1714 default:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715 if (!run_once) {
David Daney3d8bfdd2010-12-21 14:19:11 -08001716#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
1717 build_r4000_setup_pgd();
1718#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719 build_r4000_tlb_load_handler();
1720 build_r4000_tlb_store_handler();
1721 build_r4000_tlb_modify_handler();
1722 run_once++;
1723 }
David Daney3d8bfdd2010-12-21 14:19:11 -08001724 build_r4000_tlb_refill_handler();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001725 }
1726}
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001727
Ralf Baechle234fcd12008-03-08 09:56:28 +00001728void __cpuinit flush_tlb_handlers(void)
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001729{
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001730 local_flush_icache_range((unsigned long)handle_tlbl,
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001731 (unsigned long)handle_tlbl + sizeof(handle_tlbl));
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001732 local_flush_icache_range((unsigned long)handle_tlbs,
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001733 (unsigned long)handle_tlbs + sizeof(handle_tlbs));
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001734 local_flush_icache_range((unsigned long)handle_tlbm,
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001735 (unsigned long)handle_tlbm + sizeof(handle_tlbm));
David Daney3d8bfdd2010-12-21 14:19:11 -08001736#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
1737 local_flush_icache_range((unsigned long)tlbmiss_handler_setup_pgd,
1738 (unsigned long)tlbmiss_handler_setup_pgd + sizeof(handle_tlbm));
1739#endif
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001740}