Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * sata_sis.c - Silicon Integrated Systems SATA |
| 3 | * |
| 4 | * Maintained by: Uwe Koziolek |
| 5 | * Please ALWAYS copy linux-ide@vger.kernel.org |
| 6 | * on emails. |
| 7 | * |
| 8 | * Copyright 2004 Uwe Koziolek |
| 9 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 10 | * |
Jeff Garzik | af36d7f | 2005-08-28 20:18:39 -0400 | [diff] [blame] | 11 | * This program is free software; you can redistribute it and/or modify |
| 12 | * it under the terms of the GNU General Public License as published by |
| 13 | * the Free Software Foundation; either version 2, or (at your option) |
| 14 | * any later version. |
| 15 | * |
| 16 | * This program is distributed in the hope that it will be useful, |
| 17 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 18 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 19 | * GNU General Public License for more details. |
| 20 | * |
| 21 | * You should have received a copy of the GNU General Public License |
| 22 | * along with this program; see the file COPYING. If not, write to |
| 23 | * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA. |
| 24 | * |
| 25 | * |
| 26 | * libata documentation is available via 'make {ps|pdf}docs', |
| 27 | * as Documentation/DocBook/libata.* |
| 28 | * |
| 29 | * Hardware documentation available under NDA. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 30 | * |
| 31 | */ |
| 32 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 33 | #include <linux/kernel.h> |
| 34 | #include <linux/module.h> |
| 35 | #include <linux/pci.h> |
| 36 | #include <linux/init.h> |
| 37 | #include <linux/blkdev.h> |
| 38 | #include <linux/delay.h> |
| 39 | #include <linux/interrupt.h> |
Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 40 | #include <linux/device.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 41 | #include <scsi/scsi_host.h> |
| 42 | #include <linux/libata.h> |
Alan | 4bb64fb | 2007-02-16 01:40:04 -0800 | [diff] [blame] | 43 | #include "sis.h" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 44 | |
| 45 | #define DRV_NAME "sata_sis" |
Jeff Garzik | 2a3103c | 2007-08-31 04:54:06 -0400 | [diff] [blame] | 46 | #define DRV_VERSION "1.0" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 47 | |
| 48 | enum { |
| 49 | sis_180 = 0, |
| 50 | SIS_SCR_PCI_BAR = 5, |
| 51 | |
| 52 | /* PCI configuration registers */ |
| 53 | SIS_GENCTL = 0x54, /* IDE General Control register */ |
| 54 | SIS_SCR_BASE = 0xc0, /* sata0 phy SCR registers */ |
Arnaud Patard | f2c853b | 2005-09-07 22:44:48 +0200 | [diff] [blame] | 55 | SIS180_SATA1_OFS = 0x10, /* offset from sata0->sata1 phy regs */ |
| 56 | SIS182_SATA1_OFS = 0x20, /* offset from sata0->sata1 phy regs */ |
| 57 | SIS_PMR = 0x90, /* port mapping register */ |
Jeff Garzik | 8add788 | 2005-09-08 23:07:29 -0400 | [diff] [blame] | 58 | SIS_PMR_COMBINED = 0x30, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 59 | |
| 60 | /* random bits */ |
| 61 | SIS_FLAG_CFGSCR = (1 << 30), /* host flag: SCRs via PCI cfg */ |
| 62 | |
| 63 | GENCTL_IOMAPPED_SCR = (1 << 26), /* if set, SCRs are in IO space */ |
| 64 | }; |
| 65 | |
Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 66 | static int sis_init_one(struct pci_dev *pdev, const struct pci_device_id *ent); |
Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 67 | static int sis_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val); |
| 68 | static int sis_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 69 | |
Jeff Garzik | 3b7d697 | 2005-11-10 11:04:11 -0500 | [diff] [blame] | 70 | static const struct pci_device_id sis_pci_tbl[] = { |
Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 71 | { PCI_VDEVICE(SI, 0x0180), sis_180 }, /* SiS 964/180 */ |
| 72 | { PCI_VDEVICE(SI, 0x0181), sis_180 }, /* SiS 964/180 */ |
| 73 | { PCI_VDEVICE(SI, 0x0182), sis_180 }, /* SiS 965/965L */ |
| 74 | { PCI_VDEVICE(SI, 0x0183), sis_180 }, /* SiS 965/965L */ |
| 75 | { PCI_VDEVICE(SI, 0x1182), sis_180 }, /* SiS 966/680 */ |
| 76 | { PCI_VDEVICE(SI, 0x1183), sis_180 }, /* SiS 966/966L/968/680 */ |
Jeff Garzik | 2d2744f | 2006-09-28 20:21:59 -0400 | [diff] [blame] | 77 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 78 | { } /* terminate list */ |
| 79 | }; |
| 80 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 81 | static struct pci_driver sis_pci_driver = { |
| 82 | .name = DRV_NAME, |
| 83 | .id_table = sis_pci_tbl, |
| 84 | .probe = sis_init_one, |
| 85 | .remove = ata_pci_remove_one, |
| 86 | }; |
| 87 | |
Jeff Garzik | 193515d | 2005-11-07 00:59:37 -0500 | [diff] [blame] | 88 | static struct scsi_host_template sis_sht = { |
Tejun Heo | 68d1d07 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 89 | ATA_BMDMA_SHT(DRV_NAME), |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 90 | }; |
| 91 | |
Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 92 | static struct ata_port_operations sis_ops = { |
| 93 | .inherits = &ata_bmdma_port_ops, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 94 | .scr_read = sis_scr_read, |
| 95 | .scr_write = sis_scr_write, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 96 | }; |
| 97 | |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 98 | static const struct ata_port_info sis_port_info = { |
Sergei Shtylyov | 9cbe056 | 2011-02-04 22:05:48 +0300 | [diff] [blame] | 99 | .flags = ATA_FLAG_SATA, |
Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 100 | .pio_mask = ATA_PIO4, |
| 101 | .mwdma_mask = ATA_MWDMA2, |
Jeff Garzik | bf6263a | 2007-07-09 12:16:50 -0400 | [diff] [blame] | 102 | .udma_mask = ATA_UDMA6, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 103 | .port_ops = &sis_ops, |
| 104 | }; |
| 105 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 106 | MODULE_AUTHOR("Uwe Koziolek"); |
| 107 | MODULE_DESCRIPTION("low-level driver for Silicon Integratad Systems SATA controller"); |
| 108 | MODULE_LICENSE("GPL"); |
| 109 | MODULE_DEVICE_TABLE(pci, sis_pci_tbl); |
| 110 | MODULE_VERSION(DRV_VERSION); |
| 111 | |
Tejun Heo | 72fee38 | 2009-09-01 23:19:10 +0900 | [diff] [blame] | 112 | static unsigned int get_scr_cfg_addr(struct ata_link *link, unsigned int sc_reg) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 113 | { |
Tejun Heo | 72fee38 | 2009-09-01 23:19:10 +0900 | [diff] [blame] | 114 | struct ata_port *ap = link->ap; |
Alan | 9b14dec | 2007-01-08 16:11:07 +0000 | [diff] [blame] | 115 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 116 | unsigned int addr = SIS_SCR_BASE + (4 * sc_reg); |
Alan | 9b14dec | 2007-01-08 16:11:07 +0000 | [diff] [blame] | 117 | u8 pmr; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 118 | |
Alan | 9b14dec | 2007-01-08 16:11:07 +0000 | [diff] [blame] | 119 | if (ap->port_no) { |
Uwe Koziolek | 3f3e731 | 2006-12-04 01:34:42 +0100 | [diff] [blame] | 120 | switch (pdev->device) { |
Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 121 | case 0x0180: |
| 122 | case 0x0181: |
| 123 | pci_read_config_byte(pdev, SIS_PMR, &pmr); |
| 124 | if ((pmr & SIS_PMR_COMBINED) == 0) |
| 125 | addr += SIS180_SATA1_OFS; |
| 126 | break; |
Jeff Garzik | 8add788 | 2005-09-08 23:07:29 -0400 | [diff] [blame] | 127 | |
Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 128 | case 0x0182: |
| 129 | case 0x0183: |
| 130 | case 0x1182: |
| 131 | addr += SIS182_SATA1_OFS; |
| 132 | break; |
Uwe Koziolek | 3f3e731 | 2006-12-04 01:34:42 +0100 | [diff] [blame] | 133 | } |
| 134 | } |
Tejun Heo | 72fee38 | 2009-09-01 23:19:10 +0900 | [diff] [blame] | 135 | if (link->pmp) |
| 136 | addr += 0x10; |
| 137 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 138 | return addr; |
| 139 | } |
| 140 | |
Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 141 | static u32 sis_scr_cfg_read(struct ata_link *link, |
| 142 | unsigned int sc_reg, u32 *val) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 143 | { |
Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 144 | struct pci_dev *pdev = to_pci_dev(link->ap->host->dev); |
Tejun Heo | 72fee38 | 2009-09-01 23:19:10 +0900 | [diff] [blame] | 145 | unsigned int cfg_addr = get_scr_cfg_addr(link, sc_reg); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 146 | |
| 147 | if (sc_reg == SCR_ERROR) /* doesn't exist in PCI cfg space */ |
Tejun Heo | 8e5443a | 2008-04-24 10:52:44 +0900 | [diff] [blame] | 148 | return -EINVAL; |
Arnaud Patard | f2c853b | 2005-09-07 22:44:48 +0200 | [diff] [blame] | 149 | |
Tejun Heo | aaa092a | 2007-10-18 11:53:39 +0900 | [diff] [blame] | 150 | pci_read_config_dword(pdev, cfg_addr, val); |
Tejun Heo | aaa092a | 2007-10-18 11:53:39 +0900 | [diff] [blame] | 151 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 152 | } |
| 153 | |
Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 154 | static int sis_scr_cfg_write(struct ata_link *link, |
| 155 | unsigned int sc_reg, u32 val) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 156 | { |
Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 157 | struct pci_dev *pdev = to_pci_dev(link->ap->host->dev); |
Tejun Heo | 72fee38 | 2009-09-01 23:19:10 +0900 | [diff] [blame] | 158 | unsigned int cfg_addr = get_scr_cfg_addr(link, sc_reg); |
Jeff Garzik | 8add788 | 2005-09-08 23:07:29 -0400 | [diff] [blame] | 159 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 160 | pci_write_config_dword(pdev, cfg_addr, val); |
Tejun Heo | 8e5443a | 2008-04-24 10:52:44 +0900 | [diff] [blame] | 161 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 162 | } |
| 163 | |
Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 164 | static int sis_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 165 | { |
Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 166 | struct ata_port *ap = link->ap; |
Tejun Heo | 72fee38 | 2009-09-01 23:19:10 +0900 | [diff] [blame] | 167 | void __iomem *base = ap->ioaddr.scr_addr + link->pmp * 0x10; |
Arnaud Patard | f2c853b | 2005-09-07 22:44:48 +0200 | [diff] [blame] | 168 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 169 | if (sc_reg > SCR_CONTROL) |
Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 170 | return -EINVAL; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 171 | |
| 172 | if (ap->flags & SIS_FLAG_CFGSCR) |
Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 173 | return sis_scr_cfg_read(link, sc_reg, val); |
Arnaud Patard | f2c853b | 2005-09-07 22:44:48 +0200 | [diff] [blame] | 174 | |
Tejun Heo | 72fee38 | 2009-09-01 23:19:10 +0900 | [diff] [blame] | 175 | *val = ioread32(base + sc_reg * 4); |
Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 176 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 177 | } |
| 178 | |
Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 179 | static int sis_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 180 | { |
Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 181 | struct ata_port *ap = link->ap; |
Tejun Heo | 72fee38 | 2009-09-01 23:19:10 +0900 | [diff] [blame] | 182 | void __iomem *base = ap->ioaddr.scr_addr + link->pmp * 0x10; |
Arnaud Patard | f2c853b | 2005-09-07 22:44:48 +0200 | [diff] [blame] | 183 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 184 | if (sc_reg > SCR_CONTROL) |
Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 185 | return -EINVAL; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 186 | |
| 187 | if (ap->flags & SIS_FLAG_CFGSCR) |
Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 188 | return sis_scr_cfg_write(link, sc_reg, val); |
Tejun Heo | 72fee38 | 2009-09-01 23:19:10 +0900 | [diff] [blame] | 189 | |
| 190 | iowrite32(val, base + (sc_reg * 4)); |
| 191 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 192 | } |
| 193 | |
Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 194 | static int sis_init_one(struct pci_dev *pdev, const struct pci_device_id *ent) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 195 | { |
Tejun Heo | 9a829cc | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 196 | struct ata_port_info pi = sis_port_info; |
Uwe Koziolek | ddfc87a | 2007-05-25 09:48:52 +0200 | [diff] [blame] | 197 | const struct ata_port_info *ppi[] = { &pi, &pi }; |
Tejun Heo | 9a829cc | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 198 | struct ata_host *host; |
Uwe Koziolek | 4adccf6 | 2006-11-08 09:57:00 +0100 | [diff] [blame] | 199 | u32 genctl, val; |
Arnaud Patard | f2c853b | 2005-09-07 22:44:48 +0200 | [diff] [blame] | 200 | u8 pmr; |
Uwe Koziolek | 3f3e731 | 2006-12-04 01:34:42 +0100 | [diff] [blame] | 201 | u8 port2_start = 0x20; |
Tejun Heo | 72fee38 | 2009-09-01 23:19:10 +0900 | [diff] [blame] | 202 | int i, rc; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 203 | |
Joe Perches | 06296a1 | 2011-04-15 15:52:00 -0700 | [diff] [blame] | 204 | ata_print_version_once(&pdev->dev, DRV_VERSION); |
Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 205 | |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 206 | rc = pcim_enable_device(pdev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 207 | if (rc) |
| 208 | return rc; |
| 209 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 210 | /* check and see if the SCRs are in IO space or PCI cfg space */ |
| 211 | pci_read_config_dword(pdev, SIS_GENCTL, &genctl); |
| 212 | if ((genctl & GENCTL_IOMAPPED_SCR) == 0) |
Tejun Heo | cf0e812 | 2006-10-27 19:08:47 -0700 | [diff] [blame] | 213 | pi.flags |= SIS_FLAG_CFGSCR; |
Jeff Garzik | 8a60a07 | 2005-07-31 13:13:24 -0400 | [diff] [blame] | 214 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 215 | /* if hardware thinks SCRs are in IO space, but there are |
| 216 | * no IO resources assigned, change to PCI cfg space. |
| 217 | */ |
Tejun Heo | cf0e812 | 2006-10-27 19:08:47 -0700 | [diff] [blame] | 218 | if ((!(pi.flags & SIS_FLAG_CFGSCR)) && |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 219 | ((pci_resource_start(pdev, SIS_SCR_PCI_BAR) == 0) || |
| 220 | (pci_resource_len(pdev, SIS_SCR_PCI_BAR) < 128))) { |
| 221 | genctl &= ~GENCTL_IOMAPPED_SCR; |
| 222 | pci_write_config_dword(pdev, SIS_GENCTL, genctl); |
Tejun Heo | cf0e812 | 2006-10-27 19:08:47 -0700 | [diff] [blame] | 223 | pi.flags |= SIS_FLAG_CFGSCR; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 224 | } |
| 225 | |
Arnaud Patard | f2c853b | 2005-09-07 22:44:48 +0200 | [diff] [blame] | 226 | pci_read_config_byte(pdev, SIS_PMR, &pmr); |
Uwe Koziolek | 3f3e731 | 2006-12-04 01:34:42 +0100 | [diff] [blame] | 227 | switch (ent->device) { |
| 228 | case 0x0180: |
| 229 | case 0x0181: |
Alan | 9b14dec | 2007-01-08 16:11:07 +0000 | [diff] [blame] | 230 | |
| 231 | /* The PATA-handling is provided by pata_sis */ |
| 232 | switch (pmr & 0x30) { |
| 233 | case 0x10: |
Uwe Koziolek | a3cabb2 | 2007-06-14 23:40:43 +0200 | [diff] [blame] | 234 | ppi[1] = &sis_info133_for_sata; |
Alan | 9b14dec | 2007-01-08 16:11:07 +0000 | [diff] [blame] | 235 | break; |
Jeff Garzik | a84471f | 2007-02-26 05:51:33 -0500 | [diff] [blame] | 236 | |
Alan | 9b14dec | 2007-01-08 16:11:07 +0000 | [diff] [blame] | 237 | case 0x30: |
Uwe Koziolek | a3cabb2 | 2007-06-14 23:40:43 +0200 | [diff] [blame] | 238 | ppi[0] = &sis_info133_for_sata; |
Alan | 9b14dec | 2007-01-08 16:11:07 +0000 | [diff] [blame] | 239 | break; |
| 240 | } |
Arnaud Patard | f2c853b | 2005-09-07 22:44:48 +0200 | [diff] [blame] | 241 | if ((pmr & SIS_PMR_COMBINED) == 0) { |
Joe Perches | a44fec1 | 2011-04-15 15:51:58 -0700 | [diff] [blame] | 242 | dev_info(&pdev->dev, |
| 243 | "Detected SiS 180/181/964 chipset in SATA mode\n"); |
Arnaud Patard | 39eb936 | 2005-09-13 00:36:45 +0200 | [diff] [blame] | 244 | port2_start = 64; |
Uwe Koziolek | 3f3e731 | 2006-12-04 01:34:42 +0100 | [diff] [blame] | 245 | } else { |
Joe Perches | a44fec1 | 2011-04-15 15:51:58 -0700 | [diff] [blame] | 246 | dev_info(&pdev->dev, |
| 247 | "Detected SiS 180/181 chipset in combined mode\n"); |
Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 248 | port2_start = 0; |
Uwe Koziolek | 4adccf6 | 2006-11-08 09:57:00 +0100 | [diff] [blame] | 249 | pi.flags |= ATA_FLAG_SLAVE_POSS; |
Arnaud Patard | f2c853b | 2005-09-07 22:44:48 +0200 | [diff] [blame] | 250 | } |
Uwe Koziolek | 3f3e731 | 2006-12-04 01:34:42 +0100 | [diff] [blame] | 251 | break; |
Jeff Garzik | f20b16f | 2006-12-11 11:14:06 -0500 | [diff] [blame] | 252 | |
Uwe Koziolek | 3f3e731 | 2006-12-04 01:34:42 +0100 | [diff] [blame] | 253 | case 0x0182: |
| 254 | case 0x0183: |
Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 255 | pci_read_config_dword(pdev, 0x6C, &val); |
Uwe Koziolek | 4adccf6 | 2006-11-08 09:57:00 +0100 | [diff] [blame] | 256 | if (val & (1L << 31)) { |
Joe Perches | a44fec1 | 2011-04-15 15:51:58 -0700 | [diff] [blame] | 257 | dev_info(&pdev->dev, "Detected SiS 182/965 chipset\n"); |
Uwe Koziolek | 4adccf6 | 2006-11-08 09:57:00 +0100 | [diff] [blame] | 258 | pi.flags |= ATA_FLAG_SLAVE_POSS; |
Uwe Koziolek | 3f3e731 | 2006-12-04 01:34:42 +0100 | [diff] [blame] | 259 | } else { |
Joe Perches | a44fec1 | 2011-04-15 15:51:58 -0700 | [diff] [blame] | 260 | dev_info(&pdev->dev, "Detected SiS 182/965L chipset\n"); |
Uwe Koziolek | 3f3e731 | 2006-12-04 01:34:42 +0100 | [diff] [blame] | 261 | } |
| 262 | break; |
| 263 | |
| 264 | case 0x1182: |
Joe Perches | a44fec1 | 2011-04-15 15:51:58 -0700 | [diff] [blame] | 265 | dev_info(&pdev->dev, |
| 266 | "Detected SiS 1182/966/680 SATA controller\n"); |
Uwe Koziolek | a3cabb2 | 2007-06-14 23:40:43 +0200 | [diff] [blame] | 267 | pi.flags |= ATA_FLAG_SLAVE_POSS; |
| 268 | break; |
| 269 | |
Uwe Koziolek | 3f3e731 | 2006-12-04 01:34:42 +0100 | [diff] [blame] | 270 | case 0x1183: |
Joe Perches | a44fec1 | 2011-04-15 15:51:58 -0700 | [diff] [blame] | 271 | dev_info(&pdev->dev, |
| 272 | "Detected SiS 1183/966/966L/968/680 controller in PATA mode\n"); |
Uwe Koziolek | a3cabb2 | 2007-06-14 23:40:43 +0200 | [diff] [blame] | 273 | ppi[0] = &sis_info133_for_sata; |
| 274 | ppi[1] = &sis_info133_for_sata; |
Uwe Koziolek | 3f3e731 | 2006-12-04 01:34:42 +0100 | [diff] [blame] | 275 | break; |
Arnaud Patard | f2c853b | 2005-09-07 22:44:48 +0200 | [diff] [blame] | 276 | } |
| 277 | |
Tejun Heo | 1c5afdf | 2010-05-19 22:10:22 +0200 | [diff] [blame] | 278 | rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host); |
Tejun Heo | 9a829cc | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 279 | if (rc) |
| 280 | return rc; |
Tejun Heo | cf0e812 | 2006-10-27 19:08:47 -0700 | [diff] [blame] | 281 | |
Tejun Heo | 72fee38 | 2009-09-01 23:19:10 +0900 | [diff] [blame] | 282 | for (i = 0; i < 2; i++) { |
| 283 | struct ata_port *ap = host->ports[i]; |
| 284 | |
| 285 | if (ap->flags & ATA_FLAG_SATA && |
| 286 | ap->flags & ATA_FLAG_SLAVE_POSS) { |
| 287 | rc = ata_slave_link_init(ap); |
| 288 | if (rc) |
| 289 | return rc; |
| 290 | } |
| 291 | } |
| 292 | |
Tejun Heo | 9a829cc | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 293 | if (!(pi.flags & SIS_FLAG_CFGSCR)) { |
Al Viro | edceec3 | 2007-03-14 09:19:00 +0000 | [diff] [blame] | 294 | void __iomem *mmio; |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 295 | |
Tejun Heo | 9a829cc | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 296 | rc = pcim_iomap_regions(pdev, 1 << SIS_SCR_PCI_BAR, DRV_NAME); |
| 297 | if (rc) |
| 298 | return rc; |
| 299 | mmio = host->iomap[SIS_SCR_PCI_BAR]; |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 300 | |
Tejun Heo | 9a829cc | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 301 | host->ports[0]->ioaddr.scr_addr = mmio; |
| 302 | host->ports[1]->ioaddr.scr_addr = mmio + port2_start; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 303 | } |
| 304 | |
| 305 | pci_set_master(pdev); |
Brett M Russ | a04ce0f | 2005-08-15 15:23:41 -0400 | [diff] [blame] | 306 | pci_intx(pdev, 1); |
Tejun Heo | c3b2889 | 2010-05-19 22:10:21 +0200 | [diff] [blame] | 307 | return ata_host_activate(host, pdev->irq, ata_bmdma_interrupt, |
Tejun Heo | 9363c38 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 308 | IRQF_SHARED, &sis_sht); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 309 | } |
| 310 | |
| 311 | static int __init sis_init(void) |
| 312 | { |
Pavel Roskin | b788719 | 2006-08-10 18:13:18 +0900 | [diff] [blame] | 313 | return pci_register_driver(&sis_pci_driver); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 314 | } |
| 315 | |
| 316 | static void __exit sis_exit(void) |
| 317 | { |
| 318 | pci_unregister_driver(&sis_pci_driver); |
| 319 | } |
| 320 | |
| 321 | module_init(sis_init); |
| 322 | module_exit(sis_exit); |