blob: 6e7266c1a47bb38f853d7d7a56200efa904bb51f [file] [log] [blame]
Laurent Pinchart4bf8e192013-06-19 13:54:11 +02001/*
2 * rcar_du_crtc.c -- R-Car Display Unit CRTCs
3 *
Laurent Pinchart36d50462014-02-06 18:13:52 +01004 * Copyright (C) 2013-2014 Renesas Electronics Corporation
Laurent Pinchart4bf8e192013-06-19 13:54:11 +02005 *
6 * Contact: Laurent Pinchart (laurent.pinchart@ideasonboard.com)
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 */
13
14#include <linux/clk.h>
15#include <linux/mutex.h>
16
17#include <drm/drmP.h>
Laurent Pinchart3e8da872015-02-20 11:30:59 +020018#include <drm/drm_atomic.h>
19#include <drm/drm_atomic_helper.h>
Laurent Pinchart4bf8e192013-06-19 13:54:11 +020020#include <drm/drm_crtc.h>
21#include <drm/drm_crtc_helper.h>
22#include <drm/drm_fb_cma_helper.h>
23#include <drm/drm_gem_cma_helper.h>
Daniel Vetter3cb9ae42014-10-29 10:03:57 +010024#include <drm/drm_plane_helper.h>
Laurent Pinchart4bf8e192013-06-19 13:54:11 +020025
26#include "rcar_du_crtc.h"
27#include "rcar_du_drv.h"
28#include "rcar_du_kms.h"
Laurent Pinchart4bf8e192013-06-19 13:54:11 +020029#include "rcar_du_plane.h"
30#include "rcar_du_regs.h"
Laurent Pinchart4bf8e192013-06-19 13:54:11 +020031
Laurent Pinchart4bf8e192013-06-19 13:54:11 +020032static u32 rcar_du_crtc_read(struct rcar_du_crtc *rcrtc, u32 reg)
33{
Laurent Pinchartcb2025d2013-06-16 21:01:02 +020034 struct rcar_du_device *rcdu = rcrtc->group->dev;
Laurent Pinchart4bf8e192013-06-19 13:54:11 +020035
36 return rcar_du_read(rcdu, rcrtc->mmio_offset + reg);
37}
38
39static void rcar_du_crtc_write(struct rcar_du_crtc *rcrtc, u32 reg, u32 data)
40{
Laurent Pinchartcb2025d2013-06-16 21:01:02 +020041 struct rcar_du_device *rcdu = rcrtc->group->dev;
Laurent Pinchart4bf8e192013-06-19 13:54:11 +020042
43 rcar_du_write(rcdu, rcrtc->mmio_offset + reg, data);
44}
45
46static void rcar_du_crtc_clr(struct rcar_du_crtc *rcrtc, u32 reg, u32 clr)
47{
Laurent Pinchartcb2025d2013-06-16 21:01:02 +020048 struct rcar_du_device *rcdu = rcrtc->group->dev;
Laurent Pinchart4bf8e192013-06-19 13:54:11 +020049
50 rcar_du_write(rcdu, rcrtc->mmio_offset + reg,
51 rcar_du_read(rcdu, rcrtc->mmio_offset + reg) & ~clr);
52}
53
54static void rcar_du_crtc_set(struct rcar_du_crtc *rcrtc, u32 reg, u32 set)
55{
Laurent Pinchartcb2025d2013-06-16 21:01:02 +020056 struct rcar_du_device *rcdu = rcrtc->group->dev;
Laurent Pinchart4bf8e192013-06-19 13:54:11 +020057
58 rcar_du_write(rcdu, rcrtc->mmio_offset + reg,
59 rcar_du_read(rcdu, rcrtc->mmio_offset + reg) | set);
60}
61
62static void rcar_du_crtc_clr_set(struct rcar_du_crtc *rcrtc, u32 reg,
63 u32 clr, u32 set)
64{
Laurent Pinchartcb2025d2013-06-16 21:01:02 +020065 struct rcar_du_device *rcdu = rcrtc->group->dev;
Laurent Pinchart4bf8e192013-06-19 13:54:11 +020066 u32 value = rcar_du_read(rcdu, rcrtc->mmio_offset + reg);
67
68 rcar_du_write(rcdu, rcrtc->mmio_offset + reg, (value & ~clr) | set);
69}
70
Laurent Pinchartf66ee302013-06-14 14:15:01 +020071static int rcar_du_crtc_get(struct rcar_du_crtc *rcrtc)
72{
Laurent Pinchartf66ee302013-06-14 14:15:01 +020073 int ret;
74
75 ret = clk_prepare_enable(rcrtc->clock);
76 if (ret < 0)
77 return ret;
78
Laurent Pinchart1b30dbd2014-12-09 00:24:49 +020079 ret = clk_prepare_enable(rcrtc->extclock);
80 if (ret < 0)
81 goto error_clock;
82
Laurent Pinchartcb2025d2013-06-16 21:01:02 +020083 ret = rcar_du_group_get(rcrtc->group);
Laurent Pinchartf66ee302013-06-14 14:15:01 +020084 if (ret < 0)
Laurent Pinchart1b30dbd2014-12-09 00:24:49 +020085 goto error_group;
Laurent Pinchartf66ee302013-06-14 14:15:01 +020086
Laurent Pinchart1b30dbd2014-12-09 00:24:49 +020087 return 0;
88
89error_group:
90 clk_disable_unprepare(rcrtc->extclock);
91error_clock:
92 clk_disable_unprepare(rcrtc->clock);
Laurent Pinchartf66ee302013-06-14 14:15:01 +020093 return ret;
94}
95
96static void rcar_du_crtc_put(struct rcar_du_crtc *rcrtc)
97{
Laurent Pinchartcb2025d2013-06-16 21:01:02 +020098 rcar_du_group_put(rcrtc->group);
Laurent Pinchart1b30dbd2014-12-09 00:24:49 +020099
100 clk_disable_unprepare(rcrtc->extclock);
Laurent Pinchartf66ee302013-06-14 14:15:01 +0200101 clk_disable_unprepare(rcrtc->clock);
102}
103
Laurent Pinchart17f6b8a2015-02-18 13:42:40 +0200104/* -----------------------------------------------------------------------------
105 * Hardware Setup
106 */
107
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200108static void rcar_du_crtc_set_display_timing(struct rcar_du_crtc *rcrtc)
109{
Laurent Pinchart845f4632015-02-18 15:47:27 +0200110 const struct drm_display_mode *mode = &rcrtc->crtc.state->adjusted_mode;
Laurent Pinchart1b30dbd2014-12-09 00:24:49 +0200111 unsigned long mode_clock = mode->clock * 1000;
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200112 unsigned long clk;
113 u32 value;
Laurent Pinchart1b30dbd2014-12-09 00:24:49 +0200114 u32 escr;
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200115 u32 div;
116
Laurent Pinchart1b30dbd2014-12-09 00:24:49 +0200117 /* Compute the clock divisor and select the internal or external dot
118 * clock based on the requested frequency.
119 */
Laurent Pinchartf66ee302013-06-14 14:15:01 +0200120 clk = clk_get_rate(rcrtc->clock);
Laurent Pinchart1b30dbd2014-12-09 00:24:49 +0200121 div = DIV_ROUND_CLOSEST(clk, mode_clock);
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200122 div = clamp(div, 1U, 64U) - 1;
Laurent Pinchart1b30dbd2014-12-09 00:24:49 +0200123 escr = div | ESCR_DCLKSEL_CLKS;
124
125 if (rcrtc->extclock) {
126 unsigned long extclk;
127 unsigned long extrate;
128 unsigned long rate;
129 u32 extdiv;
130
131 extclk = clk_get_rate(rcrtc->extclock);
132 extdiv = DIV_ROUND_CLOSEST(extclk, mode_clock);
133 extdiv = clamp(extdiv, 1U, 64U) - 1;
134
135 rate = clk / (div + 1);
136 extrate = extclk / (extdiv + 1);
137
138 if (abs((long)extrate - (long)mode_clock) <
139 abs((long)rate - (long)mode_clock)) {
140 dev_dbg(rcrtc->group->dev->dev,
141 "crtc%u: using external clock\n", rcrtc->index);
142 escr = extdiv | ESCR_DCLKSEL_DCLKIN;
143 }
144 }
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200145
Laurent Pincharta5f0ef52013-06-17 00:29:25 +0200146 rcar_du_group_write(rcrtc->group, rcrtc->index % 2 ? ESCR2 : ESCR,
Laurent Pinchart1b30dbd2014-12-09 00:24:49 +0200147 escr);
Laurent Pincharta5f0ef52013-06-17 00:29:25 +0200148 rcar_du_group_write(rcrtc->group, rcrtc->index % 2 ? OTAR2 : OTAR, 0);
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200149
150 /* Signal polarities */
151 value = ((mode->flags & DRM_MODE_FLAG_PVSYNC) ? 0 : DSMR_VSL)
152 | ((mode->flags & DRM_MODE_FLAG_PHSYNC) ? 0 : DSMR_HSL)
Laurent Pinchartf67e1e02014-12-09 00:40:59 +0200153 | DSMR_DIPM_DE | DSMR_CSPM;
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200154 rcar_du_crtc_write(rcrtc, DSMR, value);
155
156 /* Display timings */
157 rcar_du_crtc_write(rcrtc, HDSR, mode->htotal - mode->hsync_start - 19);
158 rcar_du_crtc_write(rcrtc, HDER, mode->htotal - mode->hsync_start +
159 mode->hdisplay - 19);
160 rcar_du_crtc_write(rcrtc, HSWR, mode->hsync_end -
161 mode->hsync_start - 1);
162 rcar_du_crtc_write(rcrtc, HCR, mode->htotal - 1);
163
Laurent Pinchart906eff72014-12-09 19:11:18 +0200164 rcar_du_crtc_write(rcrtc, VDSR, mode->crtc_vtotal -
165 mode->crtc_vsync_end - 2);
166 rcar_du_crtc_write(rcrtc, VDER, mode->crtc_vtotal -
167 mode->crtc_vsync_end +
168 mode->crtc_vdisplay - 2);
169 rcar_du_crtc_write(rcrtc, VSPR, mode->crtc_vtotal -
170 mode->crtc_vsync_end +
171 mode->crtc_vsync_start - 1);
172 rcar_du_crtc_write(rcrtc, VCR, mode->crtc_vtotal - 1);
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200173
174 rcar_du_crtc_write(rcrtc, DESR, mode->htotal - mode->hsync_start);
175 rcar_du_crtc_write(rcrtc, DEWR, mode->hdisplay);
176}
177
Laurent Pinchartef67a902013-06-17 03:13:11 +0200178void rcar_du_crtc_route_output(struct drm_crtc *crtc,
179 enum rcar_du_output output)
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200180{
181 struct rcar_du_crtc *rcrtc = to_rcar_crtc(crtc);
Laurent Pinchartef67a902013-06-17 03:13:11 +0200182 struct rcar_du_device *rcdu = rcrtc->group->dev;
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200183
184 /* Store the route from the CRTC output to the DU output. The DU will be
185 * configured when starting the CRTC.
186 */
Laurent Pinchartef67a902013-06-17 03:13:11 +0200187 rcrtc->outputs |= BIT(output);
Laurent Pinchart7cbc05c2013-06-17 03:20:08 +0200188
Laurent Pinchart0c1c8772014-12-09 00:21:12 +0200189 /* Store RGB routing to DPAD0, the hardware will be configured when
190 * starting the CRTC.
191 */
192 if (output == RCAR_DU_OUTPUT_DPAD0)
Laurent Pinchart7cbc05c2013-06-17 03:20:08 +0200193 rcdu->dpad0_source = rcrtc->index;
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200194}
195
196void rcar_du_crtc_update_planes(struct drm_crtc *crtc)
197{
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200198 struct rcar_du_crtc *rcrtc = to_rcar_crtc(crtc);
199 struct rcar_du_plane *planes[RCAR_DU_NUM_HW_PLANES];
200 unsigned int num_planes = 0;
201 unsigned int prio = 0;
202 unsigned int i;
203 u32 dptsr = 0;
204 u32 dspr = 0;
205
Laurent Pinchartcb2025d2013-06-16 21:01:02 +0200206 for (i = 0; i < ARRAY_SIZE(rcrtc->group->planes.planes); ++i) {
207 struct rcar_du_plane *plane = &rcrtc->group->planes.planes[i];
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200208 unsigned int j;
209
210 if (plane->crtc != &rcrtc->crtc || !plane->enabled)
211 continue;
212
213 /* Insert the plane in the sorted planes array. */
214 for (j = num_planes++; j > 0; --j) {
215 if (planes[j-1]->zpos <= plane->zpos)
216 break;
217 planes[j] = planes[j-1];
218 }
219
220 planes[j] = plane;
221 prio += plane->format->planes * 4;
222 }
223
224 for (i = 0; i < num_planes; ++i) {
225 struct rcar_du_plane *plane = planes[i];
226 unsigned int index = plane->hwindex;
227
228 prio -= 4;
229 dspr |= (index + 1) << prio;
230 dptsr |= DPTSR_PnDK(index) | DPTSR_PnTS(index);
231
232 if (plane->format->planes == 2) {
233 index = (index + 1) % 8;
234
235 prio -= 4;
236 dspr |= (index + 1) << prio;
237 dptsr |= DPTSR_PnDK(index) | DPTSR_PnTS(index);
238 }
239 }
240
241 /* Select display timing and dot clock generator 2 for planes associated
242 * with superposition controller 2.
243 */
Laurent Pincharta5f0ef52013-06-17 00:29:25 +0200244 if (rcrtc->index % 2) {
245 u32 value = rcar_du_group_read(rcrtc->group, DPTSR);
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200246
247 /* The DPTSR register is updated when the display controller is
248 * stopped. We thus need to restart the DU. Once again, sorry
249 * for the flicker. One way to mitigate the issue would be to
250 * pre-associate planes with CRTCs (either with a fixed 4/4
251 * split, or through a module parameter). Flicker would then
252 * occur only if we need to break the pre-association.
253 */
254 if (value != dptsr) {
Laurent Pincharta5f0ef52013-06-17 00:29:25 +0200255 rcar_du_group_write(rcrtc->group, DPTSR, dptsr);
Laurent Pinchartcb2025d2013-06-16 21:01:02 +0200256 if (rcrtc->group->used_crtcs)
257 rcar_du_group_restart(rcrtc->group);
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200258 }
259 }
260
Laurent Pincharta5f0ef52013-06-17 00:29:25 +0200261 rcar_du_group_write(rcrtc->group, rcrtc->index % 2 ? DS2PR : DS1PR,
262 dspr);
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200263}
264
Laurent Pinchart17f6b8a2015-02-18 13:42:40 +0200265/* -----------------------------------------------------------------------------
266 * Page Flip
267 */
268
269void rcar_du_crtc_cancel_page_flip(struct rcar_du_crtc *rcrtc,
270 struct drm_file *file)
271{
272 struct drm_pending_vblank_event *event;
273 struct drm_device *dev = rcrtc->crtc.dev;
274 unsigned long flags;
275
276 /* Destroy the pending vertical blanking event associated with the
277 * pending page flip, if any, and disable vertical blanking interrupts.
278 */
279 spin_lock_irqsave(&dev->event_lock, flags);
280 event = rcrtc->event;
281 if (event && event->base.file_priv == file) {
282 rcrtc->event = NULL;
283 event->base.destroy(&event->base);
Laurent Pinchart0cd90a52015-02-18 13:14:46 +0200284 drm_crtc_vblank_put(&rcrtc->crtc);
Laurent Pinchart17f6b8a2015-02-18 13:42:40 +0200285 }
286 spin_unlock_irqrestore(&dev->event_lock, flags);
287}
288
289static void rcar_du_crtc_finish_page_flip(struct rcar_du_crtc *rcrtc)
290{
291 struct drm_pending_vblank_event *event;
292 struct drm_device *dev = rcrtc->crtc.dev;
293 unsigned long flags;
294
295 spin_lock_irqsave(&dev->event_lock, flags);
296 event = rcrtc->event;
297 rcrtc->event = NULL;
298 spin_unlock_irqrestore(&dev->event_lock, flags);
299
300 if (event == NULL)
301 return;
302
303 spin_lock_irqsave(&dev->event_lock, flags);
304 drm_send_vblank_event(dev, rcrtc->index, event);
Laurent Pinchart36693f32015-02-18 13:21:56 +0200305 wake_up(&rcrtc->flip_wait);
Laurent Pinchart17f6b8a2015-02-18 13:42:40 +0200306 spin_unlock_irqrestore(&dev->event_lock, flags);
307
Laurent Pinchart0cd90a52015-02-18 13:14:46 +0200308 drm_crtc_vblank_put(&rcrtc->crtc);
Laurent Pinchart17f6b8a2015-02-18 13:42:40 +0200309}
310
Laurent Pinchart36693f32015-02-18 13:21:56 +0200311static bool rcar_du_crtc_page_flip_pending(struct rcar_du_crtc *rcrtc)
312{
313 struct drm_device *dev = rcrtc->crtc.dev;
314 unsigned long flags;
315 bool pending;
316
317 spin_lock_irqsave(&dev->event_lock, flags);
318 pending = rcrtc->event != NULL;
319 spin_unlock_irqrestore(&dev->event_lock, flags);
320
321 return pending;
322}
323
324static void rcar_du_crtc_wait_page_flip(struct rcar_du_crtc *rcrtc)
325{
326 struct rcar_du_device *rcdu = rcrtc->group->dev;
327
328 if (wait_event_timeout(rcrtc->flip_wait,
329 !rcar_du_crtc_page_flip_pending(rcrtc),
330 msecs_to_jiffies(50)))
331 return;
332
333 dev_warn(rcdu->dev, "page flip timeout\n");
334
335 rcar_du_crtc_finish_page_flip(rcrtc);
336}
337
Laurent Pinchart17f6b8a2015-02-18 13:42:40 +0200338/* -----------------------------------------------------------------------------
339 * Start/Stop and Suspend/Resume
340 */
341
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200342static void rcar_du_crtc_start(struct rcar_du_crtc *rcrtc)
343{
344 struct drm_crtc *crtc = &rcrtc->crtc;
Laurent Pinchart906eff72014-12-09 19:11:18 +0200345 bool interlaced;
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200346 unsigned int i;
347
348 if (rcrtc->started)
349 return;
350
351 if (WARN_ON(rcrtc->plane->format == NULL))
352 return;
353
354 /* Set display off and background to black */
355 rcar_du_crtc_write(rcrtc, DOOR, DOOR_RGB(0, 0, 0));
356 rcar_du_crtc_write(rcrtc, BPOR, BPOR_RGB(0, 0, 0));
357
358 /* Configure display timings and output routing */
359 rcar_du_crtc_set_display_timing(rcrtc);
Laurent Pinchart2fd22db2013-06-17 00:11:05 +0200360 rcar_du_group_set_routing(rcrtc->group);
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200361
Laurent Pinchart920888a2015-02-18 12:18:05 +0200362 /* FIXME: Commit the planes state. This is required here as the CRTC can
363 * be started from the DPMS and system resume handler, which don't go
364 * through .atomic_plane_update() and .atomic_flush() to commit plane
365 * state. Similarly a mode set operation without any update to planes
366 * will not go through atomic plane configuration either. Additionally,
367 * given that the plane state atomic commit occurs between CRTC disable
368 * and enable, the hardware state could also be lost due to runtime PM,
369 * requiring a full commit here. This will be fixed later after
370 * switching to atomic updates completely.
371 */
Laurent Pinchartcb2025d2013-06-16 21:01:02 +0200372 mutex_lock(&rcrtc->group->planes.lock);
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200373 rcar_du_crtc_update_planes(crtc);
Laurent Pinchartcb2025d2013-06-16 21:01:02 +0200374 mutex_unlock(&rcrtc->group->planes.lock);
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200375
Laurent Pinchartcb2025d2013-06-16 21:01:02 +0200376 for (i = 0; i < ARRAY_SIZE(rcrtc->group->planes.planes); ++i) {
377 struct rcar_du_plane *plane = &rcrtc->group->planes.planes[i];
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200378
379 if (plane->crtc != crtc || !plane->enabled)
380 continue;
381
382 rcar_du_plane_setup(plane);
383 }
384
385 /* Select master sync mode. This enables display operation in master
386 * sync mode (with the HSYNC and VSYNC signals configured as outputs and
387 * actively driven).
388 */
Laurent Pinchart906eff72014-12-09 19:11:18 +0200389 interlaced = rcrtc->crtc.mode.flags & DRM_MODE_FLAG_INTERLACE;
390 rcar_du_crtc_clr_set(rcrtc, DSYSR, DSYSR_TVM_MASK | DSYSR_SCM_MASK,
391 (interlaced ? DSYSR_SCM_INT_VIDEO : 0) |
392 DSYSR_TVM_MASTER);
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200393
Laurent Pinchartcb2025d2013-06-16 21:01:02 +0200394 rcar_du_group_start_stop(rcrtc->group, true);
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200395
Laurent Pinchart0cd90a52015-02-18 13:14:46 +0200396 /* Turn vertical blanking interrupt reporting back on. */
397 drm_crtc_vblank_on(crtc);
398
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200399 rcrtc->started = true;
400}
401
402static void rcar_du_crtc_stop(struct rcar_du_crtc *rcrtc)
403{
404 struct drm_crtc *crtc = &rcrtc->crtc;
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200405
406 if (!rcrtc->started)
407 return;
408
Laurent Pinchart0cd90a52015-02-18 13:14:46 +0200409 /* Disable vertical blanking interrupt reporting. We first need to wait
410 * for page flip completion before stopping the CRTC as userspace
411 * expects page flips to eventually complete.
Laurent Pinchart36693f32015-02-18 13:21:56 +0200412 */
413 rcar_du_crtc_wait_page_flip(rcrtc);
Laurent Pinchart0cd90a52015-02-18 13:14:46 +0200414 drm_crtc_vblank_off(crtc);
Laurent Pinchart36693f32015-02-18 13:21:56 +0200415
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200416 /* Select switch sync mode. This stops display operation and configures
417 * the HSYNC and VSYNC signals as inputs.
418 */
419 rcar_du_crtc_clr_set(rcrtc, DSYSR, DSYSR_TVM_MASK, DSYSR_TVM_SWITCH);
420
Laurent Pinchartcb2025d2013-06-16 21:01:02 +0200421 rcar_du_group_start_stop(rcrtc->group, false);
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200422
423 rcrtc->started = false;
424}
425
426void rcar_du_crtc_suspend(struct rcar_du_crtc *rcrtc)
427{
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200428 rcar_du_crtc_stop(rcrtc);
Laurent Pinchartf66ee302013-06-14 14:15:01 +0200429 rcar_du_crtc_put(rcrtc);
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200430}
431
432void rcar_du_crtc_resume(struct rcar_du_crtc *rcrtc)
433{
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200434 if (rcrtc->dpms != DRM_MODE_DPMS_ON)
435 return;
436
Laurent Pinchartf66ee302013-06-14 14:15:01 +0200437 rcar_du_crtc_get(rcrtc);
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200438 rcar_du_crtc_start(rcrtc);
439}
440
441static void rcar_du_crtc_update_base(struct rcar_du_crtc *rcrtc)
442{
443 struct drm_crtc *crtc = &rcrtc->crtc;
444
Matt Roperf4510a22014-04-01 15:22:40 -0700445 rcar_du_plane_compute_base(rcrtc->plane, crtc->primary->fb);
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200446 rcar_du_plane_update_base(rcrtc->plane);
447}
448
Laurent Pinchart17f6b8a2015-02-18 13:42:40 +0200449/* -----------------------------------------------------------------------------
450 * CRTC Functions
451 */
452
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200453static void rcar_du_crtc_dpms(struct drm_crtc *crtc, int mode)
454{
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200455 struct rcar_du_crtc *rcrtc = to_rcar_crtc(crtc);
456
Laurent Pinchart3dbf11e2014-12-09 13:19:10 +0200457 if (mode != DRM_MODE_DPMS_ON)
458 mode = DRM_MODE_DPMS_OFF;
459
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200460 if (rcrtc->dpms == mode)
461 return;
462
463 if (mode == DRM_MODE_DPMS_ON) {
Laurent Pinchartf66ee302013-06-14 14:15:01 +0200464 rcar_du_crtc_get(rcrtc);
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200465 rcar_du_crtc_start(rcrtc);
466 } else {
467 rcar_du_crtc_stop(rcrtc);
Laurent Pinchartf66ee302013-06-14 14:15:01 +0200468 rcar_du_crtc_put(rcrtc);
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200469 }
470
471 rcrtc->dpms = mode;
472}
473
474static bool rcar_du_crtc_mode_fixup(struct drm_crtc *crtc,
475 const struct drm_display_mode *mode,
476 struct drm_display_mode *adjusted_mode)
477{
478 /* TODO Fixup modes */
479 return true;
480}
481
482static void rcar_du_crtc_mode_prepare(struct drm_crtc *crtc)
483{
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200484 struct rcar_du_crtc *rcrtc = to_rcar_crtc(crtc);
485
486 /* We need to access the hardware during mode set, acquire a reference
Laurent Pinchartf66ee302013-06-14 14:15:01 +0200487 * to the CRTC.
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200488 */
Laurent Pinchartf66ee302013-06-14 14:15:01 +0200489 rcar_du_crtc_get(rcrtc);
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200490
Laurent Pinchart845f4632015-02-18 15:47:27 +0200491 /* Stop the CRTC, force the DPMS mode to off as a result. */
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200492 rcar_du_crtc_stop(rcrtc);
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200493
494 rcrtc->dpms = DRM_MODE_DPMS_OFF;
Laurent Pinchart845f4632015-02-18 15:47:27 +0200495 rcrtc->outputs = 0;
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200496}
497
Laurent Pinchart845f4632015-02-18 15:47:27 +0200498static void rcar_du_crtc_mode_set_nofb(struct drm_crtc *crtc)
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200499{
Laurent Pinchart845f4632015-02-18 15:47:27 +0200500 /* No-op. We should configure the display timings here, but as we're
501 * called with the CRTC disabled clocks might be off, and we thus can't
502 * access the hardware. Let's just configure everything when enabling
503 * the CRTC.
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200504 */
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200505}
506
507static void rcar_du_crtc_mode_commit(struct drm_crtc *crtc)
508{
509 struct rcar_du_crtc *rcrtc = to_rcar_crtc(crtc);
510
511 /* We're done, restart the CRTC and set the DPMS mode to on. The
512 * reference to the DU acquired at prepare() time will thus be released
513 * by the DPMS handler (possibly called by the disable() handler).
514 */
515 rcar_du_crtc_start(rcrtc);
516 rcrtc->dpms = DRM_MODE_DPMS_ON;
517}
518
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200519static void rcar_du_crtc_disable(struct drm_crtc *crtc)
520{
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200521 rcar_du_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200522}
523
Laurent Pinchart920888a2015-02-18 12:18:05 +0200524static void rcar_du_crtc_atomic_begin(struct drm_crtc *crtc)
525{
526 struct rcar_du_crtc *rcrtc = to_rcar_crtc(crtc);
527
528 /* We need to access the hardware during atomic update, acquire a
529 * reference to the CRTC.
530 */
531 rcar_du_crtc_get(rcrtc);
532}
533
534static void rcar_du_crtc_atomic_flush(struct drm_crtc *crtc)
535{
536 struct rcar_du_crtc *rcrtc = to_rcar_crtc(crtc);
537
538 /* We're done, apply the configuration and drop the reference acquired
539 * in .atomic_begin().
540 */
541 mutex_lock(&rcrtc->group->planes.lock);
542 rcar_du_crtc_update_planes(crtc);
543 mutex_unlock(&rcrtc->group->planes.lock);
544
545 rcar_du_crtc_put(rcrtc);
546}
547
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200548static const struct drm_crtc_helper_funcs crtc_helper_funcs = {
549 .dpms = rcar_du_crtc_dpms,
550 .mode_fixup = rcar_du_crtc_mode_fixup,
551 .prepare = rcar_du_crtc_mode_prepare,
552 .commit = rcar_du_crtc_mode_commit,
Laurent Pinchart845f4632015-02-18 15:47:27 +0200553 .mode_set = drm_helper_crtc_mode_set,
554 .mode_set_nofb = rcar_du_crtc_mode_set_nofb,
555 .mode_set_base = drm_helper_crtc_mode_set_base,
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200556 .disable = rcar_du_crtc_disable,
Laurent Pinchart920888a2015-02-18 12:18:05 +0200557 .atomic_begin = rcar_du_crtc_atomic_begin,
558 .atomic_flush = rcar_du_crtc_atomic_flush,
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200559};
560
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200561static int rcar_du_crtc_page_flip(struct drm_crtc *crtc,
562 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700563 struct drm_pending_vblank_event *event,
564 uint32_t page_flip_flags)
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200565{
566 struct rcar_du_crtc *rcrtc = to_rcar_crtc(crtc);
567 struct drm_device *dev = rcrtc->crtc.dev;
568 unsigned long flags;
569
570 spin_lock_irqsave(&dev->event_lock, flags);
571 if (rcrtc->event != NULL) {
572 spin_unlock_irqrestore(&dev->event_lock, flags);
573 return -EBUSY;
574 }
575 spin_unlock_irqrestore(&dev->event_lock, flags);
576
Laurent Pinchart3e8da872015-02-20 11:30:59 +0200577 drm_atomic_set_fb_for_plane(crtc->primary->state, fb);
578
Matt Roperf4510a22014-04-01 15:22:40 -0700579 crtc->primary->fb = fb;
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200580 rcar_du_crtc_update_base(rcrtc);
581
582 if (event) {
583 event->pipe = rcrtc->index;
Laurent Pinchart0cd90a52015-02-18 13:14:46 +0200584 drm_crtc_vblank_get(crtc);
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200585 spin_lock_irqsave(&dev->event_lock, flags);
586 rcrtc->event = event;
587 spin_unlock_irqrestore(&dev->event_lock, flags);
588 }
589
590 return 0;
591}
592
593static const struct drm_crtc_funcs crtc_funcs = {
Laurent Pinchart3e8da872015-02-20 11:30:59 +0200594 .reset = drm_atomic_helper_crtc_reset,
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200595 .destroy = drm_crtc_cleanup,
596 .set_config = drm_crtc_helper_set_config,
597 .page_flip = rcar_du_crtc_page_flip,
Laurent Pinchart3e8da872015-02-20 11:30:59 +0200598 .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
599 .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200600};
601
Laurent Pinchart17f6b8a2015-02-18 13:42:40 +0200602/* -----------------------------------------------------------------------------
603 * Interrupt Handling
604 */
605
606static irqreturn_t rcar_du_crtc_irq(int irq, void *arg)
607{
608 struct rcar_du_crtc *rcrtc = arg;
609 irqreturn_t ret = IRQ_NONE;
610 u32 status;
611
612 status = rcar_du_crtc_read(rcrtc, DSSR);
613 rcar_du_crtc_write(rcrtc, DSRCR, status & DSRCR_MASK);
614
615 if (status & DSSR_FRM) {
616 drm_handle_vblank(rcrtc->crtc.dev, rcrtc->index);
617 rcar_du_crtc_finish_page_flip(rcrtc);
618 ret = IRQ_HANDLED;
619 }
620
621 return ret;
622}
623
624/* -----------------------------------------------------------------------------
625 * Initialization
626 */
627
Laurent Pinchartcb2025d2013-06-16 21:01:02 +0200628int rcar_du_crtc_create(struct rcar_du_group *rgrp, unsigned int index)
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200629{
Laurent Pincharta5f0ef52013-06-17 00:29:25 +0200630 static const unsigned int mmio_offsets[] = {
631 DU0_REG_OFFSET, DU1_REG_OFFSET, DU2_REG_OFFSET
632 };
633
Laurent Pinchartcb2025d2013-06-16 21:01:02 +0200634 struct rcar_du_device *rcdu = rgrp->dev;
Laurent Pinchartf66ee302013-06-14 14:15:01 +0200635 struct platform_device *pdev = to_platform_device(rcdu->dev);
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200636 struct rcar_du_crtc *rcrtc = &rcdu->crtcs[index];
637 struct drm_crtc *crtc = &rcrtc->crtc;
Laurent Pinchartf66ee302013-06-14 14:15:01 +0200638 unsigned int irqflags;
Laurent Pinchart1b30dbd2014-12-09 00:24:49 +0200639 struct clk *clk;
640 char clk_name[9];
Laurent Pinchartf66ee302013-06-14 14:15:01 +0200641 char *name;
642 int irq;
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200643 int ret;
644
Laurent Pinchart1b30dbd2014-12-09 00:24:49 +0200645 /* Get the CRTC clock and the optional external clock. */
Laurent Pinchartf66ee302013-06-14 14:15:01 +0200646 if (rcar_du_has(rcdu, RCAR_DU_FEATURE_CRTC_IRQ_CLOCK)) {
647 sprintf(clk_name, "du.%u", index);
648 name = clk_name;
649 } else {
650 name = NULL;
651 }
652
653 rcrtc->clock = devm_clk_get(rcdu->dev, name);
654 if (IS_ERR(rcrtc->clock)) {
655 dev_err(rcdu->dev, "no clock for CRTC %u\n", index);
656 return PTR_ERR(rcrtc->clock);
657 }
658
Laurent Pinchart1b30dbd2014-12-09 00:24:49 +0200659 sprintf(clk_name, "dclkin.%u", index);
660 clk = devm_clk_get(rcdu->dev, clk_name);
661 if (!IS_ERR(clk)) {
662 rcrtc->extclock = clk;
663 } else if (PTR_ERR(rcrtc->clock) == -EPROBE_DEFER) {
664 dev_info(rcdu->dev, "can't get external clock %u\n", index);
665 return -EPROBE_DEFER;
666 }
667
Laurent Pinchart36693f32015-02-18 13:21:56 +0200668 init_waitqueue_head(&rcrtc->flip_wait);
669
Laurent Pinchartcb2025d2013-06-16 21:01:02 +0200670 rcrtc->group = rgrp;
Laurent Pincharta5f0ef52013-06-17 00:29:25 +0200671 rcrtc->mmio_offset = mmio_offsets[index];
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200672 rcrtc->index = index;
673 rcrtc->dpms = DRM_MODE_DPMS_OFF;
Laurent Pincharta5f0ef52013-06-17 00:29:25 +0200674 rcrtc->plane = &rgrp->planes.planes[index % 2];
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200675
676 rcrtc->plane->crtc = crtc;
677
Laurent Pinchart917de182015-02-17 18:34:17 +0200678 ret = drm_crtc_init_with_planes(rcdu->ddev, crtc, &rcrtc->plane->plane,
679 NULL, &crtc_funcs);
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200680 if (ret < 0)
681 return ret;
682
683 drm_crtc_helper_add(crtc, &crtc_helper_funcs);
684
Laurent Pinchart0cd90a52015-02-18 13:14:46 +0200685 /* Start with vertical blanking interrupt reporting disabled. */
686 drm_crtc_vblank_off(crtc);
687
Laurent Pinchartf66ee302013-06-14 14:15:01 +0200688 /* Register the interrupt handler. */
689 if (rcar_du_has(rcdu, RCAR_DU_FEATURE_CRTC_IRQ_CLOCK)) {
690 irq = platform_get_irq(pdev, index);
691 irqflags = 0;
692 } else {
693 irq = platform_get_irq(pdev, 0);
694 irqflags = IRQF_SHARED;
695 }
696
697 if (irq < 0) {
698 dev_err(rcdu->dev, "no IRQ for CRTC %u\n", index);
Julia Lawall6512f5f2014-11-23 14:11:17 +0100699 return irq;
Laurent Pinchartf66ee302013-06-14 14:15:01 +0200700 }
701
702 ret = devm_request_irq(rcdu->dev, irq, rcar_du_crtc_irq, irqflags,
703 dev_name(rcdu->dev), rcrtc);
704 if (ret < 0) {
705 dev_err(rcdu->dev,
706 "failed to register IRQ for CRTC %u\n", index);
707 return ret;
708 }
709
Laurent Pinchart4bf8e192013-06-19 13:54:11 +0200710 return 0;
711}
712
713void rcar_du_crtc_enable_vblank(struct rcar_du_crtc *rcrtc, bool enable)
714{
715 if (enable) {
716 rcar_du_crtc_write(rcrtc, DSRCR, DSRCR_VBCL);
717 rcar_du_crtc_set(rcrtc, DIER, DIER_VBE);
718 } else {
719 rcar_du_crtc_clr(rcrtc, DIER, DIER_VBE);
720 }
721}