blob: 369f95a703ac0a4c4c7289770da4a96b5414b454 [file] [log] [blame]
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +05301/*
2 * OMAP WakeupGen Source file
3 *
4 * OMAP WakeupGen is the interrupt controller extension used along
5 * with ARM GIC to wake the CPU out from low power states on
6 * external interrupts. It is responsible for generating wakeup
7 * event from the incoming interrupts and enable bits. It is
8 * implemented in MPU always ON power domain. During normal operation,
9 * WakeupGen delivers external interrupts directly to the GIC.
10 *
11 * Copyright (C) 2011 Texas Instruments, Inc.
12 * Santosh Shilimkar <santosh.shilimkar@ti.com>
13 *
14 * This program is free software; you can redistribute it and/or modify
15 * it under the terms of the GNU General Public License version 2 as
16 * published by the Free Software Foundation.
17 */
18
19#include <linux/kernel.h>
20#include <linux/init.h>
21#include <linux/io.h>
22#include <linux/irq.h>
Marc Zyngier0cc09e82015-10-16 15:21:10 +010023#include <linux/irqchip.h>
Marc Zyngier7136d452015-03-11 15:43:49 +000024#include <linux/irqdomain.h>
25#include <linux/of_address.h>
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +053026#include <linux/platform_device.h>
27#include <linux/cpu.h>
Santosh Shilimkar0f3cf2e2010-06-16 23:29:31 +053028#include <linux/notifier.h>
29#include <linux/cpu_pm.h>
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +053030
Tony Lindgren732231a2012-09-20 11:41:16 -070031#include "omap-wakeupgen.h"
Tony Lindgrenc1db9d72012-09-20 11:41:14 -070032#include "omap-secure.h"
Santosh Shilimkar0f3cf2e2010-06-16 23:29:31 +053033
Tony Lindgrendbc04162012-08-31 10:59:07 -070034#include "soc.h"
Santosh Shilimkar0f3cf2e2010-06-16 23:29:31 +053035#include "omap4-sar-layout.h"
36#include "common.h"
Rajendra Nayak6099dd32013-05-27 15:46:44 +053037#include "pm.h"
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +053038
Afzal Mohammed6246cd02013-10-09 12:42:33 +053039#define AM43XX_NR_REG_BANKS 7
40#define AM43XX_IRQS 224
41#define MAX_NR_REG_BANKS AM43XX_NR_REG_BANKS
42#define MAX_IRQS AM43XX_IRQS
43#define DEFAULT_NR_REG_BANKS 5
44#define DEFAULT_IRQS 160
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +053045#define WKG_MASK_ALL 0x00000000
46#define WKG_UNMASK_ALL 0xffffffff
47#define CPU_ENA_OFFSET 0x400
48#define CPU0_ID 0x0
49#define CPU1_ID 0x1
Santosh Shilimkar247c4452012-05-09 20:38:35 +053050#define OMAP4_NR_BANKS 4
51#define OMAP4_NR_IRQS 128
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +053052
53static void __iomem *wakeupgen_base;
Santosh Shilimkar0f3cf2e2010-06-16 23:29:31 +053054static void __iomem *sar_base;
Thomas Gleixneraecb9e12012-12-07 16:49:47 +020055static DEFINE_RAW_SPINLOCK(wakeupgen_lock);
Tony Lindgrene534e872012-09-04 17:22:45 -070056static unsigned int irq_target_cpu[MAX_IRQS];
Afzal Mohammed6246cd02013-10-09 12:42:33 +053057static unsigned int irq_banks = DEFAULT_NR_REG_BANKS;
58static unsigned int max_irqs = DEFAULT_IRQS;
Santosh Shilimkar247c4452012-05-09 20:38:35 +053059static unsigned int omap_secure_apis;
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +053060
61/*
62 * Static helper functions.
63 */
64static inline u32 wakeupgen_readl(u8 idx, u32 cpu)
65{
Victor Kamenskyedfaf052014-04-15 20:37:46 +030066 return readl_relaxed(wakeupgen_base + OMAP_WKG_ENB_A_0 +
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +053067 (cpu * CPU_ENA_OFFSET) + (idx * 4));
68}
69
70static inline void wakeupgen_writel(u32 val, u8 idx, u32 cpu)
71{
Victor Kamenskyedfaf052014-04-15 20:37:46 +030072 writel_relaxed(val, wakeupgen_base + OMAP_WKG_ENB_A_0 +
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +053073 (cpu * CPU_ENA_OFFSET) + (idx * 4));
74}
75
Santosh Shilimkar0f3cf2e2010-06-16 23:29:31 +053076static inline void sar_writel(u32 val, u32 offset, u8 idx)
77{
Victor Kamenskyedfaf052014-04-15 20:37:46 +030078 writel_relaxed(val, sar_base + offset + (idx * 4));
Santosh Shilimkar0f3cf2e2010-06-16 23:29:31 +053079}
80
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +053081static inline int _wakeupgen_get_irq_info(u32 irq, u32 *bit_posn, u8 *reg_index)
82{
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +053083 /*
84 * Each WakeupGen register controls 32 interrupt.
85 * i.e. 1 bit per SPI IRQ
86 */
Marc Zyngier7136d452015-03-11 15:43:49 +000087 *reg_index = irq >> 5;
88 *bit_posn = irq %= 32;
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +053089
90 return 0;
91}
92
93static void _wakeupgen_clear(unsigned int irq, unsigned int cpu)
94{
95 u32 val, bit_number;
96 u8 i;
97
98 if (_wakeupgen_get_irq_info(irq, &bit_number, &i))
99 return;
100
101 val = wakeupgen_readl(i, cpu);
102 val &= ~BIT(bit_number);
103 wakeupgen_writel(val, i, cpu);
104}
105
106static void _wakeupgen_set(unsigned int irq, unsigned int cpu)
107{
108 u32 val, bit_number;
109 u8 i;
110
111 if (_wakeupgen_get_irq_info(irq, &bit_number, &i))
112 return;
113
114 val = wakeupgen_readl(i, cpu);
115 val |= BIT(bit_number);
116 wakeupgen_writel(val, i, cpu);
117}
118
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +0530119/*
120 * Architecture specific Mask extension
121 */
122static void wakeupgen_mask(struct irq_data *d)
123{
124 unsigned long flags;
125
Thomas Gleixneraecb9e12012-12-07 16:49:47 +0200126 raw_spin_lock_irqsave(&wakeupgen_lock, flags);
Sricharan R1cc4b1a92013-12-03 15:57:24 +0530127 _wakeupgen_clear(d->hwirq, irq_target_cpu[d->hwirq]);
Thomas Gleixneraecb9e12012-12-07 16:49:47 +0200128 raw_spin_unlock_irqrestore(&wakeupgen_lock, flags);
Marc Zyngier7136d452015-03-11 15:43:49 +0000129 irq_chip_mask_parent(d);
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +0530130}
131
132/*
133 * Architecture specific Unmask extension
134 */
135static void wakeupgen_unmask(struct irq_data *d)
136{
137 unsigned long flags;
138
Thomas Gleixneraecb9e12012-12-07 16:49:47 +0200139 raw_spin_lock_irqsave(&wakeupgen_lock, flags);
Sricharan R1cc4b1a92013-12-03 15:57:24 +0530140 _wakeupgen_set(d->hwirq, irq_target_cpu[d->hwirq]);
Thomas Gleixneraecb9e12012-12-07 16:49:47 +0200141 raw_spin_unlock_irqrestore(&wakeupgen_lock, flags);
Marc Zyngier7136d452015-03-11 15:43:49 +0000142 irq_chip_unmask_parent(d);
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +0530143}
144
Kevin Hilmanbb1dbe72012-03-06 12:00:25 -0800145#ifdef CONFIG_HOTPLUG_CPU
Santosh Shilimkar247c4452012-05-09 20:38:35 +0530146static DEFINE_PER_CPU(u32 [MAX_NR_REG_BANKS], irqmasks);
Kevin Hilmanbb1dbe72012-03-06 12:00:25 -0800147
148static void _wakeupgen_save_masks(unsigned int cpu)
149{
150 u8 i;
151
Santosh Shilimkar247c4452012-05-09 20:38:35 +0530152 for (i = 0; i < irq_banks; i++)
Kevin Hilmanbb1dbe72012-03-06 12:00:25 -0800153 per_cpu(irqmasks, cpu)[i] = wakeupgen_readl(i, cpu);
154}
155
156static void _wakeupgen_restore_masks(unsigned int cpu)
157{
158 u8 i;
159
Santosh Shilimkar247c4452012-05-09 20:38:35 +0530160 for (i = 0; i < irq_banks; i++)
Kevin Hilmanbb1dbe72012-03-06 12:00:25 -0800161 wakeupgen_writel(per_cpu(irqmasks, cpu)[i], i, cpu);
162}
163
164static void _wakeupgen_set_all(unsigned int cpu, unsigned int reg)
165{
166 u8 i;
167
Santosh Shilimkar247c4452012-05-09 20:38:35 +0530168 for (i = 0; i < irq_banks; i++)
Kevin Hilmanbb1dbe72012-03-06 12:00:25 -0800169 wakeupgen_writel(reg, i, cpu);
170}
171
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +0530172/*
173 * Mask or unmask all interrupts on given CPU.
174 * 0 = Mask all interrupts on the 'cpu'
175 * 1 = Unmask all interrupts on the 'cpu'
176 * Ensure that the initial mask is maintained. This is faster than
177 * iterating through GIC registers to arrive at the correct masks.
178 */
179static void wakeupgen_irqmask_all(unsigned int cpu, unsigned int set)
180{
181 unsigned long flags;
182
Thomas Gleixneraecb9e12012-12-07 16:49:47 +0200183 raw_spin_lock_irqsave(&wakeupgen_lock, flags);
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +0530184 if (set) {
185 _wakeupgen_save_masks(cpu);
186 _wakeupgen_set_all(cpu, WKG_MASK_ALL);
187 } else {
188 _wakeupgen_set_all(cpu, WKG_UNMASK_ALL);
189 _wakeupgen_restore_masks(cpu);
190 }
Thomas Gleixneraecb9e12012-12-07 16:49:47 +0200191 raw_spin_unlock_irqrestore(&wakeupgen_lock, flags);
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +0530192}
Kevin Hilmanbb1dbe72012-03-06 12:00:25 -0800193#endif
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +0530194
Santosh Shilimkar0f3cf2e2010-06-16 23:29:31 +0530195#ifdef CONFIG_CPU_PM
Santosh Shilimkar247c4452012-05-09 20:38:35 +0530196static inline void omap4_irq_save_context(void)
Santosh Shilimkar0f3cf2e2010-06-16 23:29:31 +0530197{
198 u32 i, val;
199
200 if (omap_rev() == OMAP4430_REV_ES1_0)
201 return;
202
Santosh Shilimkar247c4452012-05-09 20:38:35 +0530203 for (i = 0; i < irq_banks; i++) {
Santosh Shilimkar0f3cf2e2010-06-16 23:29:31 +0530204 /* Save the CPUx interrupt mask for IRQ 0 to 127 */
205 val = wakeupgen_readl(i, 0);
206 sar_writel(val, WAKEUPGENENB_OFFSET_CPU0, i);
207 val = wakeupgen_readl(i, 1);
208 sar_writel(val, WAKEUPGENENB_OFFSET_CPU1, i);
209
210 /*
211 * Disable the secure interrupts for CPUx. The restore
212 * code blindly restores secure and non-secure interrupt
213 * masks from SAR RAM. Secure interrupts are not suppose
214 * to be enabled from HLOS. So overwrite the SAR location
215 * so that the secure interrupt remains disabled.
216 */
217 sar_writel(0x0, WAKEUPGENENB_SECURE_OFFSET_CPU0, i);
218 sar_writel(0x0, WAKEUPGENENB_SECURE_OFFSET_CPU1, i);
219 }
220
221 /* Save AuxBoot* registers */
Victor Kamenskyedfaf052014-04-15 20:37:46 +0300222 val = readl_relaxed(wakeupgen_base + OMAP_AUX_CORE_BOOT_0);
223 writel_relaxed(val, sar_base + AUXCOREBOOT0_OFFSET);
224 val = readl_relaxed(wakeupgen_base + OMAP_AUX_CORE_BOOT_1);
225 writel_relaxed(val, sar_base + AUXCOREBOOT1_OFFSET);
Santosh Shilimkar0f3cf2e2010-06-16 23:29:31 +0530226
227 /* Save SyncReq generation logic */
Victor Kamenskyedfaf052014-04-15 20:37:46 +0300228 val = readl_relaxed(wakeupgen_base + OMAP_PTMSYNCREQ_MASK);
229 writel_relaxed(val, sar_base + PTMSYNCREQ_MASK_OFFSET);
230 val = readl_relaxed(wakeupgen_base + OMAP_PTMSYNCREQ_EN);
231 writel_relaxed(val, sar_base + PTMSYNCREQ_EN_OFFSET);
Santosh Shilimkar0f3cf2e2010-06-16 23:29:31 +0530232
233 /* Set the Backup Bit Mask status */
Victor Kamenskyedfaf052014-04-15 20:37:46 +0300234 val = readl_relaxed(sar_base + SAR_BACKUP_STATUS_OFFSET);
Santosh Shilimkar0f3cf2e2010-06-16 23:29:31 +0530235 val |= SAR_BACKUP_STATUS_WAKEUPGEN;
Victor Kamenskyedfaf052014-04-15 20:37:46 +0300236 writel_relaxed(val, sar_base + SAR_BACKUP_STATUS_OFFSET);
Santosh Shilimkar247c4452012-05-09 20:38:35 +0530237
238}
239
240static inline void omap5_irq_save_context(void)
241{
242 u32 i, val;
243
244 for (i = 0; i < irq_banks; i++) {
245 /* Save the CPUx interrupt mask for IRQ 0 to 159 */
246 val = wakeupgen_readl(i, 0);
247 sar_writel(val, OMAP5_WAKEUPGENENB_OFFSET_CPU0, i);
248 val = wakeupgen_readl(i, 1);
249 sar_writel(val, OMAP5_WAKEUPGENENB_OFFSET_CPU1, i);
250 sar_writel(0x0, OMAP5_WAKEUPGENENB_SECURE_OFFSET_CPU0, i);
251 sar_writel(0x0, OMAP5_WAKEUPGENENB_SECURE_OFFSET_CPU1, i);
252 }
253
254 /* Save AuxBoot* registers */
Victor Kamenskyedfaf052014-04-15 20:37:46 +0300255 val = readl_relaxed(wakeupgen_base + OMAP_AUX_CORE_BOOT_0);
256 writel_relaxed(val, sar_base + OMAP5_AUXCOREBOOT0_OFFSET);
257 val = readl_relaxed(wakeupgen_base + OMAP_AUX_CORE_BOOT_0);
258 writel_relaxed(val, sar_base + OMAP5_AUXCOREBOOT1_OFFSET);
Santosh Shilimkar247c4452012-05-09 20:38:35 +0530259
260 /* Set the Backup Bit Mask status */
Victor Kamenskyedfaf052014-04-15 20:37:46 +0300261 val = readl_relaxed(sar_base + OMAP5_SAR_BACKUP_STATUS_OFFSET);
Santosh Shilimkar247c4452012-05-09 20:38:35 +0530262 val |= SAR_BACKUP_STATUS_WAKEUPGEN;
Victor Kamenskyedfaf052014-04-15 20:37:46 +0300263 writel_relaxed(val, sar_base + OMAP5_SAR_BACKUP_STATUS_OFFSET);
Santosh Shilimkar247c4452012-05-09 20:38:35 +0530264
265}
266
267/*
268 * Save WakeupGen interrupt context in SAR BANK3. Restore is done by
269 * ROM code. WakeupGen IP is integrated along with GIC to manage the
270 * interrupt wakeups from CPU low power states. It manages
271 * masking/unmasking of Shared peripheral interrupts(SPI). So the
272 * interrupt enable/disable control should be in sync and consistent
273 * at WakeupGen and GIC so that interrupts are not lost.
274 */
275static void irq_save_context(void)
276{
Nishanth Menonc783e6f2016-04-01 17:53:05 -0500277 /* DRA7 has no SAR to save */
278 if (soc_is_dra7xx())
279 return;
280
Santosh Shilimkar247c4452012-05-09 20:38:35 +0530281 if (!sar_base)
282 sar_base = omap4_get_sar_ram_base();
283
284 if (soc_is_omap54xx())
285 omap5_irq_save_context();
286 else
287 omap4_irq_save_context();
Santosh Shilimkar0f3cf2e2010-06-16 23:29:31 +0530288}
289
290/*
291 * Clear WakeupGen SAR backup status.
292 */
Paul Walmsley8c3d4532012-04-13 06:34:26 -0600293static void irq_sar_clear(void)
Santosh Shilimkar0f3cf2e2010-06-16 23:29:31 +0530294{
295 u32 val;
Santosh Shilimkar247c4452012-05-09 20:38:35 +0530296 u32 offset = SAR_BACKUP_STATUS_OFFSET;
Nishanth Menonc783e6f2016-04-01 17:53:05 -0500297 /* DRA7 has no SAR to save */
298 if (soc_is_dra7xx())
299 return;
Santosh Shilimkar247c4452012-05-09 20:38:35 +0530300
301 if (soc_is_omap54xx())
302 offset = OMAP5_SAR_BACKUP_STATUS_OFFSET;
303
Victor Kamenskyedfaf052014-04-15 20:37:46 +0300304 val = readl_relaxed(sar_base + offset);
Santosh Shilimkar0f3cf2e2010-06-16 23:29:31 +0530305 val &= ~SAR_BACKUP_STATUS_WAKEUPGEN;
Victor Kamenskyedfaf052014-04-15 20:37:46 +0300306 writel_relaxed(val, sar_base + offset);
Santosh Shilimkar0f3cf2e2010-06-16 23:29:31 +0530307}
308
309/*
310 * Save GIC and Wakeupgen interrupt context using secure API
311 * for HS/EMU devices.
312 */
313static void irq_save_secure_context(void)
314{
315 u32 ret;
316 ret = omap_secure_dispatcher(OMAP4_HAL_SAVEGIC_INDEX,
317 FLAG_START_CRITICAL,
318 0, 0, 0, 0, 0);
319 if (ret != API_HAL_RET_VALUE_OK)
320 pr_err("GIC and Wakeupgen context save failed\n");
321}
322#endif
323
Santosh Shilimkarb5b4f282010-06-16 22:19:48 +0530324#ifdef CONFIG_HOTPLUG_CPU
Sebastian Andrzej Siewiora4fa9cc2016-09-06 19:04:39 +0200325static int omap_wakeupgen_cpu_online(unsigned int cpu)
Santosh Shilimkarb5b4f282010-06-16 22:19:48 +0530326{
Sebastian Andrzej Siewiora4fa9cc2016-09-06 19:04:39 +0200327 wakeupgen_irqmask_all(cpu, 0);
328 return 0;
Santosh Shilimkarb5b4f282010-06-16 22:19:48 +0530329}
330
Sebastian Andrzej Siewiora4fa9cc2016-09-06 19:04:39 +0200331static int omap_wakeupgen_cpu_dead(unsigned int cpu)
332{
333 wakeupgen_irqmask_all(cpu, 1);
334 return 0;
335}
Santosh Shilimkarb5b4f282010-06-16 22:19:48 +0530336
337static void __init irq_hotplug_init(void)
338{
Sebastian Andrzej Siewiora4fa9cc2016-09-06 19:04:39 +0200339 cpuhp_setup_state_nocalls(CPUHP_AP_ONLINE_DYN, "arm/omap-wake:online",
340 omap_wakeupgen_cpu_online, NULL);
341 cpuhp_setup_state_nocalls(CPUHP_ARM_OMAP_WAKE_DEAD,
342 "arm/omap-wake:dead", NULL,
343 omap_wakeupgen_cpu_dead);
Santosh Shilimkarb5b4f282010-06-16 22:19:48 +0530344}
345#else
346static void __init irq_hotplug_init(void)
347{}
348#endif
349
Santosh Shilimkar0f3cf2e2010-06-16 23:29:31 +0530350#ifdef CONFIG_CPU_PM
351static int irq_notifier(struct notifier_block *self, unsigned long cmd, void *v)
352{
353 switch (cmd) {
354 case CPU_CLUSTER_PM_ENTER:
355 if (omap_type() == OMAP2_DEVICE_TYPE_GP)
356 irq_save_context();
357 else
358 irq_save_secure_context();
359 break;
360 case CPU_CLUSTER_PM_EXIT:
361 if (omap_type() == OMAP2_DEVICE_TYPE_GP)
362 irq_sar_clear();
363 break;
364 }
365 return NOTIFY_OK;
366}
367
368static struct notifier_block irq_notifier_block = {
369 .notifier_call = irq_notifier,
370};
371
372static void __init irq_pm_init(void)
373{
Santosh Shilimkar247c4452012-05-09 20:38:35 +0530374 /* FIXME: Remove this when MPU OSWR support is added */
Rajendra Nayak6099dd32013-05-27 15:46:44 +0530375 if (!IS_PM44XX_ERRATUM(PM_OMAP4_CPU_OSWR_DISABLE))
Santosh Shilimkar247c4452012-05-09 20:38:35 +0530376 cpu_pm_register_notifier(&irq_notifier_block);
Santosh Shilimkar0f3cf2e2010-06-16 23:29:31 +0530377}
378#else
379static void __init irq_pm_init(void)
380{}
381#endif
382
Santosh Shilimkar247c4452012-05-09 20:38:35 +0530383void __iomem *omap_get_wakeupgen_base(void)
384{
385 return wakeupgen_base;
386}
387
388int omap_secure_apis_support(void)
389{
390 return omap_secure_apis;
391}
392
Marc Zyngier7136d452015-03-11 15:43:49 +0000393static struct irq_chip wakeupgen_chip = {
394 .name = "WUGEN",
395 .irq_eoi = irq_chip_eoi_parent,
396 .irq_mask = wakeupgen_mask,
397 .irq_unmask = wakeupgen_unmask,
398 .irq_retrigger = irq_chip_retrigger_hierarchy,
Grygorii Strashko63059a22015-08-14 15:20:28 +0300399 .irq_set_type = irq_chip_set_type_parent,
Marc Zyngier7136d452015-03-11 15:43:49 +0000400 .flags = IRQCHIP_SKIP_SET_WAKE | IRQCHIP_MASK_ON_SUSPEND,
401#ifdef CONFIG_SMP
402 .irq_set_affinity = irq_chip_set_affinity_parent,
403#endif
404};
405
Marc Zyngierf833f572015-10-13 12:51:33 +0100406static int wakeupgen_domain_translate(struct irq_domain *d,
407 struct irq_fwspec *fwspec,
408 unsigned long *hwirq,
409 unsigned int *type)
Marc Zyngier7136d452015-03-11 15:43:49 +0000410{
Marc Zyngierf833f572015-10-13 12:51:33 +0100411 if (is_of_node(fwspec->fwnode)) {
412 if (fwspec->param_count != 3)
413 return -EINVAL;
Marc Zyngier7136d452015-03-11 15:43:49 +0000414
Marc Zyngierf833f572015-10-13 12:51:33 +0100415 /* No PPI should point to this domain */
416 if (fwspec->param[0] != 0)
417 return -EINVAL;
418
419 *hwirq = fwspec->param[1];
420 *type = fwspec->param[2];
421 return 0;
422 }
423
424 return -EINVAL;
Marc Zyngier7136d452015-03-11 15:43:49 +0000425}
426
427static int wakeupgen_domain_alloc(struct irq_domain *domain,
428 unsigned int virq,
429 unsigned int nr_irqs, void *data)
430{
Marc Zyngierf833f572015-10-13 12:51:33 +0100431 struct irq_fwspec *fwspec = data;
432 struct irq_fwspec parent_fwspec;
Marc Zyngier7136d452015-03-11 15:43:49 +0000433 irq_hw_number_t hwirq;
434 int i;
435
Marc Zyngierf833f572015-10-13 12:51:33 +0100436 if (fwspec->param_count != 3)
Marc Zyngier7136d452015-03-11 15:43:49 +0000437 return -EINVAL; /* Not GIC compliant */
Marc Zyngierf833f572015-10-13 12:51:33 +0100438 if (fwspec->param[0] != 0)
Marc Zyngier7136d452015-03-11 15:43:49 +0000439 return -EINVAL; /* No PPI should point to this domain */
440
Marc Zyngierf833f572015-10-13 12:51:33 +0100441 hwirq = fwspec->param[1];
Marc Zyngier7136d452015-03-11 15:43:49 +0000442 if (hwirq >= MAX_IRQS)
443 return -EINVAL; /* Can't deal with this */
444
445 for (i = 0; i < nr_irqs; i++)
446 irq_domain_set_hwirq_and_chip(domain, virq + i, hwirq + i,
447 &wakeupgen_chip, NULL);
448
Marc Zyngierf833f572015-10-13 12:51:33 +0100449 parent_fwspec = *fwspec;
450 parent_fwspec.fwnode = domain->parent->fwnode;
451 return irq_domain_alloc_irqs_parent(domain, virq, nr_irqs,
452 &parent_fwspec);
Marc Zyngier7136d452015-03-11 15:43:49 +0000453}
454
Krzysztof Kozlowski82979552015-04-27 21:49:44 +0900455static const struct irq_domain_ops wakeupgen_domain_ops = {
Marc Zyngierf833f572015-10-13 12:51:33 +0100456 .translate = wakeupgen_domain_translate,
457 .alloc = wakeupgen_domain_alloc,
458 .free = irq_domain_free_irqs_common,
Marc Zyngier7136d452015-03-11 15:43:49 +0000459};
460
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +0530461/*
462 * Initialise the wakeupgen module.
463 */
Marc Zyngier7136d452015-03-11 15:43:49 +0000464static int __init wakeupgen_init(struct device_node *node,
465 struct device_node *parent)
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +0530466{
Marc Zyngier7136d452015-03-11 15:43:49 +0000467 struct irq_domain *parent_domain, *domain;
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +0530468 int i;
469 unsigned int boot_cpu = smp_processor_id();
Santosh Shilimkar4664d4d2013-02-08 17:07:31 +0530470 u32 val;
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +0530471
Marc Zyngier7136d452015-03-11 15:43:49 +0000472 if (!parent) {
473 pr_err("%s: no parent, giving up\n", node->full_name);
474 return -ENODEV;
475 }
476
477 parent_domain = irq_find_host(parent);
478 if (!parent_domain) {
479 pr_err("%s: unable to obtain parent domain\n", node->full_name);
480 return -ENXIO;
481 }
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +0530482 /* Not supported on OMAP4 ES1.0 silicon */
483 if (omap_rev() == OMAP4430_REV_ES1_0) {
484 WARN(1, "WakeupGen: Not supported on OMAP4430 ES1.0\n");
485 return -EPERM;
486 }
487
488 /* Static mapping, never released */
Marc Zyngier7136d452015-03-11 15:43:49 +0000489 wakeupgen_base = of_iomap(node, 0);
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +0530490 if (WARN_ON(!wakeupgen_base))
491 return -ENOMEM;
492
Santosh Shilimkar247c4452012-05-09 20:38:35 +0530493 if (cpu_is_omap44xx()) {
494 irq_banks = OMAP4_NR_BANKS;
495 max_irqs = OMAP4_NR_IRQS;
496 omap_secure_apis = 1;
Afzal Mohammed6246cd02013-10-09 12:42:33 +0530497 } else if (soc_is_am43xx()) {
498 irq_banks = AM43XX_NR_REG_BANKS;
499 max_irqs = AM43XX_IRQS;
Santosh Shilimkar247c4452012-05-09 20:38:35 +0530500 }
501
Marc Zyngier7136d452015-03-11 15:43:49 +0000502 domain = irq_domain_add_hierarchy(parent_domain, 0, max_irqs,
503 node, &wakeupgen_domain_ops,
504 NULL);
505 if (!domain) {
506 iounmap(wakeupgen_base);
507 return -ENOMEM;
508 }
509
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +0530510 /* Clear all IRQ bitmasks at wakeupGen level */
Santosh Shilimkar247c4452012-05-09 20:38:35 +0530511 for (i = 0; i < irq_banks; i++) {
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +0530512 wakeupgen_writel(0, i, CPU0_ID);
Afzal Mohammed6246cd02013-10-09 12:42:33 +0530513 if (!soc_is_am43xx())
514 wakeupgen_writel(0, i, CPU1_ID);
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +0530515 }
516
517 /*
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +0530518 * FIXME: Add support to set_smp_affinity() once the core
519 * GIC code has necessary hooks in place.
520 */
521
522 /* Associate all the IRQs to boot CPU like GIC init does. */
Santosh Shilimkar247c4452012-05-09 20:38:35 +0530523 for (i = 0; i < max_irqs; i++)
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +0530524 irq_target_cpu[i] = boot_cpu;
525
Santosh Shilimkar4664d4d2013-02-08 17:07:31 +0530526 /*
527 * Enables OMAP5 ES2 PM Mode using ES2_PM_MODE in AMBA_IF_MODE
528 * 0x0: ES1 behavior, CPU cores would enter and exit OFF mode together.
529 * 0x1: ES2 behavior, CPU cores are allowed to enter/exit OFF mode
530 * independently.
531 * This needs to be set one time thanks to always ON domain.
532 *
533 * We do not support ES1 behavior anymore. OMAP5 is assumed to be
534 * ES2.0, and the same is applicable for DRA7.
535 */
536 if (soc_is_omap54xx() || soc_is_dra7xx()) {
537 val = __raw_readl(wakeupgen_base + OMAP_AMBA_IF_MODE);
538 val |= BIT(5);
539 omap_smc1(OMAP5_MON_AMBA_IF_INDEX, val);
540 }
541
Santosh Shilimkarb5b4f282010-06-16 22:19:48 +0530542 irq_hotplug_init();
Santosh Shilimkar0f3cf2e2010-06-16 23:29:31 +0530543 irq_pm_init();
Santosh Shilimkarb5b4f282010-06-16 22:19:48 +0530544
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +0530545 return 0;
546}
Marc Zyngier0cc09e82015-10-16 15:21:10 +0100547IRQCHIP_DECLARE(ti_wakeupgen, "ti,omap4-wugen-mpu", wakeupgen_init);