blob: 936cf20bc54f085936dd638c2f6fbadb59f42d98 [file] [log] [blame]
Andrew Victor877d7722007-05-11 20:49:56 +01001/*
2 * Copyright (C) 2007 Atmel Corporation
3 *
4 * This file is subject to the terms and conditions of the GNU General Public
5 * License. See the file COPYING in the main directory of this archive for
6 * more details.
7 */
8
9#include <asm/mach/arch.h>
10#include <asm/mach/map.h>
11
Andrew Victorc6686ff2008-01-23 09:13:53 +010012#include <linux/dma-mapping.h>
Russell King2f8163b2011-07-26 10:53:52 +010013#include <linux/gpio.h>
Andrew Victor877d7722007-05-11 20:49:56 +010014#include <linux/platform_device.h>
Andrew Victorf230d3f2007-11-19 13:47:20 +010015#include <linux/i2c-gpio.h>
Andrew Victor877d7722007-05-11 20:49:56 +010016
Andrew Victorf230d3f2007-11-19 13:47:20 +010017#include <linux/fb.h>
Andrew Victor877d7722007-05-11 20:49:56 +010018#include <video/atmel_lcdc.h>
19
Russell Kinga09e64f2008-08-05 16:14:15 +010020#include <mach/board.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010021#include <mach/at91sam9rl.h>
22#include <mach/at91sam9rl_matrix.h>
Jean-Christophe PLAGNIOL-VILLARD4342d642011-11-27 23:15:50 +080023#include <mach/at91_matrix.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010024#include <mach/at91sam9_smc.h>
Nicolas Ferre6ff89e92009-07-24 11:43:00 +010025#include <mach/at_hdmac.h>
Andrew Victor877d7722007-05-11 20:49:56 +010026
27#include "generic.h"
28
Andrew Victor877d7722007-05-11 20:49:56 +010029
30/* --------------------------------------------------------------------
Nicolas Ferre6ff89e92009-07-24 11:43:00 +010031 * HDMAC - AHB DMA Controller
32 * -------------------------------------------------------------------- */
33
34#if defined(CONFIG_AT_HDMAC) || defined(CONFIG_AT_HDMAC_MODULE)
35static u64 hdmac_dmamask = DMA_BIT_MASK(32);
36
Nicolas Ferre6ff89e92009-07-24 11:43:00 +010037static struct resource hdmac_resources[] = {
38 [0] = {
Jean-Christophe PLAGNIOL-VILLARD9627b202011-10-15 15:47:51 +080039 .start = AT91SAM9RL_BASE_DMA,
40 .end = AT91SAM9RL_BASE_DMA + SZ_512 - 1,
Nicolas Ferre6ff89e92009-07-24 11:43:00 +010041 .flags = IORESOURCE_MEM,
42 },
43 [2] = {
44 .start = AT91SAM9RL_ID_DMA,
45 .end = AT91SAM9RL_ID_DMA,
46 .flags = IORESOURCE_IRQ,
47 },
48};
49
50static struct platform_device at_hdmac_device = {
Nicolas Ferrebdad0b92011-10-10 14:55:17 +020051 .name = "at91sam9rl_dma",
Nicolas Ferre6ff89e92009-07-24 11:43:00 +010052 .id = -1,
53 .dev = {
54 .dma_mask = &hdmac_dmamask,
55 .coherent_dma_mask = DMA_BIT_MASK(32),
Nicolas Ferre6ff89e92009-07-24 11:43:00 +010056 },
57 .resource = hdmac_resources,
58 .num_resources = ARRAY_SIZE(hdmac_resources),
59};
60
61void __init at91_add_device_hdmac(void)
62{
Nicolas Ferre6ff89e92009-07-24 11:43:00 +010063 platform_device_register(&at_hdmac_device);
64}
65#else
66void __init at91_add_device_hdmac(void) {}
67#endif
68
69/* --------------------------------------------------------------------
Nicolas Ferreba45ca42008-04-08 13:59:18 +010070 * USB HS Device (Gadget)
71 * -------------------------------------------------------------------- */
72
Jochen Friedrichdd0b3822011-10-25 20:51:06 +020073#if defined(CONFIG_USB_ATMEL_USBA) || defined(CONFIG_USB_ATMEL_USBA_MODULE)
Nicolas Ferreba45ca42008-04-08 13:59:18 +010074
75static struct resource usba_udc_resources[] = {
76 [0] = {
77 .start = AT91SAM9RL_UDPHS_FIFO,
78 .end = AT91SAM9RL_UDPHS_FIFO + SZ_512K - 1,
79 .flags = IORESOURCE_MEM,
80 },
81 [1] = {
82 .start = AT91SAM9RL_BASE_UDPHS,
83 .end = AT91SAM9RL_BASE_UDPHS + SZ_1K - 1,
84 .flags = IORESOURCE_MEM,
85 },
86 [2] = {
87 .start = AT91SAM9RL_ID_UDPHS,
88 .end = AT91SAM9RL_ID_UDPHS,
89 .flags = IORESOURCE_IRQ,
90 },
91};
92
93#define EP(nam, idx, maxpkt, maxbk, dma, isoc) \
94 [idx] = { \
95 .name = nam, \
96 .index = idx, \
97 .fifo_size = maxpkt, \
98 .nr_banks = maxbk, \
99 .can_dma = dma, \
100 .can_isoc = isoc, \
101 }
102
103static struct usba_ep_data usba_udc_ep[] __initdata = {
104 EP("ep0", 0, 64, 1, 0, 0),
105 EP("ep1", 1, 1024, 2, 1, 1),
106 EP("ep2", 2, 1024, 2, 1, 1),
107 EP("ep3", 3, 1024, 3, 1, 0),
108 EP("ep4", 4, 1024, 3, 1, 0),
109 EP("ep5", 5, 1024, 3, 1, 1),
110 EP("ep6", 6, 1024, 3, 1, 1),
111};
112
113#undef EP
114
115/*
116 * pdata doesn't have room for any endpoints, so we need to
117 * append room for the ones we need right after it.
118 */
119static struct {
120 struct usba_platform_data pdata;
121 struct usba_ep_data ep[7];
122} usba_udc_data;
123
124static struct platform_device at91_usba_udc_device = {
125 .name = "atmel_usba_udc",
126 .id = -1,
127 .dev = {
128 .platform_data = &usba_udc_data.pdata,
129 },
130 .resource = usba_udc_resources,
131 .num_resources = ARRAY_SIZE(usba_udc_resources),
132};
133
134void __init at91_add_device_usba(struct usba_platform_data *data)
135{
136 /*
137 * Invalid pins are 0 on AT91, but the usba driver is shared
138 * with AVR32, which use negative values instead. Once/if
139 * gpio_is_valid() is ported to AT91, revisit this code.
140 */
141 usba_udc_data.pdata.vbus_pin = -EINVAL;
142 usba_udc_data.pdata.num_ep = ARRAY_SIZE(usba_udc_ep);
Justin P. Mattock6eab04a2011-04-08 19:49:08 -0700143 memcpy(usba_udc_data.ep, usba_udc_ep, sizeof(usba_udc_ep));
Nicolas Ferreba45ca42008-04-08 13:59:18 +0100144
Jean-Christophe PLAGNIOL-VILLARDcc9f9ae2011-09-19 15:28:25 +0800145 if (data && gpio_is_valid(data->vbus_pin)) {
Nicolas Ferreba45ca42008-04-08 13:59:18 +0100146 at91_set_gpio_input(data->vbus_pin, 0);
147 at91_set_deglitch(data->vbus_pin, 1);
148 usba_udc_data.pdata.vbus_pin = data->vbus_pin;
149 }
150
151 /* Pullup pin is handled internally by USB device peripheral */
152
Nicolas Ferreba45ca42008-04-08 13:59:18 +0100153 platform_device_register(&at91_usba_udc_device);
154}
155#else
156void __init at91_add_device_usba(struct usba_platform_data *data) {}
157#endif
158
159
160/* --------------------------------------------------------------------
Andrew Victor877d7722007-05-11 20:49:56 +0100161 * MMC / SD
162 * -------------------------------------------------------------------- */
163
164#if defined(CONFIG_MMC_AT91) || defined(CONFIG_MMC_AT91_MODULE)
Andrew Victorc6686ff2008-01-23 09:13:53 +0100165static u64 mmc_dmamask = DMA_BIT_MASK(32);
Andrew Victor877d7722007-05-11 20:49:56 +0100166static struct at91_mmc_data mmc_data;
167
168static struct resource mmc_resources[] = {
169 [0] = {
170 .start = AT91SAM9RL_BASE_MCI,
171 .end = AT91SAM9RL_BASE_MCI + SZ_16K - 1,
172 .flags = IORESOURCE_MEM,
173 },
174 [1] = {
175 .start = AT91SAM9RL_ID_MCI,
176 .end = AT91SAM9RL_ID_MCI,
177 .flags = IORESOURCE_IRQ,
178 },
179};
180
181static struct platform_device at91sam9rl_mmc_device = {
182 .name = "at91_mci",
183 .id = -1,
184 .dev = {
185 .dma_mask = &mmc_dmamask,
Andrew Victorc6686ff2008-01-23 09:13:53 +0100186 .coherent_dma_mask = DMA_BIT_MASK(32),
Andrew Victor877d7722007-05-11 20:49:56 +0100187 .platform_data = &mmc_data,
188 },
189 .resource = mmc_resources,
190 .num_resources = ARRAY_SIZE(mmc_resources),
191};
192
193void __init at91_add_device_mmc(short mmc_id, struct at91_mmc_data *data)
194{
195 if (!data)
196 return;
197
198 /* input/irq */
Jean-Christophe PLAGNIOL-VILLARDcc9f9ae2011-09-19 15:28:25 +0800199 if (gpio_is_valid(data->det_pin)) {
Andrew Victor877d7722007-05-11 20:49:56 +0100200 at91_set_gpio_input(data->det_pin, 1);
201 at91_set_deglitch(data->det_pin, 1);
202 }
Jean-Christophe PLAGNIOL-VILLARDcc9f9ae2011-09-19 15:28:25 +0800203 if (gpio_is_valid(data->wp_pin))
Andrew Victor877d7722007-05-11 20:49:56 +0100204 at91_set_gpio_input(data->wp_pin, 1);
Jean-Christophe PLAGNIOL-VILLARDcc9f9ae2011-09-19 15:28:25 +0800205 if (gpio_is_valid(data->vcc_pin))
Andrew Victor877d7722007-05-11 20:49:56 +0100206 at91_set_gpio_output(data->vcc_pin, 0);
207
208 /* CLK */
209 at91_set_A_periph(AT91_PIN_PA2, 0);
210
211 /* CMD */
212 at91_set_A_periph(AT91_PIN_PA1, 1);
213
214 /* DAT0, maybe DAT1..DAT3 */
215 at91_set_A_periph(AT91_PIN_PA0, 1);
216 if (data->wire4) {
217 at91_set_A_periph(AT91_PIN_PA3, 1);
218 at91_set_A_periph(AT91_PIN_PA4, 1);
219 at91_set_A_periph(AT91_PIN_PA5, 1);
220 }
221
222 mmc_data = *data;
223 platform_device_register(&at91sam9rl_mmc_device);
224}
225#else
226void __init at91_add_device_mmc(short mmc_id, struct at91_mmc_data *data) {}
227#endif
228
229
230/* --------------------------------------------------------------------
231 * NAND / SmartMedia
232 * -------------------------------------------------------------------- */
233
Pieter du Preezf6ed6f72008-08-01 10:06:40 +0100234#if defined(CONFIG_MTD_NAND_ATMEL) || defined(CONFIG_MTD_NAND_ATMEL_MODULE)
HÃ¥vard Skinnemoen3c3796c2008-06-06 18:04:53 +0200235static struct atmel_nand_data nand_data;
Andrew Victor877d7722007-05-11 20:49:56 +0100236
237#define NAND_BASE AT91_CHIPSELECT_3
238
239static struct resource nand_resources[] = {
Andrew Victord7a24152008-04-02 21:44:44 +0100240 [0] = {
Andrew Victor877d7722007-05-11 20:49:56 +0100241 .start = NAND_BASE,
242 .end = NAND_BASE + SZ_256M - 1,
243 .flags = IORESOURCE_MEM,
Andrew Victord7a24152008-04-02 21:44:44 +0100244 },
245 [1] = {
Jean-Christophe PLAGNIOL-VILLARDd28edd12011-09-18 09:31:56 +0800246 .start = AT91SAM9RL_BASE_ECC,
247 .end = AT91SAM9RL_BASE_ECC + SZ_512 - 1,
Andrew Victord7a24152008-04-02 21:44:44 +0100248 .flags = IORESOURCE_MEM,
Andrew Victor877d7722007-05-11 20:49:56 +0100249 }
250};
251
HÃ¥vard Skinnemoen3c3796c2008-06-06 18:04:53 +0200252static struct platform_device atmel_nand_device = {
253 .name = "atmel_nand",
Andrew Victor877d7722007-05-11 20:49:56 +0100254 .id = -1,
255 .dev = {
256 .platform_data = &nand_data,
257 },
258 .resource = nand_resources,
259 .num_resources = ARRAY_SIZE(nand_resources),
260};
261
HÃ¥vard Skinnemoen3c3796c2008-06-06 18:04:53 +0200262void __init at91_add_device_nand(struct atmel_nand_data *data)
Andrew Victor877d7722007-05-11 20:49:56 +0100263{
264 unsigned long csa;
265
266 if (!data)
267 return;
268
Jean-Christophe PLAGNIOL-VILLARD4342d642011-11-27 23:15:50 +0800269 csa = at91_matrix_read(AT91_MATRIX_EBICSA);
270 at91_matrix_write(AT91_MATRIX_EBICSA, csa | AT91_MATRIX_CS3A_SMC_SMARTMEDIA);
Andrew Victor877d7722007-05-11 20:49:56 +0100271
Andrew Victor877d7722007-05-11 20:49:56 +0100272 /* enable pin */
Jean-Christophe PLAGNIOL-VILLARDcc9f9ae2011-09-19 15:28:25 +0800273 if (gpio_is_valid(data->enable_pin))
Andrew Victor877d7722007-05-11 20:49:56 +0100274 at91_set_gpio_output(data->enable_pin, 1);
275
276 /* ready/busy pin */
Jean-Christophe PLAGNIOL-VILLARDcc9f9ae2011-09-19 15:28:25 +0800277 if (gpio_is_valid(data->rdy_pin))
Andrew Victor877d7722007-05-11 20:49:56 +0100278 at91_set_gpio_input(data->rdy_pin, 1);
279
280 /* card detect pin */
Jean-Christophe PLAGNIOL-VILLARDcc9f9ae2011-09-19 15:28:25 +0800281 if (gpio_is_valid(data->det_pin))
Andrew Victor877d7722007-05-11 20:49:56 +0100282 at91_set_gpio_input(data->det_pin, 1);
283
284 at91_set_A_periph(AT91_PIN_PB4, 0); /* NANDOE */
285 at91_set_A_periph(AT91_PIN_PB5, 0); /* NANDWE */
286
287 nand_data = *data;
HÃ¥vard Skinnemoen3c3796c2008-06-06 18:04:53 +0200288 platform_device_register(&atmel_nand_device);
Andrew Victor877d7722007-05-11 20:49:56 +0100289}
290
291#else
HÃ¥vard Skinnemoen3c3796c2008-06-06 18:04:53 +0200292void __init at91_add_device_nand(struct atmel_nand_data *data) {}
Andrew Victor877d7722007-05-11 20:49:56 +0100293#endif
294
295
296/* --------------------------------------------------------------------
297 * TWI (i2c)
298 * -------------------------------------------------------------------- */
299
Andrew Victorf230d3f2007-11-19 13:47:20 +0100300/*
301 * Prefer the GPIO code since the TWI controller isn't robust
302 * (gets overruns and underruns under load) and can only issue
303 * repeated STARTs in one scenario (the driver doesn't yet handle them).
304 */
305#if defined(CONFIG_I2C_GPIO) || defined(CONFIG_I2C_GPIO_MODULE)
306
307static struct i2c_gpio_platform_data pdata = {
308 .sda_pin = AT91_PIN_PA23,
309 .sda_is_open_drain = 1,
310 .scl_pin = AT91_PIN_PA24,
311 .scl_is_open_drain = 1,
312 .udelay = 2, /* ~100 kHz */
313};
314
315static struct platform_device at91sam9rl_twi_device = {
316 .name = "i2c-gpio",
317 .id = -1,
318 .dev.platform_data = &pdata,
319};
320
321void __init at91_add_device_i2c(struct i2c_board_info *devices, int nr_devices)
322{
323 at91_set_GPIO_periph(AT91_PIN_PA23, 1); /* TWD (SDA) */
324 at91_set_multi_drive(AT91_PIN_PA23, 1);
325
326 at91_set_GPIO_periph(AT91_PIN_PA24, 1); /* TWCK (SCL) */
327 at91_set_multi_drive(AT91_PIN_PA24, 1);
328
329 i2c_register_board_info(0, devices, nr_devices);
330 platform_device_register(&at91sam9rl_twi_device);
331}
332
333#elif defined(CONFIG_I2C_AT91) || defined(CONFIG_I2C_AT91_MODULE)
Andrew Victor877d7722007-05-11 20:49:56 +0100334
335static struct resource twi_resources[] = {
336 [0] = {
337 .start = AT91SAM9RL_BASE_TWI0,
338 .end = AT91SAM9RL_BASE_TWI0 + SZ_16K - 1,
339 .flags = IORESOURCE_MEM,
340 },
341 [1] = {
342 .start = AT91SAM9RL_ID_TWI0,
343 .end = AT91SAM9RL_ID_TWI0,
344 .flags = IORESOURCE_IRQ,
345 },
346};
347
348static struct platform_device at91sam9rl_twi_device = {
349 .name = "at91_i2c",
350 .id = -1,
351 .resource = twi_resources,
352 .num_resources = ARRAY_SIZE(twi_resources),
353};
354
Andrew Victorf230d3f2007-11-19 13:47:20 +0100355void __init at91_add_device_i2c(struct i2c_board_info *devices, int nr_devices)
Andrew Victor877d7722007-05-11 20:49:56 +0100356{
357 /* pins used for TWI interface */
358 at91_set_A_periph(AT91_PIN_PA23, 0); /* TWD */
359 at91_set_multi_drive(AT91_PIN_PA23, 1);
360
361 at91_set_A_periph(AT91_PIN_PA24, 0); /* TWCK */
362 at91_set_multi_drive(AT91_PIN_PA24, 1);
363
Andrew Victorf230d3f2007-11-19 13:47:20 +0100364 i2c_register_board_info(0, devices, nr_devices);
Andrew Victor877d7722007-05-11 20:49:56 +0100365 platform_device_register(&at91sam9rl_twi_device);
366}
367#else
Andrew Victorf230d3f2007-11-19 13:47:20 +0100368void __init at91_add_device_i2c(struct i2c_board_info *devices, int nr_devices) {}
Andrew Victor877d7722007-05-11 20:49:56 +0100369#endif
370
371
372/* --------------------------------------------------------------------
373 * SPI
374 * -------------------------------------------------------------------- */
375
376#if defined(CONFIG_SPI_ATMEL) || defined(CONFIG_SPI_ATMEL_MODULE)
Andrew Victorc6686ff2008-01-23 09:13:53 +0100377static u64 spi_dmamask = DMA_BIT_MASK(32);
Andrew Victor877d7722007-05-11 20:49:56 +0100378
379static struct resource spi_resources[] = {
380 [0] = {
381 .start = AT91SAM9RL_BASE_SPI,
382 .end = AT91SAM9RL_BASE_SPI + SZ_16K - 1,
383 .flags = IORESOURCE_MEM,
384 },
385 [1] = {
386 .start = AT91SAM9RL_ID_SPI,
387 .end = AT91SAM9RL_ID_SPI,
388 .flags = IORESOURCE_IRQ,
389 },
390};
391
392static struct platform_device at91sam9rl_spi_device = {
393 .name = "atmel_spi",
394 .id = 0,
395 .dev = {
396 .dma_mask = &spi_dmamask,
Andrew Victorc6686ff2008-01-23 09:13:53 +0100397 .coherent_dma_mask = DMA_BIT_MASK(32),
Andrew Victor877d7722007-05-11 20:49:56 +0100398 },
399 .resource = spi_resources,
400 .num_resources = ARRAY_SIZE(spi_resources),
401};
402
403static const unsigned spi_standard_cs[4] = { AT91_PIN_PA28, AT91_PIN_PB7, AT91_PIN_PD8, AT91_PIN_PD9 };
404
405
406void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices)
407{
408 int i;
409 unsigned long cs_pin;
410
411 at91_set_A_periph(AT91_PIN_PA25, 0); /* MISO */
412 at91_set_A_periph(AT91_PIN_PA26, 0); /* MOSI */
413 at91_set_A_periph(AT91_PIN_PA27, 0); /* SPCK */
414
415 /* Enable SPI chip-selects */
416 for (i = 0; i < nr_devices; i++) {
417 if (devices[i].controller_data)
418 cs_pin = (unsigned long) devices[i].controller_data;
419 else
420 cs_pin = spi_standard_cs[devices[i].chip_select];
421
422 /* enable chip-select pin */
423 at91_set_gpio_output(cs_pin, 1);
424
425 /* pass chip-select pin to driver */
426 devices[i].controller_data = (void *) cs_pin;
427 }
428
429 spi_register_board_info(devices, nr_devices);
430 platform_device_register(&at91sam9rl_spi_device);
431}
432#else
433void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices) {}
434#endif
435
436
437/* --------------------------------------------------------------------
Nicolas Ferre439a3302009-09-18 16:14:21 +0100438 * AC97
439 * -------------------------------------------------------------------- */
440
441#if defined(CONFIG_SND_ATMEL_AC97C) || defined(CONFIG_SND_ATMEL_AC97C_MODULE)
442static u64 ac97_dmamask = DMA_BIT_MASK(32);
443static struct ac97c_platform_data ac97_data;
444
445static struct resource ac97_resources[] = {
446 [0] = {
447 .start = AT91SAM9RL_BASE_AC97C,
448 .end = AT91SAM9RL_BASE_AC97C + SZ_16K - 1,
449 .flags = IORESOURCE_MEM,
450 },
451 [1] = {
452 .start = AT91SAM9RL_ID_AC97C,
453 .end = AT91SAM9RL_ID_AC97C,
454 .flags = IORESOURCE_IRQ,
455 },
456};
457
458static struct platform_device at91sam9rl_ac97_device = {
459 .name = "atmel_ac97c",
460 .id = 0,
461 .dev = {
462 .dma_mask = &ac97_dmamask,
463 .coherent_dma_mask = DMA_BIT_MASK(32),
464 .platform_data = &ac97_data,
465 },
466 .resource = ac97_resources,
467 .num_resources = ARRAY_SIZE(ac97_resources),
468};
469
470void __init at91_add_device_ac97(struct ac97c_platform_data *data)
471{
472 if (!data)
473 return;
474
475 at91_set_A_periph(AT91_PIN_PD1, 0); /* AC97FS */
476 at91_set_A_periph(AT91_PIN_PD2, 0); /* AC97CK */
477 at91_set_A_periph(AT91_PIN_PD3, 0); /* AC97TX */
478 at91_set_A_periph(AT91_PIN_PD4, 0); /* AC97RX */
479
480 /* reset */
Jean-Christophe PLAGNIOL-VILLARDcc9f9ae2011-09-19 15:28:25 +0800481 if (gpio_is_valid(data->reset_pin))
Nicolas Ferre439a3302009-09-18 16:14:21 +0100482 at91_set_gpio_output(data->reset_pin, 0);
483
484 ac97_data = *data;
485 platform_device_register(&at91sam9rl_ac97_device);
486}
487#else
488void __init at91_add_device_ac97(struct ac97c_platform_data *data) {}
489#endif
490
491
492/* --------------------------------------------------------------------
Andrew Victor877d7722007-05-11 20:49:56 +0100493 * LCD Controller
494 * -------------------------------------------------------------------- */
495
496#if defined(CONFIG_FB_ATMEL) || defined(CONFIG_FB_ATMEL_MODULE)
Andrew Victorc6686ff2008-01-23 09:13:53 +0100497static u64 lcdc_dmamask = DMA_BIT_MASK(32);
Andrew Victor877d7722007-05-11 20:49:56 +0100498static struct atmel_lcdfb_info lcdc_data;
499
500static struct resource lcdc_resources[] = {
501 [0] = {
502 .start = AT91SAM9RL_LCDC_BASE,
503 .end = AT91SAM9RL_LCDC_BASE + SZ_4K - 1,
504 .flags = IORESOURCE_MEM,
505 },
506 [1] = {
507 .start = AT91SAM9RL_ID_LCDC,
508 .end = AT91SAM9RL_ID_LCDC,
509 .flags = IORESOURCE_IRQ,
510 },
Andrew Victor877d7722007-05-11 20:49:56 +0100511};
512
513static struct platform_device at91_lcdc_device = {
514 .name = "atmel_lcdfb",
515 .id = 0,
516 .dev = {
517 .dma_mask = &lcdc_dmamask,
Andrew Victorc6686ff2008-01-23 09:13:53 +0100518 .coherent_dma_mask = DMA_BIT_MASK(32),
Andrew Victor877d7722007-05-11 20:49:56 +0100519 .platform_data = &lcdc_data,
520 },
521 .resource = lcdc_resources,
522 .num_resources = ARRAY_SIZE(lcdc_resources),
523};
524
525void __init at91_add_device_lcdc(struct atmel_lcdfb_info *data)
526{
527 if (!data) {
528 return;
529 }
530
531 at91_set_B_periph(AT91_PIN_PC1, 0); /* LCDPWR */
532 at91_set_A_periph(AT91_PIN_PC5, 0); /* LCDHSYNC */
533 at91_set_A_periph(AT91_PIN_PC6, 0); /* LCDDOTCK */
534 at91_set_A_periph(AT91_PIN_PC7, 0); /* LCDDEN */
535 at91_set_A_periph(AT91_PIN_PC3, 0); /* LCDCC */
536 at91_set_B_periph(AT91_PIN_PC9, 0); /* LCDD3 */
537 at91_set_B_periph(AT91_PIN_PC10, 0); /* LCDD4 */
538 at91_set_B_periph(AT91_PIN_PC11, 0); /* LCDD5 */
539 at91_set_B_periph(AT91_PIN_PC12, 0); /* LCDD6 */
540 at91_set_B_periph(AT91_PIN_PC13, 0); /* LCDD7 */
541 at91_set_B_periph(AT91_PIN_PC15, 0); /* LCDD11 */
542 at91_set_B_periph(AT91_PIN_PC16, 0); /* LCDD12 */
543 at91_set_B_periph(AT91_PIN_PC17, 0); /* LCDD13 */
544 at91_set_B_periph(AT91_PIN_PC18, 0); /* LCDD14 */
545 at91_set_B_periph(AT91_PIN_PC19, 0); /* LCDD15 */
546 at91_set_B_periph(AT91_PIN_PC20, 0); /* LCDD18 */
547 at91_set_B_periph(AT91_PIN_PC21, 0); /* LCDD19 */
548 at91_set_B_periph(AT91_PIN_PC22, 0); /* LCDD20 */
549 at91_set_B_periph(AT91_PIN_PC23, 0); /* LCDD21 */
550 at91_set_B_periph(AT91_PIN_PC24, 0); /* LCDD22 */
551 at91_set_B_periph(AT91_PIN_PC25, 0); /* LCDD23 */
552
553 lcdc_data = *data;
554 platform_device_register(&at91_lcdc_device);
555}
556#else
557void __init at91_add_device_lcdc(struct atmel_lcdfb_info *data) {}
558#endif
559
560
561/* --------------------------------------------------------------------
Andrew Victore5f40bf2008-04-02 21:58:00 +0100562 * Timer/Counter block
563 * -------------------------------------------------------------------- */
564
565#ifdef CONFIG_ATMEL_TCLIB
566
567static struct resource tcb_resources[] = {
568 [0] = {
569 .start = AT91SAM9RL_BASE_TCB0,
570 .end = AT91SAM9RL_BASE_TCB0 + SZ_16K - 1,
571 .flags = IORESOURCE_MEM,
572 },
573 [1] = {
574 .start = AT91SAM9RL_ID_TC0,
575 .end = AT91SAM9RL_ID_TC0,
576 .flags = IORESOURCE_IRQ,
577 },
578 [2] = {
579 .start = AT91SAM9RL_ID_TC1,
580 .end = AT91SAM9RL_ID_TC1,
581 .flags = IORESOURCE_IRQ,
582 },
583 [3] = {
584 .start = AT91SAM9RL_ID_TC2,
585 .end = AT91SAM9RL_ID_TC2,
586 .flags = IORESOURCE_IRQ,
587 },
588};
589
590static struct platform_device at91sam9rl_tcb_device = {
591 .name = "atmel_tcb",
592 .id = 0,
593 .resource = tcb_resources,
594 .num_resources = ARRAY_SIZE(tcb_resources),
595};
596
597static void __init at91_add_device_tc(void)
598{
Andrew Victore5f40bf2008-04-02 21:58:00 +0100599 platform_device_register(&at91sam9rl_tcb_device);
600}
601#else
602static void __init at91_add_device_tc(void) { }
603#endif
604
605
606/* --------------------------------------------------------------------
Andrew Victorf7647e62008-09-18 19:45:35 +0100607 * Touchscreen
608 * -------------------------------------------------------------------- */
609
610#if defined(CONFIG_TOUCHSCREEN_ATMEL_TSADCC) || defined(CONFIG_TOUCHSCREEN_ATMEL_TSADCC_MODULE)
611static u64 tsadcc_dmamask = DMA_BIT_MASK(32);
Nicolas Ferre423c9b02009-11-19 09:31:20 -0800612static struct at91_tsadcc_data tsadcc_data;
Andrew Victorf7647e62008-09-18 19:45:35 +0100613
614static struct resource tsadcc_resources[] = {
615 [0] = {
616 .start = AT91SAM9RL_BASE_TSC,
617 .end = AT91SAM9RL_BASE_TSC + SZ_16K - 1,
618 .flags = IORESOURCE_MEM,
619 },
620 [1] = {
621 .start = AT91SAM9RL_ID_TSC,
622 .end = AT91SAM9RL_ID_TSC,
623 .flags = IORESOURCE_IRQ,
624 }
625};
626
627static struct platform_device at91sam9rl_tsadcc_device = {
628 .name = "atmel_tsadcc",
629 .id = -1,
630 .dev = {
631 .dma_mask = &tsadcc_dmamask,
632 .coherent_dma_mask = DMA_BIT_MASK(32),
Nicolas Ferre423c9b02009-11-19 09:31:20 -0800633 .platform_data = &tsadcc_data,
Andrew Victorf7647e62008-09-18 19:45:35 +0100634 },
635 .resource = tsadcc_resources,
636 .num_resources = ARRAY_SIZE(tsadcc_resources),
637};
638
Nicolas Ferre423c9b02009-11-19 09:31:20 -0800639void __init at91_add_device_tsadcc(struct at91_tsadcc_data *data)
Andrew Victorf7647e62008-09-18 19:45:35 +0100640{
Nicolas Ferre423c9b02009-11-19 09:31:20 -0800641 if (!data)
642 return;
643
Andrew Victorf7647e62008-09-18 19:45:35 +0100644 at91_set_A_periph(AT91_PIN_PA17, 0); /* AD0_XR */
645 at91_set_A_periph(AT91_PIN_PA18, 0); /* AD1_XL */
646 at91_set_A_periph(AT91_PIN_PA19, 0); /* AD2_YT */
647 at91_set_A_periph(AT91_PIN_PA20, 0); /* AD3_TB */
648
Nicolas Ferre423c9b02009-11-19 09:31:20 -0800649 tsadcc_data = *data;
Andrew Victorf7647e62008-09-18 19:45:35 +0100650 platform_device_register(&at91sam9rl_tsadcc_device);
651}
652#else
Nicolas Ferre423c9b02009-11-19 09:31:20 -0800653void __init at91_add_device_tsadcc(struct at91_tsadcc_data *data) {}
Andrew Victorf7647e62008-09-18 19:45:35 +0100654#endif
655
656
657/* --------------------------------------------------------------------
Andrew Victor884f5a62008-01-23 09:11:13 +0100658 * RTC
659 * -------------------------------------------------------------------- */
660
661#if defined(CONFIG_RTC_DRV_AT91RM9200) || defined(CONFIG_RTC_DRV_AT91RM9200_MODULE)
662static struct platform_device at91sam9rl_rtc_device = {
663 .name = "at91_rtc",
664 .id = -1,
665 .num_resources = 0,
666};
667
668static void __init at91_add_device_rtc(void)
669{
670 platform_device_register(&at91sam9rl_rtc_device);
671}
672#else
673static void __init at91_add_device_rtc(void) {}
674#endif
675
676
677/* --------------------------------------------------------------------
678 * RTT
679 * -------------------------------------------------------------------- */
680
681static struct resource rtt_resources[] = {
682 {
Jean-Christophe PLAGNIOL-VILLARDeab5fd62011-09-18 10:12:00 +0800683 .start = AT91SAM9RL_BASE_RTT,
684 .end = AT91SAM9RL_BASE_RTT + SZ_16 - 1,
Andrew Victor884f5a62008-01-23 09:11:13 +0100685 .flags = IORESOURCE_MEM,
686 }
687};
688
689static struct platform_device at91sam9rl_rtt_device = {
690 .name = "at91_rtt",
Andrew Victor4fd92122008-04-02 21:55:19 +0100691 .id = 0,
Andrew Victor884f5a62008-01-23 09:11:13 +0100692 .resource = rtt_resources,
693 .num_resources = ARRAY_SIZE(rtt_resources),
694};
695
696static void __init at91_add_device_rtt(void)
697{
698 platform_device_register(&at91sam9rl_rtt_device);
699}
700
701
702/* --------------------------------------------------------------------
703 * Watchdog
704 * -------------------------------------------------------------------- */
705
Andrew Victor2af29b72009-02-11 21:23:10 +0100706#if defined(CONFIG_AT91SAM9X_WATCHDOG) || defined(CONFIG_AT91SAM9X_WATCHDOG_MODULE)
Jean-Christophe PLAGNIOL-VILLARDc1c30a22011-11-02 01:43:31 +0800707static struct resource wdt_resources[] = {
708 {
709 .start = AT91SAM9RL_BASE_WDT,
710 .end = AT91SAM9RL_BASE_WDT + SZ_16 - 1,
711 .flags = IORESOURCE_MEM,
712 }
713};
714
Andrew Victor884f5a62008-01-23 09:11:13 +0100715static struct platform_device at91sam9rl_wdt_device = {
716 .name = "at91_wdt",
717 .id = -1,
Jean-Christophe PLAGNIOL-VILLARDc1c30a22011-11-02 01:43:31 +0800718 .resource = wdt_resources,
719 .num_resources = ARRAY_SIZE(wdt_resources),
Andrew Victor884f5a62008-01-23 09:11:13 +0100720};
721
722static void __init at91_add_device_watchdog(void)
723{
724 platform_device_register(&at91sam9rl_wdt_device);
725}
726#else
727static void __init at91_add_device_watchdog(void) {}
728#endif
729
730
731/* --------------------------------------------------------------------
Andrew Victorbb1ad682008-09-18 19:42:37 +0100732 * PWM
733 * --------------------------------------------------------------------*/
734
735#if defined(CONFIG_ATMEL_PWM)
736static u32 pwm_mask;
737
738static struct resource pwm_resources[] = {
739 [0] = {
740 .start = AT91SAM9RL_BASE_PWMC,
741 .end = AT91SAM9RL_BASE_PWMC + SZ_16K - 1,
742 .flags = IORESOURCE_MEM,
743 },
744 [1] = {
745 .start = AT91SAM9RL_ID_PWMC,
746 .end = AT91SAM9RL_ID_PWMC,
747 .flags = IORESOURCE_IRQ,
748 },
749};
750
751static struct platform_device at91sam9rl_pwm0_device = {
752 .name = "atmel_pwm",
753 .id = -1,
754 .dev = {
755 .platform_data = &pwm_mask,
756 },
757 .resource = pwm_resources,
758 .num_resources = ARRAY_SIZE(pwm_resources),
759};
760
761void __init at91_add_device_pwm(u32 mask)
762{
763 if (mask & (1 << AT91_PWM0))
764 at91_set_B_periph(AT91_PIN_PB8, 1); /* enable PWM0 */
765
766 if (mask & (1 << AT91_PWM1))
767 at91_set_B_periph(AT91_PIN_PB9, 1); /* enable PWM1 */
768
769 if (mask & (1 << AT91_PWM2))
770 at91_set_B_periph(AT91_PIN_PD5, 1); /* enable PWM2 */
771
772 if (mask & (1 << AT91_PWM3))
773 at91_set_B_periph(AT91_PIN_PD8, 1); /* enable PWM3 */
774
775 pwm_mask = mask;
776
777 platform_device_register(&at91sam9rl_pwm0_device);
778}
779#else
780void __init at91_add_device_pwm(u32 mask) {}
781#endif
782
783
784/* --------------------------------------------------------------------
Andrew Victorbfbc3262008-01-23 09:18:06 +0100785 * SSC -- Synchronous Serial Controller
786 * -------------------------------------------------------------------- */
787
788#if defined(CONFIG_ATMEL_SSC) || defined(CONFIG_ATMEL_SSC_MODULE)
789static u64 ssc0_dmamask = DMA_BIT_MASK(32);
790
791static struct resource ssc0_resources[] = {
792 [0] = {
793 .start = AT91SAM9RL_BASE_SSC0,
794 .end = AT91SAM9RL_BASE_SSC0 + SZ_16K - 1,
795 .flags = IORESOURCE_MEM,
796 },
797 [1] = {
798 .start = AT91SAM9RL_ID_SSC0,
799 .end = AT91SAM9RL_ID_SSC0,
800 .flags = IORESOURCE_IRQ,
801 },
802};
803
804static struct platform_device at91sam9rl_ssc0_device = {
805 .name = "ssc",
806 .id = 0,
807 .dev = {
808 .dma_mask = &ssc0_dmamask,
809 .coherent_dma_mask = DMA_BIT_MASK(32),
810 },
811 .resource = ssc0_resources,
812 .num_resources = ARRAY_SIZE(ssc0_resources),
813};
814
815static inline void configure_ssc0_pins(unsigned pins)
816{
817 if (pins & ATMEL_SSC_TF)
818 at91_set_A_periph(AT91_PIN_PC0, 1);
819 if (pins & ATMEL_SSC_TK)
820 at91_set_A_periph(AT91_PIN_PC1, 1);
821 if (pins & ATMEL_SSC_TD)
822 at91_set_A_periph(AT91_PIN_PA15, 1);
823 if (pins & ATMEL_SSC_RD)
824 at91_set_A_periph(AT91_PIN_PA16, 1);
825 if (pins & ATMEL_SSC_RK)
826 at91_set_B_periph(AT91_PIN_PA10, 1);
827 if (pins & ATMEL_SSC_RF)
828 at91_set_B_periph(AT91_PIN_PA22, 1);
829}
830
831static u64 ssc1_dmamask = DMA_BIT_MASK(32);
832
833static struct resource ssc1_resources[] = {
834 [0] = {
835 .start = AT91SAM9RL_BASE_SSC1,
836 .end = AT91SAM9RL_BASE_SSC1 + SZ_16K - 1,
837 .flags = IORESOURCE_MEM,
838 },
839 [1] = {
840 .start = AT91SAM9RL_ID_SSC1,
841 .end = AT91SAM9RL_ID_SSC1,
842 .flags = IORESOURCE_IRQ,
843 },
844};
845
846static struct platform_device at91sam9rl_ssc1_device = {
847 .name = "ssc",
848 .id = 1,
849 .dev = {
850 .dma_mask = &ssc1_dmamask,
851 .coherent_dma_mask = DMA_BIT_MASK(32),
852 },
853 .resource = ssc1_resources,
854 .num_resources = ARRAY_SIZE(ssc1_resources),
855};
856
857static inline void configure_ssc1_pins(unsigned pins)
858{
859 if (pins & ATMEL_SSC_TF)
860 at91_set_B_periph(AT91_PIN_PA29, 1);
861 if (pins & ATMEL_SSC_TK)
862 at91_set_B_periph(AT91_PIN_PA30, 1);
863 if (pins & ATMEL_SSC_TD)
864 at91_set_B_periph(AT91_PIN_PA13, 1);
865 if (pins & ATMEL_SSC_RD)
866 at91_set_B_periph(AT91_PIN_PA14, 1);
867 if (pins & ATMEL_SSC_RK)
868 at91_set_B_periph(AT91_PIN_PA9, 1);
869 if (pins & ATMEL_SSC_RF)
870 at91_set_B_periph(AT91_PIN_PA8, 1);
871}
872
873/*
Andrew Victorbfbc3262008-01-23 09:18:06 +0100874 * SSC controllers are accessed through library code, instead of any
875 * kind of all-singing/all-dancing driver. For example one could be
876 * used by a particular I2S audio codec's driver, while another one
877 * on the same system might be used by a custom data capture driver.
878 */
879void __init at91_add_device_ssc(unsigned id, unsigned pins)
880{
881 struct platform_device *pdev;
882
883 /*
884 * NOTE: caller is responsible for passing information matching
885 * "pins" to whatever will be using each particular controller.
886 */
887 switch (id) {
888 case AT91SAM9RL_ID_SSC0:
889 pdev = &at91sam9rl_ssc0_device;
890 configure_ssc0_pins(pins);
Andrew Victorbfbc3262008-01-23 09:18:06 +0100891 break;
892 case AT91SAM9RL_ID_SSC1:
893 pdev = &at91sam9rl_ssc1_device;
894 configure_ssc1_pins(pins);
Andrew Victorbfbc3262008-01-23 09:18:06 +0100895 break;
896 default:
897 return;
898 }
899
900 platform_device_register(pdev);
901}
902
903#else
904void __init at91_add_device_ssc(unsigned id, unsigned pins) {}
905#endif
906
907
908/* --------------------------------------------------------------------
Andrew Victor877d7722007-05-11 20:49:56 +0100909 * UART
910 * -------------------------------------------------------------------- */
911
912#if defined(CONFIG_SERIAL_ATMEL)
913static struct resource dbgu_resources[] = {
914 [0] = {
Jean-Christophe PLAGNIOL-VILLARD13079a72011-11-02 01:43:31 +0800915 .start = AT91SAM9RL_BASE_DBGU,
916 .end = AT91SAM9RL_BASE_DBGU + SZ_512 - 1,
Andrew Victor877d7722007-05-11 20:49:56 +0100917 .flags = IORESOURCE_MEM,
918 },
919 [1] = {
920 .start = AT91_ID_SYS,
921 .end = AT91_ID_SYS,
922 .flags = IORESOURCE_IRQ,
923 },
924};
925
926static struct atmel_uart_data dbgu_data = {
927 .use_dma_tx = 0,
928 .use_dma_rx = 0, /* DBGU not capable of receive DMA */
Andrew Victor877d7722007-05-11 20:49:56 +0100929};
930
Andrew Victorc6686ff2008-01-23 09:13:53 +0100931static u64 dbgu_dmamask = DMA_BIT_MASK(32);
932
Andrew Victor877d7722007-05-11 20:49:56 +0100933static struct platform_device at91sam9rl_dbgu_device = {
934 .name = "atmel_usart",
935 .id = 0,
936 .dev = {
Andrew Victorc6686ff2008-01-23 09:13:53 +0100937 .dma_mask = &dbgu_dmamask,
938 .coherent_dma_mask = DMA_BIT_MASK(32),
939 .platform_data = &dbgu_data,
Andrew Victor877d7722007-05-11 20:49:56 +0100940 },
941 .resource = dbgu_resources,
942 .num_resources = ARRAY_SIZE(dbgu_resources),
943};
944
945static inline void configure_dbgu_pins(void)
946{
947 at91_set_A_periph(AT91_PIN_PA21, 0); /* DRXD */
948 at91_set_A_periph(AT91_PIN_PA22, 1); /* DTXD */
949}
950
951static struct resource uart0_resources[] = {
952 [0] = {
953 .start = AT91SAM9RL_BASE_US0,
954 .end = AT91SAM9RL_BASE_US0 + SZ_16K - 1,
955 .flags = IORESOURCE_MEM,
956 },
957 [1] = {
958 .start = AT91SAM9RL_ID_US0,
959 .end = AT91SAM9RL_ID_US0,
960 .flags = IORESOURCE_IRQ,
961 },
962};
963
964static struct atmel_uart_data uart0_data = {
965 .use_dma_tx = 1,
966 .use_dma_rx = 1,
967};
968
Andrew Victorc6686ff2008-01-23 09:13:53 +0100969static u64 uart0_dmamask = DMA_BIT_MASK(32);
970
Andrew Victor877d7722007-05-11 20:49:56 +0100971static struct platform_device at91sam9rl_uart0_device = {
972 .name = "atmel_usart",
973 .id = 1,
974 .dev = {
Andrew Victorc6686ff2008-01-23 09:13:53 +0100975 .dma_mask = &uart0_dmamask,
976 .coherent_dma_mask = DMA_BIT_MASK(32),
977 .platform_data = &uart0_data,
Andrew Victor877d7722007-05-11 20:49:56 +0100978 },
979 .resource = uart0_resources,
980 .num_resources = ARRAY_SIZE(uart0_resources),
981};
982
Andrew Victorc8f385a2008-01-23 09:25:15 +0100983static inline void configure_usart0_pins(unsigned pins)
Andrew Victor877d7722007-05-11 20:49:56 +0100984{
985 at91_set_A_periph(AT91_PIN_PA6, 1); /* TXD0 */
986 at91_set_A_periph(AT91_PIN_PA7, 0); /* RXD0 */
Andrew Victorc8f385a2008-01-23 09:25:15 +0100987
988 if (pins & ATMEL_UART_RTS)
989 at91_set_A_periph(AT91_PIN_PA9, 0); /* RTS0 */
990 if (pins & ATMEL_UART_CTS)
991 at91_set_A_periph(AT91_PIN_PA10, 0); /* CTS0 */
992 if (pins & ATMEL_UART_DSR)
993 at91_set_A_periph(AT91_PIN_PD14, 0); /* DSR0 */
994 if (pins & ATMEL_UART_DTR)
995 at91_set_A_periph(AT91_PIN_PD15, 0); /* DTR0 */
996 if (pins & ATMEL_UART_DCD)
997 at91_set_A_periph(AT91_PIN_PD16, 0); /* DCD0 */
998 if (pins & ATMEL_UART_RI)
999 at91_set_A_periph(AT91_PIN_PD17, 0); /* RI0 */
Andrew Victor877d7722007-05-11 20:49:56 +01001000}
1001
1002static struct resource uart1_resources[] = {
1003 [0] = {
1004 .start = AT91SAM9RL_BASE_US1,
1005 .end = AT91SAM9RL_BASE_US1 + SZ_16K - 1,
1006 .flags = IORESOURCE_MEM,
1007 },
1008 [1] = {
1009 .start = AT91SAM9RL_ID_US1,
1010 .end = AT91SAM9RL_ID_US1,
1011 .flags = IORESOURCE_IRQ,
1012 },
1013};
1014
1015static struct atmel_uart_data uart1_data = {
1016 .use_dma_tx = 1,
1017 .use_dma_rx = 1,
1018};
1019
Andrew Victorc6686ff2008-01-23 09:13:53 +01001020static u64 uart1_dmamask = DMA_BIT_MASK(32);
1021
Andrew Victor877d7722007-05-11 20:49:56 +01001022static struct platform_device at91sam9rl_uart1_device = {
1023 .name = "atmel_usart",
1024 .id = 2,
1025 .dev = {
Andrew Victorc6686ff2008-01-23 09:13:53 +01001026 .dma_mask = &uart1_dmamask,
1027 .coherent_dma_mask = DMA_BIT_MASK(32),
1028 .platform_data = &uart1_data,
Andrew Victor877d7722007-05-11 20:49:56 +01001029 },
1030 .resource = uart1_resources,
1031 .num_resources = ARRAY_SIZE(uart1_resources),
1032};
1033
Andrew Victorc8f385a2008-01-23 09:25:15 +01001034static inline void configure_usart1_pins(unsigned pins)
Andrew Victor877d7722007-05-11 20:49:56 +01001035{
1036 at91_set_A_periph(AT91_PIN_PA11, 1); /* TXD1 */
1037 at91_set_A_periph(AT91_PIN_PA12, 0); /* RXD1 */
Andrew Victorc8f385a2008-01-23 09:25:15 +01001038
1039 if (pins & ATMEL_UART_RTS)
1040 at91_set_B_periph(AT91_PIN_PA18, 0); /* RTS1 */
1041 if (pins & ATMEL_UART_CTS)
1042 at91_set_B_periph(AT91_PIN_PA19, 0); /* CTS1 */
Andrew Victor877d7722007-05-11 20:49:56 +01001043}
1044
1045static struct resource uart2_resources[] = {
1046 [0] = {
1047 .start = AT91SAM9RL_BASE_US2,
1048 .end = AT91SAM9RL_BASE_US2 + SZ_16K - 1,
1049 .flags = IORESOURCE_MEM,
1050 },
1051 [1] = {
1052 .start = AT91SAM9RL_ID_US2,
1053 .end = AT91SAM9RL_ID_US2,
1054 .flags = IORESOURCE_IRQ,
1055 },
1056};
1057
1058static struct atmel_uart_data uart2_data = {
1059 .use_dma_tx = 1,
1060 .use_dma_rx = 1,
1061};
1062
Andrew Victorc6686ff2008-01-23 09:13:53 +01001063static u64 uart2_dmamask = DMA_BIT_MASK(32);
1064
Andrew Victor877d7722007-05-11 20:49:56 +01001065static struct platform_device at91sam9rl_uart2_device = {
1066 .name = "atmel_usart",
1067 .id = 3,
1068 .dev = {
Andrew Victorc6686ff2008-01-23 09:13:53 +01001069 .dma_mask = &uart2_dmamask,
1070 .coherent_dma_mask = DMA_BIT_MASK(32),
1071 .platform_data = &uart2_data,
Andrew Victor877d7722007-05-11 20:49:56 +01001072 },
1073 .resource = uart2_resources,
1074 .num_resources = ARRAY_SIZE(uart2_resources),
1075};
1076
Andrew Victorc8f385a2008-01-23 09:25:15 +01001077static inline void configure_usart2_pins(unsigned pins)
Andrew Victor877d7722007-05-11 20:49:56 +01001078{
1079 at91_set_A_periph(AT91_PIN_PA13, 1); /* TXD2 */
1080 at91_set_A_periph(AT91_PIN_PA14, 0); /* RXD2 */
Andrew Victorc8f385a2008-01-23 09:25:15 +01001081
1082 if (pins & ATMEL_UART_RTS)
1083 at91_set_A_periph(AT91_PIN_PA29, 0); /* RTS2 */
1084 if (pins & ATMEL_UART_CTS)
1085 at91_set_A_periph(AT91_PIN_PA30, 0); /* CTS2 */
Andrew Victor877d7722007-05-11 20:49:56 +01001086}
1087
1088static struct resource uart3_resources[] = {
1089 [0] = {
1090 .start = AT91SAM9RL_BASE_US3,
1091 .end = AT91SAM9RL_BASE_US3 + SZ_16K - 1,
1092 .flags = IORESOURCE_MEM,
1093 },
1094 [1] = {
1095 .start = AT91SAM9RL_ID_US3,
1096 .end = AT91SAM9RL_ID_US3,
1097 .flags = IORESOURCE_IRQ,
1098 },
1099};
1100
1101static struct atmel_uart_data uart3_data = {
1102 .use_dma_tx = 1,
1103 .use_dma_rx = 1,
1104};
1105
Andrew Victorc6686ff2008-01-23 09:13:53 +01001106static u64 uart3_dmamask = DMA_BIT_MASK(32);
1107
Andrew Victor877d7722007-05-11 20:49:56 +01001108static struct platform_device at91sam9rl_uart3_device = {
1109 .name = "atmel_usart",
1110 .id = 4,
1111 .dev = {
Andrew Victorc6686ff2008-01-23 09:13:53 +01001112 .dma_mask = &uart3_dmamask,
1113 .coherent_dma_mask = DMA_BIT_MASK(32),
1114 .platform_data = &uart3_data,
Andrew Victor877d7722007-05-11 20:49:56 +01001115 },
1116 .resource = uart3_resources,
1117 .num_resources = ARRAY_SIZE(uart3_resources),
1118};
1119
Andrew Victorc8f385a2008-01-23 09:25:15 +01001120static inline void configure_usart3_pins(unsigned pins)
Andrew Victor877d7722007-05-11 20:49:56 +01001121{
1122 at91_set_A_periph(AT91_PIN_PB0, 1); /* TXD3 */
1123 at91_set_A_periph(AT91_PIN_PB1, 0); /* RXD3 */
Andrew Victorc8f385a2008-01-23 09:25:15 +01001124
1125 if (pins & ATMEL_UART_RTS)
1126 at91_set_B_periph(AT91_PIN_PD4, 0); /* RTS3 */
1127 if (pins & ATMEL_UART_CTS)
1128 at91_set_B_periph(AT91_PIN_PD3, 0); /* CTS3 */
Andrew Victor877d7722007-05-11 20:49:56 +01001129}
1130
Andrew Victor11aadac2008-04-15 21:16:38 +01001131static struct platform_device *__initdata at91_uarts[ATMEL_MAX_UART]; /* the UARTs to use */
Andrew Victor877d7722007-05-11 20:49:56 +01001132struct platform_device *atmel_default_console_device; /* the serial console device */
1133
Andrew Victorc8f385a2008-01-23 09:25:15 +01001134void __init at91_register_uart(unsigned id, unsigned portnr, unsigned pins)
1135{
1136 struct platform_device *pdev;
Jean-Christophe PLAGNIOL-VILLARD2b348e22011-04-10 14:10:05 +08001137 struct atmel_uart_data *pdata;
Andrew Victorc8f385a2008-01-23 09:25:15 +01001138
1139 switch (id) {
1140 case 0: /* DBGU */
1141 pdev = &at91sam9rl_dbgu_device;
1142 configure_dbgu_pins();
Andrew Victorc8f385a2008-01-23 09:25:15 +01001143 break;
1144 case AT91SAM9RL_ID_US0:
1145 pdev = &at91sam9rl_uart0_device;
1146 configure_usart0_pins(pins);
Andrew Victorc8f385a2008-01-23 09:25:15 +01001147 break;
1148 case AT91SAM9RL_ID_US1:
1149 pdev = &at91sam9rl_uart1_device;
1150 configure_usart1_pins(pins);
Andrew Victorc8f385a2008-01-23 09:25:15 +01001151 break;
1152 case AT91SAM9RL_ID_US2:
1153 pdev = &at91sam9rl_uart2_device;
1154 configure_usart2_pins(pins);
Andrew Victorc8f385a2008-01-23 09:25:15 +01001155 break;
1156 case AT91SAM9RL_ID_US3:
1157 pdev = &at91sam9rl_uart3_device;
1158 configure_usart3_pins(pins);
Andrew Victorc8f385a2008-01-23 09:25:15 +01001159 break;
1160 default:
1161 return;
1162 }
Jean-Christophe PLAGNIOL-VILLARD2b348e22011-04-10 14:10:05 +08001163 pdata = pdev->dev.platform_data;
1164 pdata->num = portnr; /* update to mapped ID */
Andrew Victorc8f385a2008-01-23 09:25:15 +01001165
1166 if (portnr < ATMEL_MAX_UART)
1167 at91_uarts[portnr] = pdev;
1168}
1169
1170void __init at91_set_serial_console(unsigned portnr)
1171{
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +01001172 if (portnr < ATMEL_MAX_UART) {
Andrew Victorc8f385a2008-01-23 09:25:15 +01001173 atmel_default_console_device = at91_uarts[portnr];
Jean-Christophe PLAGNIOL-VILLARD5c1f9662011-06-21 11:24:33 +08001174 at91sam9rl_set_console_clock(at91_uarts[portnr]->id);
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +01001175 }
Andrew Victorc8f385a2008-01-23 09:25:15 +01001176}
1177
Andrew Victor877d7722007-05-11 20:49:56 +01001178void __init at91_add_device_serial(void)
1179{
1180 int i;
1181
1182 for (i = 0; i < ATMEL_MAX_UART; i++) {
1183 if (at91_uarts[i])
1184 platform_device_register(at91_uarts[i]);
1185 }
Andrew Victor11aadac2008-04-15 21:16:38 +01001186
1187 if (!atmel_default_console_device)
1188 printk(KERN_INFO "AT91: No default serial console defined.\n");
Andrew Victor877d7722007-05-11 20:49:56 +01001189}
1190#else
Andrew Victorc8f385a2008-01-23 09:25:15 +01001191void __init at91_register_uart(unsigned id, unsigned portnr, unsigned pins) {}
1192void __init at91_set_serial_console(unsigned portnr) {}
Andrew Victor877d7722007-05-11 20:49:56 +01001193void __init at91_add_device_serial(void) {}
1194#endif
1195
1196
1197/* -------------------------------------------------------------------- */
1198
1199/*
1200 * These devices are always present and don't need any board-specific
1201 * setup.
1202 */
1203static int __init at91_add_standard_devices(void)
1204{
Nicolas Ferre6ff89e92009-07-24 11:43:00 +01001205 at91_add_device_hdmac();
Andrew Victor884f5a62008-01-23 09:11:13 +01001206 at91_add_device_rtc();
1207 at91_add_device_rtt();
1208 at91_add_device_watchdog();
Andrew Victore5f40bf2008-04-02 21:58:00 +01001209 at91_add_device_tc();
Andrew Victor877d7722007-05-11 20:49:56 +01001210 return 0;
1211}
1212
1213arch_initcall(at91_add_standard_devices);