blob: bb3a5f643e974a27a7d81246d4d7bb6b5f13a390 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Justin P. Mattock79add622011-04-04 14:15:29 -07006 * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1997, 1998, 1999, 2000 Ralf Baechle ralf@gnu.org
8 * Carsten Langgaard, carstenl@mips.com
9 * Copyright (C) 2002 MIPS Technologies, Inc. All rights reserved.
10 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/init.h>
12#include <linux/sched.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010013#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/mm.h>
David Daneyfd062c82009-05-27 17:47:44 -070015#include <linux/hugetlb.h>
Sanjay Lalf2e36562012-11-21 18:34:10 -080016#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
18#include <asm/cpu.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020019#include <asm/cpu-type.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <asm/bootinfo.h>
21#include <asm/mmu_context.h>
22#include <asm/pgtable.h>
Ralf Baechle3d18c982011-11-28 16:11:28 +000023#include <asm/tlbmisc.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
25extern void build_tlb_refill_handler(void);
26
Thiemo Seufer172546b2005-04-02 10:21:56 +000027/*
28 * Make sure all entries differ. If they're not different
29 * MIPS32 will take revenge ...
30 */
31#define UNIQUE_ENTRYHI(idx) (CKSEG0 + ((idx) << (PAGE_SHIFT + 1)))
32
Ralf Baechle41c594a2006-04-05 09:45:45 +010033/* Atomicity and interruptability */
34#ifdef CONFIG_MIPS_MT_SMTC
35
36#include <asm/smtc.h>
37#include <asm/mipsmtregs.h>
38
39#define ENTER_CRITICAL(flags) \
40 { \
41 unsigned int mvpflags; \
42 local_irq_save(flags);\
43 mvpflags = dvpe()
44#define EXIT_CRITICAL(flags) \
45 evpe(mvpflags); \
46 local_irq_restore(flags); \
47 }
48#else
49
50#define ENTER_CRITICAL(flags) local_irq_save(flags)
51#define EXIT_CRITICAL(flags) local_irq_restore(flags)
52
53#endif /* CONFIG_MIPS_MT_SMTC */
54
Fuxin Zhang2a21c732007-06-06 14:52:43 +080055#if defined(CONFIG_CPU_LOONGSON2)
56/*
57 * LOONGSON2 has a 4 entry itlb which is a subset of dtlb,
58 * unfortrunately, itlb is not totally transparent to software.
59 */
60#define FLUSH_ITLB write_c0_diag(4);
61
62#define FLUSH_ITLB_VM(vma) { if ((vma)->vm_flags & VM_EXEC) write_c0_diag(4); }
63
64#else
65
66#define FLUSH_ITLB
67#define FLUSH_ITLB_VM(vma)
68
69#endif
70
Linus Torvalds1da177e2005-04-16 15:20:36 -070071void local_flush_tlb_all(void)
72{
73 unsigned long flags;
74 unsigned long old_ctx;
75 int entry;
76
Ralf Baechle41c594a2006-04-05 09:45:45 +010077 ENTER_CRITICAL(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -070078 /* Save old context and create impossible VPN2 value */
79 old_ctx = read_c0_entryhi();
80 write_c0_entrylo0(0);
81 write_c0_entrylo1(0);
82
83 entry = read_c0_wired();
84
85 /* Blast 'em all away. */
86 while (entry < current_cpu_data.tlbsize) {
Thiemo Seufer172546b2005-04-02 10:21:56 +000087 /* Make sure all entries differ. */
88 write_c0_entryhi(UNIQUE_ENTRYHI(entry));
Linus Torvalds1da177e2005-04-16 15:20:36 -070089 write_c0_index(entry);
90 mtc0_tlbw_hazard();
91 tlb_write_indexed();
92 entry++;
93 }
94 tlbw_use_hazard();
95 write_c0_entryhi(old_ctx);
Fuxin Zhang2a21c732007-06-06 14:52:43 +080096 FLUSH_ITLB;
Ralf Baechle41c594a2006-04-05 09:45:45 +010097 EXIT_CRITICAL(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -070098}
Sanjay Lalf2e36562012-11-21 18:34:10 -080099EXPORT_SYMBOL(local_flush_tlb_all);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
Thiemo Seufer172546b2005-04-02 10:21:56 +0000101/* All entries common to a mm share an asid. To effectively flush
102 these entries, we just bump the asid. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103void local_flush_tlb_mm(struct mm_struct *mm)
104{
Thiemo Seufer172546b2005-04-02 10:21:56 +0000105 int cpu;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106
Thiemo Seufer172546b2005-04-02 10:21:56 +0000107 preempt_disable();
108
109 cpu = smp_processor_id();
110
111 if (cpu_context(cpu, mm) != 0) {
112 drop_mmu_context(mm, cpu);
113 }
114
115 preempt_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116}
117
118void local_flush_tlb_range(struct vm_area_struct *vma, unsigned long start,
119 unsigned long end)
120{
121 struct mm_struct *mm = vma->vm_mm;
122 int cpu = smp_processor_id();
123
124 if (cpu_context(cpu, mm) != 0) {
Greg Ungerera5e696e2009-05-20 16:12:32 +1000125 unsigned long size, flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126
Ralf Baechle41c594a2006-04-05 09:45:45 +0100127 ENTER_CRITICAL(flags);
David Daneyac53c4f2012-12-03 12:44:26 -0800128 start = round_down(start, PAGE_SIZE << 1);
129 end = round_up(end, PAGE_SIZE << 1);
130 size = (end - start) >> (PAGE_SHIFT + 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 if (size <= current_cpu_data.tlbsize/2) {
132 int oldpid = read_c0_entryhi();
133 int newpid = cpu_asid(cpu, mm);
134
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135 while (start < end) {
136 int idx;
137
138 write_c0_entryhi(start | newpid);
David Daneyac53c4f2012-12-03 12:44:26 -0800139 start += (PAGE_SIZE << 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140 mtc0_tlbw_hazard();
141 tlb_probe();
Ralf Baechle432bef22006-09-08 04:16:21 +0200142 tlb_probe_hazard();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 idx = read_c0_index();
144 write_c0_entrylo0(0);
145 write_c0_entrylo1(0);
146 if (idx < 0)
147 continue;
148 /* Make sure all entries differ. */
Thiemo Seufer172546b2005-04-02 10:21:56 +0000149 write_c0_entryhi(UNIQUE_ENTRYHI(idx));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150 mtc0_tlbw_hazard();
151 tlb_write_indexed();
152 }
153 tlbw_use_hazard();
154 write_c0_entryhi(oldpid);
155 } else {
156 drop_mmu_context(mm, cpu);
157 }
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800158 FLUSH_ITLB;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100159 EXIT_CRITICAL(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160 }
161}
162
163void local_flush_tlb_kernel_range(unsigned long start, unsigned long end)
164{
Greg Ungerera5e696e2009-05-20 16:12:32 +1000165 unsigned long size, flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166
Ralf Baechle41c594a2006-04-05 09:45:45 +0100167 ENTER_CRITICAL(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 size = (end - start + (PAGE_SIZE - 1)) >> PAGE_SHIFT;
169 size = (size + 1) >> 1;
170 if (size <= current_cpu_data.tlbsize / 2) {
171 int pid = read_c0_entryhi();
172
173 start &= (PAGE_MASK << 1);
174 end += ((PAGE_SIZE << 1) - 1);
175 end &= (PAGE_MASK << 1);
176
177 while (start < end) {
178 int idx;
179
180 write_c0_entryhi(start);
181 start += (PAGE_SIZE << 1);
182 mtc0_tlbw_hazard();
183 tlb_probe();
Ralf Baechle432bef22006-09-08 04:16:21 +0200184 tlb_probe_hazard();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 idx = read_c0_index();
186 write_c0_entrylo0(0);
187 write_c0_entrylo1(0);
188 if (idx < 0)
189 continue;
190 /* Make sure all entries differ. */
Thiemo Seufer172546b2005-04-02 10:21:56 +0000191 write_c0_entryhi(UNIQUE_ENTRYHI(idx));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 mtc0_tlbw_hazard();
193 tlb_write_indexed();
194 }
195 tlbw_use_hazard();
196 write_c0_entryhi(pid);
197 } else {
198 local_flush_tlb_all();
199 }
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800200 FLUSH_ITLB;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100201 EXIT_CRITICAL(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202}
203
204void local_flush_tlb_page(struct vm_area_struct *vma, unsigned long page)
205{
206 int cpu = smp_processor_id();
207
208 if (cpu_context(cpu, vma->vm_mm) != 0) {
209 unsigned long flags;
210 int oldpid, newpid, idx;
211
212 newpid = cpu_asid(cpu, vma->vm_mm);
213 page &= (PAGE_MASK << 1);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100214 ENTER_CRITICAL(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 oldpid = read_c0_entryhi();
216 write_c0_entryhi(page | newpid);
217 mtc0_tlbw_hazard();
218 tlb_probe();
Ralf Baechle432bef22006-09-08 04:16:21 +0200219 tlb_probe_hazard();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220 idx = read_c0_index();
221 write_c0_entrylo0(0);
222 write_c0_entrylo1(0);
223 if (idx < 0)
224 goto finish;
225 /* Make sure all entries differ. */
Thiemo Seufer172546b2005-04-02 10:21:56 +0000226 write_c0_entryhi(UNIQUE_ENTRYHI(idx));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 mtc0_tlbw_hazard();
228 tlb_write_indexed();
229 tlbw_use_hazard();
230
231 finish:
232 write_c0_entryhi(oldpid);
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800233 FLUSH_ITLB_VM(vma);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100234 EXIT_CRITICAL(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 }
236}
237
238/*
239 * This one is only used for pages with the global bit set so we don't care
240 * much about the ASID.
241 */
242void local_flush_tlb_one(unsigned long page)
243{
244 unsigned long flags;
245 int oldpid, idx;
246
Ralf Baechle41c594a2006-04-05 09:45:45 +0100247 ENTER_CRITICAL(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 oldpid = read_c0_entryhi();
Thiemo Seufer172546b2005-04-02 10:21:56 +0000249 page &= (PAGE_MASK << 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250 write_c0_entryhi(page);
251 mtc0_tlbw_hazard();
252 tlb_probe();
Ralf Baechle432bef22006-09-08 04:16:21 +0200253 tlb_probe_hazard();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 idx = read_c0_index();
255 write_c0_entrylo0(0);
256 write_c0_entrylo1(0);
257 if (idx >= 0) {
258 /* Make sure all entries differ. */
Thiemo Seufer172546b2005-04-02 10:21:56 +0000259 write_c0_entryhi(UNIQUE_ENTRYHI(idx));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260 mtc0_tlbw_hazard();
261 tlb_write_indexed();
262 tlbw_use_hazard();
263 }
264 write_c0_entryhi(oldpid);
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800265 FLUSH_ITLB;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100266 EXIT_CRITICAL(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267}
268
269/*
270 * We will need multiple versions of update_mmu_cache(), one that just
271 * updates the TLB with the new pte(s), and another which also checks
272 * for the R4k "end of page" hardware bug and does the needy.
273 */
274void __update_tlb(struct vm_area_struct * vma, unsigned long address, pte_t pte)
275{
276 unsigned long flags;
277 pgd_t *pgdp;
Ralf Baechlec6e8b582005-02-10 12:19:59 +0000278 pud_t *pudp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279 pmd_t *pmdp;
280 pte_t *ptep;
281 int idx, pid;
282
283 /*
284 * Handle debugger faulting in for debugee.
285 */
286 if (current->active_mm != vma->vm_mm)
287 return;
288
Ralf Baechle41c594a2006-04-05 09:45:45 +0100289 ENTER_CRITICAL(flags);
Thiemo Seufer172546b2005-04-02 10:21:56 +0000290
David Daney48c4ac92013-05-13 13:56:44 -0700291 pid = read_c0_entryhi() & ASID_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292 address &= (PAGE_MASK << 1);
293 write_c0_entryhi(address | pid);
294 pgdp = pgd_offset(vma->vm_mm, address);
295 mtc0_tlbw_hazard();
296 tlb_probe();
Ralf Baechle432bef22006-09-08 04:16:21 +0200297 tlb_probe_hazard();
Ralf Baechlec6e8b582005-02-10 12:19:59 +0000298 pudp = pud_offset(pgdp, address);
299 pmdp = pmd_offset(pudp, address);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 idx = read_c0_index();
David Daneyaa1762f2012-10-17 00:48:10 +0200301#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -0700302 /* this could be a huge page */
303 if (pmd_huge(*pmdp)) {
304 unsigned long lo;
305 write_c0_pagemask(PM_HUGE_MASK);
306 ptep = (pte_t *)pmdp;
David Daney6dd93442010-02-10 15:12:47 -0800307 lo = pte_to_entrylo(pte_val(*ptep));
David Daneyfd062c82009-05-27 17:47:44 -0700308 write_c0_entrylo0(lo);
309 write_c0_entrylo1(lo + (HPAGE_SIZE >> 7));
310
311 mtc0_tlbw_hazard();
312 if (idx < 0)
313 tlb_write_random();
314 else
315 tlb_write_indexed();
Ralf Baechlefb944c92012-10-17 01:01:21 +0200316 tlbw_use_hazard();
David Daneyfd062c82009-05-27 17:47:44 -0700317 write_c0_pagemask(PM_DEFAULT_MASK);
318 } else
319#endif
320 {
321 ptep = pte_offset_map(pmdp, address);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322
Chris Dearman962f4802007-09-19 00:46:32 +0100323#if defined(CONFIG_64BIT_PHYS_ADDR) && defined(CONFIG_CPU_MIPS32)
David Daneyfd062c82009-05-27 17:47:44 -0700324 write_c0_entrylo0(ptep->pte_high);
325 ptep++;
326 write_c0_entrylo1(ptep->pte_high);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327#else
David Daney6dd93442010-02-10 15:12:47 -0800328 write_c0_entrylo0(pte_to_entrylo(pte_val(*ptep++)));
329 write_c0_entrylo1(pte_to_entrylo(pte_val(*ptep)));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330#endif
David Daneyfd062c82009-05-27 17:47:44 -0700331 mtc0_tlbw_hazard();
332 if (idx < 0)
333 tlb_write_random();
334 else
335 tlb_write_indexed();
336 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 tlbw_use_hazard();
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800338 FLUSH_ITLB_VM(vma);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100339 EXIT_CRITICAL(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340}
341
Manuel Lauss694b8c32011-08-02 19:51:08 +0200342void add_wired_entry(unsigned long entrylo0, unsigned long entrylo1,
343 unsigned long entryhi, unsigned long pagemask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344{
345 unsigned long flags;
346 unsigned long wired;
347 unsigned long old_pagemask;
348 unsigned long old_ctx;
349
Ralf Baechle41c594a2006-04-05 09:45:45 +0100350 ENTER_CRITICAL(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 /* Save old context and create impossible VPN2 value */
352 old_ctx = read_c0_entryhi();
353 old_pagemask = read_c0_pagemask();
354 wired = read_c0_wired();
355 write_c0_wired(wired + 1);
356 write_c0_index(wired);
Ralf Baechle432bef22006-09-08 04:16:21 +0200357 tlbw_use_hazard(); /* What is the hazard here? */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 write_c0_pagemask(pagemask);
359 write_c0_entryhi(entryhi);
360 write_c0_entrylo0(entrylo0);
361 write_c0_entrylo1(entrylo1);
362 mtc0_tlbw_hazard();
363 tlb_write_indexed();
364 tlbw_use_hazard();
365
366 write_c0_entryhi(old_ctx);
Ralf Baechle432bef22006-09-08 04:16:21 +0200367 tlbw_use_hazard(); /* What is the hazard here? */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368 write_c0_pagemask(old_pagemask);
369 local_flush_tlb_all();
Ralf Baechle41c594a2006-04-05 09:45:45 +0100370 EXIT_CRITICAL(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371}
372
Ralf Baechle970d0322012-10-18 13:54:15 +0200373#ifdef CONFIG_TRANSPARENT_HUGEPAGE
374
375int __init has_transparent_hugepage(void)
376{
377 unsigned int mask;
378 unsigned long flags;
379
380 ENTER_CRITICAL(flags);
381 write_c0_pagemask(PM_HUGE_MASK);
382 back_to_back_c0_hazard();
383 mask = read_c0_pagemask();
384 write_c0_pagemask(PM_DEFAULT_MASK);
385
386 EXIT_CRITICAL(flags);
387
388 return mask == PM_HUGE_MASK;
389}
390
391#endif /* CONFIG_TRANSPARENT_HUGEPAGE */
392
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000393static int ntlb;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100394static int __init set_ntlb(char *str)
395{
396 get_option(&str, &ntlb);
397 return 1;
398}
399
400__setup("ntlb=", set_ntlb);
401
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000402void tlb_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404 /*
405 * You should never change this register:
406 * - On R4600 1.7 the tlbp never hits for pages smaller than
407 * the value in the c0_pagemask register.
408 * - The entire mm handling assumes the c0_pagemask register to
Thiemo Seufera7c29962008-02-29 00:43:47 +0000409 * be set to fixed-size pages.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 write_c0_pagemask(PM_DEFAULT_MASK);
412 write_c0_wired(0);
Ralf Baechlecde15b52009-01-06 23:07:20 +0000413 if (current_cpu_type() == CPU_R10000 ||
414 current_cpu_type() == CPU_R12000 ||
415 current_cpu_type() == CPU_R14000)
416 write_c0_framemask(0);
David Daney6dd93442010-02-10 15:12:47 -0800417
Steven J. Hill05857c62012-09-13 16:51:46 -0500418 if (cpu_has_rixi) {
David Daney6dd93442010-02-10 15:12:47 -0800419 /*
420 * Enable the no read, no exec bits, and enable large virtual
421 * address.
422 */
423 u32 pg = PG_RIE | PG_XIE;
424#ifdef CONFIG_64BIT
425 pg |= PG_ELPA;
426#endif
427 write_c0_pagegrain(pg);
428 }
429
Ralf Baechle70342282013-01-22 12:59:30 +0100430 /* From this point on the ARC firmware is dead. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431 local_flush_tlb_all();
432
Thiemo Seuferc6281ed2006-03-14 14:35:27 +0000433 /* Did I tell you that ARC SUCKS? */
434
Ralf Baechle41c594a2006-04-05 09:45:45 +0100435 if (ntlb) {
436 if (ntlb > 1 && ntlb <= current_cpu_data.tlbsize) {
437 int wired = current_cpu_data.tlbsize - ntlb;
438 write_c0_wired(wired);
439 write_c0_index(wired-1);
Ralf Baechle49a89ef2007-10-11 23:46:15 +0100440 printk("Restricting TLB to %d entries\n", ntlb);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100441 } else
442 printk("Ignoring invalid argument ntlb=%d\n", ntlb);
443 }
444
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 build_tlb_refill_handler();
446}