blob: 57a991b9c0530a0f82268853c74a6feb2411b883 [file] [log] [blame]
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +01001#ifndef _AM_X86_MPSPEC_H
2#define _AM_X86_MPSPEC_H
3
Ingo Molnar86c98352008-03-28 11:59:57 +01004#include <linux/init.h>
5
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +01006#include <asm/mpspec_def.h>
7
Thomas Gleixner96a388d2007-10-11 11:20:03 +02008#ifdef CONFIG_X86_32
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +01009#include <mach_mpspec.h>
10
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010011extern unsigned int def_to_bigsmp;
12extern int apic_version[MAX_APICS];
Thomas Gleixnerae9d9832008-01-30 13:30:36 +010013extern u8 apicid_2_node[];
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010014extern int pic_mode;
15
Thomas Gleixnerae9d9832008-01-30 13:30:36 +010016#define MAX_APICID 256
17
Thomas Gleixner96a388d2007-10-11 11:20:03 +020018#else
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010019
20#define MAX_MP_BUSSES 256
21/* Each PCI slot may be a combo card with its own bus. 4 IRQ pins per slot. */
22#define MAX_IRQ_SOURCES (MAX_MP_BUSSES * 4)
23
Yinghai Lu8643f9d2008-02-19 03:21:06 -080024extern void early_find_smp_config(void);
25extern void early_get_smp_config(void);
26
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010027#endif
28
Alexey Starikovskiyc0a282c2008-03-20 14:55:02 +030029#if defined(CONFIG_MCA) || defined(CONFIG_EISA)
30extern int mp_bus_id_to_type[MAX_MP_BUSSES];
31#endif
32
Alexey Starikovskiya6333c32008-03-20 14:54:09 +030033extern DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
Alexey Starikovskiyc0a282c2008-03-20 14:55:02 +030034
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010035extern int mp_bus_id_to_pci_bus[MAX_MP_BUSSES];
36
37extern unsigned int boot_cpu_physical_apicid;
38extern int smp_found_config;
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010039extern int mpc_default_type;
40extern unsigned long mp_lapic_addr;
41
42extern void find_smp_config(void);
43extern void get_smp_config(void);
44
Alexey Starikovskiy903dcb52008-03-27 23:55:22 +030045void __cpuinit generic_processor_info(int apicid, int version);
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010046#ifdef CONFIG_ACPI
Jack Steinera65d1d62008-03-28 14:12:08 -050047extern void mp_register_ioapic(int id, u32 address, u32 gsi_base);
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010048extern void mp_override_legacy_irq(u8 bus_irq, u8 polarity, u8 trigger,
49 u32 gsi);
50extern void mp_config_acpi_legacy_irqs(void);
51extern int mp_register_gsi(u32 gsi, int edge_level, int active_high_low);
52#endif /* CONFIG_ACPI */
53
54#define PHYSID_ARRAY_SIZE BITS_TO_LONGS(MAX_APICS)
55
Joe Perches30971e12008-03-23 01:02:49 -070056struct physid_mask {
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010057 unsigned long mask[PHYSID_ARRAY_SIZE];
58};
59
60typedef struct physid_mask physid_mask_t;
61
62#define physid_set(physid, map) set_bit(physid, (map).mask)
63#define physid_clear(physid, map) clear_bit(physid, (map).mask)
64#define physid_isset(physid, map) test_bit(physid, (map).mask)
Joe Perches30971e12008-03-23 01:02:49 -070065#define physid_test_and_set(physid, map) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010066 test_and_set_bit(physid, (map).mask)
67
Joe Perches30971e12008-03-23 01:02:49 -070068#define physids_and(dst, src1, src2) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010069 bitmap_and((dst).mask, (src1).mask, (src2).mask, MAX_APICS)
70
Joe Perches30971e12008-03-23 01:02:49 -070071#define physids_or(dst, src1, src2) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010072 bitmap_or((dst).mask, (src1).mask, (src2).mask, MAX_APICS)
73
Joe Perches30971e12008-03-23 01:02:49 -070074#define physids_clear(map) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010075 bitmap_zero((map).mask, MAX_APICS)
76
Joe Perches30971e12008-03-23 01:02:49 -070077#define physids_complement(dst, src) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010078 bitmap_complement((dst).mask, (src).mask, MAX_APICS)
79
Joe Perches30971e12008-03-23 01:02:49 -070080#define physids_empty(map) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010081 bitmap_empty((map).mask, MAX_APICS)
82
Joe Perches30971e12008-03-23 01:02:49 -070083#define physids_equal(map1, map2) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010084 bitmap_equal((map1).mask, (map2).mask, MAX_APICS)
85
Joe Perches30971e12008-03-23 01:02:49 -070086#define physids_weight(map) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010087 bitmap_weight((map).mask, MAX_APICS)
88
Joe Perches30971e12008-03-23 01:02:49 -070089#define physids_shift_right(d, s, n) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010090 bitmap_shift_right((d).mask, (s).mask, n, MAX_APICS)
91
Joe Perches30971e12008-03-23 01:02:49 -070092#define physids_shift_left(d, s, n) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010093 bitmap_shift_left((d).mask, (s).mask, n, MAX_APICS)
94
95#define physids_coerce(map) ((map).mask[0])
96
97#define physids_promote(physids) \
98 ({ \
99 physid_mask_t __physid_mask = PHYSID_MASK_NONE; \
100 __physid_mask.mask[0] = physids; \
101 __physid_mask; \
102 })
103
104#define physid_mask_of_physid(physid) \
105 ({ \
106 physid_mask_t __physid_mask = PHYSID_MASK_NONE; \
107 physid_set(physid, __physid_mask); \
108 __physid_mask; \
109 })
110
111#define PHYSID_MASK_ALL { {[0 ... PHYSID_ARRAY_SIZE-1] = ~0UL} }
112#define PHYSID_MASK_NONE { {[0 ... PHYSID_ARRAY_SIZE-1] = 0UL} }
113
114extern physid_mask_t phys_cpu_present_map;
115
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200116#endif