blob: 00972eca04e7f5d4965f32fd0944c453f5291f07 [file] [log] [blame]
Richard Zhaob3d99682012-07-07 22:56:47 +08001/*
Peter Chen43f36342014-08-26 10:55:17 +08002 * Copyright 2012-2014 Freescale Semiconductor, Inc.
Richard Zhaob3d99682012-07-07 22:56:47 +08003 * Copyright (C) 2012 Marek Vasut <marex@denx.de>
4 * on behalf of DENX Software Engineering GmbH
5 *
6 * The code contained herein is licensed under the GNU General Public
7 * License. You may obtain a copy of the GNU General Public License
8 * Version 2 or later at the following locations:
9 *
10 * http://www.opensource.org/licenses/gpl-license.html
11 * http://www.gnu.org/copyleft/gpl.html
12 */
13
14#include <linux/module.h>
15#include <linux/kernel.h>
16#include <linux/platform_device.h>
17#include <linux/clk.h>
18#include <linux/usb/otg.h>
19#include <linux/stmp_device.h>
20#include <linux/delay.h>
21#include <linux/err.h>
22#include <linux/io.h>
Peter Chen24007802014-02-24 10:20:54 +080023#include <linux/of_device.h>
Peter Chen0d896532014-02-24 10:20:57 +080024#include <linux/regmap.h>
25#include <linux/mfd/syscon.h>
Richard Zhaob3d99682012-07-07 22:56:47 +080026
27#define DRIVER_NAME "mxs_phy"
28
29#define HW_USBPHY_PWD 0x00
30#define HW_USBPHY_CTRL 0x30
31#define HW_USBPHY_CTRL_SET 0x34
32#define HW_USBPHY_CTRL_CLR 0x38
33
Peter Chen3f126502014-02-24 10:21:02 +080034#define HW_USBPHY_DEBUG_SET 0x54
35#define HW_USBPHY_DEBUG_CLR 0x58
36
Peter Chen22db05e2014-02-24 10:20:59 +080037#define HW_USBPHY_IP 0x90
38#define HW_USBPHY_IP_SET 0x94
39#define HW_USBPHY_IP_CLR 0x98
40
Richard Zhaob3d99682012-07-07 22:56:47 +080041#define BM_USBPHY_CTRL_SFTRST BIT(31)
42#define BM_USBPHY_CTRL_CLKGATE BIT(30)
Peter Chen13644142014-02-24 10:20:55 +080043#define BM_USBPHY_CTRL_ENAUTOSET_USBCLKS BIT(26)
44#define BM_USBPHY_CTRL_ENAUTOCLR_USBCLKGATE BIT(25)
Peter Chen3f126502014-02-24 10:21:02 +080045#define BM_USBPHY_CTRL_ENVBUSCHG_WKUP BIT(23)
46#define BM_USBPHY_CTRL_ENIDCHG_WKUP BIT(22)
47#define BM_USBPHY_CTRL_ENDPDMCHG_WKUP BIT(21)
Peter Chen13644142014-02-24 10:20:55 +080048#define BM_USBPHY_CTRL_ENAUTOCLR_PHY_PWD BIT(20)
49#define BM_USBPHY_CTRL_ENAUTOCLR_CLKGATE BIT(19)
50#define BM_USBPHY_CTRL_ENAUTO_PWRON_PLL BIT(18)
Richard Zhaob3d99682012-07-07 22:56:47 +080051#define BM_USBPHY_CTRL_ENUTMILEVEL3 BIT(15)
52#define BM_USBPHY_CTRL_ENUTMILEVEL2 BIT(14)
53#define BM_USBPHY_CTRL_ENHOSTDISCONDETECT BIT(1)
54
Peter Chen22db05e2014-02-24 10:20:59 +080055#define BM_USBPHY_IP_FIX (BIT(17) | BIT(18))
56
Peter Chen3f126502014-02-24 10:21:02 +080057#define BM_USBPHY_DEBUG_CLKGATE BIT(30)
58
59/* Anatop Registers */
Peter Chenbf783432014-02-24 10:21:03 +080060#define ANADIG_ANA_MISC0 0x150
61#define ANADIG_ANA_MISC0_SET 0x154
62#define ANADIG_ANA_MISC0_CLR 0x158
63
Peter Chen3f126502014-02-24 10:21:02 +080064#define ANADIG_USB1_VBUS_DET_STAT 0x1c0
65#define ANADIG_USB2_VBUS_DET_STAT 0x220
66
67#define ANADIG_USB1_LOOPBACK_SET 0x1e4
68#define ANADIG_USB1_LOOPBACK_CLR 0x1e8
69#define ANADIG_USB2_LOOPBACK_SET 0x244
70#define ANADIG_USB2_LOOPBACK_CLR 0x248
71
Peter Chenbf783432014-02-24 10:21:03 +080072#define BM_ANADIG_ANA_MISC0_STOP_MODE_CONFIG BIT(12)
73#define BM_ANADIG_ANA_MISC0_STOP_MODE_CONFIG_SL BIT(11)
74
Peter Chen3f126502014-02-24 10:21:02 +080075#define BM_ANADIG_USB1_VBUS_DET_STAT_VBUS_VALID BIT(3)
76#define BM_ANADIG_USB2_VBUS_DET_STAT_VBUS_VALID BIT(3)
77
78#define BM_ANADIG_USB1_LOOPBACK_UTMI_DIG_TST1 BIT(2)
79#define BM_ANADIG_USB1_LOOPBACK_TSTI_TX_EN BIT(5)
80#define BM_ANADIG_USB2_LOOPBACK_UTMI_DIG_TST1 BIT(2)
81#define BM_ANADIG_USB2_LOOPBACK_TSTI_TX_EN BIT(5)
82
Peter Chen24007802014-02-24 10:20:54 +080083#define to_mxs_phy(p) container_of((p), struct mxs_phy, phy)
84
85/* Do disconnection between PHY and controller without vbus */
86#define MXS_PHY_DISCONNECT_LINE_WITHOUT_VBUS BIT(0)
87
88/*
89 * The PHY will be in messy if there is a wakeup after putting
90 * bus to suspend (set portsc.suspendM) but before setting PHY to low
91 * power mode (set portsc.phcd).
92 */
93#define MXS_PHY_ABNORMAL_IN_SUSPEND BIT(1)
94
95/*
96 * The SOF sends too fast after resuming, it will cause disconnection
97 * between host and high speed device.
98 */
99#define MXS_PHY_SENDING_SOF_TOO_FAST BIT(2)
100
Peter Chen22db05e2014-02-24 10:20:59 +0800101/*
102 * IC has bug fixes logic, they include
103 * MXS_PHY_ABNORMAL_IN_SUSPEND and MXS_PHY_SENDING_SOF_TOO_FAST
104 * which are described at above flags, the RTL will handle it
105 * according to different versions.
106 */
107#define MXS_PHY_NEED_IP_FIX BIT(3)
108
Peter Chen24007802014-02-24 10:20:54 +0800109struct mxs_phy_data {
110 unsigned int flags;
111};
112
113static const struct mxs_phy_data imx23_phy_data = {
114 .flags = MXS_PHY_ABNORMAL_IN_SUSPEND | MXS_PHY_SENDING_SOF_TOO_FAST,
115};
116
117static const struct mxs_phy_data imx6q_phy_data = {
118 .flags = MXS_PHY_SENDING_SOF_TOO_FAST |
Peter Chen22db05e2014-02-24 10:20:59 +0800119 MXS_PHY_DISCONNECT_LINE_WITHOUT_VBUS |
120 MXS_PHY_NEED_IP_FIX,
Peter Chen24007802014-02-24 10:20:54 +0800121};
122
123static const struct mxs_phy_data imx6sl_phy_data = {
Peter Chen22db05e2014-02-24 10:20:59 +0800124 .flags = MXS_PHY_DISCONNECT_LINE_WITHOUT_VBUS |
125 MXS_PHY_NEED_IP_FIX,
Peter Chen24007802014-02-24 10:20:54 +0800126};
127
Peter Chen43f36342014-08-26 10:55:17 +0800128static const struct mxs_phy_data imx6sx_phy_data = {
129 .flags = MXS_PHY_DISCONNECT_LINE_WITHOUT_VBUS |
130 MXS_PHY_NEED_IP_FIX,
131};
132
Peter Chen24007802014-02-24 10:20:54 +0800133static const struct of_device_id mxs_phy_dt_ids[] = {
Peter Chen43f36342014-08-26 10:55:17 +0800134 { .compatible = "fsl,imx6sx-usbphy", .data = &imx6sx_phy_data, },
Peter Chen24007802014-02-24 10:20:54 +0800135 { .compatible = "fsl,imx6sl-usbphy", .data = &imx6sl_phy_data, },
136 { .compatible = "fsl,imx6q-usbphy", .data = &imx6q_phy_data, },
137 { .compatible = "fsl,imx23-usbphy", .data = &imx23_phy_data, },
138 { /* sentinel */ }
139};
140MODULE_DEVICE_TABLE(of, mxs_phy_dt_ids);
141
Richard Zhaob3d99682012-07-07 22:56:47 +0800142struct mxs_phy {
143 struct usb_phy phy;
144 struct clk *clk;
Peter Chen24007802014-02-24 10:20:54 +0800145 const struct mxs_phy_data *data;
Peter Chen0d896532014-02-24 10:20:57 +0800146 struct regmap *regmap_anatop;
Peter Chen83be1812014-02-24 10:21:00 +0800147 int port_id;
Richard Zhaob3d99682012-07-07 22:56:47 +0800148};
149
Peter Chenbf783432014-02-24 10:21:03 +0800150static inline bool is_imx6q_phy(struct mxs_phy *mxs_phy)
151{
152 return mxs_phy->data == &imx6q_phy_data;
153}
154
155static inline bool is_imx6sl_phy(struct mxs_phy *mxs_phy)
156{
157 return mxs_phy->data == &imx6sl_phy_data;
158}
159
Peter Chen47d18452014-02-24 10:21:04 +0800160/*
161 * PHY needs some 32K cycles to switch from 32K clock to
162 * bus (such as AHB/AXI, etc) clock.
163 */
164static void mxs_phy_clock_switch_delay(void)
165{
166 usleep_range(300, 400);
167}
168
Fabio Estevam51e563e2013-07-03 16:34:13 -0300169static int mxs_phy_hw_init(struct mxs_phy *mxs_phy)
Richard Zhaob3d99682012-07-07 22:56:47 +0800170{
Fabio Estevam51e563e2013-07-03 16:34:13 -0300171 int ret;
Richard Zhaob3d99682012-07-07 22:56:47 +0800172 void __iomem *base = mxs_phy->phy.io_priv;
173
Fabio Estevam51e563e2013-07-03 16:34:13 -0300174 ret = stmp_reset_block(base + HW_USBPHY_CTRL);
175 if (ret)
176 return ret;
Richard Zhaob3d99682012-07-07 22:56:47 +0800177
178 /* Power up the PHY */
Marc Kleine-Buddeb5a726b2013-02-28 11:52:30 +0100179 writel(0, base + HW_USBPHY_PWD);
Richard Zhaob3d99682012-07-07 22:56:47 +0800180
Peter Chen13644142014-02-24 10:20:55 +0800181 /*
182 * USB PHY Ctrl Setting
183 * - Auto clock/power on
184 * - Enable full/low speed support
185 */
186 writel(BM_USBPHY_CTRL_ENAUTOSET_USBCLKS |
187 BM_USBPHY_CTRL_ENAUTOCLR_USBCLKGATE |
188 BM_USBPHY_CTRL_ENAUTOCLR_PHY_PWD |
189 BM_USBPHY_CTRL_ENAUTOCLR_CLKGATE |
190 BM_USBPHY_CTRL_ENAUTO_PWRON_PLL |
191 BM_USBPHY_CTRL_ENUTMILEVEL2 |
192 BM_USBPHY_CTRL_ENUTMILEVEL3,
Marc Kleine-Buddeb5a726b2013-02-28 11:52:30 +0100193 base + HW_USBPHY_CTRL_SET);
Fabio Estevam51e563e2013-07-03 16:34:13 -0300194
Peter Chen22db05e2014-02-24 10:20:59 +0800195 if (mxs_phy->data->flags & MXS_PHY_NEED_IP_FIX)
196 writel(BM_USBPHY_IP_FIX, base + HW_USBPHY_IP_SET);
197
Fabio Estevam51e563e2013-07-03 16:34:13 -0300198 return 0;
Richard Zhaob3d99682012-07-07 22:56:47 +0800199}
200
Peter Chen3f126502014-02-24 10:21:02 +0800201/* Return true if the vbus is there */
202static bool mxs_phy_get_vbus_status(struct mxs_phy *mxs_phy)
203{
204 unsigned int vbus_value;
205
206 if (mxs_phy->port_id == 0)
207 regmap_read(mxs_phy->regmap_anatop,
208 ANADIG_USB1_VBUS_DET_STAT,
209 &vbus_value);
210 else if (mxs_phy->port_id == 1)
211 regmap_read(mxs_phy->regmap_anatop,
212 ANADIG_USB2_VBUS_DET_STAT,
213 &vbus_value);
214
215 if (vbus_value & BM_ANADIG_USB1_VBUS_DET_STAT_VBUS_VALID)
216 return true;
217 else
218 return false;
219}
220
221static void __mxs_phy_disconnect_line(struct mxs_phy *mxs_phy, bool disconnect)
222{
223 void __iomem *base = mxs_phy->phy.io_priv;
224 u32 reg;
225
226 if (disconnect)
227 writel_relaxed(BM_USBPHY_DEBUG_CLKGATE,
228 base + HW_USBPHY_DEBUG_CLR);
229
230 if (mxs_phy->port_id == 0) {
231 reg = disconnect ? ANADIG_USB1_LOOPBACK_SET
232 : ANADIG_USB1_LOOPBACK_CLR;
233 regmap_write(mxs_phy->regmap_anatop, reg,
234 BM_ANADIG_USB1_LOOPBACK_UTMI_DIG_TST1 |
235 BM_ANADIG_USB1_LOOPBACK_TSTI_TX_EN);
236 } else if (mxs_phy->port_id == 1) {
237 reg = disconnect ? ANADIG_USB2_LOOPBACK_SET
238 : ANADIG_USB2_LOOPBACK_CLR;
239 regmap_write(mxs_phy->regmap_anatop, reg,
240 BM_ANADIG_USB2_LOOPBACK_UTMI_DIG_TST1 |
241 BM_ANADIG_USB2_LOOPBACK_TSTI_TX_EN);
242 }
243
244 if (!disconnect)
245 writel_relaxed(BM_USBPHY_DEBUG_CLKGATE,
246 base + HW_USBPHY_DEBUG_SET);
247
248 /* Delay some time, and let Linestate be SE0 for controller */
249 if (disconnect)
250 usleep_range(500, 1000);
251}
252
253static void mxs_phy_disconnect_line(struct mxs_phy *mxs_phy, bool on)
254{
255 bool vbus_is_on = false;
256
257 /* If the SoCs don't need to disconnect line without vbus, quit */
258 if (!(mxs_phy->data->flags & MXS_PHY_DISCONNECT_LINE_WITHOUT_VBUS))
259 return;
260
261 /* If the SoCs don't have anatop, quit */
262 if (!mxs_phy->regmap_anatop)
263 return;
264
265 vbus_is_on = mxs_phy_get_vbus_status(mxs_phy);
266
267 if (on && !vbus_is_on)
268 __mxs_phy_disconnect_line(mxs_phy, true);
269 else
270 __mxs_phy_disconnect_line(mxs_phy, false);
271
272}
273
Richard Zhaob3d99682012-07-07 22:56:47 +0800274static int mxs_phy_init(struct usb_phy *phy)
275{
Fabio Estevam67c21fc2013-12-02 01:02:34 -0200276 int ret;
Richard Zhaob3d99682012-07-07 22:56:47 +0800277 struct mxs_phy *mxs_phy = to_mxs_phy(phy);
278
Peter Chen47d18452014-02-24 10:21:04 +0800279 mxs_phy_clock_switch_delay();
Fabio Estevam67c21fc2013-12-02 01:02:34 -0200280 ret = clk_prepare_enable(mxs_phy->clk);
281 if (ret)
282 return ret;
283
Fabio Estevam51e563e2013-07-03 16:34:13 -0300284 return mxs_phy_hw_init(mxs_phy);
Richard Zhaob3d99682012-07-07 22:56:47 +0800285}
286
287static void mxs_phy_shutdown(struct usb_phy *phy)
288{
289 struct mxs_phy *mxs_phy = to_mxs_phy(phy);
290
Marc Kleine-Buddeb5a726b2013-02-28 11:52:30 +0100291 writel(BM_USBPHY_CTRL_CLKGATE,
292 phy->io_priv + HW_USBPHY_CTRL_SET);
Richard Zhaob3d99682012-07-07 22:56:47 +0800293
294 clk_disable_unprepare(mxs_phy->clk);
295}
296
Peter Chen04a62212013-01-10 16:35:53 +0800297static int mxs_phy_suspend(struct usb_phy *x, int suspend)
298{
Fabio Estevam67c21fc2013-12-02 01:02:34 -0200299 int ret;
Peter Chen04a62212013-01-10 16:35:53 +0800300 struct mxs_phy *mxs_phy = to_mxs_phy(x);
301
302 if (suspend) {
Marc Kleine-Buddeb5a726b2013-02-28 11:52:30 +0100303 writel(0xffffffff, x->io_priv + HW_USBPHY_PWD);
304 writel(BM_USBPHY_CTRL_CLKGATE,
305 x->io_priv + HW_USBPHY_CTRL_SET);
Peter Chen04a62212013-01-10 16:35:53 +0800306 clk_disable_unprepare(mxs_phy->clk);
307 } else {
Peter Chen47d18452014-02-24 10:21:04 +0800308 mxs_phy_clock_switch_delay();
Fabio Estevam67c21fc2013-12-02 01:02:34 -0200309 ret = clk_prepare_enable(mxs_phy->clk);
310 if (ret)
311 return ret;
Marc Kleine-Buddeb5a726b2013-02-28 11:52:30 +0100312 writel(BM_USBPHY_CTRL_CLKGATE,
313 x->io_priv + HW_USBPHY_CTRL_CLR);
314 writel(0, x->io_priv + HW_USBPHY_PWD);
Peter Chen04a62212013-01-10 16:35:53 +0800315 }
316
317 return 0;
318}
319
Peter Chen3f126502014-02-24 10:21:02 +0800320static int mxs_phy_set_wakeup(struct usb_phy *x, bool enabled)
321{
322 struct mxs_phy *mxs_phy = to_mxs_phy(x);
323 u32 value = BM_USBPHY_CTRL_ENVBUSCHG_WKUP |
324 BM_USBPHY_CTRL_ENDPDMCHG_WKUP |
325 BM_USBPHY_CTRL_ENIDCHG_WKUP;
326 if (enabled) {
327 mxs_phy_disconnect_line(mxs_phy, true);
328 writel_relaxed(value, x->io_priv + HW_USBPHY_CTRL_SET);
329 } else {
330 writel_relaxed(value, x->io_priv + HW_USBPHY_CTRL_CLR);
331 mxs_phy_disconnect_line(mxs_phy, false);
332 }
333
334 return 0;
335}
336
Peter Chenac965112012-11-09 09:44:44 +0800337static int mxs_phy_on_connect(struct usb_phy *phy,
338 enum usb_device_speed speed)
Richard Zhaob3d99682012-07-07 22:56:47 +0800339{
Peter Chenf6a15822014-02-24 10:20:58 +0800340 dev_dbg(phy->dev, "%s device has connected\n",
341 (speed == USB_SPEED_HIGH) ? "HS" : "FS/LS");
Richard Zhaob3d99682012-07-07 22:56:47 +0800342
Peter Chenac965112012-11-09 09:44:44 +0800343 if (speed == USB_SPEED_HIGH)
Marc Kleine-Buddeb5a726b2013-02-28 11:52:30 +0100344 writel(BM_USBPHY_CTRL_ENHOSTDISCONDETECT,
345 phy->io_priv + HW_USBPHY_CTRL_SET);
Richard Zhaob3d99682012-07-07 22:56:47 +0800346
347 return 0;
348}
349
Peter Chenac965112012-11-09 09:44:44 +0800350static int mxs_phy_on_disconnect(struct usb_phy *phy,
351 enum usb_device_speed speed)
Richard Zhaob3d99682012-07-07 22:56:47 +0800352{
Peter Chenf6a15822014-02-24 10:20:58 +0800353 dev_dbg(phy->dev, "%s device has disconnected\n",
354 (speed == USB_SPEED_HIGH) ? "HS" : "FS/LS");
Richard Zhaob3d99682012-07-07 22:56:47 +0800355
Peter Chenac965112012-11-09 09:44:44 +0800356 if (speed == USB_SPEED_HIGH)
Marc Kleine-Buddeb5a726b2013-02-28 11:52:30 +0100357 writel(BM_USBPHY_CTRL_ENHOSTDISCONDETECT,
358 phy->io_priv + HW_USBPHY_CTRL_CLR);
Richard Zhaob3d99682012-07-07 22:56:47 +0800359
360 return 0;
361}
362
363static int mxs_phy_probe(struct platform_device *pdev)
364{
365 struct resource *res;
366 void __iomem *base;
367 struct clk *clk;
368 struct mxs_phy *mxs_phy;
Sascha Hauer25df6392013-02-27 15:16:30 +0100369 int ret;
Peter Chen24007802014-02-24 10:20:54 +0800370 const struct of_device_id *of_id =
371 of_match_device(mxs_phy_dt_ids, &pdev->dev);
Peter Chen0d896532014-02-24 10:20:57 +0800372 struct device_node *np = pdev->dev.of_node;
Richard Zhaob3d99682012-07-07 22:56:47 +0800373
374 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Reding148e1132013-01-21 11:09:22 +0100375 base = devm_ioremap_resource(&pdev->dev, res);
376 if (IS_ERR(base))
377 return PTR_ERR(base);
Richard Zhaob3d99682012-07-07 22:56:47 +0800378
379 clk = devm_clk_get(&pdev->dev, NULL);
380 if (IS_ERR(clk)) {
381 dev_err(&pdev->dev,
382 "can't get the clock, err=%ld", PTR_ERR(clk));
383 return PTR_ERR(clk);
384 }
385
386 mxs_phy = devm_kzalloc(&pdev->dev, sizeof(*mxs_phy), GFP_KERNEL);
387 if (!mxs_phy) {
388 dev_err(&pdev->dev, "Failed to allocate USB PHY structure!\n");
389 return -ENOMEM;
390 }
391
Peter Chen0d896532014-02-24 10:20:57 +0800392 /* Some SoCs don't have anatop registers */
393 if (of_get_property(np, "fsl,anatop", NULL)) {
394 mxs_phy->regmap_anatop = syscon_regmap_lookup_by_phandle
395 (np, "fsl,anatop");
396 if (IS_ERR(mxs_phy->regmap_anatop)) {
397 dev_dbg(&pdev->dev,
398 "failed to find regmap for anatop\n");
399 return PTR_ERR(mxs_phy->regmap_anatop);
400 }
401 }
402
Peter Chen83be1812014-02-24 10:21:00 +0800403 ret = of_alias_get_id(np, "usbphy");
404 if (ret < 0)
405 dev_dbg(&pdev->dev, "failed to get alias id, errno %d\n", ret);
406 mxs_phy->port_id = ret;
407
Richard Zhaob3d99682012-07-07 22:56:47 +0800408 mxs_phy->phy.io_priv = base;
409 mxs_phy->phy.dev = &pdev->dev;
410 mxs_phy->phy.label = DRIVER_NAME;
411 mxs_phy->phy.init = mxs_phy_init;
412 mxs_phy->phy.shutdown = mxs_phy_shutdown;
Peter Chen04a62212013-01-10 16:35:53 +0800413 mxs_phy->phy.set_suspend = mxs_phy_suspend;
Richard Zhaob3d99682012-07-07 22:56:47 +0800414 mxs_phy->phy.notify_connect = mxs_phy_on_connect;
415 mxs_phy->phy.notify_disconnect = mxs_phy_on_disconnect;
Michael Grzeschik4e0aa632013-05-15 15:03:14 +0200416 mxs_phy->phy.type = USB_PHY_TYPE_USB2;
Peter Chen3f126502014-02-24 10:21:02 +0800417 mxs_phy->phy.set_wakeup = mxs_phy_set_wakeup;
Richard Zhaob3d99682012-07-07 22:56:47 +0800418
Richard Zhaob3d99682012-07-07 22:56:47 +0800419 mxs_phy->clk = clk;
Peter Chen24007802014-02-24 10:20:54 +0800420 mxs_phy->data = of_id->data;
Richard Zhaob3d99682012-07-07 22:56:47 +0800421
Jisheng Zhang97a27f72013-11-07 10:55:49 +0800422 platform_set_drvdata(pdev, mxs_phy);
Richard Zhaob3d99682012-07-07 22:56:47 +0800423
Peter Chenbf783432014-02-24 10:21:03 +0800424 device_set_wakeup_capable(&pdev->dev, true);
425
Sascha Hauer25df6392013-02-27 15:16:30 +0100426 ret = usb_add_phy_dev(&mxs_phy->phy);
427 if (ret)
428 return ret;
429
Richard Zhaob3d99682012-07-07 22:56:47 +0800430 return 0;
431}
432
Bill Pembertonfb4e98a2012-11-19 13:26:20 -0500433static int mxs_phy_remove(struct platform_device *pdev)
Richard Zhaob3d99682012-07-07 22:56:47 +0800434{
Sascha Hauer25df6392013-02-27 15:16:30 +0100435 struct mxs_phy *mxs_phy = platform_get_drvdata(pdev);
436
437 usb_remove_phy(&mxs_phy->phy);
438
Richard Zhaob3d99682012-07-07 22:56:47 +0800439 return 0;
440}
441
Peter Chenbf783432014-02-24 10:21:03 +0800442#ifdef CONFIG_PM_SLEEP
443static void mxs_phy_enable_ldo_in_suspend(struct mxs_phy *mxs_phy, bool on)
444{
445 unsigned int reg = on ? ANADIG_ANA_MISC0_SET : ANADIG_ANA_MISC0_CLR;
446
447 /* If the SoCs don't have anatop, quit */
448 if (!mxs_phy->regmap_anatop)
449 return;
450
451 if (is_imx6q_phy(mxs_phy))
452 regmap_write(mxs_phy->regmap_anatop, reg,
453 BM_ANADIG_ANA_MISC0_STOP_MODE_CONFIG);
454 else if (is_imx6sl_phy(mxs_phy))
455 regmap_write(mxs_phy->regmap_anatop,
456 reg, BM_ANADIG_ANA_MISC0_STOP_MODE_CONFIG_SL);
457}
458
459static int mxs_phy_system_suspend(struct device *dev)
460{
461 struct mxs_phy *mxs_phy = dev_get_drvdata(dev);
462
463 if (device_may_wakeup(dev))
464 mxs_phy_enable_ldo_in_suspend(mxs_phy, true);
465
466 return 0;
467}
468
469static int mxs_phy_system_resume(struct device *dev)
470{
471 struct mxs_phy *mxs_phy = dev_get_drvdata(dev);
472
473 if (device_may_wakeup(dev))
474 mxs_phy_enable_ldo_in_suspend(mxs_phy, false);
475
476 return 0;
477}
478#endif /* CONFIG_PM_SLEEP */
479
480static SIMPLE_DEV_PM_OPS(mxs_phy_pm, mxs_phy_system_suspend,
481 mxs_phy_system_resume);
482
Richard Zhaob3d99682012-07-07 22:56:47 +0800483static struct platform_driver mxs_phy_driver = {
484 .probe = mxs_phy_probe,
Bill Pemberton76904172012-11-19 13:21:08 -0500485 .remove = mxs_phy_remove,
Richard Zhaob3d99682012-07-07 22:56:47 +0800486 .driver = {
487 .name = DRIVER_NAME,
488 .owner = THIS_MODULE,
489 .of_match_table = mxs_phy_dt_ids,
Peter Chenbf783432014-02-24 10:21:03 +0800490 .pm = &mxs_phy_pm,
Richard Zhaob3d99682012-07-07 22:56:47 +0800491 },
492};
493
494static int __init mxs_phy_module_init(void)
495{
496 return platform_driver_register(&mxs_phy_driver);
497}
498postcore_initcall(mxs_phy_module_init);
499
500static void __exit mxs_phy_module_exit(void)
501{
502 platform_driver_unregister(&mxs_phy_driver);
503}
504module_exit(mxs_phy_module_exit);
505
506MODULE_ALIAS("platform:mxs-usb-phy");
507MODULE_AUTHOR("Marek Vasut <marex@denx.de>");
508MODULE_AUTHOR("Richard Zhao <richard.zhao@freescale.com>");
509MODULE_DESCRIPTION("Freescale MXS USB PHY driver");
510MODULE_LICENSE("GPL");