blob: fcfd63efe55a634cc5ca2dc6084f5d933e40720d [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -04002 * Copyright (c) 2008-2010 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef HW_H
18#define HW_H
19
20#include <linux/if_ether.h>
21#include <linux/delay.h>
Sujith394cf0a2009-02-09 13:26:54 +053022#include <linux/io.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070023
Sujith394cf0a2009-02-09 13:26:54 +053024#include "mac.h"
25#include "ani.h"
26#include "eeprom.h"
27#include "calib.h"
Sujith394cf0a2009-02-09 13:26:54 +053028#include "reg.h"
29#include "phy.h"
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070030#include "btcoex.h"
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -080031
Luis R. Rodriguez203c4802009-03-30 22:30:33 -040032#include "../regd.h"
Bob Copeland3a702e42009-03-30 22:30:29 -040033
Sujith394cf0a2009-02-09 13:26:54 +053034#define ATHEROS_VENDOR_ID 0x168c
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040035
Sujith394cf0a2009-02-09 13:26:54 +053036#define AR5416_DEVID_PCI 0x0023
37#define AR5416_DEVID_PCIE 0x0024
38#define AR9160_DEVID_PCI 0x0027
39#define AR9280_DEVID_PCI 0x0029
40#define AR9280_DEVID_PCIE 0x002a
41#define AR9285_DEVID_PCIE 0x002b
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -050042#define AR2427_DEVID_PCIE 0x002c
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -040043#define AR9287_DEVID_PCI 0x002d
44#define AR9287_DEVID_PCIE 0x002e
45#define AR9300_DEVID_PCIE 0x0030
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -080046#define AR9300_DEVID_AR9485_PCIE 0x0032
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040047
Sujith394cf0a2009-02-09 13:26:54 +053048#define AR5416_AR9100_DEVID 0x000b
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040049
Sujith394cf0a2009-02-09 13:26:54 +053050#define AR_SUBVENDOR_ID_NOG 0x0e11
51#define AR_SUBVENDOR_ID_NEW_A 0x7065
52#define AR5416_MAGIC 0x19641014
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070053
Vasanthakumar Thiagarajanfe129462009-09-09 15:25:50 +053054#define AR9280_COEX2WIRE_SUBSYSID 0x309b
55#define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
56#define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
57
Luis R. Rodrigueze3d01bf2009-09-13 23:11:13 -070058#define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
59
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070060#define ATH_DEFAULT_NOISE_FLOOR -95
61
John W. Linville04658fb2009-11-13 13:12:59 -050062#define ATH9K_RSSI_BAD -128
Luis R. Rodriguez990b70a2009-09-13 23:55:05 -070063
Felix Fietkaucac42202010-10-09 02:39:30 +020064#define ATH9K_NUM_CHANNELS 38
65
Sujith394cf0a2009-02-09 13:26:54 +053066/* Register read/write primitives */
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -070067#define REG_WRITE(_ah, _reg, _val) \
68 ath9k_hw_common(_ah)->ops->write((_ah), (_val), (_reg))
69
70#define REG_READ(_ah, _reg) \
71 ath9k_hw_common(_ah)->ops->read((_ah), (_reg))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070072
Sujith20b3efd2010-04-16 11:53:55 +053073#define ENABLE_REGWRITE_BUFFER(_ah) \
74 do { \
Felix Fietkau435c1612010-10-05 12:03:42 +020075 if (ath9k_hw_common(_ah)->ops->enable_write_buffer) \
Sujith20b3efd2010-04-16 11:53:55 +053076 ath9k_hw_common(_ah)->ops->enable_write_buffer((_ah)); \
77 } while (0)
78
Sujith20b3efd2010-04-16 11:53:55 +053079#define REGWRITE_BUFFER_FLUSH(_ah) \
80 do { \
Felix Fietkau435c1612010-10-05 12:03:42 +020081 if (ath9k_hw_common(_ah)->ops->write_flush) \
Sujith20b3efd2010-04-16 11:53:55 +053082 ath9k_hw_common(_ah)->ops->write_flush((_ah)); \
83 } while (0)
84
Sujith394cf0a2009-02-09 13:26:54 +053085#define SM(_v, _f) (((_v) << _f##_S) & _f)
86#define MS(_v, _f) (((_v) & _f) >> _f##_S)
87#define REG_RMW(_a, _r, _set, _clr) \
88 REG_WRITE(_a, _r, (REG_READ(_a, _r) & ~(_clr)) | (_set))
89#define REG_RMW_FIELD(_a, _r, _f, _v) \
90 REG_WRITE(_a, _r, \
91 (REG_READ(_a, _r) & ~_f) | (((_v) << _f##_S) & _f))
Luis R. Rodriguez1547da32010-04-15 17:39:15 -040092#define REG_READ_FIELD(_a, _r, _f) \
93 (((REG_READ(_a, _r) & _f) >> _f##_S))
Sujith394cf0a2009-02-09 13:26:54 +053094#define REG_SET_BIT(_a, _r, _f) \
95 REG_WRITE(_a, _r, REG_READ(_a, _r) | _f)
96#define REG_CLR_BIT(_a, _r, _f) \
97 REG_WRITE(_a, _r, REG_READ(_a, _r) & ~_f)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070098
Sujith394cf0a2009-02-09 13:26:54 +053099#define DO_DELAY(x) do { \
100 if ((++(x) % 64) == 0) \
101 udelay(1); \
102 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700103
Sujith394cf0a2009-02-09 13:26:54 +0530104#define REG_WRITE_ARRAY(iniarray, column, regWr) do { \
105 int r; \
106 for (r = 0; r < ((iniarray)->ia_rows); r++) { \
107 REG_WRITE(ah, INI_RA((iniarray), (r), 0), \
108 INI_RA((iniarray), r, (column))); \
109 DO_DELAY(regWr); \
110 } \
111 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700112
Sujith394cf0a2009-02-09 13:26:54 +0530113#define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
114#define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
115#define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
116#define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530117#define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
Sujith394cf0a2009-02-09 13:26:54 +0530118#define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
119#define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700120
Sujith394cf0a2009-02-09 13:26:54 +0530121#define AR_GPIOD_MASK 0x00001FFF
122#define AR_GPIO_BIT(_gpio) (1 << (_gpio))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700123
Sujith394cf0a2009-02-09 13:26:54 +0530124#define BASE_ACTIVATE_DELAY 100
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +0530125#define RTC_PLL_SETTLE_DELAY 100
Sujith394cf0a2009-02-09 13:26:54 +0530126#define COEF_SCALE_S 24
127#define HT40_CHANNEL_CENTER_SHIFT 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700128
Sujith394cf0a2009-02-09 13:26:54 +0530129#define ATH9K_ANTENNA0_CHAINMASK 0x1
130#define ATH9K_ANTENNA1_CHAINMASK 0x2
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700131
Sujith394cf0a2009-02-09 13:26:54 +0530132#define ATH9K_NUM_DMA_DEBUG_REGS 8
133#define ATH9K_NUM_QUEUES 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700134
Sujith394cf0a2009-02-09 13:26:54 +0530135#define MAX_RATE_POWER 63
Sujith0caa7b12009-02-16 13:23:20 +0530136#define AH_WAIT_TIMEOUT 100000 /* (us) */
Gabor Juhosf9b604f2009-06-21 00:02:15 +0200137#define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
Sujith394cf0a2009-02-09 13:26:54 +0530138#define AH_TIME_QUANTUM 10
139#define AR_KEYTABLE_SIZE 128
Sujithd8caa832009-09-17 09:25:45 +0530140#define POWER_UP_TIME 10000
Sujith394cf0a2009-02-09 13:26:54 +0530141#define SPUR_RSSI_THRESH 40
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700142
Sujith394cf0a2009-02-09 13:26:54 +0530143#define CAB_TIMEOUT_VAL 10
144#define BEACON_TIMEOUT_VAL 10
145#define MIN_BEACON_TIMEOUT_VAL 1
146#define SLEEP_SLOP 3
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700147
Sujith394cf0a2009-02-09 13:26:54 +0530148#define INIT_CONFIG_STATUS 0x00000000
149#define INIT_RSSI_THR 0x00000700
150#define INIT_BCON_CNTRL_REG 0x00000000
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700151
Sujith394cf0a2009-02-09 13:26:54 +0530152#define TU_TO_USEC(_tu) ((_tu) << 10)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700153
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -0400154#define ATH9K_HW_RX_HP_QDEPTH 16
155#define ATH9K_HW_RX_LP_QDEPTH 128
156
Felix Fietkau717f6be2010-06-12 00:34:00 -0400157#define PAPRD_GAIN_TABLE_ENTRIES 32
158#define PAPRD_TABLE_SZ 24
159
Felix Fietkau066dae92010-11-07 14:59:39 +0100160enum ath_hw_txq_subtype {
161 ATH_TXQ_AC_BE = 0,
162 ATH_TXQ_AC_BK = 1,
163 ATH_TXQ_AC_VI = 2,
164 ATH_TXQ_AC_VO = 3,
165};
166
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400167enum ath_ini_subsys {
168 ATH_INI_PRE = 0,
169 ATH_INI_CORE,
170 ATH_INI_POST,
171 ATH_INI_NUM_SPLIT,
172};
173
Sujith394cf0a2009-02-09 13:26:54 +0530174enum ath9k_hw_caps {
Felix Fietkau364734f2010-09-14 20:22:44 +0200175 ATH9K_HW_CAP_HT = BIT(0),
176 ATH9K_HW_CAP_RFSILENT = BIT(1),
177 ATH9K_HW_CAP_CST = BIT(2),
178 ATH9K_HW_CAP_ENHANCEDPM = BIT(3),
179 ATH9K_HW_CAP_AUTOSLEEP = BIT(4),
180 ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(5),
181 ATH9K_HW_CAP_EDMA = BIT(6),
182 ATH9K_HW_CAP_RAC_SUPPORTED = BIT(7),
183 ATH9K_HW_CAP_LDPC = BIT(8),
184 ATH9K_HW_CAP_FASTCLOCK = BIT(9),
185 ATH9K_HW_CAP_SGI_20 = BIT(10),
186 ATH9K_HW_CAP_PAPRD = BIT(11),
187 ATH9K_HW_CAP_ANT_DIV_COMB = BIT(12),
Felix Fietkaud4659912010-10-14 16:02:39 +0200188 ATH9K_HW_CAP_2GHZ = BIT(13),
189 ATH9K_HW_CAP_5GHZ = BIT(14),
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +0530190 ATH9K_HW_CAP_APM = BIT(15),
Sujith394cf0a2009-02-09 13:26:54 +0530191};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700192
Sujith394cf0a2009-02-09 13:26:54 +0530193struct ath9k_hw_capabilities {
194 u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
Sujith394cf0a2009-02-09 13:26:54 +0530195 u16 total_queues;
196 u16 keycache_size;
197 u16 low_5ghz_chan, high_5ghz_chan;
198 u16 low_2ghz_chan, high_2ghz_chan;
Sujith394cf0a2009-02-09 13:26:54 +0530199 u16 rts_aggr_limit;
200 u8 tx_chainmask;
201 u8 rx_chainmask;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -0800202 u8 max_txchains;
203 u8 max_rxchains;
Sujith394cf0a2009-02-09 13:26:54 +0530204 u16 tx_triglevel_max;
205 u16 reg_cap;
206 u8 num_gpio_pins;
207 u8 num_antcfg_2ghz;
208 u8 num_antcfg_5ghz;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -0400209 u8 rx_hp_qdepth;
210 u8 rx_lp_qdepth;
211 u8 rx_status_len;
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -0400212 u8 tx_desc_len;
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400213 u8 txs_len;
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -0800214 u16 pcie_lcr_offset;
215 bool pcie_lcr_extsync_en;
Sujith394cf0a2009-02-09 13:26:54 +0530216};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700217
Sujith394cf0a2009-02-09 13:26:54 +0530218struct ath9k_ops_config {
219 int dma_beacon_response_time;
220 int sw_beacon_response_time;
221 int additional_swba_backoff;
222 int ack_6mb;
Felix Fietkau41f3e542010-06-12 00:33:56 -0400223 u32 cwm_ignore_extcca;
Sujith394cf0a2009-02-09 13:26:54 +0530224 u8 pcie_powersave_enable;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400225 bool pcieSerDesWrite;
Sujith394cf0a2009-02-09 13:26:54 +0530226 u8 pcie_clock_req;
227 u32 pcie_waen;
Sujith394cf0a2009-02-09 13:26:54 +0530228 u8 analog_shiftreg;
229 u8 ht_enable;
230 u32 ofdm_trig_low;
231 u32 ofdm_trig_high;
232 u32 cck_trig_high;
233 u32 cck_trig_low;
234 u32 enable_ani;
Sujith394cf0a2009-02-09 13:26:54 +0530235 int serialize_regmode;
Sujith0ce024c2009-12-14 14:57:00 +0530236 bool rx_intr_mitigation;
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400237 bool tx_intr_mitigation;
Sujith394cf0a2009-02-09 13:26:54 +0530238#define SPUR_DISABLE 0
239#define SPUR_ENABLE_IOCTL 1
240#define SPUR_ENABLE_EEPROM 2
241#define AR_EEPROM_MODAL_SPURS 5
242#define AR_SPUR_5413_1 1640
243#define AR_SPUR_5413_2 1200
244#define AR_NO_SPUR 0x8000
245#define AR_BASE_FREQ_2GHZ 2300
246#define AR_BASE_FREQ_5GHZ 4900
247#define AR_SPUR_FEEQ_BOUND_HT40 19
248#define AR_SPUR_FEEQ_BOUND_HT20 10
249 int spurmode;
250 u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500251 u8 max_txtrig_level;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400252 u16 ani_poll_interval; /* ANI poll interval in ms */
Sujith394cf0a2009-02-09 13:26:54 +0530253};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700254
Sujith394cf0a2009-02-09 13:26:54 +0530255enum ath9k_int {
256 ATH9K_INT_RX = 0x00000001,
257 ATH9K_INT_RXDESC = 0x00000002,
Felix Fietkaub5c804752010-04-15 17:38:48 -0400258 ATH9K_INT_RXHP = 0x00000001,
259 ATH9K_INT_RXLP = 0x00000002,
Sujith394cf0a2009-02-09 13:26:54 +0530260 ATH9K_INT_RXNOFRM = 0x00000008,
261 ATH9K_INT_RXEOL = 0x00000010,
262 ATH9K_INT_RXORN = 0x00000020,
263 ATH9K_INT_TX = 0x00000040,
264 ATH9K_INT_TXDESC = 0x00000080,
265 ATH9K_INT_TIM_TIMER = 0x00000100,
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400266 ATH9K_INT_BB_WATCHDOG = 0x00000400,
Sujith394cf0a2009-02-09 13:26:54 +0530267 ATH9K_INT_TXURN = 0x00000800,
268 ATH9K_INT_MIB = 0x00001000,
269 ATH9K_INT_RXPHY = 0x00004000,
270 ATH9K_INT_RXKCM = 0x00008000,
271 ATH9K_INT_SWBA = 0x00010000,
272 ATH9K_INT_BMISS = 0x00040000,
273 ATH9K_INT_BNR = 0x00100000,
274 ATH9K_INT_TIM = 0x00200000,
275 ATH9K_INT_DTIM = 0x00400000,
276 ATH9K_INT_DTIMSYNC = 0x00800000,
277 ATH9K_INT_GPIO = 0x01000000,
278 ATH9K_INT_CABEND = 0x02000000,
Sujith4af9cf42009-02-12 10:06:47 +0530279 ATH9K_INT_TSFOOR = 0x04000000,
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530280 ATH9K_INT_GENTIMER = 0x08000000,
Sujith394cf0a2009-02-09 13:26:54 +0530281 ATH9K_INT_CST = 0x10000000,
282 ATH9K_INT_GTT = 0x20000000,
283 ATH9K_INT_FATAL = 0x40000000,
284 ATH9K_INT_GLOBAL = 0x80000000,
285 ATH9K_INT_BMISC = ATH9K_INT_TIM |
286 ATH9K_INT_DTIM |
287 ATH9K_INT_DTIMSYNC |
Sujith4af9cf42009-02-12 10:06:47 +0530288 ATH9K_INT_TSFOOR |
Sujith394cf0a2009-02-09 13:26:54 +0530289 ATH9K_INT_CABEND,
290 ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
291 ATH9K_INT_RXDESC |
292 ATH9K_INT_RXEOL |
293 ATH9K_INT_RXORN |
294 ATH9K_INT_TXURN |
295 ATH9K_INT_TXDESC |
296 ATH9K_INT_MIB |
297 ATH9K_INT_RXPHY |
298 ATH9K_INT_RXKCM |
299 ATH9K_INT_SWBA |
300 ATH9K_INT_BMISS |
301 ATH9K_INT_GPIO,
302 ATH9K_INT_NOCARD = 0xffffffff
303};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700304
Sujith394cf0a2009-02-09 13:26:54 +0530305#define CHANNEL_CW_INT 0x00002
306#define CHANNEL_CCK 0x00020
307#define CHANNEL_OFDM 0x00040
308#define CHANNEL_2GHZ 0x00080
309#define CHANNEL_5GHZ 0x00100
310#define CHANNEL_PASSIVE 0x00200
311#define CHANNEL_DYN 0x00400
312#define CHANNEL_HALF 0x04000
313#define CHANNEL_QUARTER 0x08000
314#define CHANNEL_HT20 0x10000
315#define CHANNEL_HT40PLUS 0x20000
316#define CHANNEL_HT40MINUS 0x40000
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700317
Sujith394cf0a2009-02-09 13:26:54 +0530318#define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
319#define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
320#define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
321#define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
322#define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
323#define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
324#define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
325#define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
326#define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
327#define CHANNEL_ALL \
328 (CHANNEL_OFDM| \
329 CHANNEL_CCK| \
330 CHANNEL_2GHZ | \
331 CHANNEL_5GHZ | \
332 CHANNEL_HT20 | \
333 CHANNEL_HT40PLUS | \
334 CHANNEL_HT40MINUS)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700335
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200336struct ath9k_hw_cal_data {
Sujith394cf0a2009-02-09 13:26:54 +0530337 u16 channel;
338 u32 channelFlags;
Sujith394cf0a2009-02-09 13:26:54 +0530339 int32_t CalValid;
Sujith394cf0a2009-02-09 13:26:54 +0530340 int8_t iCoff;
341 int8_t qCoff;
Felix Fietkau717f6be2010-06-12 00:34:00 -0400342 bool paprd_done;
Felix Fietkau4254bc12010-07-31 00:12:01 +0200343 bool nfcal_pending;
Felix Fietkau70cf1532010-08-02 15:53:14 +0200344 bool nfcal_interference;
Felix Fietkau717f6be2010-06-12 00:34:00 -0400345 u16 small_signal_gain[AR9300_MAX_CHAINS];
346 u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200347 struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
348};
349
350struct ath9k_channel {
351 struct ieee80211_channel *chan;
Felix Fietkau093115b2010-10-04 20:09:47 +0200352 struct ar5416AniState ani;
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200353 u16 channel;
354 u32 channelFlags;
355 u32 chanmode;
Felix Fietkaud9891c72010-09-29 17:15:27 +0200356 s16 noisefloor;
Sujith394cf0a2009-02-09 13:26:54 +0530357};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700358
Sujith394cf0a2009-02-09 13:26:54 +0530359#define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
360 (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
361 (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
362 (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
363#define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
364#define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
365#define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
Sujith394cf0a2009-02-09 13:26:54 +0530366#define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
367#define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
Felix Fietkau6b42e8d2010-04-26 15:04:35 -0400368#define IS_CHAN_A_FAST_CLOCK(_ah, _c) \
Sujith394cf0a2009-02-09 13:26:54 +0530369 ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
Felix Fietkau6b42e8d2010-04-26 15:04:35 -0400370 ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700371
Sujith394cf0a2009-02-09 13:26:54 +0530372/* These macros check chanmode and not channelFlags */
373#define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
374#define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
375 ((_c)->chanmode == CHANNEL_G_HT20))
376#define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
377 ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
378 ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
379 ((_c)->chanmode == CHANNEL_G_HT40MINUS))
380#define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700381
Sujith394cf0a2009-02-09 13:26:54 +0530382enum ath9k_power_mode {
383 ATH9K_PM_AWAKE = 0,
384 ATH9K_PM_FULL_SLEEP,
385 ATH9K_PM_NETWORK_SLEEP,
386 ATH9K_PM_UNDEFINED
387};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700388
Sujith394cf0a2009-02-09 13:26:54 +0530389enum ath9k_tp_scale {
390 ATH9K_TP_SCALE_MAX = 0,
391 ATH9K_TP_SCALE_50,
392 ATH9K_TP_SCALE_25,
393 ATH9K_TP_SCALE_12,
394 ATH9K_TP_SCALE_MIN
395};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700396
Sujith394cf0a2009-02-09 13:26:54 +0530397enum ser_reg_mode {
398 SER_REG_MODE_OFF = 0,
399 SER_REG_MODE_ON = 1,
400 SER_REG_MODE_AUTO = 2,
401};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700402
Vasanthakumar Thiagarajanad7b8062010-04-15 17:38:28 -0400403enum ath9k_rx_qtype {
404 ATH9K_RX_QUEUE_HP,
405 ATH9K_RX_QUEUE_LP,
406 ATH9K_RX_QUEUE_MAX,
407};
408
Sujith394cf0a2009-02-09 13:26:54 +0530409struct ath9k_beacon_state {
410 u32 bs_nexttbtt;
411 u32 bs_nextdtim;
412 u32 bs_intval;
413#define ATH9K_BEACON_PERIOD 0x0000ffff
414#define ATH9K_BEACON_ENA 0x00800000
415#define ATH9K_BEACON_RESET_TSF 0x01000000
Sujith4af9cf42009-02-12 10:06:47 +0530416#define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
Sujith394cf0a2009-02-09 13:26:54 +0530417 u32 bs_dtimperiod;
418 u16 bs_cfpperiod;
419 u16 bs_cfpmaxduration;
420 u32 bs_cfpnext;
421 u16 bs_timoffset;
422 u16 bs_bmissthreshold;
423 u32 bs_sleepduration;
Sujith4af9cf42009-02-12 10:06:47 +0530424 u32 bs_tsfoor_threshold;
Sujith394cf0a2009-02-09 13:26:54 +0530425};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700426
Sujith394cf0a2009-02-09 13:26:54 +0530427struct chan_centers {
428 u16 synth_center;
429 u16 ctl_center;
430 u16 ext_center;
431};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700432
Sujith394cf0a2009-02-09 13:26:54 +0530433enum {
434 ATH9K_RESET_POWER_ON,
435 ATH9K_RESET_WARM,
436 ATH9K_RESET_COLD,
437};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700438
Sujithd535a422009-02-09 13:27:06 +0530439struct ath9k_hw_version {
440 u32 magic;
441 u16 devid;
442 u16 subvendorid;
443 u32 macVersion;
444 u16 macRev;
445 u16 phyRev;
446 u16 analog5GhzRev;
447 u16 analog2GhzRev;
Vasanthakumar Thiagarajanaeac3552009-09-09 15:25:49 +0530448 u16 subsysid;
Sujithd535a422009-02-09 13:27:06 +0530449};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700450
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530451/* Generic TSF timer definitions */
452
453#define ATH_MAX_GEN_TIMER 16
454
455#define AR_GENTMR_BIT(_index) (1 << (_index))
456
457/*
Walter Goldens77c20612010-05-18 04:44:54 -0700458 * Using de Bruijin sequence to look up 1's index in a 32 bit number
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530459 * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
460 */
Vasanthakumar Thiagarajanc90017d2009-11-13 14:32:39 +0530461#define debruijn32 0x077CB531U
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530462
463struct ath_gen_timer_configuration {
464 u32 next_addr;
465 u32 period_addr;
466 u32 mode_addr;
467 u32 mode_mask;
468};
469
470struct ath_gen_timer {
471 void (*trigger)(void *arg);
472 void (*overflow)(void *arg);
473 void *arg;
474 u8 index;
475};
476
477struct ath_gen_timer_table {
478 u32 gen_timer_index[32];
479 struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
480 union {
481 unsigned long timer_bits;
482 u16 val;
483 } timer_mask;
484};
485
Vasanthakumar Thiagarajan21cc6302010-09-02 01:34:42 -0700486struct ath_hw_antcomb_conf {
487 u8 main_lna_conf;
488 u8 alt_lna_conf;
489 u8 fast_div_bias;
490};
491
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400492/**
Felix Fietkau4e8c14e2010-11-11 03:18:38 +0100493 * struct ath_hw_radar_conf - radar detection initialization parameters
494 *
495 * @pulse_inband: threshold for checking the ratio of in-band power
496 * to total power for short radar pulses (half dB steps)
497 * @pulse_inband_step: threshold for checking an in-band power to total
498 * power ratio increase for short radar pulses (half dB steps)
499 * @pulse_height: threshold for detecting the beginning of a short
500 * radar pulse (dB step)
501 * @pulse_rssi: threshold for detecting if a short radar pulse is
502 * gone (dB step)
503 * @pulse_maxlen: maximum pulse length (0.8 us steps)
504 *
505 * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
506 * @radar_inband: threshold for checking the ratio of in-band power
507 * to total power for long radar pulses (half dB steps)
508 * @fir_power: threshold for detecting the end of a long radar pulse (dB)
509 *
510 * @ext_channel: enable extension channel radar detection
511 */
512struct ath_hw_radar_conf {
513 unsigned int pulse_inband;
514 unsigned int pulse_inband_step;
515 unsigned int pulse_height;
516 unsigned int pulse_rssi;
517 unsigned int pulse_maxlen;
518
519 unsigned int radar_rssi;
520 unsigned int radar_inband;
521 int fir_power;
522
523 bool ext_channel;
524};
525
526/**
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400527 * struct ath_hw_private_ops - callbacks used internally by hardware code
528 *
529 * This structure contains private callbacks designed to only be used internally
530 * by the hardware core.
531 *
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400532 * @init_cal_settings: setup types of calibrations supported
533 * @init_cal: starts actual calibration
534 *
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400535 * @init_mode_regs: Initializes mode registers
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400536 * @init_mode_gain_regs: Initialize TX/RX gain registers
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400537 * @macversion_supported: If this specific mac revision is supported
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400538 *
539 * @rf_set_freq: change frequency
540 * @spur_mitigate_freq: spur mitigation
541 * @rf_alloc_ext_banks:
542 * @rf_free_ext_banks:
543 * @set_rf_regs:
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400544 * @compute_pll_control: compute the PLL control value to use for
545 * AR_RTC_PLL_CONTROL for a given channel
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400546 * @setup_calibration: set up calibration
547 * @iscal_supported: used to query if a type of calibration is supported
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400548 *
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400549 * @ani_cache_ini_regs: cache the values for ANI from the initial
550 * register settings through the register initialization.
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400551 */
552struct ath_hw_private_ops {
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400553 /* Calibration ops */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400554 void (*init_cal_settings)(struct ath_hw *ah);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400555 bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
556
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400557 void (*init_mode_regs)(struct ath_hw *ah);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400558 void (*init_mode_gain_regs)(struct ath_hw *ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400559 bool (*macversion_supported)(u32 macversion);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400560 void (*setup_calibration)(struct ath_hw *ah,
561 struct ath9k_cal_list *currCal);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400562
563 /* PHY ops */
564 int (*rf_set_freq)(struct ath_hw *ah,
565 struct ath9k_channel *chan);
566 void (*spur_mitigate_freq)(struct ath_hw *ah,
567 struct ath9k_channel *chan);
568 int (*rf_alloc_ext_banks)(struct ath_hw *ah);
569 void (*rf_free_ext_banks)(struct ath_hw *ah);
570 bool (*set_rf_regs)(struct ath_hw *ah,
571 struct ath9k_channel *chan,
572 u16 modesIndex);
573 void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
574 void (*init_bb)(struct ath_hw *ah,
575 struct ath9k_channel *chan);
576 int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
577 void (*olc_init)(struct ath_hw *ah);
578 void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
579 void (*mark_phy_inactive)(struct ath_hw *ah);
580 void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
581 bool (*rfbus_req)(struct ath_hw *ah);
582 void (*rfbus_done)(struct ath_hw *ah);
583 void (*enable_rfkill)(struct ath_hw *ah);
584 void (*restore_chainmask)(struct ath_hw *ah);
585 void (*set_diversity)(struct ath_hw *ah, bool value);
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400586 u32 (*compute_pll_control)(struct ath_hw *ah,
587 struct ath9k_channel *chan);
Felix Fietkauc16fcb42010-04-15 17:38:39 -0400588 bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
589 int param);
Felix Fietkau641d9922010-04-15 17:38:49 -0400590 void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
Felix Fietkau4e8c14e2010-11-11 03:18:38 +0100591 void (*set_radar_params)(struct ath_hw *ah,
592 struct ath_hw_radar_conf *conf);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400593
594 /* ANI */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400595 void (*ani_cache_ini_regs)(struct ath_hw *ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400596};
597
598/**
599 * struct ath_hw_ops - callbacks used by hardware code and driver code
600 *
601 * This structure contains callbacks designed to to be used internally by
602 * hardware code and also by the lower level driver.
603 *
604 * @config_pci_powersave:
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400605 * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400606 */
607struct ath_hw_ops {
608 void (*config_pci_powersave)(struct ath_hw *ah,
609 int restore,
610 int power_off);
Vasanthakumar Thiagarajancee1f622010-04-15 17:38:26 -0400611 void (*rx_enable)(struct ath_hw *ah);
Vasanthakumar Thiagarajan87d5efb2010-04-15 17:38:43 -0400612 void (*set_desc_link)(void *ds, u32 link);
613 void (*get_desc_link)(void *ds, u32 **link);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400614 bool (*calibrate)(struct ath_hw *ah,
615 struct ath9k_channel *chan,
616 u8 rxchainmask,
617 bool longcal);
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400618 bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -0400619 void (*fill_txdesc)(struct ath_hw *ah, void *ds, u32 seglen,
620 bool is_firstseg, bool is_is_lastseg,
621 const void *ds0, dma_addr_t buf_addr,
622 unsigned int qcu);
623 int (*proc_txdesc)(struct ath_hw *ah, void *ds,
624 struct ath_tx_status *ts);
625 void (*set11n_txdesc)(struct ath_hw *ah, void *ds,
626 u32 pktLen, enum ath9k_pkt_type type,
627 u32 txPower, u32 keyIx,
628 enum ath9k_key_type keyType,
629 u32 flags);
630 void (*set11n_ratescenario)(struct ath_hw *ah, void *ds,
631 void *lastds,
632 u32 durUpdateEn, u32 rtsctsRate,
633 u32 rtsctsDuration,
634 struct ath9k_11n_rate_series series[],
635 u32 nseries, u32 flags);
636 void (*set11n_aggr_first)(struct ath_hw *ah, void *ds,
637 u32 aggrLen);
638 void (*set11n_aggr_middle)(struct ath_hw *ah, void *ds,
639 u32 numDelims);
640 void (*set11n_aggr_last)(struct ath_hw *ah, void *ds);
641 void (*clr11n_aggr)(struct ath_hw *ah, void *ds);
642 void (*set11n_burstduration)(struct ath_hw *ah, void *ds,
643 u32 burstDuration);
644 void (*set11n_virtualmorefrag)(struct ath_hw *ah, void *ds,
645 u32 vmf);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400646};
647
Felix Fietkauf2552e22010-07-02 00:09:50 +0200648struct ath_nf_limits {
649 s16 max;
650 s16 min;
651 s16 nominal;
652};
653
Sujithcbe61d82009-02-09 13:27:12 +0530654struct ath_hw {
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700655 struct ieee80211_hw *hw;
Luis R. Rodriguez27c51f12009-09-10 11:08:14 -0700656 struct ath_common common;
Sujithcbe61d82009-02-09 13:27:12 +0530657 struct ath9k_hw_version hw_version;
Sujith2660b812009-02-09 13:27:26 +0530658 struct ath9k_ops_config config;
659 struct ath9k_hw_capabilities caps;
Felix Fietkaucac42202010-10-09 02:39:30 +0200660 struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
Sujith2660b812009-02-09 13:27:26 +0530661 struct ath9k_channel *curchan;
Sujith394cf0a2009-02-09 13:26:54 +0530662
Sujithcbe61d82009-02-09 13:27:12 +0530663 union {
664 struct ar5416_eeprom_def def;
665 struct ar5416_eeprom_4k map4k;
Luis R. Rodriguez475f5982009-08-03 17:31:25 -0400666 struct ar9287_eeprom map9287;
Senthil Balasubramanian15c9ee72010-04-15 17:39:14 -0400667 struct ar9300_eeprom ar9300_eep;
Sujith2660b812009-02-09 13:27:26 +0530668 } eeprom;
Sujithf74df6f2009-02-09 13:27:24 +0530669 const struct eeprom_ops *eep_ops;
Sujithcbe61d82009-02-09 13:27:12 +0530670
671 bool sw_mgmt_crypto;
Sujith2660b812009-02-09 13:27:26 +0530672 bool is_pciexpress;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +0530673 bool is_monitoring;
Pavel Roskin2eb46d92010-04-07 01:33:33 -0400674 bool need_an_top2_fixup;
Sujith2660b812009-02-09 13:27:26 +0530675 u16 tx_trig_level;
Felix Fietkauf2552e22010-07-02 00:09:50 +0200676
Felix Fietkaubbacee12010-07-11 15:44:42 +0200677 u32 nf_regs[6];
Felix Fietkauf2552e22010-07-02 00:09:50 +0200678 struct ath_nf_limits nf_2g;
679 struct ath_nf_limits nf_5g;
Sujith2660b812009-02-09 13:27:26 +0530680 u16 rfsilent;
681 u32 rfkill_gpio;
682 u32 rfkill_polarity;
Sujithcbe61d82009-02-09 13:27:12 +0530683 u32 ah_flags;
Sujithcbe61d82009-02-09 13:27:12 +0530684
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400685 bool htc_reset_init;
686
Sujith2660b812009-02-09 13:27:26 +0530687 enum nl80211_iftype opmode;
688 enum ath9k_power_mode power_mode;
Sujith394cf0a2009-02-09 13:26:54 +0530689
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200690 struct ath9k_hw_cal_data *caldata;
Sujitha13883b2009-08-26 08:39:40 +0530691 struct ath9k_pacal_info pacal_info;
Sujith2660b812009-02-09 13:27:26 +0530692 struct ar5416Stats stats;
693 struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
Sujith6a2b9e82008-08-11 14:04:32 +0530694
Sujith2660b812009-02-09 13:27:26 +0530695 int16_t curchan_rad_index;
Pavel Roskin30691682010-03-31 18:05:31 -0400696 enum ath9k_int imask;
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500697 u32 imrs2_reg;
Sujith2660b812009-02-09 13:27:26 +0530698 u32 txok_interrupt_mask;
699 u32 txerr_interrupt_mask;
700 u32 txdesc_interrupt_mask;
701 u32 txeol_interrupt_mask;
702 u32 txurn_interrupt_mask;
703 bool chip_fullsleep;
704 u32 atim_window;
Sujith6a2b9e82008-08-11 14:04:32 +0530705
706 /* Calibration */
Felix Fietkau64978272010-10-03 19:07:16 +0200707 u32 supp_cals;
Sujithcbfe9462009-04-13 21:56:56 +0530708 struct ath9k_cal_list iq_caldata;
709 struct ath9k_cal_list adcgain_caldata;
Sujithcbfe9462009-04-13 21:56:56 +0530710 struct ath9k_cal_list adcdc_caldata;
Luis R. Rodriguezdf23aca2010-04-15 17:39:11 -0400711 struct ath9k_cal_list tempCompCalData;
Sujithcbfe9462009-04-13 21:56:56 +0530712 struct ath9k_cal_list *cal_list;
713 struct ath9k_cal_list *cal_list_last;
714 struct ath9k_cal_list *cal_list_curr;
Sujith2660b812009-02-09 13:27:26 +0530715#define totalPowerMeasI meas0.unsign
716#define totalPowerMeasQ meas1.unsign
717#define totalIqCorrMeas meas2.sign
718#define totalAdcIOddPhase meas0.unsign
719#define totalAdcIEvenPhase meas1.unsign
720#define totalAdcQOddPhase meas2.unsign
721#define totalAdcQEvenPhase meas3.unsign
722#define totalAdcDcOffsetIOddPhase meas0.sign
723#define totalAdcDcOffsetIEvenPhase meas1.sign
724#define totalAdcDcOffsetQOddPhase meas2.sign
725#define totalAdcDcOffsetQEvenPhase meas3.sign
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700726 union {
727 u32 unsign[AR5416_MAX_CHAINS];
728 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530729 } meas0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700730 union {
731 u32 unsign[AR5416_MAX_CHAINS];
732 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530733 } meas1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700734 union {
735 u32 unsign[AR5416_MAX_CHAINS];
736 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530737 } meas2;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700738 union {
739 u32 unsign[AR5416_MAX_CHAINS];
740 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530741 } meas3;
742 u16 cal_samples;
Sujith6a2b9e82008-08-11 14:04:32 +0530743
Sujith2660b812009-02-09 13:27:26 +0530744 u32 sta_id1_defaults;
745 u32 misc_mode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700746 enum {
747 AUTO_32KHZ,
748 USE_32KHZ,
749 DONT_USE_32KHZ,
Sujith2660b812009-02-09 13:27:26 +0530750 } enable_32kHz_clock;
Sujith6a2b9e82008-08-11 14:04:32 +0530751
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400752 /* Private to hardware code */
753 struct ath_hw_private_ops private_ops;
754 /* Accessed by the lower level driver */
755 struct ath_hw_ops ops;
756
Luis R. Rodrigueze68a0602009-10-19 02:33:41 -0400757 /* Used to program the radio on non single-chip devices */
Sujith2660b812009-02-09 13:27:26 +0530758 u32 *analogBank0Data;
759 u32 *analogBank1Data;
760 u32 *analogBank2Data;
761 u32 *analogBank3Data;
762 u32 *analogBank6Data;
763 u32 *analogBank6TPCData;
764 u32 *analogBank7Data;
765 u32 *addac5416_21;
766 u32 *bank6Temp;
Sujith6a2b9e82008-08-11 14:04:32 +0530767
Felix Fietkau597a94b2010-04-26 15:04:37 -0400768 u8 txpower_limit;
Sujith2660b812009-02-09 13:27:26 +0530769 int16_t txpower_indexoffset;
Felix Fietkaue239d852010-01-15 02:34:58 +0100770 int coverage_class;
Sujith2660b812009-02-09 13:27:26 +0530771 u32 beacon_interval;
772 u32 slottime;
Sujith2660b812009-02-09 13:27:26 +0530773 u32 globaltxtimeout;
Sujith6a2b9e82008-08-11 14:04:32 +0530774
775 /* ANI */
Sujith2660b812009-02-09 13:27:26 +0530776 u32 proc_phyerr;
Sujith2660b812009-02-09 13:27:26 +0530777 u32 aniperiod;
Sujith2660b812009-02-09 13:27:26 +0530778 int totalSizeDesired[5];
779 int coarse_high[5];
780 int coarse_low[5];
781 int firpwr[5];
782 enum ath9k_ani_cmd ani_function;
Sujith6a2b9e82008-08-11 14:04:32 +0530783
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -0700784 /* Bluetooth coexistance */
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -0700785 struct ath_btcoex_hw btcoex_hw;
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -0700786
Sujith2660b812009-02-09 13:27:26 +0530787 u32 intr_txqs;
Sujith2660b812009-02-09 13:27:26 +0530788 u8 txchainmask;
789 u8 rxchainmask;
Sujith6a2b9e82008-08-11 14:04:32 +0530790
Felix Fietkauc5d08552010-11-13 20:22:41 +0100791 struct ath_hw_radar_conf radar_conf;
792
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530793 u32 originalGain[22];
794 int initPDADC;
795 int PDADCdelta;
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530796 u8 led_pin;
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530797
Sujith2660b812009-02-09 13:27:26 +0530798 struct ar5416IniArray iniModes;
799 struct ar5416IniArray iniCommon;
800 struct ar5416IniArray iniBank0;
801 struct ar5416IniArray iniBB_RfGain;
802 struct ar5416IniArray iniBank1;
803 struct ar5416IniArray iniBank2;
804 struct ar5416IniArray iniBank3;
805 struct ar5416IniArray iniBank6;
806 struct ar5416IniArray iniBank6TPC;
807 struct ar5416IniArray iniBank7;
808 struct ar5416IniArray iniAddac;
809 struct ar5416IniArray iniPcieSerdes;
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400810 struct ar5416IniArray iniPcieSerdesLowPower;
Sujith2660b812009-02-09 13:27:26 +0530811 struct ar5416IniArray iniModesAdditional;
812 struct ar5416IniArray iniModesRxGain;
813 struct ar5416IniArray iniModesTxGain;
Luis R. Rodriguez85643282009-10-19 02:33:33 -0400814 struct ar5416IniArray iniModes_9271_1_0_only;
Sujith193cd452009-09-18 15:04:07 +0530815 struct ar5416IniArray iniCckfirNormal;
816 struct ar5416IniArray iniCckfirJapan2484;
Sujith70807e92010-03-17 14:25:14 +0530817 struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271;
818 struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271;
819 struct ar5416IniArray iniModes_9271_ANI_reg;
820 struct ar5416IniArray iniModes_high_power_tx_gain_9271;
821 struct ar5416IniArray iniModes_normal_power_tx_gain_9271;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530822
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400823 struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
824 struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
825 struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
826 struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
827
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530828 u32 intr_gen_timer_trigger;
829 u32 intr_gen_timer_thresh;
830 struct ath_gen_timer_table hw_gen_timers;
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400831
832 struct ar9003_txs *ts_ring;
833 void *ts_start;
834 u32 ts_paddr_start;
835 u32 ts_paddr_end;
836 u16 ts_tail;
837 u8 ts_size;
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400838
839 u32 bb_watchdog_last_status;
840 u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
Felix Fietkau717f6be2010-06-12 00:34:00 -0400841
842 u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
843 u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -0400844 /*
845 * Store the permanent value of Reg 0x4004in WARegVal
846 * so we dont have to R/M/W. We should not be reading
847 * this register when in sleep states.
848 */
849 u32 WARegVal;
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -0800850
851 /* Enterprise mode cap */
852 u32 ent_mode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700853};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700854
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -0700855static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
856{
857 return &ah->common;
858}
859
860static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
861{
862 return &(ath9k_hw_common(ah)->regulatory);
863}
864
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400865static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
866{
867 return &ah->private_ops;
868}
869
870static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
871{
872 return &ah->ops;
873}
874
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700875/* Initialization, Detach, Reset */
Sujith394cf0a2009-02-09 13:26:54 +0530876const char *ath9k_hw_probe(u16 vendorid, u16 devid);
Sujith285f2dd2010-01-08 10:36:07 +0530877void ath9k_hw_deinit(struct ath_hw *ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700878int ath9k_hw_init(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530879int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200880 struct ath9k_hw_cal_data *caldata, bool bChannelChange);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100881int ath9k_hw_fill_cap_info(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400882u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700883
Sujith394cf0a2009-02-09 13:26:54 +0530884/* GPIO / RFKILL / Antennae */
Sujithcbe61d82009-02-09 13:27:12 +0530885void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
886u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
887void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujith394cf0a2009-02-09 13:26:54 +0530888 u32 ah_signal_type);
Sujithcbe61d82009-02-09 13:27:12 +0530889void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
Sujithcbe61d82009-02-09 13:27:12 +0530890u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
891void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
Vasanthakumar Thiagarajan21cc6302010-09-02 01:34:42 -0700892void ath9k_hw_antdiv_comb_conf_get(struct ath_hw *ah,
893 struct ath_hw_antcomb_conf *antconf);
894void ath9k_hw_antdiv_comb_conf_set(struct ath_hw *ah,
895 struct ath_hw_antcomb_conf *antconf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700896
Sujith394cf0a2009-02-09 13:26:54 +0530897/* General Operation */
Sujith0caa7b12009-02-16 13:23:20 +0530898bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
Sujith394cf0a2009-02-09 13:26:54 +0530899u32 ath9k_hw_reverse_bits(u32 val, u32 n);
Sujithcbe61d82009-02-09 13:27:12 +0530900bool ath9k_get_channel_edges(struct ath_hw *ah, u16 flags, u16 *low, u16 *high);
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400901u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100902 u8 phy, int kbps,
Sujith394cf0a2009-02-09 13:26:54 +0530903 u32 frameLen, u16 rateix, bool shortPreamble);
Sujithcbe61d82009-02-09 13:27:12 +0530904void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +0530905 struct ath9k_channel *chan,
906 struct chan_centers *centers);
Sujithcbe61d82009-02-09 13:27:12 +0530907u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
908void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
909bool ath9k_hw_phy_disable(struct ath_hw *ah);
910bool ath9k_hw_disable(struct ath_hw *ah);
Felix Fietkaude40f312010-10-20 03:08:53 +0200911void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
Sujithcbe61d82009-02-09 13:27:12 +0530912void ath9k_hw_setopmode(struct ath_hw *ah);
913void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -0700914void ath9k_hw_setbssidmask(struct ath_hw *ah);
915void ath9k_hw_write_associd(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530916u64 ath9k_hw_gettsf64(struct ath_hw *ah);
917void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
918void ath9k_hw_reset_tsf(struct ath_hw *ah);
Sujith54e4cec2009-08-07 09:45:09 +0530919void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100920void ath9k_hw_init_global_settings(struct ath_hw *ah);
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -0700921void ath9k_hw_set11nmac2040(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530922void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
923void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +0530924 const struct ath9k_beacon_state *bs);
Felix Fietkauc9c99e52010-04-19 19:57:29 +0200925bool ath9k_hw_check_alive(struct ath_hw *ah);
Luis R. Rodrigueza91d75a2009-09-09 20:29:18 -0700926
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700927bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
Luis R. Rodrigueza91d75a2009-09-09 20:29:18 -0700928
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530929/* Generic hw timer primitives */
930struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
931 void (*trigger)(void *),
932 void (*overflow)(void *),
933 void *arg,
934 u8 timer_index);
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -0700935void ath9k_hw_gen_timer_start(struct ath_hw *ah,
936 struct ath_gen_timer *timer,
937 u32 timer_next,
938 u32 timer_period);
939void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
940
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530941void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
942void ath_gen_timer_isr(struct ath_hw *hw);
943
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -0400944void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -0400945
Sujith05020d22010-03-17 14:25:23 +0530946/* HTC */
947void ath9k_hw_htc_resetinit(struct ath_hw *ah);
948
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400949/* PHY */
950void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
951 u32 *coef_mantissa, u32 *coef_exponent);
952
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400953/*
954 * Code Specific to AR5008, AR9001 or AR9002,
955 * we stuff these here to avoid callbacks for AR9003.
956 */
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400957void ar9002_hw_cck_chan14_spread(struct ath_hw *ah);
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400958int ar9002_hw_rf_claim(struct ath_hw *ah);
Luis R. Rodriguez78ec2672010-04-15 17:39:23 -0400959void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
Sujithe9141f72010-06-01 15:14:10 +0530960void ar9002_hw_update_async_fifo(struct ath_hw *ah);
Luis R. Rodriguez6c94fdc2010-04-15 17:39:24 -0400961void ar9002_hw_enable_wep_aggregation(struct ath_hw *ah);
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400962
Felix Fietkau641d9922010-04-15 17:38:49 -0400963/*
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400964 * Code specific to AR9003, we stuff these here to avoid callbacks
Felix Fietkau641d9922010-04-15 17:38:49 -0400965 * for older families
966 */
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400967void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
968void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
969void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
Felix Fietkau717f6be2010-06-12 00:34:00 -0400970void ar9003_paprd_enable(struct ath_hw *ah, bool val);
971void ar9003_paprd_populate_single_table(struct ath_hw *ah,
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200972 struct ath9k_hw_cal_data *caldata,
973 int chain);
974int ar9003_paprd_create_curve(struct ath_hw *ah,
975 struct ath9k_hw_cal_data *caldata, int chain);
Felix Fietkau717f6be2010-06-12 00:34:00 -0400976int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
977int ar9003_paprd_init_table(struct ath_hw *ah);
978bool ar9003_paprd_is_done(struct ath_hw *ah);
979void ar9003_hw_set_paprd_txdesc(struct ath_hw *ah, void *ds, u8 chains);
Felix Fietkau641d9922010-04-15 17:38:49 -0400980
981/* Hardware family op attach helpers */
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400982void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400983void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
984void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400985
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400986void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
987void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
988
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400989void ar9002_hw_attach_ops(struct ath_hw *ah);
990void ar9003_hw_attach_ops(struct ath_hw *ah);
991
Rajkumar Manoharanc2ba3342010-09-03 16:00:00 +0530992void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400993/*
994 * ANI work can be shared between all families but a next
995 * generation implementation of ANI will be used only for AR9003 only
996 * for now as the other families still need to be tested with the same
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400997 * next generation ANI. Feel free to start testing it though for the
998 * older families (AR5008, AR9001, AR9002) by using modparam_force_new_ani.
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400999 */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001000extern int modparam_force_new_ani;
Felix Fietkau8eb49802010-10-04 20:09:49 +02001001void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
Felix Fietkaubfc472b2010-10-04 20:09:48 +02001002void ath9k_hw_proc_mib_event(struct ath_hw *ah);
Felix Fietkau95792172010-10-04 20:09:50 +02001003void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -04001004
Vasanthakumar Thiagarajan7b6840a2009-09-07 17:46:49 +05301005#define ATH_PCIE_CAP_LINK_CTRL 0x70
1006#define ATH_PCIE_CAP_LINK_L0S 1
1007#define ATH_PCIE_CAP_LINK_L1 2
1008
Luis R. Rodriguez73377252010-06-12 00:33:39 -04001009#define ATH9K_CLOCK_RATE_CCK 22
1010#define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
1011#define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
1012#define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
1013
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001014#endif