blob: 89600e3442308f98ea1b2ec28f4c024d8c65bb96 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
26#include <drm/drmP.h>
27#include <drm/drm_crtc_helper.h>
28#include <drm/radeon_drm.h>
Ben Skeggs68adac52010-04-28 11:46:42 +100029#include <drm/drm_fixed.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020030#include "radeon.h"
31#include "atom.h"
32#include "atom-bits.h"
33
Jerome Glissec93bb852009-07-13 21:04:08 +020034static void atombios_overscan_setup(struct drm_crtc *crtc,
35 struct drm_display_mode *mode,
36 struct drm_display_mode *adjusted_mode)
37{
38 struct drm_device *dev = crtc->dev;
39 struct radeon_device *rdev = dev->dev_private;
40 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
41 SET_CRTC_OVERSCAN_PS_ALLOCATION args;
42 int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
43 int a1, a2;
44
45 memset(&args, 0, sizeof(args));
46
Jerome Glissec93bb852009-07-13 21:04:08 +020047 args.ucCRTC = radeon_crtc->crtc_id;
48
49 switch (radeon_crtc->rmx_type) {
50 case RMX_CENTER:
51 args.usOverscanTop = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
52 args.usOverscanBottom = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
53 args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
54 args.usOverscanRight = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
Jerome Glissec93bb852009-07-13 21:04:08 +020055 break;
56 case RMX_ASPECT:
57 a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
58 a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
59
60 if (a1 > a2) {
61 args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
62 args.usOverscanRight = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
63 } else if (a2 > a1) {
64 args.usOverscanLeft = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
65 args.usOverscanRight = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
66 }
Jerome Glissec93bb852009-07-13 21:04:08 +020067 break;
68 case RMX_FULL:
69 default:
Alex Deucher5b1714d2010-08-03 19:59:20 -040070 args.usOverscanRight = radeon_crtc->h_border;
71 args.usOverscanLeft = radeon_crtc->h_border;
72 args.usOverscanBottom = radeon_crtc->v_border;
73 args.usOverscanTop = radeon_crtc->v_border;
Jerome Glissec93bb852009-07-13 21:04:08 +020074 break;
75 }
Alex Deucher5b1714d2010-08-03 19:59:20 -040076 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glissec93bb852009-07-13 21:04:08 +020077}
78
79static void atombios_scaler_setup(struct drm_crtc *crtc)
80{
81 struct drm_device *dev = crtc->dev;
82 struct radeon_device *rdev = dev->dev_private;
83 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
84 ENABLE_SCALER_PS_ALLOCATION args;
85 int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
Dave Airlie4ce001a2009-08-13 16:32:14 +100086
Jerome Glissec93bb852009-07-13 21:04:08 +020087 /* fixme - fill in enc_priv for atom dac */
88 enum radeon_tv_std tv_std = TV_STD_NTSC;
Dave Airlie4ce001a2009-08-13 16:32:14 +100089 bool is_tv = false, is_cv = false;
90 struct drm_encoder *encoder;
Jerome Glissec93bb852009-07-13 21:04:08 +020091
92 if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
93 return;
94
Dave Airlie4ce001a2009-08-13 16:32:14 +100095 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
96 /* find tv std */
97 if (encoder->crtc == crtc) {
98 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
99 if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
100 struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
101 tv_std = tv_dac->tv_std;
102 is_tv = true;
103 }
104 }
105 }
106
Jerome Glissec93bb852009-07-13 21:04:08 +0200107 memset(&args, 0, sizeof(args));
108
109 args.ucScaler = radeon_crtc->crtc_id;
110
Dave Airlie4ce001a2009-08-13 16:32:14 +1000111 if (is_tv) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200112 switch (tv_std) {
113 case TV_STD_NTSC:
114 default:
115 args.ucTVStandard = ATOM_TV_NTSC;
116 break;
117 case TV_STD_PAL:
118 args.ucTVStandard = ATOM_TV_PAL;
119 break;
120 case TV_STD_PAL_M:
121 args.ucTVStandard = ATOM_TV_PALM;
122 break;
123 case TV_STD_PAL_60:
124 args.ucTVStandard = ATOM_TV_PAL60;
125 break;
126 case TV_STD_NTSC_J:
127 args.ucTVStandard = ATOM_TV_NTSCJ;
128 break;
129 case TV_STD_SCART_PAL:
130 args.ucTVStandard = ATOM_TV_PAL; /* ??? */
131 break;
132 case TV_STD_SECAM:
133 args.ucTVStandard = ATOM_TV_SECAM;
134 break;
135 case TV_STD_PAL_CN:
136 args.ucTVStandard = ATOM_TV_PALCN;
137 break;
138 }
139 args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000140 } else if (is_cv) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200141 args.ucTVStandard = ATOM_TV_CV;
142 args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
143 } else {
144 switch (radeon_crtc->rmx_type) {
145 case RMX_FULL:
146 args.ucEnable = ATOM_SCALER_EXPANSION;
147 break;
148 case RMX_CENTER:
149 args.ucEnable = ATOM_SCALER_CENTER;
150 break;
151 case RMX_ASPECT:
152 args.ucEnable = ATOM_SCALER_EXPANSION;
153 break;
154 default:
155 if (ASIC_IS_AVIVO(rdev))
156 args.ucEnable = ATOM_SCALER_DISABLE;
157 else
158 args.ucEnable = ATOM_SCALER_CENTER;
159 break;
160 }
161 }
162 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Dave Airlie4ce001a2009-08-13 16:32:14 +1000163 if ((is_tv || is_cv)
164 && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
165 atom_rv515_force_tv_scaler(rdev, radeon_crtc);
Jerome Glissec93bb852009-07-13 21:04:08 +0200166 }
167}
168
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200169static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
170{
171 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
172 struct drm_device *dev = crtc->dev;
173 struct radeon_device *rdev = dev->dev_private;
174 int index =
175 GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
176 ENABLE_CRTC_PS_ALLOCATION args;
177
178 memset(&args, 0, sizeof(args));
179
180 args.ucCRTC = radeon_crtc->crtc_id;
181 args.ucEnable = lock;
182
183 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
184}
185
186static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
187{
188 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
189 struct drm_device *dev = crtc->dev;
190 struct radeon_device *rdev = dev->dev_private;
191 int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
192 ENABLE_CRTC_PS_ALLOCATION args;
193
194 memset(&args, 0, sizeof(args));
195
196 args.ucCRTC = radeon_crtc->crtc_id;
197 args.ucEnable = state;
198
199 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
200}
201
202static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
203{
204 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
205 struct drm_device *dev = crtc->dev;
206 struct radeon_device *rdev = dev->dev_private;
207 int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
208 ENABLE_CRTC_PS_ALLOCATION args;
209
210 memset(&args, 0, sizeof(args));
211
212 args.ucCRTC = radeon_crtc->crtc_id;
213 args.ucEnable = state;
214
215 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
216}
217
218static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
219{
220 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
221 struct drm_device *dev = crtc->dev;
222 struct radeon_device *rdev = dev->dev_private;
223 int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
224 BLANK_CRTC_PS_ALLOCATION args;
225
226 memset(&args, 0, sizeof(args));
227
228 args.ucCRTC = radeon_crtc->crtc_id;
229 args.ucBlanking = state;
230
231 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
232}
233
234void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
235{
236 struct drm_device *dev = crtc->dev;
237 struct radeon_device *rdev = dev->dev_private;
Alex Deucher500b7582009-12-02 11:46:52 -0500238 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200239
240 switch (mode) {
241 case DRM_MODE_DPMS_ON:
Alex Deucherd7311172010-05-03 01:13:14 -0400242 radeon_crtc->enabled = true;
243 /* adjust pm to dpms changes BEFORE enabling crtcs */
244 radeon_pm_compute_clocks(rdev);
Alex Deucher37b43902010-02-09 12:04:43 -0500245 atombios_enable_crtc(crtc, ATOM_ENABLE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200246 if (ASIC_IS_DCE3(rdev))
Alex Deucher37b43902010-02-09 12:04:43 -0500247 atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
248 atombios_blank_crtc(crtc, ATOM_DISABLE);
Alex Deucher45f9a392010-03-24 13:55:51 -0400249 drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
Alex Deucher500b7582009-12-02 11:46:52 -0500250 radeon_crtc_load_lut(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200251 break;
252 case DRM_MODE_DPMS_STANDBY:
253 case DRM_MODE_DPMS_SUSPEND:
254 case DRM_MODE_DPMS_OFF:
Alex Deucher45f9a392010-03-24 13:55:51 -0400255 drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
Alex Deucher37b43902010-02-09 12:04:43 -0500256 atombios_blank_crtc(crtc, ATOM_ENABLE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200257 if (ASIC_IS_DCE3(rdev))
Alex Deucher37b43902010-02-09 12:04:43 -0500258 atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
259 atombios_enable_crtc(crtc, ATOM_DISABLE);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400260 radeon_crtc->enabled = false;
Alex Deucherd7311172010-05-03 01:13:14 -0400261 /* adjust pm to dpms changes AFTER disabling crtcs */
262 radeon_pm_compute_clocks(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200263 break;
264 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200265}
266
267static void
268atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400269 struct drm_display_mode *mode)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200270{
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400271 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200272 struct drm_device *dev = crtc->dev;
273 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400274 SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200275 int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400276 u16 misc = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200277
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400278 memset(&args, 0, sizeof(args));
Alex Deucher5b1714d2010-08-03 19:59:20 -0400279 args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400280 args.usH_Blanking_Time =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400281 cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
282 args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400283 args.usV_Blanking_Time =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400284 cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400285 args.usH_SyncOffset =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400286 cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400287 args.usH_SyncWidth =
288 cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
289 args.usV_SyncOffset =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400290 cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400291 args.usV_SyncWidth =
292 cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
Alex Deucher5b1714d2010-08-03 19:59:20 -0400293 args.ucH_Border = radeon_crtc->h_border;
294 args.ucV_Border = radeon_crtc->v_border;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400295
296 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
297 misc |= ATOM_VSYNC_POLARITY;
298 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
299 misc |= ATOM_HSYNC_POLARITY;
300 if (mode->flags & DRM_MODE_FLAG_CSYNC)
301 misc |= ATOM_COMPOSITESYNC;
302 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
303 misc |= ATOM_INTERLACE;
304 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
305 misc |= ATOM_DOUBLE_CLOCK_MODE;
306
307 args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
308 args.ucCRTC = radeon_crtc->crtc_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200309
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400310 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200311}
312
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400313static void atombios_crtc_set_timing(struct drm_crtc *crtc,
314 struct drm_display_mode *mode)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200315{
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400316 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200317 struct drm_device *dev = crtc->dev;
318 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400319 SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200320 int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400321 u16 misc = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200322
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400323 memset(&args, 0, sizeof(args));
324 args.usH_Total = cpu_to_le16(mode->crtc_htotal);
325 args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
326 args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
327 args.usH_SyncWidth =
328 cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
329 args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
330 args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
331 args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
332 args.usV_SyncWidth =
333 cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
334
Alex Deucher54bfe492010-09-03 15:52:53 -0400335 args.ucOverscanRight = radeon_crtc->h_border;
336 args.ucOverscanLeft = radeon_crtc->h_border;
337 args.ucOverscanBottom = radeon_crtc->v_border;
338 args.ucOverscanTop = radeon_crtc->v_border;
339
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400340 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
341 misc |= ATOM_VSYNC_POLARITY;
342 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
343 misc |= ATOM_HSYNC_POLARITY;
344 if (mode->flags & DRM_MODE_FLAG_CSYNC)
345 misc |= ATOM_COMPOSITESYNC;
346 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
347 misc |= ATOM_INTERLACE;
348 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
349 misc |= ATOM_DOUBLE_CLOCK_MODE;
350
351 args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
352 args.ucCRTC = radeon_crtc->crtc_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200353
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400354 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200355}
356
Alex Deucherb7922102010-03-06 10:57:30 -0500357static void atombios_disable_ss(struct drm_crtc *crtc)
358{
359 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
360 struct drm_device *dev = crtc->dev;
361 struct radeon_device *rdev = dev->dev_private;
362 u32 ss_cntl;
363
364 if (ASIC_IS_DCE4(rdev)) {
365 switch (radeon_crtc->pll_id) {
366 case ATOM_PPLL1:
367 ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
368 ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
369 WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
370 break;
371 case ATOM_PPLL2:
372 ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
373 ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
374 WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
375 break;
376 case ATOM_DCPLL:
377 case ATOM_PPLL_INVALID:
378 return;
379 }
380 } else if (ASIC_IS_AVIVO(rdev)) {
381 switch (radeon_crtc->pll_id) {
382 case ATOM_PPLL1:
383 ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
384 ss_cntl &= ~1;
385 WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
386 break;
387 case ATOM_PPLL2:
388 ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
389 ss_cntl &= ~1;
390 WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
391 break;
392 case ATOM_DCPLL:
393 case ATOM_PPLL_INVALID:
394 return;
395 }
396 }
397}
398
399
Alex Deucher26b9fc32010-02-01 16:39:11 -0500400union atom_enable_ss {
401 ENABLE_LVDS_SS_PARAMETERS legacy;
402 ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
403};
404
Alex Deucherb7922102010-03-06 10:57:30 -0500405static void atombios_enable_ss(struct drm_crtc *crtc)
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400406{
407 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
408 struct drm_device *dev = crtc->dev;
409 struct radeon_device *rdev = dev->dev_private;
410 struct drm_encoder *encoder = NULL;
411 struct radeon_encoder *radeon_encoder = NULL;
412 struct radeon_encoder_atom_dig *dig = NULL;
413 int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
Alex Deucher26b9fc32010-02-01 16:39:11 -0500414 union atom_enable_ss args;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400415 uint16_t percentage = 0;
416 uint8_t type = 0, step = 0, delay = 0, range = 0;
417
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500418 /* XXX add ss support for DCE4 */
419 if (ASIC_IS_DCE4(rdev))
420 return;
421
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400422 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
423 if (encoder->crtc == crtc) {
424 radeon_encoder = to_radeon_encoder(encoder);
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400425 /* only enable spread spectrum on LVDS */
Alex Deucherd11aa882009-10-28 00:51:20 -0400426 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
427 dig = radeon_encoder->enc_priv;
428 if (dig && dig->ss) {
429 percentage = dig->ss->percentage;
430 type = dig->ss->type;
431 step = dig->ss->step;
432 delay = dig->ss->delay;
433 range = dig->ss->range;
Alex Deucherb7922102010-03-06 10:57:30 -0500434 } else
Alex Deucherd11aa882009-10-28 00:51:20 -0400435 return;
Alex Deucherb7922102010-03-06 10:57:30 -0500436 } else
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400437 return;
438 break;
439 }
440 }
441
442 if (!radeon_encoder)
443 return;
444
Alex Deucher26b9fc32010-02-01 16:39:11 -0500445 memset(&args, 0, sizeof(args));
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400446 if (ASIC_IS_AVIVO(rdev)) {
Alex Deucher26b9fc32010-02-01 16:39:11 -0500447 args.v1.usSpreadSpectrumPercentage = cpu_to_le16(percentage);
448 args.v1.ucSpreadSpectrumType = type;
449 args.v1.ucSpreadSpectrumStep = step;
450 args.v1.ucSpreadSpectrumDelay = delay;
451 args.v1.ucSpreadSpectrumRange = range;
452 args.v1.ucPpll = radeon_crtc->crtc_id ? ATOM_PPLL2 : ATOM_PPLL1;
Alex Deucherb7922102010-03-06 10:57:30 -0500453 args.v1.ucEnable = ATOM_ENABLE;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400454 } else {
Alex Deucher26b9fc32010-02-01 16:39:11 -0500455 args.legacy.usSpreadSpectrumPercentage = cpu_to_le16(percentage);
456 args.legacy.ucSpreadSpectrumType = type;
457 args.legacy.ucSpreadSpectrumStepSize_Delay = (step & 3) << 2;
458 args.legacy.ucSpreadSpectrumStepSize_Delay |= (delay & 7) << 4;
Alex Deucherb7922102010-03-06 10:57:30 -0500459 args.legacy.ucEnable = ATOM_ENABLE;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400460 }
Alex Deucher26b9fc32010-02-01 16:39:11 -0500461 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400462}
463
Alex Deucher4eaeca32010-01-19 17:32:27 -0500464union adjust_pixel_clock {
465 ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500466 ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500467};
468
469static u32 atombios_adjust_pll(struct drm_crtc *crtc,
470 struct drm_display_mode *mode,
471 struct radeon_pll *pll)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200472{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200473 struct drm_device *dev = crtc->dev;
474 struct radeon_device *rdev = dev->dev_private;
475 struct drm_encoder *encoder = NULL;
476 struct radeon_encoder *radeon_encoder = NULL;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500477 u32 adjusted_clock = mode->clock;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500478 int encoder_mode = 0;
Alex Deucherfbee67a2010-08-16 12:44:47 -0400479 u32 dp_clock = mode->clock;
480 int bpc = 8;
Alex Deucherfc103322010-01-19 17:16:10 -0500481
Alex Deucher4eaeca32010-01-19 17:32:27 -0500482 /* reset the pll flags */
483 pll->flags = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200484
485 if (ASIC_IS_AVIVO(rdev)) {
Alex Deuchereb1300b2009-07-13 11:09:56 -0400486 if ((rdev->family == CHIP_RS600) ||
487 (rdev->family == CHIP_RS690) ||
488 (rdev->family == CHIP_RS740))
Alex Deucher2ff776c2010-06-08 19:44:36 -0400489 pll->flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
Alex Deucherfc103322010-01-19 17:16:10 -0500490 RADEON_PLL_PREFER_CLOSEST_LOWER);
Alex Deucherf28488c2010-09-29 11:37:40 -0400491 } else
Alex Deucherfc103322010-01-19 17:16:10 -0500492 pll->flags |= RADEON_PLL_LEGACY;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200493
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200494 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
495 if (encoder->crtc == crtc) {
Alex Deucher4eaeca32010-01-19 17:32:27 -0500496 radeon_encoder = to_radeon_encoder(encoder);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500497 encoder_mode = atombios_get_encoder_mode(encoder);
Alex Deucherfbee67a2010-08-16 12:44:47 -0400498 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) {
499 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
500 if (connector) {
501 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
502 struct radeon_connector_atom_dig *dig_connector =
503 radeon_connector->con_priv;
504
505 dp_clock = dig_connector->dp_clock;
506 }
507 }
508
Alex Deucher4eaeca32010-01-19 17:32:27 -0500509 if (ASIC_IS_AVIVO(rdev)) {
510 /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
511 if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
512 adjusted_clock = mode->clock * 2;
Alex Deucher48dfaae2010-09-29 11:37:41 -0400513 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Alex Deuchera1a4b232010-04-09 15:31:56 -0400514 pll->flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500515 } else {
516 if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
Alex Deucherfc103322010-01-19 17:16:10 -0500517 pll->flags |= RADEON_PLL_NO_ODD_POST_DIV;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500518 if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
Alex Deucherfc103322010-01-19 17:16:10 -0500519 pll->flags |= RADEON_PLL_USE_REF_DIV;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200520 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000521 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200522 }
523 }
524
Alex Deucher2606c882009-10-08 13:36:21 -0400525 /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
526 * accordingly based on the encoder/transmitter to work around
527 * special hw requirements.
528 */
529 if (ASIC_IS_DCE3(rdev)) {
Alex Deucher4eaeca32010-01-19 17:32:27 -0500530 union adjust_pixel_clock args;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500531 u8 frev, crev;
532 int index;
Alex Deucher2606c882009-10-08 13:36:21 -0400533
Alex Deucher2606c882009-10-08 13:36:21 -0400534 index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
Alex Deuchera084e6e2010-03-18 01:04:01 -0400535 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
536 &crev))
537 return adjusted_clock;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500538
539 memset(&args, 0, sizeof(args));
540
541 switch (frev) {
542 case 1:
543 switch (crev) {
544 case 1:
545 case 2:
546 args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
547 args.v1.ucTransmitterID = radeon_encoder->encoder_id;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500548 args.v1.ucEncodeMode = encoder_mode;
Alex Deucherfbee67a2010-08-16 12:44:47 -0400549 if (encoder_mode == ATOM_ENCODER_MODE_DP) {
550 /* may want to enable SS on DP eventually */
551 /* args.v1.ucConfig |=
552 ADJUST_DISPLAY_CONFIG_SS_ENABLE;*/
553 } else if (encoder_mode == ATOM_ENCODER_MODE_LVDS) {
554 args.v1.ucConfig |=
555 ADJUST_DISPLAY_CONFIG_SS_ENABLE;
556 }
Alex Deucher4eaeca32010-01-19 17:32:27 -0500557
558 atom_execute_table(rdev->mode_info.atom_context,
559 index, (uint32_t *)&args);
560 adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
561 break;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500562 case 3:
563 args.v3.sInput.usPixelClock = cpu_to_le16(mode->clock / 10);
564 args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
565 args.v3.sInput.ucEncodeMode = encoder_mode;
566 args.v3.sInput.ucDispPllConfig = 0;
567 if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
568 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
569
Alex Deucherfbee67a2010-08-16 12:44:47 -0400570 if (encoder_mode == ATOM_ENCODER_MODE_DP) {
571 /* may want to enable SS on DP/eDP eventually */
572 /*args.v3.sInput.ucDispPllConfig |=
573 DISPPLL_CONFIG_SS_ENABLE;*/
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500574 args.v3.sInput.ucDispPllConfig |=
575 DISPPLL_CONFIG_COHERENT_MODE;
Alex Deucherfbee67a2010-08-16 12:44:47 -0400576 /* 16200 or 27000 */
577 args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
578 } else {
579 if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
580 /* deep color support */
581 args.v3.sInput.usPixelClock =
582 cpu_to_le16((mode->clock * bpc / 8) / 10);
583 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500584 if (dig->coherent_mode)
585 args.v3.sInput.ucDispPllConfig |=
586 DISPPLL_CONFIG_COHERENT_MODE;
587 if (mode->clock > 165000)
588 args.v3.sInput.ucDispPllConfig |=
589 DISPPLL_CONFIG_DUAL_LINK;
590 }
591 } else if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
Alex Deucherfbee67a2010-08-16 12:44:47 -0400592 if (encoder_mode == ATOM_ENCODER_MODE_DP) {
593 /* may want to enable SS on DP/eDP eventually */
594 /*args.v3.sInput.ucDispPllConfig |=
595 DISPPLL_CONFIG_SS_ENABLE;*/
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500596 args.v3.sInput.ucDispPllConfig |=
Alex Deucher9f998ad2010-03-29 21:37:08 -0400597 DISPPLL_CONFIG_COHERENT_MODE;
Alex Deucherfbee67a2010-08-16 12:44:47 -0400598 /* 16200 or 27000 */
599 args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
600 } else if (encoder_mode == ATOM_ENCODER_MODE_LVDS) {
601 /* want to enable SS on LVDS eventually */
602 /*args.v3.sInput.ucDispPllConfig |=
603 DISPPLL_CONFIG_SS_ENABLE;*/
604 } else {
Alex Deucher9f998ad2010-03-29 21:37:08 -0400605 if (mode->clock > 165000)
606 args.v3.sInput.ucDispPllConfig |=
607 DISPPLL_CONFIG_DUAL_LINK;
608 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500609 }
610 atom_execute_table(rdev->mode_info.atom_context,
611 index, (uint32_t *)&args);
612 adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
613 if (args.v3.sOutput.ucRefDiv) {
614 pll->flags |= RADEON_PLL_USE_REF_DIV;
615 pll->reference_div = args.v3.sOutput.ucRefDiv;
616 }
617 if (args.v3.sOutput.ucPostDiv) {
618 pll->flags |= RADEON_PLL_USE_POST_DIV;
619 pll->post_div = args.v3.sOutput.ucPostDiv;
620 }
621 break;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500622 default:
623 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
624 return adjusted_clock;
625 }
626 break;
627 default:
628 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
629 return adjusted_clock;
630 }
Alex Deucherd56ef9c2009-10-27 12:11:09 -0400631 }
Alex Deucher4eaeca32010-01-19 17:32:27 -0500632 return adjusted_clock;
633}
634
635union set_pixel_clock {
636 SET_PIXEL_CLOCK_PS_ALLOCATION base;
637 PIXEL_CLOCK_PARAMETERS v1;
638 PIXEL_CLOCK_PARAMETERS_V2 v2;
639 PIXEL_CLOCK_PARAMETERS_V3 v3;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500640 PIXEL_CLOCK_PARAMETERS_V5 v5;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500641};
642
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500643static void atombios_crtc_set_dcpll(struct drm_crtc *crtc)
644{
645 struct drm_device *dev = crtc->dev;
646 struct radeon_device *rdev = dev->dev_private;
647 u8 frev, crev;
648 int index;
649 union set_pixel_clock args;
650
651 memset(&args, 0, sizeof(args));
652
653 index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
Alex Deuchera084e6e2010-03-18 01:04:01 -0400654 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
655 &crev))
656 return;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500657
658 switch (frev) {
659 case 1:
660 switch (crev) {
661 case 5:
662 /* if the default dcpll clock is specified,
663 * SetPixelClock provides the dividers
664 */
665 args.v5.ucCRTC = ATOM_CRTC_INVALID;
666 args.v5.usPixelClock = rdev->clock.default_dispclk;
667 args.v5.ucPpll = ATOM_DCPLL;
668 break;
669 default:
670 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
671 return;
672 }
673 break;
674 default:
675 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
676 return;
677 }
678 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
679}
680
Alex Deucher37f90032010-06-11 17:58:38 -0400681static void atombios_crtc_program_pll(struct drm_crtc *crtc,
682 int crtc_id,
683 int pll_id,
684 u32 encoder_mode,
685 u32 encoder_id,
686 u32 clock,
687 u32 ref_div,
688 u32 fb_div,
689 u32 frac_fb_div,
690 u32 post_div)
691{
692 struct drm_device *dev = crtc->dev;
693 struct radeon_device *rdev = dev->dev_private;
694 u8 frev, crev;
695 int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
696 union set_pixel_clock args;
697
698 memset(&args, 0, sizeof(args));
699
700 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
701 &crev))
702 return;
703
704 switch (frev) {
705 case 1:
706 switch (crev) {
707 case 1:
708 if (clock == ATOM_DISABLE)
709 return;
710 args.v1.usPixelClock = cpu_to_le16(clock / 10);
711 args.v1.usRefDiv = cpu_to_le16(ref_div);
712 args.v1.usFbDiv = cpu_to_le16(fb_div);
713 args.v1.ucFracFbDiv = frac_fb_div;
714 args.v1.ucPostDiv = post_div;
715 args.v1.ucPpll = pll_id;
716 args.v1.ucCRTC = crtc_id;
717 args.v1.ucRefDivSrc = 1;
718 break;
719 case 2:
720 args.v2.usPixelClock = cpu_to_le16(clock / 10);
721 args.v2.usRefDiv = cpu_to_le16(ref_div);
722 args.v2.usFbDiv = cpu_to_le16(fb_div);
723 args.v2.ucFracFbDiv = frac_fb_div;
724 args.v2.ucPostDiv = post_div;
725 args.v2.ucPpll = pll_id;
726 args.v2.ucCRTC = crtc_id;
727 args.v2.ucRefDivSrc = 1;
728 break;
729 case 3:
730 args.v3.usPixelClock = cpu_to_le16(clock / 10);
731 args.v3.usRefDiv = cpu_to_le16(ref_div);
732 args.v3.usFbDiv = cpu_to_le16(fb_div);
733 args.v3.ucFracFbDiv = frac_fb_div;
734 args.v3.ucPostDiv = post_div;
735 args.v3.ucPpll = pll_id;
736 args.v3.ucMiscInfo = (pll_id << 2);
737 args.v3.ucTransmitterId = encoder_id;
738 args.v3.ucEncoderMode = encoder_mode;
739 break;
740 case 5:
741 args.v5.ucCRTC = crtc_id;
742 args.v5.usPixelClock = cpu_to_le16(clock / 10);
743 args.v5.ucRefDiv = ref_div;
744 args.v5.usFbDiv = cpu_to_le16(fb_div);
745 args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
746 args.v5.ucPostDiv = post_div;
747 args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
748 args.v5.ucTransmitterID = encoder_id;
749 args.v5.ucEncoderMode = encoder_mode;
750 args.v5.ucPpll = pll_id;
751 break;
752 default:
753 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
754 return;
755 }
756 break;
757 default:
758 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
759 return;
760 }
761
762 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
763}
764
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500765static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
Alex Deucher4eaeca32010-01-19 17:32:27 -0500766{
767 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
768 struct drm_device *dev = crtc->dev;
769 struct radeon_device *rdev = dev->dev_private;
770 struct drm_encoder *encoder = NULL;
771 struct radeon_encoder *radeon_encoder = NULL;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500772 u32 pll_clock = mode->clock;
773 u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
774 struct radeon_pll *pll;
775 u32 adjusted_clock;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500776 int encoder_mode = 0;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500777
Alex Deucher4eaeca32010-01-19 17:32:27 -0500778 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
779 if (encoder->crtc == crtc) {
780 radeon_encoder = to_radeon_encoder(encoder);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500781 encoder_mode = atombios_get_encoder_mode(encoder);
Alex Deucher4eaeca32010-01-19 17:32:27 -0500782 break;
783 }
784 }
785
786 if (!radeon_encoder)
787 return;
788
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500789 switch (radeon_crtc->pll_id) {
790 case ATOM_PPLL1:
Alex Deucher4eaeca32010-01-19 17:32:27 -0500791 pll = &rdev->clock.p1pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500792 break;
793 case ATOM_PPLL2:
Alex Deucher4eaeca32010-01-19 17:32:27 -0500794 pll = &rdev->clock.p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500795 break;
796 case ATOM_DCPLL:
797 case ATOM_PPLL_INVALID:
Stefan Richter921d98b2010-05-26 10:27:44 +1000798 default:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500799 pll = &rdev->clock.dcpll;
800 break;
801 }
Alex Deucher4eaeca32010-01-19 17:32:27 -0500802
803 /* adjust pixel clock as needed */
804 adjusted_clock = atombios_adjust_pll(crtc, mode, pll);
Alex Deucher2606c882009-10-08 13:36:21 -0400805
Alex Deucher7c27f872010-02-02 12:05:01 -0500806 radeon_compute_pll(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
807 &ref_div, &post_div);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200808
Alex Deucher37f90032010-06-11 17:58:38 -0400809 atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
810 encoder_mode, radeon_encoder->encoder_id, mode->clock,
811 ref_div, fb_div, frac_fb_div, post_div);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200812
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200813}
814
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500815static int evergreen_crtc_set_base(struct drm_crtc *crtc, int x, int y,
816 struct drm_framebuffer *old_fb)
817{
818 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
819 struct drm_device *dev = crtc->dev;
820 struct radeon_device *rdev = dev->dev_private;
821 struct radeon_framebuffer *radeon_fb;
822 struct drm_gem_object *obj;
823 struct radeon_bo *rbo;
824 uint64_t fb_location;
825 uint32_t fb_format, fb_pitch_pixels, tiling_flags;
826 int r;
827
828 /* no fb bound */
829 if (!crtc->fb) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000830 DRM_DEBUG_KMS("No FB bound\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500831 return 0;
832 }
833
834 radeon_fb = to_radeon_framebuffer(crtc->fb);
835
836 /* Pin framebuffer & get tilling informations */
837 obj = radeon_fb->obj;
838 rbo = obj->driver_private;
839 r = radeon_bo_reserve(rbo, false);
840 if (unlikely(r != 0))
841 return r;
842 r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
843 if (unlikely(r != 0)) {
844 radeon_bo_unreserve(rbo);
845 return -EINVAL;
846 }
847 radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
848 radeon_bo_unreserve(rbo);
849
850 switch (crtc->fb->bits_per_pixel) {
851 case 8:
852 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
853 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
854 break;
855 case 15:
856 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
857 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
858 break;
859 case 16:
860 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
861 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
862 break;
863 case 24:
864 case 32:
865 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
866 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
867 break;
868 default:
869 DRM_ERROR("Unsupported screen depth %d\n",
870 crtc->fb->bits_per_pixel);
871 return -EINVAL;
872 }
873
Alex Deucher97d66322010-05-20 12:12:48 -0400874 if (tiling_flags & RADEON_TILING_MACRO)
875 fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
876 else if (tiling_flags & RADEON_TILING_MICRO)
877 fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
878
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500879 switch (radeon_crtc->crtc_id) {
880 case 0:
881 WREG32(AVIVO_D1VGA_CONTROL, 0);
882 break;
883 case 1:
884 WREG32(AVIVO_D2VGA_CONTROL, 0);
885 break;
886 case 2:
887 WREG32(EVERGREEN_D3VGA_CONTROL, 0);
888 break;
889 case 3:
890 WREG32(EVERGREEN_D4VGA_CONTROL, 0);
891 break;
892 case 4:
893 WREG32(EVERGREEN_D5VGA_CONTROL, 0);
894 break;
895 case 5:
896 WREG32(EVERGREEN_D6VGA_CONTROL, 0);
897 break;
898 default:
899 break;
900 }
901
902 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
903 upper_32_bits(fb_location));
904 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
905 upper_32_bits(fb_location));
906 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
907 (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
908 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
909 (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
910 WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
911
912 WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
913 WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
914 WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
915 WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
916 WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, crtc->fb->width);
917 WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, crtc->fb->height);
918
919 fb_pitch_pixels = crtc->fb->pitch / (crtc->fb->bits_per_pixel / 8);
920 WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
921 WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
922
923 WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
924 crtc->mode.vdisplay);
925 x &= ~3;
926 y &= ~1;
927 WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
928 (x << 16) | y);
929 WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
930 (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
931
932 if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
933 WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
934 EVERGREEN_INTERLEAVE_EN);
935 else
936 WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
937
938 if (old_fb && old_fb != crtc->fb) {
939 radeon_fb = to_radeon_framebuffer(old_fb);
940 rbo = radeon_fb->obj->driver_private;
941 r = radeon_bo_reserve(rbo, false);
942 if (unlikely(r != 0))
943 return r;
944 radeon_bo_unpin(rbo);
945 radeon_bo_unreserve(rbo);
946 }
947
948 /* Bytes per pixel may have changed */
949 radeon_bandwidth_update(rdev);
950
951 return 0;
952}
953
Alex Deucher54f088a2010-01-19 16:34:01 -0500954static int avivo_crtc_set_base(struct drm_crtc *crtc, int x, int y,
955 struct drm_framebuffer *old_fb)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200956{
957 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
958 struct drm_device *dev = crtc->dev;
959 struct radeon_device *rdev = dev->dev_private;
960 struct radeon_framebuffer *radeon_fb;
961 struct drm_gem_object *obj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100962 struct radeon_bo *rbo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200963 uint64_t fb_location;
Dave Airliee024e112009-06-24 09:48:08 +1000964 uint32_t fb_format, fb_pitch_pixels, tiling_flags;
Jerome Glisse4c788672009-11-20 14:29:23 +0100965 int r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200966
Jerome Glisse2de3b482009-11-17 14:08:55 -0800967 /* no fb bound */
968 if (!crtc->fb) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000969 DRM_DEBUG_KMS("No FB bound\n");
Jerome Glisse2de3b482009-11-17 14:08:55 -0800970 return 0;
971 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200972
973 radeon_fb = to_radeon_framebuffer(crtc->fb);
974
Jerome Glisse4c788672009-11-20 14:29:23 +0100975 /* Pin framebuffer & get tilling informations */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200976 obj = radeon_fb->obj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100977 rbo = obj->driver_private;
978 r = radeon_bo_reserve(rbo, false);
979 if (unlikely(r != 0))
980 return r;
981 r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
982 if (unlikely(r != 0)) {
983 radeon_bo_unreserve(rbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200984 return -EINVAL;
985 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100986 radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
987 radeon_bo_unreserve(rbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200988
989 switch (crtc->fb->bits_per_pixel) {
Dave Airlie41456df2009-09-16 10:15:21 +1000990 case 8:
991 fb_format =
992 AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
993 AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
994 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200995 case 15:
996 fb_format =
997 AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
998 AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
999 break;
1000 case 16:
1001 fb_format =
1002 AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
1003 AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
1004 break;
1005 case 24:
1006 case 32:
1007 fb_format =
1008 AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
1009 AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
1010 break;
1011 default:
1012 DRM_ERROR("Unsupported screen depth %d\n",
1013 crtc->fb->bits_per_pixel);
1014 return -EINVAL;
1015 }
1016
Alex Deucher40c4ac12010-05-20 12:04:59 -04001017 if (rdev->family >= CHIP_R600) {
1018 if (tiling_flags & RADEON_TILING_MACRO)
1019 fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
1020 else if (tiling_flags & RADEON_TILING_MICRO)
1021 fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
1022 } else {
1023 if (tiling_flags & RADEON_TILING_MACRO)
1024 fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
Dave Airliecf2f05d2009-12-08 15:45:13 +10001025
Alex Deucher40c4ac12010-05-20 12:04:59 -04001026 if (tiling_flags & RADEON_TILING_MICRO)
1027 fb_format |= AVIVO_D1GRPH_TILED;
1028 }
Dave Airliee024e112009-06-24 09:48:08 +10001029
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001030 if (radeon_crtc->crtc_id == 0)
1031 WREG32(AVIVO_D1VGA_CONTROL, 0);
1032 else
1033 WREG32(AVIVO_D2VGA_CONTROL, 0);
Alex Deucherc290dad2009-10-22 16:12:34 -04001034
1035 if (rdev->family >= CHIP_RV770) {
1036 if (radeon_crtc->crtc_id) {
Alex Deucher95347872010-09-01 17:20:42 -04001037 WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
1038 WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
Alex Deucherc290dad2009-10-22 16:12:34 -04001039 } else {
Alex Deucher95347872010-09-01 17:20:42 -04001040 WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
1041 WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
Alex Deucherc290dad2009-10-22 16:12:34 -04001042 }
1043 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001044 WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1045 (u32) fb_location);
1046 WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
1047 radeon_crtc->crtc_offset, (u32) fb_location);
1048 WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
1049
1050 WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
1051 WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
1052 WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
1053 WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
1054 WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, crtc->fb->width);
1055 WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, crtc->fb->height);
1056
1057 fb_pitch_pixels = crtc->fb->pitch / (crtc->fb->bits_per_pixel / 8);
1058 WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
1059 WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
1060
1061 WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
1062 crtc->mode.vdisplay);
1063 x &= ~3;
1064 y &= ~1;
1065 WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
1066 (x << 16) | y);
1067 WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
1068 (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
1069
1070 if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
1071 WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
1072 AVIVO_D1MODE_INTERLEAVE_EN);
1073 else
1074 WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
1075
1076 if (old_fb && old_fb != crtc->fb) {
1077 radeon_fb = to_radeon_framebuffer(old_fb);
Jerome Glisse4c788672009-11-20 14:29:23 +01001078 rbo = radeon_fb->obj->driver_private;
1079 r = radeon_bo_reserve(rbo, false);
1080 if (unlikely(r != 0))
1081 return r;
1082 radeon_bo_unpin(rbo);
1083 radeon_bo_unreserve(rbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001084 }
Michel Dänzerf30f37d2009-10-08 10:44:09 +02001085
1086 /* Bytes per pixel may have changed */
1087 radeon_bandwidth_update(rdev);
1088
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001089 return 0;
1090}
1091
Alex Deucher54f088a2010-01-19 16:34:01 -05001092int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
1093 struct drm_framebuffer *old_fb)
1094{
1095 struct drm_device *dev = crtc->dev;
1096 struct radeon_device *rdev = dev->dev_private;
1097
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001098 if (ASIC_IS_DCE4(rdev))
1099 return evergreen_crtc_set_base(crtc, x, y, old_fb);
1100 else if (ASIC_IS_AVIVO(rdev))
Alex Deucher54f088a2010-01-19 16:34:01 -05001101 return avivo_crtc_set_base(crtc, x, y, old_fb);
1102 else
1103 return radeon_crtc_set_base(crtc, x, y, old_fb);
1104}
1105
Alex Deucher615e0cb2010-01-20 16:22:53 -05001106/* properly set additional regs when using atombios */
1107static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
1108{
1109 struct drm_device *dev = crtc->dev;
1110 struct radeon_device *rdev = dev->dev_private;
1111 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1112 u32 disp_merge_cntl;
1113
1114 switch (radeon_crtc->crtc_id) {
1115 case 0:
1116 disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
1117 disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
1118 WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
1119 break;
1120 case 1:
1121 disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
1122 disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
1123 WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
1124 WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
1125 WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
1126 break;
1127 }
1128}
1129
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001130static int radeon_atom_pick_pll(struct drm_crtc *crtc)
1131{
1132 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1133 struct drm_device *dev = crtc->dev;
1134 struct radeon_device *rdev = dev->dev_private;
1135 struct drm_encoder *test_encoder;
1136 struct drm_crtc *test_crtc;
1137 uint32_t pll_in_use = 0;
1138
1139 if (ASIC_IS_DCE4(rdev)) {
1140 /* if crtc is driving DP and we have an ext clock, use that */
1141 list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
1142 if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
1143 if (atombios_get_encoder_mode(test_encoder) == ATOM_ENCODER_MODE_DP) {
1144 if (rdev->clock.dp_extclk)
1145 return ATOM_PPLL_INVALID;
1146 }
1147 }
1148 }
1149
1150 /* otherwise, pick one of the plls */
1151 list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
1152 struct radeon_crtc *radeon_test_crtc;
1153
1154 if (crtc == test_crtc)
1155 continue;
1156
1157 radeon_test_crtc = to_radeon_crtc(test_crtc);
1158 if ((radeon_test_crtc->pll_id >= ATOM_PPLL1) &&
1159 (radeon_test_crtc->pll_id <= ATOM_PPLL2))
1160 pll_in_use |= (1 << radeon_test_crtc->pll_id);
1161 }
1162 if (!(pll_in_use & 1))
1163 return ATOM_PPLL1;
1164 return ATOM_PPLL2;
1165 } else
1166 return radeon_crtc->crtc_id;
1167
1168}
1169
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001170int atombios_crtc_mode_set(struct drm_crtc *crtc,
1171 struct drm_display_mode *mode,
1172 struct drm_display_mode *adjusted_mode,
1173 int x, int y, struct drm_framebuffer *old_fb)
1174{
1175 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1176 struct drm_device *dev = crtc->dev;
1177 struct radeon_device *rdev = dev->dev_private;
Alex Deucher54bfe492010-09-03 15:52:53 -04001178 struct drm_encoder *encoder;
1179 bool is_tvcv = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001180
Alex Deucher54bfe492010-09-03 15:52:53 -04001181 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1182 /* find tv std */
1183 if (encoder->crtc == crtc) {
1184 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1185 if (radeon_encoder->active_device &
1186 (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
1187 is_tvcv = true;
1188 }
1189 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001190
Alex Deucherb7922102010-03-06 10:57:30 -05001191 atombios_disable_ss(crtc);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001192 /* always set DCPLL */
1193 if (ASIC_IS_DCE4(rdev))
1194 atombios_crtc_set_dcpll(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001195 atombios_crtc_set_pll(crtc, adjusted_mode);
Alex Deucherb7922102010-03-06 10:57:30 -05001196 atombios_enable_ss(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001197
Alex Deucher54bfe492010-09-03 15:52:53 -04001198 if (ASIC_IS_DCE4(rdev))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001199 atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
Alex Deucher54bfe492010-09-03 15:52:53 -04001200 else if (ASIC_IS_AVIVO(rdev)) {
1201 if (is_tvcv)
1202 atombios_crtc_set_timing(crtc, adjusted_mode);
1203 else
1204 atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
1205 } else {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001206 atombios_crtc_set_timing(crtc, adjusted_mode);
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001207 if (radeon_crtc->crtc_id == 0)
1208 atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
Alex Deucher615e0cb2010-01-20 16:22:53 -05001209 radeon_legacy_atom_fixup(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001210 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001211 atombios_crtc_set_base(crtc, x, y, old_fb);
Jerome Glissec93bb852009-07-13 21:04:08 +02001212 atombios_overscan_setup(crtc, mode, adjusted_mode);
1213 atombios_scaler_setup(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001214 return 0;
1215}
1216
1217static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
1218 struct drm_display_mode *mode,
1219 struct drm_display_mode *adjusted_mode)
1220{
Alex Deucher03214bd52010-03-16 17:42:46 -04001221 struct drm_device *dev = crtc->dev;
1222 struct radeon_device *rdev = dev->dev_private;
1223
1224 /* adjust pm to upcoming mode change */
1225 radeon_pm_compute_clocks(rdev);
1226
Jerome Glissec93bb852009-07-13 21:04:08 +02001227 if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
1228 return false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001229 return true;
1230}
1231
1232static void atombios_crtc_prepare(struct drm_crtc *crtc)
1233{
Alex Deucher267364a2010-03-08 17:10:41 -05001234 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1235
1236 /* pick pll */
1237 radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
1238
Alex Deucher37b43902010-02-09 12:04:43 -05001239 atombios_lock_crtc(crtc, ATOM_ENABLE);
Alex Deuchera348c842010-01-21 16:50:30 -05001240 atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001241}
1242
1243static void atombios_crtc_commit(struct drm_crtc *crtc)
1244{
1245 atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
Alex Deucher37b43902010-02-09 12:04:43 -05001246 atombios_lock_crtc(crtc, ATOM_DISABLE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001247}
1248
Alex Deucher37f90032010-06-11 17:58:38 -04001249static void atombios_crtc_disable(struct drm_crtc *crtc)
1250{
1251 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1252 atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
1253
1254 switch (radeon_crtc->pll_id) {
1255 case ATOM_PPLL1:
1256 case ATOM_PPLL2:
1257 /* disable the ppll */
1258 atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
1259 0, 0, ATOM_DISABLE, 0, 0, 0, 0);
1260 break;
1261 default:
1262 break;
1263 }
1264 radeon_crtc->pll_id = -1;
1265}
1266
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001267static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
1268 .dpms = atombios_crtc_dpms,
1269 .mode_fixup = atombios_crtc_mode_fixup,
1270 .mode_set = atombios_crtc_mode_set,
1271 .mode_set_base = atombios_crtc_set_base,
1272 .prepare = atombios_crtc_prepare,
1273 .commit = atombios_crtc_commit,
Dave Airlie068143d2009-10-05 09:58:02 +10001274 .load_lut = radeon_crtc_load_lut,
Alex Deucher37f90032010-06-11 17:58:38 -04001275 .disable = atombios_crtc_disable,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001276};
1277
1278void radeon_atombios_init_crtc(struct drm_device *dev,
1279 struct radeon_crtc *radeon_crtc)
1280{
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001281 struct radeon_device *rdev = dev->dev_private;
1282
1283 if (ASIC_IS_DCE4(rdev)) {
1284 switch (radeon_crtc->crtc_id) {
1285 case 0:
1286 default:
Alex Deucher12d77982010-02-09 17:18:48 -05001287 radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001288 break;
1289 case 1:
Alex Deucher12d77982010-02-09 17:18:48 -05001290 radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001291 break;
1292 case 2:
Alex Deucher12d77982010-02-09 17:18:48 -05001293 radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001294 break;
1295 case 3:
Alex Deucher12d77982010-02-09 17:18:48 -05001296 radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001297 break;
1298 case 4:
Alex Deucher12d77982010-02-09 17:18:48 -05001299 radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001300 break;
1301 case 5:
Alex Deucher12d77982010-02-09 17:18:48 -05001302 radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001303 break;
1304 }
1305 } else {
1306 if (radeon_crtc->crtc_id == 1)
1307 radeon_crtc->crtc_offset =
1308 AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
1309 else
1310 radeon_crtc->crtc_offset = 0;
1311 }
1312 radeon_crtc->pll_id = -1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001313 drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
1314}