blob: d60f8da720d11024bf54edd494116a90cf863680 [file] [log] [blame]
Jingoo Hane9474be2012-02-03 18:01:55 +09001/*
2 * Samsung SoC DP (Display Port) interface driver.
3 *
4 * Copyright (C) 2012 Samsung Electronics Co., Ltd.
5 * Author: Jingoo Han <jg1.han@samsung.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the
9 * Free Software Foundation; either version 2 of the License, or (at your
10 * option) any later version.
11 */
12
13#include <linux/module.h>
14#include <linux/platform_device.h>
15#include <linux/slab.h>
16#include <linux/err.h>
17#include <linux/clk.h>
18#include <linux/io.h>
19#include <linux/interrupt.h>
20#include <linux/delay.h>
Ajay Kumarc4e235c2012-10-13 05:48:00 +090021#include <linux/of.h>
Jingoo Hane9474be2012-02-03 18:01:55 +090022
23#include <video/exynos_dp.h>
24
Jingoo Hane9474be2012-02-03 18:01:55 +090025#include "exynos_dp_core.h"
26
27static int exynos_dp_init_dp(struct exynos_dp_device *dp)
28{
29 exynos_dp_reset(dp);
30
Jingoo Han24db03a2012-05-25 16:21:08 +090031 exynos_dp_swreset(dp);
32
Jingoo Han75435c72012-08-23 19:55:13 +090033 exynos_dp_init_analog_param(dp);
34 exynos_dp_init_interrupt(dp);
35
Jingoo Hane9474be2012-02-03 18:01:55 +090036 /* SW defined function Normal operation */
37 exynos_dp_enable_sw_function(dp);
38
39 exynos_dp_config_interrupt(dp);
40 exynos_dp_init_analog_func(dp);
41
42 exynos_dp_init_hpd(dp);
43 exynos_dp_init_aux(dp);
44
45 return 0;
46}
47
48static int exynos_dp_detect_hpd(struct exynos_dp_device *dp)
49{
50 int timeout_loop = 0;
51
52 exynos_dp_init_hpd(dp);
53
Jingoo Hana2c81bc2012-07-18 18:50:59 +090054 usleep_range(200, 210);
Jingoo Hane9474be2012-02-03 18:01:55 +090055
56 while (exynos_dp_get_plug_in_status(dp) != 0) {
57 timeout_loop++;
58 if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
59 dev_err(dp->dev, "failed to get hpd plug status\n");
60 return -ETIMEDOUT;
61 }
Jingoo Hana2c81bc2012-07-18 18:50:59 +090062 usleep_range(10, 11);
Jingoo Hane9474be2012-02-03 18:01:55 +090063 }
64
65 return 0;
66}
67
68static unsigned char exynos_dp_calc_edid_check_sum(unsigned char *edid_data)
69{
70 int i;
71 unsigned char sum = 0;
72
73 for (i = 0; i < EDID_BLOCK_LENGTH; i++)
74 sum = sum + edid_data[i];
75
76 return sum;
77}
78
79static int exynos_dp_read_edid(struct exynos_dp_device *dp)
80{
81 unsigned char edid[EDID_BLOCK_LENGTH * 2];
82 unsigned int extend_block = 0;
83 unsigned char sum;
84 unsigned char test_vector;
85 int retval;
86
87 /*
88 * EDID device address is 0x50.
89 * However, if necessary, you must have set upper address
90 * into E-EDID in I2C device, 0x30.
91 */
92
93 /* Read Extension Flag, Number of 128-byte EDID extension blocks */
94 exynos_dp_read_byte_from_i2c(dp, I2C_EDID_DEVICE_ADDR,
95 EDID_EXTENSION_FLAG,
96 &extend_block);
97
98 if (extend_block > 0) {
99 dev_dbg(dp->dev, "EDID data includes a single extension!\n");
100
101 /* Read EDID data */
102 retval = exynos_dp_read_bytes_from_i2c(dp, I2C_EDID_DEVICE_ADDR,
103 EDID_HEADER_PATTERN,
104 EDID_BLOCK_LENGTH,
105 &edid[EDID_HEADER_PATTERN]);
106 if (retval != 0) {
107 dev_err(dp->dev, "EDID Read failed!\n");
108 return -EIO;
109 }
110 sum = exynos_dp_calc_edid_check_sum(edid);
111 if (sum != 0) {
112 dev_err(dp->dev, "EDID bad checksum!\n");
113 return -EIO;
114 }
115
116 /* Read additional EDID data */
117 retval = exynos_dp_read_bytes_from_i2c(dp,
118 I2C_EDID_DEVICE_ADDR,
119 EDID_BLOCK_LENGTH,
120 EDID_BLOCK_LENGTH,
121 &edid[EDID_BLOCK_LENGTH]);
122 if (retval != 0) {
123 dev_err(dp->dev, "EDID Read failed!\n");
124 return -EIO;
125 }
126 sum = exynos_dp_calc_edid_check_sum(&edid[EDID_BLOCK_LENGTH]);
127 if (sum != 0) {
128 dev_err(dp->dev, "EDID bad checksum!\n");
129 return -EIO;
130 }
131
132 exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_TEST_REQUEST,
133 &test_vector);
134 if (test_vector & DPCD_TEST_EDID_READ) {
135 exynos_dp_write_byte_to_dpcd(dp,
136 DPCD_ADDR_TEST_EDID_CHECKSUM,
137 edid[EDID_BLOCK_LENGTH + EDID_CHECKSUM]);
138 exynos_dp_write_byte_to_dpcd(dp,
139 DPCD_ADDR_TEST_RESPONSE,
140 DPCD_TEST_EDID_CHECKSUM_WRITE);
141 }
142 } else {
143 dev_info(dp->dev, "EDID data does not include any extensions.\n");
144
145 /* Read EDID data */
146 retval = exynos_dp_read_bytes_from_i2c(dp,
147 I2C_EDID_DEVICE_ADDR,
148 EDID_HEADER_PATTERN,
149 EDID_BLOCK_LENGTH,
150 &edid[EDID_HEADER_PATTERN]);
151 if (retval != 0) {
152 dev_err(dp->dev, "EDID Read failed!\n");
153 return -EIO;
154 }
155 sum = exynos_dp_calc_edid_check_sum(edid);
156 if (sum != 0) {
157 dev_err(dp->dev, "EDID bad checksum!\n");
158 return -EIO;
159 }
160
161 exynos_dp_read_byte_from_dpcd(dp,
162 DPCD_ADDR_TEST_REQUEST,
163 &test_vector);
164 if (test_vector & DPCD_TEST_EDID_READ) {
165 exynos_dp_write_byte_to_dpcd(dp,
166 DPCD_ADDR_TEST_EDID_CHECKSUM,
167 edid[EDID_CHECKSUM]);
168 exynos_dp_write_byte_to_dpcd(dp,
169 DPCD_ADDR_TEST_RESPONSE,
170 DPCD_TEST_EDID_CHECKSUM_WRITE);
171 }
172 }
173
174 dev_err(dp->dev, "EDID Read success!\n");
175 return 0;
176}
177
178static int exynos_dp_handle_edid(struct exynos_dp_device *dp)
179{
180 u8 buf[12];
181 int i;
182 int retval;
183
184 /* Read DPCD DPCD_ADDR_DPCD_REV~RECEIVE_PORT1_CAP_1 */
185 exynos_dp_read_bytes_from_dpcd(dp,
186 DPCD_ADDR_DPCD_REV,
187 12, buf);
188
189 /* Read EDID */
190 for (i = 0; i < 3; i++) {
191 retval = exynos_dp_read_edid(dp);
192 if (retval == 0)
193 break;
194 }
195
196 return retval;
197}
198
199static void exynos_dp_enable_rx_to_enhanced_mode(struct exynos_dp_device *dp,
200 bool enable)
201{
202 u8 data;
203
204 exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_LANE_COUNT_SET, &data);
205
206 if (enable)
207 exynos_dp_write_byte_to_dpcd(dp, DPCD_ADDR_LANE_COUNT_SET,
208 DPCD_ENHANCED_FRAME_EN |
209 DPCD_LANE_COUNT_SET(data));
210 else
211 exynos_dp_write_byte_to_dpcd(dp, DPCD_ADDR_LANE_COUNT_SET,
212 DPCD_LANE_COUNT_SET(data));
213}
214
215static int exynos_dp_is_enhanced_mode_available(struct exynos_dp_device *dp)
216{
217 u8 data;
218 int retval;
219
220 exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_MAX_LANE_COUNT, &data);
221 retval = DPCD_ENHANCED_FRAME_CAP(data);
222
223 return retval;
224}
225
226static void exynos_dp_set_enhanced_mode(struct exynos_dp_device *dp)
227{
228 u8 data;
229
230 data = exynos_dp_is_enhanced_mode_available(dp);
231 exynos_dp_enable_rx_to_enhanced_mode(dp, data);
232 exynos_dp_enable_enhanced_mode(dp, data);
233}
234
235static void exynos_dp_training_pattern_dis(struct exynos_dp_device *dp)
236{
237 exynos_dp_set_training_pattern(dp, DP_NONE);
238
239 exynos_dp_write_byte_to_dpcd(dp,
240 DPCD_ADDR_TRAINING_PATTERN_SET,
241 DPCD_TRAINING_PATTERN_DISABLED);
242}
243
244static void exynos_dp_set_lane_lane_pre_emphasis(struct exynos_dp_device *dp,
245 int pre_emphasis, int lane)
246{
247 switch (lane) {
248 case 0:
249 exynos_dp_set_lane0_pre_emphasis(dp, pre_emphasis);
250 break;
251 case 1:
252 exynos_dp_set_lane1_pre_emphasis(dp, pre_emphasis);
253 break;
254
255 case 2:
256 exynos_dp_set_lane2_pre_emphasis(dp, pre_emphasis);
257 break;
258
259 case 3:
260 exynos_dp_set_lane3_pre_emphasis(dp, pre_emphasis);
261 break;
262 }
263}
264
Sean Paulace2d7f2012-10-31 23:21:00 +0000265static int exynos_dp_link_start(struct exynos_dp_device *dp)
Jingoo Hane9474be2012-02-03 18:01:55 +0900266{
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900267 u8 buf[4];
Sean Paul49ce41f2012-10-31 23:21:00 +0000268 int lane, lane_count, pll_tries, retval;
Jingoo Hane9474be2012-02-03 18:01:55 +0900269
270 lane_count = dp->link_train.lane_count;
271
272 dp->link_train.lt_state = CLOCK_RECOVERY;
273 dp->link_train.eq_loop = 0;
274
275 for (lane = 0; lane < lane_count; lane++)
276 dp->link_train.cr_loop[lane] = 0;
277
278 /* Set sink to D0 (Sink Not Ready) mode. */
Sean Paulace2d7f2012-10-31 23:21:00 +0000279 retval = exynos_dp_write_byte_to_dpcd(dp, DPCD_ADDR_SINK_POWER_STATE,
Sean Paulfadec4b2012-10-31 23:21:00 +0000280 DPCD_SET_POWER_STATE_D0);
Sean Paulace2d7f2012-10-31 23:21:00 +0000281 if (retval)
282 return retval;
Jingoo Hane9474be2012-02-03 18:01:55 +0900283
284 /* Set link rate and count as you want to establish*/
285 exynos_dp_set_link_bandwidth(dp, dp->link_train.link_rate);
286 exynos_dp_set_lane_count(dp, dp->link_train.lane_count);
287
288 /* Setup RX configuration */
289 buf[0] = dp->link_train.link_rate;
290 buf[1] = dp->link_train.lane_count;
Sean Paulace2d7f2012-10-31 23:21:00 +0000291 retval = exynos_dp_write_bytes_to_dpcd(dp, DPCD_ADDR_LINK_BW_SET,
Jingoo Hane9474be2012-02-03 18:01:55 +0900292 2, buf);
Sean Paulace2d7f2012-10-31 23:21:00 +0000293 if (retval)
294 return retval;
Jingoo Hane9474be2012-02-03 18:01:55 +0900295
296 /* Set TX pre-emphasis to minimum */
297 for (lane = 0; lane < lane_count; lane++)
298 exynos_dp_set_lane_lane_pre_emphasis(dp,
299 PRE_EMPHASIS_LEVEL_0, lane);
300
Sean Paul49ce41f2012-10-31 23:21:00 +0000301 /* Wait for PLL lock */
302 pll_tries = 0;
303 while (exynos_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
304 if (pll_tries == DP_TIMEOUT_LOOP_COUNT) {
305 dev_err(dp->dev, "Wait for PLL lock timed out\n");
306 return -ETIMEDOUT;
307 }
308
309 pll_tries++;
310 usleep_range(90, 120);
311 }
312
Jingoo Hane9474be2012-02-03 18:01:55 +0900313 /* Set training pattern 1 */
314 exynos_dp_set_training_pattern(dp, TRAINING_PTN1);
315
316 /* Set RX training pattern */
Sean Paulfadec4b2012-10-31 23:21:00 +0000317 retval = exynos_dp_write_byte_to_dpcd(dp,
318 DPCD_ADDR_TRAINING_PATTERN_SET,
319 DPCD_SCRAMBLING_DISABLED | DPCD_TRAINING_PATTERN_1);
320 if (retval)
321 return retval;
Jingoo Hane9474be2012-02-03 18:01:55 +0900322
323 for (lane = 0; lane < lane_count; lane++)
324 buf[lane] = DPCD_PRE_EMPHASIS_PATTERN2_LEVEL0 |
325 DPCD_VOLTAGE_SWING_PATTERN1_LEVEL0;
Sean Paulfadec4b2012-10-31 23:21:00 +0000326
327 retval = exynos_dp_write_bytes_to_dpcd(dp, DPCD_ADDR_TRAINING_LANE0_SET,
328 lane_count, buf);
Sean Paulace2d7f2012-10-31 23:21:00 +0000329
330 return retval;
Jingoo Hane9474be2012-02-03 18:01:55 +0900331}
332
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900333static unsigned char exynos_dp_get_lane_status(u8 link_status[2], int lane)
Jingoo Hane9474be2012-02-03 18:01:55 +0900334{
335 int shift = (lane & 1) * 4;
336 u8 link_value = link_status[lane>>1];
337
338 return (link_value >> shift) & 0xf;
339}
340
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900341static int exynos_dp_clock_recovery_ok(u8 link_status[2], int lane_count)
Jingoo Hane9474be2012-02-03 18:01:55 +0900342{
343 int lane;
344 u8 lane_status;
345
346 for (lane = 0; lane < lane_count; lane++) {
347 lane_status = exynos_dp_get_lane_status(link_status, lane);
348 if ((lane_status & DPCD_LANE_CR_DONE) == 0)
349 return -EINVAL;
350 }
351 return 0;
352}
353
Sean Paulfadec4b2012-10-31 23:21:00 +0000354static int exynos_dp_channel_eq_ok(u8 link_status[2], u8 link_align,
355 int lane_count)
Jingoo Hane9474be2012-02-03 18:01:55 +0900356{
357 int lane;
Jingoo Hane9474be2012-02-03 18:01:55 +0900358 u8 lane_status;
359
Sean Paulfadec4b2012-10-31 23:21:00 +0000360 if ((link_align & DPCD_INTERLANE_ALIGN_DONE) == 0)
Jingoo Hane9474be2012-02-03 18:01:55 +0900361 return -EINVAL;
362
363 for (lane = 0; lane < lane_count; lane++) {
Sean Paulfadec4b2012-10-31 23:21:00 +0000364 lane_status = exynos_dp_get_lane_status(link_status, lane);
Jingoo Hane9474be2012-02-03 18:01:55 +0900365 lane_status &= DPCD_CHANNEL_EQ_BITS;
366 if (lane_status != DPCD_CHANNEL_EQ_BITS)
367 return -EINVAL;
368 }
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900369
Jingoo Hane9474be2012-02-03 18:01:55 +0900370 return 0;
371}
372
373static unsigned char exynos_dp_get_adjust_request_voltage(u8 adjust_request[2],
374 int lane)
375{
376 int shift = (lane & 1) * 4;
377 u8 link_value = adjust_request[lane>>1];
378
379 return (link_value >> shift) & 0x3;
380}
381
382static unsigned char exynos_dp_get_adjust_request_pre_emphasis(
383 u8 adjust_request[2],
384 int lane)
385{
386 int shift = (lane & 1) * 4;
387 u8 link_value = adjust_request[lane>>1];
388
389 return ((link_value >> shift) & 0xc) >> 2;
390}
391
392static void exynos_dp_set_lane_link_training(struct exynos_dp_device *dp,
393 u8 training_lane_set, int lane)
394{
395 switch (lane) {
396 case 0:
397 exynos_dp_set_lane0_link_training(dp, training_lane_set);
398 break;
399 case 1:
400 exynos_dp_set_lane1_link_training(dp, training_lane_set);
401 break;
402
403 case 2:
404 exynos_dp_set_lane2_link_training(dp, training_lane_set);
405 break;
406
407 case 3:
408 exynos_dp_set_lane3_link_training(dp, training_lane_set);
409 break;
410 }
411}
412
413static unsigned int exynos_dp_get_lane_link_training(
414 struct exynos_dp_device *dp,
415 int lane)
416{
417 u32 reg;
418
419 switch (lane) {
420 case 0:
421 reg = exynos_dp_get_lane0_link_training(dp);
422 break;
423 case 1:
424 reg = exynos_dp_get_lane1_link_training(dp);
425 break;
426 case 2:
427 reg = exynos_dp_get_lane2_link_training(dp);
428 break;
429 case 3:
430 reg = exynos_dp_get_lane3_link_training(dp);
431 break;
Jingoo Han64c43df2012-06-20 10:25:48 +0900432 default:
433 WARN_ON(1);
434 return 0;
Jingoo Hane9474be2012-02-03 18:01:55 +0900435 }
436
437 return reg;
438}
439
440static void exynos_dp_reduce_link_rate(struct exynos_dp_device *dp)
441{
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900442 exynos_dp_training_pattern_dis(dp);
443 exynos_dp_set_enhanced_mode(dp);
Jingoo Hane9474be2012-02-03 18:01:55 +0900444
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900445 dp->link_train.lt_state = FAILED;
Jingoo Hane9474be2012-02-03 18:01:55 +0900446}
447
Sean Paulfadec4b2012-10-31 23:21:00 +0000448static void exynos_dp_get_adjust_training_lane(struct exynos_dp_device *dp,
449 u8 adjust_request[2])
450{
451 int lane, lane_count;
452 u8 voltage_swing, pre_emphasis, training_lane;
453
454 lane_count = dp->link_train.lane_count;
455 for (lane = 0; lane < lane_count; lane++) {
456 voltage_swing = exynos_dp_get_adjust_request_voltage(
457 adjust_request, lane);
458 pre_emphasis = exynos_dp_get_adjust_request_pre_emphasis(
459 adjust_request, lane);
460 training_lane = DPCD_VOLTAGE_SWING_SET(voltage_swing) |
461 DPCD_PRE_EMPHASIS_SET(pre_emphasis);
462
463 if (voltage_swing == VOLTAGE_LEVEL_3)
464 training_lane |= DPCD_MAX_SWING_REACHED;
465 if (pre_emphasis == PRE_EMPHASIS_LEVEL_3)
466 training_lane |= DPCD_MAX_PRE_EMPHASIS_REACHED;
467
468 dp->link_train.training_lane[lane] = training_lane;
469 }
470}
471
Jingoo Hane9474be2012-02-03 18:01:55 +0900472static int exynos_dp_process_clock_recovery(struct exynos_dp_device *dp)
473{
Sean Paulace2d7f2012-10-31 23:21:00 +0000474 int lane, lane_count, retval;
Sean Paulfadec4b2012-10-31 23:21:00 +0000475 u8 voltage_swing, pre_emphasis, training_lane;
476 u8 link_status[2], adjust_request[2];
Jingoo Hane9474be2012-02-03 18:01:55 +0900477
Jingoo Hana2c81bc2012-07-18 18:50:59 +0900478 usleep_range(100, 101);
Jingoo Hane9474be2012-02-03 18:01:55 +0900479
Jingoo Hane9474be2012-02-03 18:01:55 +0900480 lane_count = dp->link_train.lane_count;
481
Sean Paulfadec4b2012-10-31 23:21:00 +0000482 retval = exynos_dp_read_bytes_from_dpcd(dp,
483 DPCD_ADDR_LANE0_1_STATUS, 2, link_status);
484 if (retval)
485 return retval;
486
487 retval = exynos_dp_read_bytes_from_dpcd(dp,
488 DPCD_ADDR_ADJUST_REQUEST_LANE0_1, 2, adjust_request);
Sean Paulace2d7f2012-10-31 23:21:00 +0000489 if (retval)
490 return retval;
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900491
Jingoo Hane9474be2012-02-03 18:01:55 +0900492 if (exynos_dp_clock_recovery_ok(link_status, lane_count) == 0) {
493 /* set training pattern 2 for EQ */
494 exynos_dp_set_training_pattern(dp, TRAINING_PTN2);
495
Sean Paulace2d7f2012-10-31 23:21:00 +0000496 retval = exynos_dp_write_byte_to_dpcd(dp,
Sean Paulfadec4b2012-10-31 23:21:00 +0000497 DPCD_ADDR_TRAINING_PATTERN_SET,
498 DPCD_SCRAMBLING_DISABLED |
499 DPCD_TRAINING_PATTERN_2);
Sean Paulace2d7f2012-10-31 23:21:00 +0000500 if (retval)
501 return retval;
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900502
503 dev_info(dp->dev, "Link Training Clock Recovery success\n");
504 dp->link_train.lt_state = EQUALIZER_TRAINING;
505 } else {
506 for (lane = 0; lane < lane_count; lane++) {
507 training_lane = exynos_dp_get_lane_link_training(
508 dp, lane);
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900509 voltage_swing = exynos_dp_get_adjust_request_voltage(
510 adjust_request, lane);
511 pre_emphasis = exynos_dp_get_adjust_request_pre_emphasis(
512 adjust_request, lane);
513
Sean Paulfadec4b2012-10-31 23:21:00 +0000514 if (DPCD_VOLTAGE_SWING_GET(training_lane) ==
515 voltage_swing &&
516 DPCD_PRE_EMPHASIS_GET(training_lane) ==
517 pre_emphasis)
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900518 dp->link_train.cr_loop[lane]++;
Sean Paulfadec4b2012-10-31 23:21:00 +0000519
520 if (dp->link_train.cr_loop[lane] == MAX_CR_LOOP ||
521 voltage_swing == VOLTAGE_LEVEL_3 ||
522 pre_emphasis == PRE_EMPHASIS_LEVEL_3) {
523 dev_err(dp->dev, "CR Max reached (%d,%d,%d)\n",
524 dp->link_train.cr_loop[lane],
525 voltage_swing, pre_emphasis);
526 exynos_dp_reduce_link_rate(dp);
527 return -EIO;
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900528 }
Jingoo Hane9474be2012-02-03 18:01:55 +0900529 }
530 }
531
Sean Paulfadec4b2012-10-31 23:21:00 +0000532 exynos_dp_get_adjust_training_lane(dp, adjust_request);
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900533
Sean Paulfadec4b2012-10-31 23:21:00 +0000534 for (lane = 0; lane < lane_count; lane++)
535 exynos_dp_set_lane_link_training(dp,
536 dp->link_train.training_lane[lane], lane);
537
538 retval = exynos_dp_write_bytes_to_dpcd(dp,
539 DPCD_ADDR_TRAINING_LANE0_SET, lane_count,
540 dp->link_train.training_lane);
541 if (retval)
542 return retval;
543
544 return retval;
Jingoo Hane9474be2012-02-03 18:01:55 +0900545}
546
547static int exynos_dp_process_equalizer_training(struct exynos_dp_device *dp)
548{
Sean Paulace2d7f2012-10-31 23:21:00 +0000549 int lane, lane_count, retval;
Jingoo Hane9474be2012-02-03 18:01:55 +0900550 u32 reg;
Sean Paulfadec4b2012-10-31 23:21:00 +0000551 u8 link_align, link_status[2], adjust_request[2];
Jingoo Hane9474be2012-02-03 18:01:55 +0900552
Jingoo Hana2c81bc2012-07-18 18:50:59 +0900553 usleep_range(400, 401);
Jingoo Hane9474be2012-02-03 18:01:55 +0900554
Jingoo Hane9474be2012-02-03 18:01:55 +0900555 lane_count = dp->link_train.lane_count;
556
Sean Paulfadec4b2012-10-31 23:21:00 +0000557 retval = exynos_dp_read_bytes_from_dpcd(dp,
558 DPCD_ADDR_LANE0_1_STATUS, 2, link_status);
Sean Paulace2d7f2012-10-31 23:21:00 +0000559 if (retval)
560 return retval;
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900561
Sean Paulfadec4b2012-10-31 23:21:00 +0000562 if (exynos_dp_clock_recovery_ok(link_status, lane_count)) {
563 exynos_dp_reduce_link_rate(dp);
564 return -EIO;
Jingoo Hane9474be2012-02-03 18:01:55 +0900565 }
566
Sean Paulfadec4b2012-10-31 23:21:00 +0000567 retval = exynos_dp_read_bytes_from_dpcd(dp,
568 DPCD_ADDR_ADJUST_REQUEST_LANE0_1, 2, adjust_request);
569 if (retval)
570 return retval;
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900571
Sean Paulfadec4b2012-10-31 23:21:00 +0000572 retval = exynos_dp_read_byte_from_dpcd(dp,
573 DPCD_ADDR_LANE_ALIGN_STATUS_UPDATED, &link_align);
574 if (retval)
575 return retval;
576
577 exynos_dp_get_adjust_training_lane(dp, adjust_request);
578
579 if (!exynos_dp_channel_eq_ok(link_status, link_align, lane_count)) {
580 /* traing pattern Set to Normal */
581 exynos_dp_training_pattern_dis(dp);
582
583 dev_info(dp->dev, "Link Training success!\n");
584
585 exynos_dp_get_link_bandwidth(dp, &reg);
586 dp->link_train.link_rate = reg;
587 dev_dbg(dp->dev, "final bandwidth = %.2x\n",
588 dp->link_train.link_rate);
589
590 exynos_dp_get_lane_count(dp, &reg);
591 dp->link_train.lane_count = reg;
592 dev_dbg(dp->dev, "final lane count = %.2x\n",
593 dp->link_train.lane_count);
594
595 /* set enhanced mode if available */
596 exynos_dp_set_enhanced_mode(dp);
597 dp->link_train.lt_state = FINISHED;
598
599 return 0;
600 }
601
602 /* not all locked */
603 dp->link_train.eq_loop++;
604
605 if (dp->link_train.eq_loop > MAX_EQ_LOOP) {
606 dev_err(dp->dev, "EQ Max loop\n");
607 exynos_dp_reduce_link_rate(dp);
608 return -EIO;
609 }
610
611 for (lane = 0; lane < lane_count; lane++)
612 exynos_dp_set_lane_link_training(dp,
613 dp->link_train.training_lane[lane], lane);
614
615 retval = exynos_dp_write_bytes_to_dpcd(dp, DPCD_ADDR_TRAINING_LANE0_SET,
616 lane_count, dp->link_train.training_lane);
617
618 return retval;
Jingoo Hane9474be2012-02-03 18:01:55 +0900619}
620
621static void exynos_dp_get_max_rx_bandwidth(struct exynos_dp_device *dp,
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900622 u8 *bandwidth)
Jingoo Hane9474be2012-02-03 18:01:55 +0900623{
624 u8 data;
625
626 /*
627 * For DP rev.1.1, Maximum link rate of Main Link lanes
628 * 0x06 = 1.62 Gbps, 0x0a = 2.7 Gbps
629 */
630 exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_MAX_LINK_RATE, &data);
631 *bandwidth = data;
632}
633
634static void exynos_dp_get_max_rx_lane_count(struct exynos_dp_device *dp,
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900635 u8 *lane_count)
Jingoo Hane9474be2012-02-03 18:01:55 +0900636{
637 u8 data;
638
639 /*
640 * For DP rev.1.1, Maximum number of Main Link lanes
641 * 0x01 = 1 lane, 0x02 = 2 lanes, 0x04 = 4 lanes
642 */
643 exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_MAX_LANE_COUNT, &data);
644 *lane_count = DPCD_MAX_LANE_COUNT(data);
645}
646
647static void exynos_dp_init_training(struct exynos_dp_device *dp,
648 enum link_lane_count_type max_lane,
649 enum link_rate_type max_rate)
650{
651 /*
652 * MACRO_RST must be applied after the PLL_LOCK to avoid
653 * the DP inter pair skew issue for at least 10 us
654 */
655 exynos_dp_reset_macro(dp);
656
657 /* Initialize by reading RX's DPCD */
658 exynos_dp_get_max_rx_bandwidth(dp, &dp->link_train.link_rate);
659 exynos_dp_get_max_rx_lane_count(dp, &dp->link_train.lane_count);
660
661 if ((dp->link_train.link_rate != LINK_RATE_1_62GBPS) &&
662 (dp->link_train.link_rate != LINK_RATE_2_70GBPS)) {
663 dev_err(dp->dev, "Rx Max Link Rate is abnormal :%x !\n",
664 dp->link_train.link_rate);
665 dp->link_train.link_rate = LINK_RATE_1_62GBPS;
666 }
667
668 if (dp->link_train.lane_count == 0) {
669 dev_err(dp->dev, "Rx Max Lane count is abnormal :%x !\n",
670 dp->link_train.lane_count);
671 dp->link_train.lane_count = (u8)LANE_COUNT1;
672 }
673
674 /* Setup TX lane count & rate */
675 if (dp->link_train.lane_count > max_lane)
676 dp->link_train.lane_count = max_lane;
677 if (dp->link_train.link_rate > max_rate)
678 dp->link_train.link_rate = max_rate;
679
680 /* All DP analog module power up */
681 exynos_dp_set_analog_power_down(dp, POWER_ALL, 0);
682}
683
684static int exynos_dp_sw_link_training(struct exynos_dp_device *dp)
685{
Sean Paulace2d7f2012-10-31 23:21:00 +0000686 int retval = 0, training_finished = 0;
Jingoo Hane9474be2012-02-03 18:01:55 +0900687
688 dp->link_train.lt_state = START;
689
690 /* Process here */
Sean Paulace2d7f2012-10-31 23:21:00 +0000691 while (!retval && !training_finished) {
Jingoo Hane9474be2012-02-03 18:01:55 +0900692 switch (dp->link_train.lt_state) {
693 case START:
Sean Paulace2d7f2012-10-31 23:21:00 +0000694 retval = exynos_dp_link_start(dp);
695 if (retval)
696 dev_err(dp->dev, "LT link start failed!\n");
Jingoo Hane9474be2012-02-03 18:01:55 +0900697 break;
698 case CLOCK_RECOVERY:
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900699 retval = exynos_dp_process_clock_recovery(dp);
700 if (retval)
701 dev_err(dp->dev, "LT CR failed!\n");
Jingoo Hane9474be2012-02-03 18:01:55 +0900702 break;
703 case EQUALIZER_TRAINING:
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900704 retval = exynos_dp_process_equalizer_training(dp);
705 if (retval)
706 dev_err(dp->dev, "LT EQ failed!\n");
Jingoo Hane9474be2012-02-03 18:01:55 +0900707 break;
708 case FINISHED:
709 training_finished = 1;
710 break;
711 case FAILED:
712 return -EREMOTEIO;
713 }
714 }
Sean Paulace2d7f2012-10-31 23:21:00 +0000715 if (retval)
716 dev_err(dp->dev, "eDP link training failed (%d)\n", retval);
Jingoo Hane9474be2012-02-03 18:01:55 +0900717
718 return retval;
719}
720
721static int exynos_dp_set_link_train(struct exynos_dp_device *dp,
722 u32 count,
723 u32 bwtype)
724{
725 int i;
726 int retval;
727
728 for (i = 0; i < DP_TIMEOUT_LOOP_COUNT; i++) {
729 exynos_dp_init_training(dp, count, bwtype);
730 retval = exynos_dp_sw_link_training(dp);
731 if (retval == 0)
732 break;
733
Jingoo Hana2c81bc2012-07-18 18:50:59 +0900734 usleep_range(100, 110);
Jingoo Hane9474be2012-02-03 18:01:55 +0900735 }
736
737 return retval;
738}
739
740static int exynos_dp_config_video(struct exynos_dp_device *dp,
741 struct video_info *video_info)
742{
743 int retval = 0;
744 int timeout_loop = 0;
745 int done_count = 0;
746
747 exynos_dp_config_video_slave_mode(dp, video_info);
748
749 exynos_dp_set_video_color_format(dp, video_info->color_depth,
750 video_info->color_space,
751 video_info->dynamic_range,
752 video_info->ycbcr_coeff);
753
754 if (exynos_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
755 dev_err(dp->dev, "PLL is not locked yet.\n");
756 return -EINVAL;
757 }
758
759 for (;;) {
760 timeout_loop++;
761 if (exynos_dp_is_slave_video_stream_clock_on(dp) == 0)
762 break;
763 if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
764 dev_err(dp->dev, "Timeout of video streamclk ok\n");
765 return -ETIMEDOUT;
766 }
767
Jingoo Hana2c81bc2012-07-18 18:50:59 +0900768 usleep_range(1, 2);
Jingoo Hane9474be2012-02-03 18:01:55 +0900769 }
770
771 /* Set to use the register calculated M/N video */
772 exynos_dp_set_video_cr_mn(dp, CALCULATED_M, 0, 0);
773
774 /* For video bist, Video timing must be generated by register */
775 exynos_dp_set_video_timing_mode(dp, VIDEO_TIMING_FROM_CAPTURE);
776
777 /* Disable video mute */
778 exynos_dp_enable_video_mute(dp, 0);
779
780 /* Configure video slave mode */
781 exynos_dp_enable_video_master(dp, 0);
782
783 /* Enable video */
784 exynos_dp_start_video(dp);
785
786 timeout_loop = 0;
787
788 for (;;) {
789 timeout_loop++;
790 if (exynos_dp_is_video_stream_on(dp) == 0) {
791 done_count++;
792 if (done_count > 10)
793 break;
794 } else if (done_count) {
795 done_count = 0;
796 }
797 if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
798 dev_err(dp->dev, "Timeout of video streamclk ok\n");
799 return -ETIMEDOUT;
800 }
801
Jingoo Hana2c81bc2012-07-18 18:50:59 +0900802 usleep_range(1000, 1001);
Jingoo Hane9474be2012-02-03 18:01:55 +0900803 }
804
805 if (retval != 0)
806 dev_err(dp->dev, "Video stream is not detected!\n");
807
808 return retval;
809}
810
811static void exynos_dp_enable_scramble(struct exynos_dp_device *dp, bool enable)
812{
813 u8 data;
814
815 if (enable) {
816 exynos_dp_enable_scrambling(dp);
817
818 exynos_dp_read_byte_from_dpcd(dp,
819 DPCD_ADDR_TRAINING_PATTERN_SET,
820 &data);
821 exynos_dp_write_byte_to_dpcd(dp,
822 DPCD_ADDR_TRAINING_PATTERN_SET,
823 (u8)(data & ~DPCD_SCRAMBLING_DISABLED));
824 } else {
825 exynos_dp_disable_scrambling(dp);
826
827 exynos_dp_read_byte_from_dpcd(dp,
828 DPCD_ADDR_TRAINING_PATTERN_SET,
829 &data);
830 exynos_dp_write_byte_to_dpcd(dp,
831 DPCD_ADDR_TRAINING_PATTERN_SET,
832 (u8)(data | DPCD_SCRAMBLING_DISABLED));
833 }
834}
835
836static irqreturn_t exynos_dp_irq_handler(int irq, void *arg)
837{
838 struct exynos_dp_device *dp = arg;
839
840 dev_err(dp->dev, "exynos_dp_irq_handler\n");
841 return IRQ_HANDLED;
842}
843
Ajay Kumarc4e235c2012-10-13 05:48:00 +0900844#ifdef CONFIG_OF
845static struct exynos_dp_platdata *exynos_dp_dt_parse_pdata(struct device *dev)
846{
847 struct device_node *dp_node = dev->of_node;
848 struct exynos_dp_platdata *pd;
849 struct video_info *dp_video_config;
850
851 pd = devm_kzalloc(dev, sizeof(*pd), GFP_KERNEL);
852 if (!pd) {
853 dev_err(dev, "memory allocation for pdata failed\n");
854 return ERR_PTR(-ENOMEM);
855 }
856 dp_video_config = devm_kzalloc(dev,
857 sizeof(*dp_video_config), GFP_KERNEL);
858
859 if (!dp_video_config) {
860 dev_err(dev, "memory allocation for video config failed\n");
861 return ERR_PTR(-ENOMEM);
862 }
863 pd->video_info = dp_video_config;
864
865 dp_video_config->h_sync_polarity =
866 of_property_read_bool(dp_node, "hsync-active-high");
867
868 dp_video_config->v_sync_polarity =
869 of_property_read_bool(dp_node, "vsync-active-high");
870
871 dp_video_config->interlaced =
872 of_property_read_bool(dp_node, "interlaced");
873
874 if (of_property_read_u32(dp_node, "samsung,color-space",
875 &dp_video_config->color_space)) {
876 dev_err(dev, "failed to get color-space\n");
877 return ERR_PTR(-EINVAL);
878 }
879
880 if (of_property_read_u32(dp_node, "samsung,dynamic-range",
881 &dp_video_config->dynamic_range)) {
882 dev_err(dev, "failed to get dynamic-range\n");
883 return ERR_PTR(-EINVAL);
884 }
885
886 if (of_property_read_u32(dp_node, "samsung,ycbcr-coeff",
887 &dp_video_config->ycbcr_coeff)) {
888 dev_err(dev, "failed to get ycbcr-coeff\n");
889 return ERR_PTR(-EINVAL);
890 }
891
892 if (of_property_read_u32(dp_node, "samsung,color-depth",
893 &dp_video_config->color_depth)) {
894 dev_err(dev, "failed to get color-depth\n");
895 return ERR_PTR(-EINVAL);
896 }
897
898 if (of_property_read_u32(dp_node, "samsung,link-rate",
899 &dp_video_config->link_rate)) {
900 dev_err(dev, "failed to get link-rate\n");
901 return ERR_PTR(-EINVAL);
902 }
903
904 if (of_property_read_u32(dp_node, "samsung,lane-count",
905 &dp_video_config->lane_count)) {
906 dev_err(dev, "failed to get lane-count\n");
907 return ERR_PTR(-EINVAL);
908 }
909
910 return pd;
911}
912
913static int exynos_dp_dt_parse_phydata(struct exynos_dp_device *dp)
914{
915 struct device_node *dp_phy_node;
916 u32 phy_base;
917
918 dp_phy_node = of_find_node_by_name(dp->dev->of_node, "dptx-phy");
919 if (!dp_phy_node) {
920 dev_err(dp->dev, "could not find dptx-phy node\n");
921 return -ENODEV;
922 }
923
924 if (of_property_read_u32(dp_phy_node, "reg", &phy_base)) {
925 dev_err(dp->dev, "faild to get reg for dptx-phy\n");
926 return -EINVAL;
927 }
928
929 if (of_property_read_u32(dp_phy_node, "samsung,enable-mask",
930 &dp->enable_mask)) {
931 dev_err(dp->dev, "faild to get enable-mask for dptx-phy\n");
932 return -EINVAL;
933 }
934
935 dp->phy_addr = ioremap(phy_base, SZ_4);
936 if (!dp->phy_addr) {
937 dev_err(dp->dev, "failed to ioremap dp-phy\n");
938 return -ENOMEM;
939 }
940
941 return 0;
942}
943
944static void exynos_dp_phy_init(struct exynos_dp_device *dp)
945{
946 u32 reg;
947
948 reg = __raw_readl(dp->phy_addr);
949 reg |= dp->enable_mask;
950 __raw_writel(reg, dp->phy_addr);
951}
952
953static void exynos_dp_phy_exit(struct exynos_dp_device *dp)
954{
955 u32 reg;
956
957 reg = __raw_readl(dp->phy_addr);
958 reg &= ~(dp->enable_mask);
959 __raw_writel(reg, dp->phy_addr);
960}
961#else
962static struct exynos_dp_platdata *exynos_dp_dt_parse_pdata(struct device *dev)
963{
964 return NULL;
965}
966
967static int exynos_dp_dt_parse_phydata(struct exynos_dp_device *dp)
968{
969 return -EINVAL;
970}
971
972static void exynos_dp_phy_init(struct exynos_dp_device *dp)
973{
974 return;
975}
976
977static void exynos_dp_phy_exit(struct exynos_dp_device *dp)
978{
979 return;
980}
981#endif /* CONFIG_OF */
982
Jingoo Hane9474be2012-02-03 18:01:55 +0900983static int __devinit exynos_dp_probe(struct platform_device *pdev)
984{
985 struct resource *res;
986 struct exynos_dp_device *dp;
987 struct exynos_dp_platdata *pdata;
988
989 int ret = 0;
990
Jingoo Han4d10ecf82012-05-25 16:20:45 +0900991 dp = devm_kzalloc(&pdev->dev, sizeof(struct exynos_dp_device),
992 GFP_KERNEL);
Jingoo Hane9474be2012-02-03 18:01:55 +0900993 if (!dp) {
994 dev_err(&pdev->dev, "no memory for device data\n");
995 return -ENOMEM;
996 }
997
998 dp->dev = &pdev->dev;
999
Ajay Kumarc4e235c2012-10-13 05:48:00 +09001000 if (pdev->dev.of_node) {
1001 pdata = exynos_dp_dt_parse_pdata(&pdev->dev);
1002 if (IS_ERR(pdata))
1003 return PTR_ERR(pdata);
1004
1005 ret = exynos_dp_dt_parse_phydata(dp);
1006 if (ret)
1007 return ret;
1008 } else {
1009 pdata = pdev->dev.platform_data;
1010 if (!pdata) {
1011 dev_err(&pdev->dev, "no platform data\n");
1012 return -EINVAL;
1013 }
1014 }
1015
Damien Cassoud913f362012-08-01 18:20:39 +02001016 dp->clock = devm_clk_get(&pdev->dev, "dp");
Jingoo Hane9474be2012-02-03 18:01:55 +09001017 if (IS_ERR(dp->clock)) {
1018 dev_err(&pdev->dev, "failed to get clock\n");
Jingoo Han4d10ecf82012-05-25 16:20:45 +09001019 return PTR_ERR(dp->clock);
Jingoo Hane9474be2012-02-03 18:01:55 +09001020 }
1021
Jingoo Han37414fb2012-10-04 15:45:14 +09001022 clk_prepare_enable(dp->clock);
Jingoo Hane9474be2012-02-03 18:01:55 +09001023
1024 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Jingoo Hane9474be2012-02-03 18:01:55 +09001025
Jingoo Han4d10ecf82012-05-25 16:20:45 +09001026 dp->reg_base = devm_request_and_ioremap(&pdev->dev, res);
Jingoo Hane9474be2012-02-03 18:01:55 +09001027 if (!dp->reg_base) {
1028 dev_err(&pdev->dev, "failed to ioremap\n");
Damien Cassoud913f362012-08-01 18:20:39 +02001029 return -ENOMEM;
Jingoo Hane9474be2012-02-03 18:01:55 +09001030 }
1031
1032 dp->irq = platform_get_irq(pdev, 0);
1033 if (!dp->irq) {
1034 dev_err(&pdev->dev, "failed to get irq\n");
Damien Cassoud913f362012-08-01 18:20:39 +02001035 return -ENODEV;
Jingoo Hane9474be2012-02-03 18:01:55 +09001036 }
1037
Jingoo Han4d10ecf82012-05-25 16:20:45 +09001038 ret = devm_request_irq(&pdev->dev, dp->irq, exynos_dp_irq_handler, 0,
1039 "exynos-dp", dp);
Jingoo Hane9474be2012-02-03 18:01:55 +09001040 if (ret) {
1041 dev_err(&pdev->dev, "failed to request irq\n");
Damien Cassoud913f362012-08-01 18:20:39 +02001042 return ret;
Jingoo Hane9474be2012-02-03 18:01:55 +09001043 }
1044
1045 dp->video_info = pdata->video_info;
Ajay Kumarc4e235c2012-10-13 05:48:00 +09001046
1047 if (pdev->dev.of_node) {
1048 if (dp->phy_addr)
1049 exynos_dp_phy_init(dp);
1050 } else {
1051 if (pdata->phy_init)
1052 pdata->phy_init();
1053 }
Jingoo Hane9474be2012-02-03 18:01:55 +09001054
1055 exynos_dp_init_dp(dp);
1056
1057 ret = exynos_dp_detect_hpd(dp);
1058 if (ret) {
1059 dev_err(&pdev->dev, "unable to detect hpd\n");
Damien Cassoud913f362012-08-01 18:20:39 +02001060 return ret;
Jingoo Hane9474be2012-02-03 18:01:55 +09001061 }
1062
1063 exynos_dp_handle_edid(dp);
1064
1065 ret = exynos_dp_set_link_train(dp, dp->video_info->lane_count,
1066 dp->video_info->link_rate);
1067 if (ret) {
1068 dev_err(&pdev->dev, "unable to do link train\n");
Damien Cassoud913f362012-08-01 18:20:39 +02001069 return ret;
Jingoo Hane9474be2012-02-03 18:01:55 +09001070 }
1071
1072 exynos_dp_enable_scramble(dp, 1);
1073 exynos_dp_enable_rx_to_enhanced_mode(dp, 1);
1074 exynos_dp_enable_enhanced_mode(dp, 1);
1075
1076 exynos_dp_set_lane_count(dp, dp->video_info->lane_count);
1077 exynos_dp_set_link_bandwidth(dp, dp->video_info->link_rate);
1078
1079 exynos_dp_init_video(dp);
1080 ret = exynos_dp_config_video(dp, dp->video_info);
1081 if (ret) {
1082 dev_err(&pdev->dev, "unable to config video\n");
Damien Cassoud913f362012-08-01 18:20:39 +02001083 return ret;
Jingoo Hane9474be2012-02-03 18:01:55 +09001084 }
1085
1086 platform_set_drvdata(pdev, dp);
1087
1088 return 0;
Jingoo Hane9474be2012-02-03 18:01:55 +09001089}
1090
1091static int __devexit exynos_dp_remove(struct platform_device *pdev)
1092{
1093 struct exynos_dp_platdata *pdata = pdev->dev.platform_data;
1094 struct exynos_dp_device *dp = platform_get_drvdata(pdev);
1095
Ajay Kumarc4e235c2012-10-13 05:48:00 +09001096 if (pdev->dev.of_node) {
1097 if (dp->phy_addr)
1098 exynos_dp_phy_exit(dp);
1099 } else {
1100 if (pdata->phy_exit)
1101 pdata->phy_exit();
1102 }
Jingoo Hane9474be2012-02-03 18:01:55 +09001103
Jingoo Han37414fb2012-10-04 15:45:14 +09001104 clk_disable_unprepare(dp->clock);
Jingoo Hane9474be2012-02-03 18:01:55 +09001105
Jingoo Hane9474be2012-02-03 18:01:55 +09001106 return 0;
1107}
1108
1109#ifdef CONFIG_PM_SLEEP
1110static int exynos_dp_suspend(struct device *dev)
1111{
Ajay Kumarc4e235c2012-10-13 05:48:00 +09001112 struct exynos_dp_platdata *pdata = dev->platform_data;
1113 struct exynos_dp_device *dp = dev_get_drvdata(dev);
Jingoo Hane9474be2012-02-03 18:01:55 +09001114
Ajay Kumarc4e235c2012-10-13 05:48:00 +09001115 if (dev->of_node) {
1116 if (dp->phy_addr)
1117 exynos_dp_phy_exit(dp);
1118 } else {
1119 if (pdata->phy_exit)
1120 pdata->phy_exit();
1121 }
Jingoo Hane9474be2012-02-03 18:01:55 +09001122
Jingoo Han37414fb2012-10-04 15:45:14 +09001123 clk_disable_unprepare(dp->clock);
Jingoo Hane9474be2012-02-03 18:01:55 +09001124
1125 return 0;
1126}
1127
1128static int exynos_dp_resume(struct device *dev)
1129{
Ajay Kumarc4e235c2012-10-13 05:48:00 +09001130 struct exynos_dp_platdata *pdata = dev->platform_data;
1131 struct exynos_dp_device *dp = dev_get_drvdata(dev);
Jingoo Hane9474be2012-02-03 18:01:55 +09001132
Ajay Kumarc4e235c2012-10-13 05:48:00 +09001133 if (dev->of_node) {
1134 if (dp->phy_addr)
1135 exynos_dp_phy_init(dp);
1136 } else {
1137 if (pdata->phy_init)
1138 pdata->phy_init();
1139 }
Jingoo Hane9474be2012-02-03 18:01:55 +09001140
Jingoo Han37414fb2012-10-04 15:45:14 +09001141 clk_prepare_enable(dp->clock);
Jingoo Hane9474be2012-02-03 18:01:55 +09001142
1143 exynos_dp_init_dp(dp);
1144
1145 exynos_dp_detect_hpd(dp);
1146 exynos_dp_handle_edid(dp);
1147
1148 exynos_dp_set_link_train(dp, dp->video_info->lane_count,
1149 dp->video_info->link_rate);
1150
1151 exynos_dp_enable_scramble(dp, 1);
1152 exynos_dp_enable_rx_to_enhanced_mode(dp, 1);
1153 exynos_dp_enable_enhanced_mode(dp, 1);
1154
1155 exynos_dp_set_lane_count(dp, dp->video_info->lane_count);
1156 exynos_dp_set_link_bandwidth(dp, dp->video_info->link_rate);
1157
1158 exynos_dp_init_video(dp);
1159 exynos_dp_config_video(dp, dp->video_info);
1160
1161 return 0;
1162}
1163#endif
1164
1165static const struct dev_pm_ops exynos_dp_pm_ops = {
1166 SET_SYSTEM_SLEEP_PM_OPS(exynos_dp_suspend, exynos_dp_resume)
1167};
1168
Ajay Kumarc4e235c2012-10-13 05:48:00 +09001169static const struct of_device_id exynos_dp_match[] = {
1170 { .compatible = "samsung,exynos5-dp" },
1171 {},
1172};
1173MODULE_DEVICE_TABLE(of, exynos_dp_match);
1174
Jingoo Hane9474be2012-02-03 18:01:55 +09001175static struct platform_driver exynos_dp_driver = {
1176 .probe = exynos_dp_probe,
1177 .remove = __devexit_p(exynos_dp_remove),
1178 .driver = {
1179 .name = "exynos-dp",
1180 .owner = THIS_MODULE,
1181 .pm = &exynos_dp_pm_ops,
Ajay Kumarc4e235c2012-10-13 05:48:00 +09001182 .of_match_table = of_match_ptr(exynos_dp_match),
Jingoo Hane9474be2012-02-03 18:01:55 +09001183 },
1184};
1185
1186module_platform_driver(exynos_dp_driver);
1187
1188MODULE_AUTHOR("Jingoo Han <jg1.han@samsung.com>");
1189MODULE_DESCRIPTION("Samsung SoC DP Driver");
1190MODULE_LICENSE("GPL");