blob: 07a9410c08d4d9bf5610ec7c3a2b542372b52deb [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Shannon Nelson8c47eaa2010-01-13 01:49:34 +00004 Copyright(c) 1999 - 2010 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28/* ethtool support for ixgbe */
29
30#include <linux/types.h>
31#include <linux/module.h>
32#include <linux/pci.h>
33#include <linux/netdevice.h>
34#include <linux/ethtool.h>
35#include <linux/vmalloc.h>
36#include <linux/uaccess.h>
37
38#include "ixgbe.h"
39
40
41#define IXGBE_ALL_RAR_ENTRIES 16
42
Ajit Khaparde29c3a052009-10-13 01:47:33 +000043enum {NETDEV_STATS, IXGBE_STATS};
44
Auke Kok9a799d72007-09-15 14:07:45 -070045struct ixgbe_stats {
46 char stat_string[ETH_GSTRING_LEN];
Ajit Khaparde29c3a052009-10-13 01:47:33 +000047 int type;
Auke Kok9a799d72007-09-15 14:07:45 -070048 int sizeof_stat;
49 int stat_offset;
50};
51
Ajit Khaparde29c3a052009-10-13 01:47:33 +000052#define IXGBE_STAT(m) IXGBE_STATS, \
53 sizeof(((struct ixgbe_adapter *)0)->m), \
54 offsetof(struct ixgbe_adapter, m)
55#define IXGBE_NETDEV_STAT(m) NETDEV_STATS, \
56 sizeof(((struct net_device *)0)->m), \
57 offsetof(struct net_device, m)
58
Auke Kok9a799d72007-09-15 14:07:45 -070059static struct ixgbe_stats ixgbe_gstrings_stats[] = {
Ajit Khaparde2d86f132009-10-07 02:43:49 +000060 {"rx_packets", IXGBE_NETDEV_STAT(stats.rx_packets)},
61 {"tx_packets", IXGBE_NETDEV_STAT(stats.tx_packets)},
62 {"rx_bytes", IXGBE_NETDEV_STAT(stats.rx_bytes)},
63 {"tx_bytes", IXGBE_NETDEV_STAT(stats.tx_bytes)},
Ben Greearaad71912009-09-30 12:08:16 +000064 {"rx_pkts_nic", IXGBE_STAT(stats.gprc)},
65 {"tx_pkts_nic", IXGBE_STAT(stats.gptc)},
66 {"rx_bytes_nic", IXGBE_STAT(stats.gorc)},
67 {"tx_bytes_nic", IXGBE_STAT(stats.gotc)},
Auke Kok9a799d72007-09-15 14:07:45 -070068 {"lsc_int", IXGBE_STAT(lsc_int)},
69 {"tx_busy", IXGBE_STAT(tx_busy)},
70 {"non_eop_descs", IXGBE_STAT(non_eop_descs)},
Ajit Khaparde2d86f132009-10-07 02:43:49 +000071 {"rx_errors", IXGBE_NETDEV_STAT(stats.rx_errors)},
72 {"tx_errors", IXGBE_NETDEV_STAT(stats.tx_errors)},
73 {"rx_dropped", IXGBE_NETDEV_STAT(stats.rx_dropped)},
74 {"tx_dropped", IXGBE_NETDEV_STAT(stats.tx_dropped)},
75 {"multicast", IXGBE_NETDEV_STAT(stats.multicast)},
Auke Kok9a799d72007-09-15 14:07:45 -070076 {"broadcast", IXGBE_STAT(stats.bprc)},
77 {"rx_no_buffer_count", IXGBE_STAT(stats.rnbc[0]) },
Ajit Khaparde2d86f132009-10-07 02:43:49 +000078 {"collisions", IXGBE_NETDEV_STAT(stats.collisions)},
79 {"rx_over_errors", IXGBE_NETDEV_STAT(stats.rx_over_errors)},
80 {"rx_crc_errors", IXGBE_NETDEV_STAT(stats.rx_crc_errors)},
81 {"rx_frame_errors", IXGBE_NETDEV_STAT(stats.rx_frame_errors)},
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +000082 {"hw_rsc_aggregated", IXGBE_STAT(rsc_total_count)},
83 {"hw_rsc_flushed", IXGBE_STAT(rsc_total_flush)},
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +000084 {"fdir_match", IXGBE_STAT(stats.fdirmatch)},
85 {"fdir_miss", IXGBE_STAT(stats.fdirmiss)},
Ajit Khaparde2d86f132009-10-07 02:43:49 +000086 {"rx_fifo_errors", IXGBE_NETDEV_STAT(stats.rx_fifo_errors)},
87 {"rx_missed_errors", IXGBE_NETDEV_STAT(stats.rx_missed_errors)},
88 {"tx_aborted_errors", IXGBE_NETDEV_STAT(stats.tx_aborted_errors)},
89 {"tx_carrier_errors", IXGBE_NETDEV_STAT(stats.tx_carrier_errors)},
90 {"tx_fifo_errors", IXGBE_NETDEV_STAT(stats.tx_fifo_errors)},
91 {"tx_heartbeat_errors", IXGBE_NETDEV_STAT(stats.tx_heartbeat_errors)},
Auke Kok9a799d72007-09-15 14:07:45 -070092 {"tx_timeout_count", IXGBE_STAT(tx_timeout_count)},
93 {"tx_restart_queue", IXGBE_STAT(restart_queue)},
94 {"rx_long_length_errors", IXGBE_STAT(stats.roc)},
95 {"rx_short_length_errors", IXGBE_STAT(stats.ruc)},
Auke Kok9a799d72007-09-15 14:07:45 -070096 {"tx_flow_control_xon", IXGBE_STAT(stats.lxontxc)},
97 {"rx_flow_control_xon", IXGBE_STAT(stats.lxonrxc)},
98 {"tx_flow_control_xoff", IXGBE_STAT(stats.lxofftxc)},
99 {"rx_flow_control_xoff", IXGBE_STAT(stats.lxoffrxc)},
Auke Kok9a799d72007-09-15 14:07:45 -0700100 {"rx_csum_offload_errors", IXGBE_STAT(hw_csum_rx_error)},
Auke Kok9a799d72007-09-15 14:07:45 -0700101 {"alloc_rx_page_failed", IXGBE_STAT(alloc_rx_page_failed)},
102 {"alloc_rx_buff_failed", IXGBE_STAT(alloc_rx_buff_failed)},
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000103 {"rx_no_dma_resources", IXGBE_STAT(hw_rx_no_dma_resources)},
Yi Zou6d455222009-05-13 13:12:16 +0000104#ifdef IXGBE_FCOE
105 {"fcoe_bad_fccrc", IXGBE_STAT(stats.fccrc)},
106 {"rx_fcoe_dropped", IXGBE_STAT(stats.fcoerpdc)},
107 {"rx_fcoe_packets", IXGBE_STAT(stats.fcoeprc)},
108 {"rx_fcoe_dwords", IXGBE_STAT(stats.fcoedwrc)},
109 {"tx_fcoe_packets", IXGBE_STAT(stats.fcoeptc)},
110 {"tx_fcoe_dwords", IXGBE_STAT(stats.fcoedwtc)},
111#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700112};
113
114#define IXGBE_QUEUE_STATS_LEN \
Wang Chen454d7c92008-11-12 23:37:49 -0800115 ((((struct ixgbe_adapter *)netdev_priv(netdev))->num_tx_queues + \
116 ((struct ixgbe_adapter *)netdev_priv(netdev))->num_rx_queues) * \
117 (sizeof(struct ixgbe_queue_stats) / sizeof(u64)))
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700118#define IXGBE_GLOBAL_STATS_LEN ARRAY_SIZE(ixgbe_gstrings_stats)
Alexander Duyck2f90b862008-11-20 20:52:10 -0800119#define IXGBE_PB_STATS_LEN ( \
Wang Chen9d2f4722008-11-21 01:56:07 -0800120 (((struct ixgbe_adapter *)netdev_priv(netdev))->flags & \
Alexander Duyck2f90b862008-11-20 20:52:10 -0800121 IXGBE_FLAG_DCB_ENABLED) ? \
122 (sizeof(((struct ixgbe_adapter *)0)->stats.pxonrxc) + \
123 sizeof(((struct ixgbe_adapter *)0)->stats.pxontxc) + \
124 sizeof(((struct ixgbe_adapter *)0)->stats.pxoffrxc) + \
125 sizeof(((struct ixgbe_adapter *)0)->stats.pxofftxc)) \
126 / sizeof(u64) : 0)
127#define IXGBE_STATS_LEN (IXGBE_GLOBAL_STATS_LEN + \
128 IXGBE_PB_STATS_LEN + \
129 IXGBE_QUEUE_STATS_LEN)
Auke Kok9a799d72007-09-15 14:07:45 -0700130
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000131static const char ixgbe_gstrings_test[][ETH_GSTRING_LEN] = {
132 "Register test (offline)", "Eeprom test (offline)",
133 "Interrupt test (offline)", "Loopback test (offline)",
134 "Link test (on/offline)"
135};
136#define IXGBE_TEST_LEN sizeof(ixgbe_gstrings_test) / ETH_GSTRING_LEN
137
Auke Kok9a799d72007-09-15 14:07:45 -0700138static int ixgbe_get_settings(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700139 struct ethtool_cmd *ecmd)
Auke Kok9a799d72007-09-15 14:07:45 -0700140{
141 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800142 struct ixgbe_hw *hw = &adapter->hw;
143 u32 link_speed = 0;
144 bool link_up;
Auke Kok9a799d72007-09-15 14:07:45 -0700145
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800146 ecmd->supported = SUPPORTED_10000baseT_Full;
147 ecmd->autoneg = AUTONEG_ENABLE;
Auke Kok9a799d72007-09-15 14:07:45 -0700148 ecmd->transceiver = XCVR_EXTERNAL;
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000149 if ((hw->phy.media_type == ixgbe_media_type_copper) ||
Mallikarjuna R Chilakalaa3801372009-06-30 11:44:16 +0000150 (hw->phy.multispeed_fiber)) {
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800151 ecmd->supported |= (SUPPORTED_1000baseT_Full |
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000152 SUPPORTED_Autoneg);
Auke Kok9a799d72007-09-15 14:07:45 -0700153
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000154 ecmd->advertising = ADVERTISED_Autoneg;
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800155 if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_10GB_FULL)
156 ecmd->advertising |= ADVERTISED_10000baseT_Full;
157 if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_1GB_FULL)
158 ecmd->advertising |= ADVERTISED_1000baseT_Full;
Don Skidmore7c5b832302009-03-31 21:33:02 +0000159 /*
160 * It's possible that phy.autoneg_advertised may not be
161 * set yet. If so display what the default would be -
162 * both 1G and 10G supported.
163 */
164 if (!(ecmd->advertising & (ADVERTISED_1000baseT_Full |
165 ADVERTISED_10000baseT_Full)))
166 ecmd->advertising |= (ADVERTISED_10000baseT_Full |
167 ADVERTISED_1000baseT_Full);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800168
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000169 if (hw->phy.media_type == ixgbe_media_type_copper) {
170 ecmd->supported |= SUPPORTED_TP;
171 ecmd->advertising |= ADVERTISED_TP;
172 ecmd->port = PORT_TP;
173 } else {
174 ecmd->supported |= SUPPORTED_FIBRE;
175 ecmd->advertising |= ADVERTISED_FIBRE;
176 ecmd->port = PORT_FIBRE;
177 }
Don Skidmore1e336d02009-01-26 20:57:51 -0800178 } else if (hw->phy.media_type == ixgbe_media_type_backplane) {
179 /* Set as FIBRE until SERDES defined in kernel */
Mallikarjuna R Chilakala46a72b32009-08-25 04:47:11 +0000180 if (hw->device_id == IXGBE_DEV_ID_82598_BX) {
Don Skidmore2f21bdd2009-02-01 01:18:23 -0800181 ecmd->supported = (SUPPORTED_1000baseT_Full |
182 SUPPORTED_FIBRE);
183 ecmd->advertising = (ADVERTISED_1000baseT_Full |
184 ADVERTISED_FIBRE);
185 ecmd->port = PORT_FIBRE;
186 ecmd->autoneg = AUTONEG_DISABLE;
Mallikarjuna R Chilakala46a72b32009-08-25 04:47:11 +0000187 } else {
188 ecmd->supported |= (SUPPORTED_1000baseT_Full |
189 SUPPORTED_FIBRE);
190 ecmd->advertising = (ADVERTISED_10000baseT_Full |
191 ADVERTISED_1000baseT_Full |
192 ADVERTISED_FIBRE);
193 ecmd->port = PORT_FIBRE;
Don Skidmore1e336d02009-01-26 20:57:51 -0800194 }
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800195 } else {
196 ecmd->supported |= SUPPORTED_FIBRE;
197 ecmd->advertising = (ADVERTISED_10000baseT_Full |
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700198 ADVERTISED_FIBRE);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800199 ecmd->port = PORT_FIBRE;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700200 ecmd->autoneg = AUTONEG_DISABLE;
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800201 }
202
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000203 /* Get PHY type */
204 switch (adapter->hw.phy.type) {
205 case ixgbe_phy_tn:
206 case ixgbe_phy_cu_unknown:
207 /* Copper 10G-BASET */
208 ecmd->port = PORT_TP;
209 break;
210 case ixgbe_phy_qt:
211 ecmd->port = PORT_FIBRE;
212 break;
213 case ixgbe_phy_nl:
214 case ixgbe_phy_tw_tyco:
215 case ixgbe_phy_tw_unknown:
216 case ixgbe_phy_sfp_ftl:
217 case ixgbe_phy_sfp_avago:
218 case ixgbe_phy_sfp_intel:
219 case ixgbe_phy_sfp_unknown:
220 switch (adapter->hw.phy.sfp_type) {
221 /* SFP+ devices, further checking needed */
222 case ixgbe_sfp_type_da_cu:
223 case ixgbe_sfp_type_da_cu_core0:
224 case ixgbe_sfp_type_da_cu_core1:
225 ecmd->port = PORT_DA;
226 break;
227 case ixgbe_sfp_type_sr:
228 case ixgbe_sfp_type_lr:
229 case ixgbe_sfp_type_srlr_core0:
230 case ixgbe_sfp_type_srlr_core1:
231 ecmd->port = PORT_FIBRE;
232 break;
233 case ixgbe_sfp_type_not_present:
234 ecmd->port = PORT_NONE;
235 break;
236 case ixgbe_sfp_type_unknown:
237 default:
238 ecmd->port = PORT_OTHER;
239 break;
240 }
241 break;
242 case ixgbe_phy_xaui:
243 ecmd->port = PORT_NONE;
244 break;
245 case ixgbe_phy_unknown:
246 case ixgbe_phy_generic:
247 case ixgbe_phy_sfp_unsupported:
248 default:
249 ecmd->port = PORT_OTHER;
250 break;
251 }
252
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700253 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800254 if (link_up) {
255 ecmd->speed = (link_speed == IXGBE_LINK_SPEED_10GB_FULL) ?
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700256 SPEED_10000 : SPEED_1000;
Auke Kok9a799d72007-09-15 14:07:45 -0700257 ecmd->duplex = DUPLEX_FULL;
258 } else {
259 ecmd->speed = -1;
260 ecmd->duplex = -1;
261 }
262
Auke Kok9a799d72007-09-15 14:07:45 -0700263 return 0;
264}
265
266static int ixgbe_set_settings(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700267 struct ethtool_cmd *ecmd)
Auke Kok9a799d72007-09-15 14:07:45 -0700268{
269 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800270 struct ixgbe_hw *hw = &adapter->hw;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700271 u32 advertised, old;
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000272 s32 err = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700273
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000274 if ((hw->phy.media_type == ixgbe_media_type_copper) ||
Mallikarjuna R Chilakalaa3801372009-06-30 11:44:16 +0000275 (hw->phy.multispeed_fiber)) {
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700276 /* 10000/copper and 1000/copper must autoneg
277 * this function does not support any duplex forcing, but can
278 * limit the advertising of the adapter to only 10000 or 1000 */
279 if (ecmd->autoneg == AUTONEG_DISABLE)
280 return -EINVAL;
281
282 old = hw->phy.autoneg_advertised;
283 advertised = 0;
284 if (ecmd->advertising & ADVERTISED_10000baseT_Full)
285 advertised |= IXGBE_LINK_SPEED_10GB_FULL;
286
287 if (ecmd->advertising & ADVERTISED_1000baseT_Full)
288 advertised |= IXGBE_LINK_SPEED_1GB_FULL;
289
290 if (old == advertised)
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000291 return err;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700292 /* this sets the link speed and restarts auto-neg */
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000293 hw->mac.autotry_restart = true;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000294 err = hw->mac.ops.setup_link(hw, advertised, true, true);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700295 if (err) {
296 DPRINTK(PROBE, INFO,
297 "setup link failed with code %d\n", err);
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000298 hw->mac.ops.setup_link(hw, old, true, true);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700299 }
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000300 } else {
301 /* in this case we currently only support 10Gb/FULL */
302 if ((ecmd->autoneg == AUTONEG_ENABLE) ||
Mallikarjuna R Chilakalaa3801372009-06-30 11:44:16 +0000303 (ecmd->advertising != ADVERTISED_10000baseT_Full) ||
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000304 (ecmd->speed + ecmd->duplex != SPEED_10000 + DUPLEX_FULL))
305 return -EINVAL;
Auke Kok9a799d72007-09-15 14:07:45 -0700306 }
307
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000308 return err;
Auke Kok9a799d72007-09-15 14:07:45 -0700309}
310
311static void ixgbe_get_pauseparam(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700312 struct ethtool_pauseparam *pause)
Auke Kok9a799d72007-09-15 14:07:45 -0700313{
314 struct ixgbe_adapter *adapter = netdev_priv(netdev);
315 struct ixgbe_hw *hw = &adapter->hw;
316
Don Skidmore71fd5702009-03-31 21:35:05 +0000317 /*
318 * Flow Control Autoneg isn't on if
319 * - we didn't ask for it OR
320 * - it failed, we know this by tx & rx being off
321 */
322 if (hw->fc.disable_fc_autoneg ||
323 (hw->fc.current_mode == ixgbe_fc_none))
324 pause->autoneg = 0;
325 else
326 pause->autoneg = 1;
Auke Kok9a799d72007-09-15 14:07:45 -0700327
Peter P Waskiewicz Jr87569242009-05-17 12:35:36 +0000328#ifdef CONFIG_DCB
329 if (hw->fc.current_mode == ixgbe_fc_pfc) {
330 pause->rx_pause = 0;
331 pause->tx_pause = 0;
332 }
333
334#endif
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800335 if (hw->fc.current_mode == ixgbe_fc_rx_pause) {
Auke Kok9a799d72007-09-15 14:07:45 -0700336 pause->rx_pause = 1;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800337 } else if (hw->fc.current_mode == ixgbe_fc_tx_pause) {
Auke Kok9a799d72007-09-15 14:07:45 -0700338 pause->tx_pause = 1;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800339 } else if (hw->fc.current_mode == ixgbe_fc_full) {
Auke Kok9a799d72007-09-15 14:07:45 -0700340 pause->rx_pause = 1;
341 pause->tx_pause = 1;
342 }
343}
344
345static int ixgbe_set_pauseparam(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700346 struct ethtool_pauseparam *pause)
Auke Kok9a799d72007-09-15 14:07:45 -0700347{
348 struct ixgbe_adapter *adapter = netdev_priv(netdev);
349 struct ixgbe_hw *hw = &adapter->hw;
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000350 struct ixgbe_fc_info fc;
Auke Kok9a799d72007-09-15 14:07:45 -0700351
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000352#ifdef CONFIG_DCB
353 if (adapter->dcb_cfg.pfc_mode_enable ||
354 ((hw->mac.type == ixgbe_mac_82598EB) &&
355 (adapter->flags & IXGBE_FLAG_DCB_ENABLED)))
356 return -EINVAL;
357
358#endif
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000359
360 fc = hw->fc;
361
Don Skidmore71fd5702009-03-31 21:35:05 +0000362 if (pause->autoneg != AUTONEG_ENABLE)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000363 fc.disable_fc_autoneg = true;
Don Skidmore71fd5702009-03-31 21:35:05 +0000364 else
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000365 fc.disable_fc_autoneg = false;
Don Skidmore71fd5702009-03-31 21:35:05 +0000366
367 if (pause->rx_pause && pause->tx_pause)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000368 fc.requested_mode = ixgbe_fc_full;
Auke Kok9a799d72007-09-15 14:07:45 -0700369 else if (pause->rx_pause && !pause->tx_pause)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000370 fc.requested_mode = ixgbe_fc_rx_pause;
Auke Kok9a799d72007-09-15 14:07:45 -0700371 else if (!pause->rx_pause && pause->tx_pause)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000372 fc.requested_mode = ixgbe_fc_tx_pause;
Auke Kok9a799d72007-09-15 14:07:45 -0700373 else if (!pause->rx_pause && !pause->tx_pause)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000374 fc.requested_mode = ixgbe_fc_none;
Ayyappan Veeraiyan9c83b0702008-02-01 15:58:59 -0800375 else
376 return -EINVAL;
Auke Kok9a799d72007-09-15 14:07:45 -0700377
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000378#ifdef CONFIG_DCB
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000379 adapter->last_lfc_mode = fc.requested_mode;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000380#endif
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000381
382 /* if the thing changed then we'll update and use new autoneg */
383 if (memcmp(&fc, &hw->fc, sizeof(struct ixgbe_fc_info))) {
384 hw->fc = fc;
385 if (netif_running(netdev))
386 ixgbe_reinit_locked(adapter);
387 else
388 ixgbe_reset(adapter);
389 }
Auke Kok9a799d72007-09-15 14:07:45 -0700390
391 return 0;
392}
393
394static u32 ixgbe_get_rx_csum(struct net_device *netdev)
395{
396 struct ixgbe_adapter *adapter = netdev_priv(netdev);
397 return (adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED);
398}
399
400static int ixgbe_set_rx_csum(struct net_device *netdev, u32 data)
401{
402 struct ixgbe_adapter *adapter = netdev_priv(netdev);
403 if (data)
404 adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;
405 else
406 adapter->flags &= ~IXGBE_FLAG_RX_CSUM_ENABLED;
407
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -0800408 if (netif_running(netdev))
409 ixgbe_reinit_locked(adapter);
410 else
Auke Kok9a799d72007-09-15 14:07:45 -0700411 ixgbe_reset(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700412
413 return 0;
414}
415
416static u32 ixgbe_get_tx_csum(struct net_device *netdev)
417{
Jesse Brandeburg22f32b7a52008-08-26 04:27:18 -0700418 return (netdev->features & NETIF_F_IP_CSUM) != 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700419}
420
421static int ixgbe_set_tx_csum(struct net_device *netdev, u32 data)
422{
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +0000423 struct ixgbe_adapter *adapter = netdev_priv(netdev);
424
425 if (data) {
Jesse Brandeburg22f32b7a52008-08-26 04:27:18 -0700426 netdev->features |= (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM);
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +0000427 if (adapter->hw.mac.type == ixgbe_mac_82599EB)
428 netdev->features |= NETIF_F_SCTP_CSUM;
429 } else {
Jesse Brandeburg3d3d6d32008-09-11 19:57:17 -0700430 netdev->features &= ~(NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM);
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +0000431 if (adapter->hw.mac.type == ixgbe_mac_82599EB)
432 netdev->features &= ~NETIF_F_SCTP_CSUM;
433 }
Auke Kok9a799d72007-09-15 14:07:45 -0700434
435 return 0;
436}
437
438static int ixgbe_set_tso(struct net_device *netdev, u32 data)
439{
Auke Kok9a799d72007-09-15 14:07:45 -0700440 if (data) {
441 netdev->features |= NETIF_F_TSO;
442 netdev->features |= NETIF_F_TSO6;
443 } else {
David S. Millerfd2ea0a2008-07-17 01:56:23 -0700444 netif_tx_stop_all_queues(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -0700445 netdev->features &= ~NETIF_F_TSO;
446 netdev->features &= ~NETIF_F_TSO6;
David S. Millerfd2ea0a2008-07-17 01:56:23 -0700447 netif_tx_start_all_queues(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -0700448 }
449 return 0;
450}
451
452static u32 ixgbe_get_msglevel(struct net_device *netdev)
453{
454 struct ixgbe_adapter *adapter = netdev_priv(netdev);
455 return adapter->msg_enable;
456}
457
458static void ixgbe_set_msglevel(struct net_device *netdev, u32 data)
459{
460 struct ixgbe_adapter *adapter = netdev_priv(netdev);
461 adapter->msg_enable = data;
462}
463
464static int ixgbe_get_regs_len(struct net_device *netdev)
465{
466#define IXGBE_REGS_LEN 1128
467 return IXGBE_REGS_LEN * sizeof(u32);
468}
469
470#define IXGBE_GET_STAT(_A_, _R_) _A_->stats._R_
471
472static void ixgbe_get_regs(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700473 struct ethtool_regs *regs, void *p)
Auke Kok9a799d72007-09-15 14:07:45 -0700474{
475 struct ixgbe_adapter *adapter = netdev_priv(netdev);
476 struct ixgbe_hw *hw = &adapter->hw;
477 u32 *regs_buff = p;
478 u8 i;
479
480 memset(p, 0, IXGBE_REGS_LEN * sizeof(u32));
481
482 regs->version = (1 << 24) | hw->revision_id << 16 | hw->device_id;
483
484 /* General Registers */
485 regs_buff[0] = IXGBE_READ_REG(hw, IXGBE_CTRL);
486 regs_buff[1] = IXGBE_READ_REG(hw, IXGBE_STATUS);
487 regs_buff[2] = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
488 regs_buff[3] = IXGBE_READ_REG(hw, IXGBE_ESDP);
489 regs_buff[4] = IXGBE_READ_REG(hw, IXGBE_EODSDP);
490 regs_buff[5] = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
491 regs_buff[6] = IXGBE_READ_REG(hw, IXGBE_FRTIMER);
492 regs_buff[7] = IXGBE_READ_REG(hw, IXGBE_TCPTIMER);
493
494 /* NVM Register */
495 regs_buff[8] = IXGBE_READ_REG(hw, IXGBE_EEC);
496 regs_buff[9] = IXGBE_READ_REG(hw, IXGBE_EERD);
497 regs_buff[10] = IXGBE_READ_REG(hw, IXGBE_FLA);
498 regs_buff[11] = IXGBE_READ_REG(hw, IXGBE_EEMNGCTL);
499 regs_buff[12] = IXGBE_READ_REG(hw, IXGBE_EEMNGDATA);
500 regs_buff[13] = IXGBE_READ_REG(hw, IXGBE_FLMNGCTL);
501 regs_buff[14] = IXGBE_READ_REG(hw, IXGBE_FLMNGDATA);
502 regs_buff[15] = IXGBE_READ_REG(hw, IXGBE_FLMNGCNT);
503 regs_buff[16] = IXGBE_READ_REG(hw, IXGBE_FLOP);
504 regs_buff[17] = IXGBE_READ_REG(hw, IXGBE_GRC);
505
506 /* Interrupt */
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700507 /* don't read EICR because it can clear interrupt causes, instead
508 * read EICS which is a shadow but doesn't clear EICR */
509 regs_buff[18] = IXGBE_READ_REG(hw, IXGBE_EICS);
Auke Kok9a799d72007-09-15 14:07:45 -0700510 regs_buff[19] = IXGBE_READ_REG(hw, IXGBE_EICS);
511 regs_buff[20] = IXGBE_READ_REG(hw, IXGBE_EIMS);
512 regs_buff[21] = IXGBE_READ_REG(hw, IXGBE_EIMC);
513 regs_buff[22] = IXGBE_READ_REG(hw, IXGBE_EIAC);
514 regs_buff[23] = IXGBE_READ_REG(hw, IXGBE_EIAM);
515 regs_buff[24] = IXGBE_READ_REG(hw, IXGBE_EITR(0));
516 regs_buff[25] = IXGBE_READ_REG(hw, IXGBE_IVAR(0));
517 regs_buff[26] = IXGBE_READ_REG(hw, IXGBE_MSIXT);
518 regs_buff[27] = IXGBE_READ_REG(hw, IXGBE_MSIXPBA);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700519 regs_buff[28] = IXGBE_READ_REG(hw, IXGBE_PBACL(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700520 regs_buff[29] = IXGBE_READ_REG(hw, IXGBE_GPIE);
521
522 /* Flow Control */
523 regs_buff[30] = IXGBE_READ_REG(hw, IXGBE_PFCTOP);
524 regs_buff[31] = IXGBE_READ_REG(hw, IXGBE_FCTTV(0));
525 regs_buff[32] = IXGBE_READ_REG(hw, IXGBE_FCTTV(1));
526 regs_buff[33] = IXGBE_READ_REG(hw, IXGBE_FCTTV(2));
527 regs_buff[34] = IXGBE_READ_REG(hw, IXGBE_FCTTV(3));
528 for (i = 0; i < 8; i++)
529 regs_buff[35 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTL(i));
530 for (i = 0; i < 8; i++)
531 regs_buff[43 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTH(i));
532 regs_buff[51] = IXGBE_READ_REG(hw, IXGBE_FCRTV);
533 regs_buff[52] = IXGBE_READ_REG(hw, IXGBE_TFCS);
534
535 /* Receive DMA */
536 for (i = 0; i < 64; i++)
537 regs_buff[53 + i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
538 for (i = 0; i < 64; i++)
539 regs_buff[117 + i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
540 for (i = 0; i < 64; i++)
541 regs_buff[181 + i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
542 for (i = 0; i < 64; i++)
543 regs_buff[245 + i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
544 for (i = 0; i < 64; i++)
545 regs_buff[309 + i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
546 for (i = 0; i < 64; i++)
547 regs_buff[373 + i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
548 for (i = 0; i < 16; i++)
549 regs_buff[437 + i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
550 for (i = 0; i < 16; i++)
551 regs_buff[453 + i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
552 regs_buff[469] = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
553 for (i = 0; i < 8; i++)
554 regs_buff[470 + i] = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(i));
555 regs_buff[478] = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
556 regs_buff[479] = IXGBE_READ_REG(hw, IXGBE_DROPEN);
557
558 /* Receive */
559 regs_buff[480] = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
560 regs_buff[481] = IXGBE_READ_REG(hw, IXGBE_RFCTL);
561 for (i = 0; i < 16; i++)
562 regs_buff[482 + i] = IXGBE_READ_REG(hw, IXGBE_RAL(i));
563 for (i = 0; i < 16; i++)
564 regs_buff[498 + i] = IXGBE_READ_REG(hw, IXGBE_RAH(i));
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700565 regs_buff[514] = IXGBE_READ_REG(hw, IXGBE_PSRTYPE(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700566 regs_buff[515] = IXGBE_READ_REG(hw, IXGBE_FCTRL);
567 regs_buff[516] = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
568 regs_buff[517] = IXGBE_READ_REG(hw, IXGBE_MCSTCTRL);
569 regs_buff[518] = IXGBE_READ_REG(hw, IXGBE_MRQC);
570 regs_buff[519] = IXGBE_READ_REG(hw, IXGBE_VMD_CTL);
571 for (i = 0; i < 8; i++)
572 regs_buff[520 + i] = IXGBE_READ_REG(hw, IXGBE_IMIR(i));
573 for (i = 0; i < 8; i++)
574 regs_buff[528 + i] = IXGBE_READ_REG(hw, IXGBE_IMIREXT(i));
575 regs_buff[536] = IXGBE_READ_REG(hw, IXGBE_IMIRVP);
576
577 /* Transmit */
578 for (i = 0; i < 32; i++)
579 regs_buff[537 + i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
580 for (i = 0; i < 32; i++)
581 regs_buff[569 + i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
582 for (i = 0; i < 32; i++)
583 regs_buff[601 + i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
584 for (i = 0; i < 32; i++)
585 regs_buff[633 + i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
586 for (i = 0; i < 32; i++)
587 regs_buff[665 + i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
588 for (i = 0; i < 32; i++)
589 regs_buff[697 + i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
590 for (i = 0; i < 32; i++)
591 regs_buff[729 + i] = IXGBE_READ_REG(hw, IXGBE_TDWBAL(i));
592 for (i = 0; i < 32; i++)
593 regs_buff[761 + i] = IXGBE_READ_REG(hw, IXGBE_TDWBAH(i));
594 regs_buff[793] = IXGBE_READ_REG(hw, IXGBE_DTXCTL);
595 for (i = 0; i < 16; i++)
596 regs_buff[794 + i] = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(i));
597 regs_buff[810] = IXGBE_READ_REG(hw, IXGBE_TIPG);
598 for (i = 0; i < 8; i++)
599 regs_buff[811 + i] = IXGBE_READ_REG(hw, IXGBE_TXPBSIZE(i));
600 regs_buff[819] = IXGBE_READ_REG(hw, IXGBE_MNGTXMAP);
601
602 /* Wake Up */
603 regs_buff[820] = IXGBE_READ_REG(hw, IXGBE_WUC);
604 regs_buff[821] = IXGBE_READ_REG(hw, IXGBE_WUFC);
605 regs_buff[822] = IXGBE_READ_REG(hw, IXGBE_WUS);
606 regs_buff[823] = IXGBE_READ_REG(hw, IXGBE_IPAV);
607 regs_buff[824] = IXGBE_READ_REG(hw, IXGBE_IP4AT);
608 regs_buff[825] = IXGBE_READ_REG(hw, IXGBE_IP6AT);
609 regs_buff[826] = IXGBE_READ_REG(hw, IXGBE_WUPL);
610 regs_buff[827] = IXGBE_READ_REG(hw, IXGBE_WUPM);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000611 regs_buff[828] = IXGBE_READ_REG(hw, IXGBE_FHFT(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700612
Auke Kok9a799d72007-09-15 14:07:45 -0700613 regs_buff[829] = IXGBE_READ_REG(hw, IXGBE_RMCS);
614 regs_buff[830] = IXGBE_READ_REG(hw, IXGBE_DPMCS);
615 regs_buff[831] = IXGBE_READ_REG(hw, IXGBE_PDPMCS);
616 regs_buff[832] = IXGBE_READ_REG(hw, IXGBE_RUPPBMR);
617 for (i = 0; i < 8; i++)
618 regs_buff[833 + i] = IXGBE_READ_REG(hw, IXGBE_RT2CR(i));
619 for (i = 0; i < 8; i++)
620 regs_buff[841 + i] = IXGBE_READ_REG(hw, IXGBE_RT2SR(i));
621 for (i = 0; i < 8; i++)
622 regs_buff[849 + i] = IXGBE_READ_REG(hw, IXGBE_TDTQ2TCCR(i));
623 for (i = 0; i < 8; i++)
624 regs_buff[857 + i] = IXGBE_READ_REG(hw, IXGBE_TDTQ2TCSR(i));
625 for (i = 0; i < 8; i++)
626 regs_buff[865 + i] = IXGBE_READ_REG(hw, IXGBE_TDPT2TCCR(i));
627 for (i = 0; i < 8; i++)
628 regs_buff[873 + i] = IXGBE_READ_REG(hw, IXGBE_TDPT2TCSR(i));
629
630 /* Statistics */
631 regs_buff[881] = IXGBE_GET_STAT(adapter, crcerrs);
632 regs_buff[882] = IXGBE_GET_STAT(adapter, illerrc);
633 regs_buff[883] = IXGBE_GET_STAT(adapter, errbc);
634 regs_buff[884] = IXGBE_GET_STAT(adapter, mspdc);
635 for (i = 0; i < 8; i++)
636 regs_buff[885 + i] = IXGBE_GET_STAT(adapter, mpc[i]);
637 regs_buff[893] = IXGBE_GET_STAT(adapter, mlfc);
638 regs_buff[894] = IXGBE_GET_STAT(adapter, mrfc);
639 regs_buff[895] = IXGBE_GET_STAT(adapter, rlec);
640 regs_buff[896] = IXGBE_GET_STAT(adapter, lxontxc);
641 regs_buff[897] = IXGBE_GET_STAT(adapter, lxonrxc);
642 regs_buff[898] = IXGBE_GET_STAT(adapter, lxofftxc);
643 regs_buff[899] = IXGBE_GET_STAT(adapter, lxoffrxc);
644 for (i = 0; i < 8; i++)
645 regs_buff[900 + i] = IXGBE_GET_STAT(adapter, pxontxc[i]);
646 for (i = 0; i < 8; i++)
647 regs_buff[908 + i] = IXGBE_GET_STAT(adapter, pxonrxc[i]);
648 for (i = 0; i < 8; i++)
649 regs_buff[916 + i] = IXGBE_GET_STAT(adapter, pxofftxc[i]);
650 for (i = 0; i < 8; i++)
651 regs_buff[924 + i] = IXGBE_GET_STAT(adapter, pxoffrxc[i]);
652 regs_buff[932] = IXGBE_GET_STAT(adapter, prc64);
653 regs_buff[933] = IXGBE_GET_STAT(adapter, prc127);
654 regs_buff[934] = IXGBE_GET_STAT(adapter, prc255);
655 regs_buff[935] = IXGBE_GET_STAT(adapter, prc511);
656 regs_buff[936] = IXGBE_GET_STAT(adapter, prc1023);
657 regs_buff[937] = IXGBE_GET_STAT(adapter, prc1522);
658 regs_buff[938] = IXGBE_GET_STAT(adapter, gprc);
659 regs_buff[939] = IXGBE_GET_STAT(adapter, bprc);
660 regs_buff[940] = IXGBE_GET_STAT(adapter, mprc);
661 regs_buff[941] = IXGBE_GET_STAT(adapter, gptc);
662 regs_buff[942] = IXGBE_GET_STAT(adapter, gorc);
663 regs_buff[944] = IXGBE_GET_STAT(adapter, gotc);
664 for (i = 0; i < 8; i++)
665 regs_buff[946 + i] = IXGBE_GET_STAT(adapter, rnbc[i]);
666 regs_buff[954] = IXGBE_GET_STAT(adapter, ruc);
667 regs_buff[955] = IXGBE_GET_STAT(adapter, rfc);
668 regs_buff[956] = IXGBE_GET_STAT(adapter, roc);
669 regs_buff[957] = IXGBE_GET_STAT(adapter, rjc);
670 regs_buff[958] = IXGBE_GET_STAT(adapter, mngprc);
671 regs_buff[959] = IXGBE_GET_STAT(adapter, mngpdc);
672 regs_buff[960] = IXGBE_GET_STAT(adapter, mngptc);
673 regs_buff[961] = IXGBE_GET_STAT(adapter, tor);
674 regs_buff[963] = IXGBE_GET_STAT(adapter, tpr);
675 regs_buff[964] = IXGBE_GET_STAT(adapter, tpt);
676 regs_buff[965] = IXGBE_GET_STAT(adapter, ptc64);
677 regs_buff[966] = IXGBE_GET_STAT(adapter, ptc127);
678 regs_buff[967] = IXGBE_GET_STAT(adapter, ptc255);
679 regs_buff[968] = IXGBE_GET_STAT(adapter, ptc511);
680 regs_buff[969] = IXGBE_GET_STAT(adapter, ptc1023);
681 regs_buff[970] = IXGBE_GET_STAT(adapter, ptc1522);
682 regs_buff[971] = IXGBE_GET_STAT(adapter, mptc);
683 regs_buff[972] = IXGBE_GET_STAT(adapter, bptc);
684 regs_buff[973] = IXGBE_GET_STAT(adapter, xec);
685 for (i = 0; i < 16; i++)
686 regs_buff[974 + i] = IXGBE_GET_STAT(adapter, qprc[i]);
687 for (i = 0; i < 16; i++)
688 regs_buff[990 + i] = IXGBE_GET_STAT(adapter, qptc[i]);
689 for (i = 0; i < 16; i++)
690 regs_buff[1006 + i] = IXGBE_GET_STAT(adapter, qbrc[i]);
691 for (i = 0; i < 16; i++)
692 regs_buff[1022 + i] = IXGBE_GET_STAT(adapter, qbtc[i]);
693
694 /* MAC */
695 regs_buff[1038] = IXGBE_READ_REG(hw, IXGBE_PCS1GCFIG);
696 regs_buff[1039] = IXGBE_READ_REG(hw, IXGBE_PCS1GLCTL);
697 regs_buff[1040] = IXGBE_READ_REG(hw, IXGBE_PCS1GLSTA);
698 regs_buff[1041] = IXGBE_READ_REG(hw, IXGBE_PCS1GDBG0);
699 regs_buff[1042] = IXGBE_READ_REG(hw, IXGBE_PCS1GDBG1);
700 regs_buff[1043] = IXGBE_READ_REG(hw, IXGBE_PCS1GANA);
701 regs_buff[1044] = IXGBE_READ_REG(hw, IXGBE_PCS1GANLP);
702 regs_buff[1045] = IXGBE_READ_REG(hw, IXGBE_PCS1GANNP);
703 regs_buff[1046] = IXGBE_READ_REG(hw, IXGBE_PCS1GANLPNP);
704 regs_buff[1047] = IXGBE_READ_REG(hw, IXGBE_HLREG0);
705 regs_buff[1048] = IXGBE_READ_REG(hw, IXGBE_HLREG1);
706 regs_buff[1049] = IXGBE_READ_REG(hw, IXGBE_PAP);
707 regs_buff[1050] = IXGBE_READ_REG(hw, IXGBE_MACA);
708 regs_buff[1051] = IXGBE_READ_REG(hw, IXGBE_APAE);
709 regs_buff[1052] = IXGBE_READ_REG(hw, IXGBE_ARD);
710 regs_buff[1053] = IXGBE_READ_REG(hw, IXGBE_AIS);
711 regs_buff[1054] = IXGBE_READ_REG(hw, IXGBE_MSCA);
712 regs_buff[1055] = IXGBE_READ_REG(hw, IXGBE_MSRWD);
713 regs_buff[1056] = IXGBE_READ_REG(hw, IXGBE_MLADD);
714 regs_buff[1057] = IXGBE_READ_REG(hw, IXGBE_MHADD);
715 regs_buff[1058] = IXGBE_READ_REG(hw, IXGBE_TREG);
716 regs_buff[1059] = IXGBE_READ_REG(hw, IXGBE_PCSS1);
717 regs_buff[1060] = IXGBE_READ_REG(hw, IXGBE_PCSS2);
718 regs_buff[1061] = IXGBE_READ_REG(hw, IXGBE_XPCSS);
719 regs_buff[1062] = IXGBE_READ_REG(hw, IXGBE_SERDESC);
720 regs_buff[1063] = IXGBE_READ_REG(hw, IXGBE_MACS);
721 regs_buff[1064] = IXGBE_READ_REG(hw, IXGBE_AUTOC);
722 regs_buff[1065] = IXGBE_READ_REG(hw, IXGBE_LINKS);
723 regs_buff[1066] = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
724 regs_buff[1067] = IXGBE_READ_REG(hw, IXGBE_AUTOC3);
725 regs_buff[1068] = IXGBE_READ_REG(hw, IXGBE_ANLP1);
726 regs_buff[1069] = IXGBE_READ_REG(hw, IXGBE_ANLP2);
727 regs_buff[1070] = IXGBE_READ_REG(hw, IXGBE_ATLASCTL);
728
729 /* Diagnostic */
730 regs_buff[1071] = IXGBE_READ_REG(hw, IXGBE_RDSTATCTL);
731 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700732 regs_buff[1072 + i] = IXGBE_READ_REG(hw, IXGBE_RDSTAT(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700733 regs_buff[1080] = IXGBE_READ_REG(hw, IXGBE_RDHMPN);
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700734 for (i = 0; i < 4; i++)
735 regs_buff[1081 + i] = IXGBE_READ_REG(hw, IXGBE_RIC_DW(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700736 regs_buff[1085] = IXGBE_READ_REG(hw, IXGBE_RDPROBE);
737 regs_buff[1086] = IXGBE_READ_REG(hw, IXGBE_TDSTATCTL);
738 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700739 regs_buff[1087 + i] = IXGBE_READ_REG(hw, IXGBE_TDSTAT(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700740 regs_buff[1095] = IXGBE_READ_REG(hw, IXGBE_TDHMPN);
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700741 for (i = 0; i < 4; i++)
742 regs_buff[1096 + i] = IXGBE_READ_REG(hw, IXGBE_TIC_DW(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700743 regs_buff[1100] = IXGBE_READ_REG(hw, IXGBE_TDPROBE);
744 regs_buff[1101] = IXGBE_READ_REG(hw, IXGBE_TXBUFCTRL);
745 regs_buff[1102] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA0);
746 regs_buff[1103] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA1);
747 regs_buff[1104] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA2);
748 regs_buff[1105] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA3);
749 regs_buff[1106] = IXGBE_READ_REG(hw, IXGBE_RXBUFCTRL);
750 regs_buff[1107] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA0);
751 regs_buff[1108] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA1);
752 regs_buff[1109] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA2);
753 regs_buff[1110] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA3);
754 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700755 regs_buff[1111 + i] = IXGBE_READ_REG(hw, IXGBE_PCIE_DIAG(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700756 regs_buff[1119] = IXGBE_READ_REG(hw, IXGBE_RFVAL);
757 regs_buff[1120] = IXGBE_READ_REG(hw, IXGBE_MDFTC1);
758 regs_buff[1121] = IXGBE_READ_REG(hw, IXGBE_MDFTC2);
759 regs_buff[1122] = IXGBE_READ_REG(hw, IXGBE_MDFTFIFO1);
760 regs_buff[1123] = IXGBE_READ_REG(hw, IXGBE_MDFTFIFO2);
761 regs_buff[1124] = IXGBE_READ_REG(hw, IXGBE_MDFTS);
762 regs_buff[1125] = IXGBE_READ_REG(hw, IXGBE_PCIEECCCTL);
763 regs_buff[1126] = IXGBE_READ_REG(hw, IXGBE_PBTXECC);
764 regs_buff[1127] = IXGBE_READ_REG(hw, IXGBE_PBRXECC);
765}
766
767static int ixgbe_get_eeprom_len(struct net_device *netdev)
768{
769 struct ixgbe_adapter *adapter = netdev_priv(netdev);
770 return adapter->hw.eeprom.word_size * 2;
771}
772
773static int ixgbe_get_eeprom(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700774 struct ethtool_eeprom *eeprom, u8 *bytes)
Auke Kok9a799d72007-09-15 14:07:45 -0700775{
776 struct ixgbe_adapter *adapter = netdev_priv(netdev);
777 struct ixgbe_hw *hw = &adapter->hw;
778 u16 *eeprom_buff;
779 int first_word, last_word, eeprom_len;
780 int ret_val = 0;
781 u16 i;
782
783 if (eeprom->len == 0)
784 return -EINVAL;
785
786 eeprom->magic = hw->vendor_id | (hw->device_id << 16);
787
788 first_word = eeprom->offset >> 1;
789 last_word = (eeprom->offset + eeprom->len - 1) >> 1;
790 eeprom_len = last_word - first_word + 1;
791
792 eeprom_buff = kmalloc(sizeof(u16) * eeprom_len, GFP_KERNEL);
793 if (!eeprom_buff)
794 return -ENOMEM;
795
796 for (i = 0; i < eeprom_len; i++) {
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700797 if ((ret_val = hw->eeprom.ops.read(hw, first_word + i,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700798 &eeprom_buff[i])))
Auke Kok9a799d72007-09-15 14:07:45 -0700799 break;
800 }
801
802 /* Device's eeprom is always little-endian, word addressable */
803 for (i = 0; i < eeprom_len; i++)
804 le16_to_cpus(&eeprom_buff[i]);
805
806 memcpy(bytes, (u8 *)eeprom_buff + (eeprom->offset & 1), eeprom->len);
807 kfree(eeprom_buff);
808
809 return ret_val;
810}
811
812static void ixgbe_get_drvinfo(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700813 struct ethtool_drvinfo *drvinfo)
Auke Kok9a799d72007-09-15 14:07:45 -0700814{
815 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -0800816 char firmware_version[32];
Auke Kok9a799d72007-09-15 14:07:45 -0700817
818 strncpy(drvinfo->driver, ixgbe_driver_name, 32);
819 strncpy(drvinfo->version, ixgbe_driver_version, 32);
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -0800820
821 sprintf(firmware_version, "%d.%d-%d",
822 (adapter->eeprom_version & 0xF000) >> 12,
823 (adapter->eeprom_version & 0x0FF0) >> 4,
824 adapter->eeprom_version & 0x000F);
825
826 strncpy(drvinfo->fw_version, firmware_version, 32);
Auke Kok9a799d72007-09-15 14:07:45 -0700827 strncpy(drvinfo->bus_info, pci_name(adapter->pdev), 32);
828 drvinfo->n_stats = IXGBE_STATS_LEN;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000829 drvinfo->testinfo_len = IXGBE_TEST_LEN;
Auke Kok9a799d72007-09-15 14:07:45 -0700830 drvinfo->regdump_len = ixgbe_get_regs_len(netdev);
831}
832
833static void ixgbe_get_ringparam(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700834 struct ethtool_ringparam *ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700835{
836 struct ixgbe_adapter *adapter = netdev_priv(netdev);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000837 struct ixgbe_ring *tx_ring = adapter->tx_ring[0];
838 struct ixgbe_ring *rx_ring = adapter->rx_ring[0];
Auke Kok9a799d72007-09-15 14:07:45 -0700839
840 ring->rx_max_pending = IXGBE_MAX_RXD;
841 ring->tx_max_pending = IXGBE_MAX_TXD;
842 ring->rx_mini_max_pending = 0;
843 ring->rx_jumbo_max_pending = 0;
844 ring->rx_pending = rx_ring->count;
845 ring->tx_pending = tx_ring->count;
846 ring->rx_mini_pending = 0;
847 ring->rx_jumbo_pending = 0;
848}
849
850static int ixgbe_set_ringparam(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700851 struct ethtool_ringparam *ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700852{
853 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000854 struct ixgbe_ring *temp_tx_ring, *temp_rx_ring;
Alexander Duyck759884b2009-10-26 11:32:05 +0000855 int i, err = 0;
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700856 u32 new_rx_count, new_tx_count;
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000857 bool need_update = false;
Auke Kok9a799d72007-09-15 14:07:45 -0700858
859 if ((ring->rx_mini_pending) || (ring->rx_jumbo_pending))
860 return -EINVAL;
861
862 new_rx_count = max(ring->rx_pending, (u32)IXGBE_MIN_RXD);
863 new_rx_count = min(new_rx_count, (u32)IXGBE_MAX_RXD);
864 new_rx_count = ALIGN(new_rx_count, IXGBE_REQ_RX_DESCRIPTOR_MULTIPLE);
865
866 new_tx_count = max(ring->tx_pending, (u32)IXGBE_MIN_TXD);
867 new_tx_count = min(new_tx_count, (u32)IXGBE_MAX_TXD);
868 new_tx_count = ALIGN(new_tx_count, IXGBE_REQ_TX_DESCRIPTOR_MULTIPLE);
869
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000870 if ((new_tx_count == adapter->tx_ring[0]->count) &&
871 (new_rx_count == adapter->rx_ring[0]->count)) {
Auke Kok9a799d72007-09-15 14:07:45 -0700872 /* nothing to do */
873 return 0;
874 }
875
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -0800876 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
877 msleep(1);
878
Alexander Duyck759884b2009-10-26 11:32:05 +0000879 if (!netif_running(adapter->netdev)) {
880 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000881 adapter->tx_ring[i]->count = new_tx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +0000882 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000883 adapter->rx_ring[i]->count = new_rx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +0000884 adapter->tx_ring_count = new_tx_count;
885 adapter->rx_ring_count = new_rx_count;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000886 goto clear_reset;
Alexander Duyck759884b2009-10-26 11:32:05 +0000887 }
888
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000889 temp_tx_ring = vmalloc(adapter->num_tx_queues * sizeof(struct ixgbe_ring));
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000890 if (!temp_tx_ring) {
891 err = -ENOMEM;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000892 goto clear_reset;
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000893 }
894
895 if (new_tx_count != adapter->tx_ring_count) {
Auke Kok9a799d72007-09-15 14:07:45 -0700896 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000897 memcpy(&temp_tx_ring[i], adapter->tx_ring[i],
898 sizeof(struct ixgbe_ring));
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000899 temp_tx_ring[i].count = new_tx_count;
900 err = ixgbe_setup_tx_resources(adapter,
901 &temp_tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -0700902 if (err) {
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700903 while (i) {
904 i--;
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700905 ixgbe_free_tx_resources(adapter,
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000906 &temp_tx_ring[i]);
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700907 }
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000908 goto clear_reset;
Auke Kok9a799d72007-09-15 14:07:45 -0700909 }
Auke Kok9a799d72007-09-15 14:07:45 -0700910 }
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000911 need_update = true;
Auke Kok9a799d72007-09-15 14:07:45 -0700912 }
913
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000914 temp_rx_ring = vmalloc(adapter->num_rx_queues * sizeof(struct ixgbe_ring));
915 if (!temp_rx_ring) {
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000916 err = -ENOMEM;
917 goto err_setup;
Peter P Waskiewicz Jrd3fa47212008-12-26 01:36:33 -0800918 }
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700919
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000920 if (new_rx_count != adapter->rx_ring_count) {
Auke Kok9a799d72007-09-15 14:07:45 -0700921 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000922 memcpy(&temp_rx_ring[i], adapter->rx_ring[i],
923 sizeof(struct ixgbe_ring));
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000924 temp_rx_ring[i].count = new_rx_count;
925 err = ixgbe_setup_rx_resources(adapter,
926 &temp_rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -0700927 if (err) {
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700928 while (i) {
929 i--;
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700930 ixgbe_free_rx_resources(adapter,
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000931 &temp_rx_ring[i]);
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700932 }
Auke Kok9a799d72007-09-15 14:07:45 -0700933 goto err_setup;
934 }
Auke Kok9a799d72007-09-15 14:07:45 -0700935 }
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000936 need_update = true;
937 }
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700938
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000939 /* if rings need to be updated, here's the place to do it in one shot */
940 if (need_update) {
Alexander Duyck759884b2009-10-26 11:32:05 +0000941 ixgbe_down(adapter);
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000942
943 /* tx */
944 if (new_tx_count != adapter->tx_ring_count) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000945 for (i = 0; i < adapter->num_tx_queues; i++) {
946 ixgbe_free_tx_resources(adapter,
947 adapter->tx_ring[i]);
948 memcpy(adapter->tx_ring[i], &temp_tx_ring[i],
949 sizeof(struct ixgbe_ring));
950 }
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000951 adapter->tx_ring_count = new_tx_count;
952 }
953
954 /* rx */
955 if (new_rx_count != adapter->rx_ring_count) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000956 for (i = 0; i < adapter->num_rx_queues; i++) {
957 ixgbe_free_rx_resources(adapter,
958 adapter->rx_ring[i]);
959 memcpy(adapter->rx_ring[i], &temp_rx_ring[i],
960 sizeof(struct ixgbe_ring));
961 }
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000962 adapter->rx_ring_count = new_rx_count;
963 }
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000964 ixgbe_up(adapter);
Alexander Duyck759884b2009-10-26 11:32:05 +0000965 }
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000966
967 vfree(temp_rx_ring);
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000968err_setup:
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000969 vfree(temp_tx_ring);
970clear_reset:
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -0800971 clear_bit(__IXGBE_RESETTING, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -0700972 return err;
973}
974
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700975static int ixgbe_get_sset_count(struct net_device *netdev, int sset)
Auke Kok9a799d72007-09-15 14:07:45 -0700976{
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700977 switch (sset) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000978 case ETH_SS_TEST:
979 return IXGBE_TEST_LEN;
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700980 case ETH_SS_STATS:
981 return IXGBE_STATS_LEN;
982 default:
983 return -EOPNOTSUPP;
984 }
Auke Kok9a799d72007-09-15 14:07:45 -0700985}
986
987static void ixgbe_get_ethtool_stats(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700988 struct ethtool_stats *stats, u64 *data)
Auke Kok9a799d72007-09-15 14:07:45 -0700989{
990 struct ixgbe_adapter *adapter = netdev_priv(netdev);
991 u64 *queue_stat;
992 int stat_count = sizeof(struct ixgbe_queue_stats) / sizeof(u64);
993 int j, k;
994 int i;
Ajit Khaparde29c3a052009-10-13 01:47:33 +0000995 char *p = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -0700996
997 ixgbe_update_stats(adapter);
Eric Dumazet60d51132009-12-08 07:22:03 +0000998 dev_get_stats(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -0700999 for (i = 0; i < IXGBE_GLOBAL_STATS_LEN; i++) {
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001000 switch (ixgbe_gstrings_stats[i].type) {
1001 case NETDEV_STATS:
1002 p = (char *) netdev +
1003 ixgbe_gstrings_stats[i].stat_offset;
1004 break;
1005 case IXGBE_STATS:
1006 p = (char *) adapter +
1007 ixgbe_gstrings_stats[i].stat_offset;
1008 break;
1009 }
1010
Auke Kok9a799d72007-09-15 14:07:45 -07001011 data[i] = (ixgbe_gstrings_stats[i].sizeof_stat ==
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001012 sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
Auke Kok9a799d72007-09-15 14:07:45 -07001013 }
1014 for (j = 0; j < adapter->num_tx_queues; j++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001015 queue_stat = (u64 *)&adapter->tx_ring[j]->stats;
Auke Kok9a799d72007-09-15 14:07:45 -07001016 for (k = 0; k < stat_count; k++)
1017 data[i + k] = queue_stat[k];
1018 i += k;
1019 }
1020 for (j = 0; j < adapter->num_rx_queues; j++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001021 queue_stat = (u64 *)&adapter->rx_ring[j]->stats;
Auke Kok9a799d72007-09-15 14:07:45 -07001022 for (k = 0; k < stat_count; k++)
1023 data[i + k] = queue_stat[k];
1024 i += k;
1025 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08001026 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
1027 for (j = 0; j < MAX_TX_PACKET_BUFFERS; j++) {
1028 data[i++] = adapter->stats.pxontxc[j];
1029 data[i++] = adapter->stats.pxofftxc[j];
1030 }
1031 for (j = 0; j < MAX_RX_PACKET_BUFFERS; j++) {
1032 data[i++] = adapter->stats.pxonrxc[j];
1033 data[i++] = adapter->stats.pxoffrxc[j];
1034 }
1035 }
Auke Kok9a799d72007-09-15 14:07:45 -07001036}
1037
1038static void ixgbe_get_strings(struct net_device *netdev, u32 stringset,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001039 u8 *data)
Auke Kok9a799d72007-09-15 14:07:45 -07001040{
1041 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001042 char *p = (char *)data;
Auke Kok9a799d72007-09-15 14:07:45 -07001043 int i;
1044
1045 switch (stringset) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001046 case ETH_SS_TEST:
1047 memcpy(data, *ixgbe_gstrings_test,
1048 IXGBE_TEST_LEN * ETH_GSTRING_LEN);
1049 break;
Auke Kok9a799d72007-09-15 14:07:45 -07001050 case ETH_SS_STATS:
1051 for (i = 0; i < IXGBE_GLOBAL_STATS_LEN; i++) {
1052 memcpy(p, ixgbe_gstrings_stats[i].stat_string,
1053 ETH_GSTRING_LEN);
1054 p += ETH_GSTRING_LEN;
1055 }
1056 for (i = 0; i < adapter->num_tx_queues; i++) {
1057 sprintf(p, "tx_queue_%u_packets", i);
1058 p += ETH_GSTRING_LEN;
1059 sprintf(p, "tx_queue_%u_bytes", i);
1060 p += ETH_GSTRING_LEN;
1061 }
1062 for (i = 0; i < adapter->num_rx_queues; i++) {
1063 sprintf(p, "rx_queue_%u_packets", i);
1064 p += ETH_GSTRING_LEN;
1065 sprintf(p, "rx_queue_%u_bytes", i);
1066 p += ETH_GSTRING_LEN;
1067 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08001068 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
1069 for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
1070 sprintf(p, "tx_pb_%u_pxon", i);
Don Skidmorebfb8cc32008-12-21 20:11:04 -08001071 p += ETH_GSTRING_LEN;
1072 sprintf(p, "tx_pb_%u_pxoff", i);
1073 p += ETH_GSTRING_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08001074 }
1075 for (i = 0; i < MAX_RX_PACKET_BUFFERS; i++) {
Don Skidmorebfb8cc32008-12-21 20:11:04 -08001076 sprintf(p, "rx_pb_%u_pxon", i);
1077 p += ETH_GSTRING_LEN;
1078 sprintf(p, "rx_pb_%u_pxoff", i);
1079 p += ETH_GSTRING_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08001080 }
1081 }
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001082 /* BUG_ON(p - data != IXGBE_STATS_LEN * ETH_GSTRING_LEN); */
Auke Kok9a799d72007-09-15 14:07:45 -07001083 break;
1084 }
1085}
1086
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001087static int ixgbe_link_test(struct ixgbe_adapter *adapter, u64 *data)
1088{
1089 struct ixgbe_hw *hw = &adapter->hw;
1090 bool link_up;
1091 u32 link_speed = 0;
1092 *data = 0;
1093
1094 hw->mac.ops.check_link(hw, &link_speed, &link_up, true);
1095 if (link_up)
1096 return *data;
1097 else
1098 *data = 1;
1099 return *data;
1100}
1101
1102/* ethtool register test data */
1103struct ixgbe_reg_test {
1104 u16 reg;
1105 u8 array_len;
1106 u8 test_type;
1107 u32 mask;
1108 u32 write;
1109};
1110
1111/* In the hardware, registers are laid out either singly, in arrays
1112 * spaced 0x40 bytes apart, or in contiguous tables. We assume
1113 * most tests take place on arrays or single registers (handled
1114 * as a single-element array) and special-case the tables.
1115 * Table tests are always pattern tests.
1116 *
1117 * We also make provision for some required setup steps by specifying
1118 * registers to be written without any read-back testing.
1119 */
1120
1121#define PATTERN_TEST 1
1122#define SET_READ_TEST 2
1123#define WRITE_NO_TEST 3
1124#define TABLE32_TEST 4
1125#define TABLE64_TEST_LO 5
1126#define TABLE64_TEST_HI 6
1127
1128/* default 82599 register test */
1129static struct ixgbe_reg_test reg_test_82599[] = {
1130 { IXGBE_FCRTL_82599(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1131 { IXGBE_FCRTH_82599(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1132 { IXGBE_PFCTOP, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1133 { IXGBE_VLNCTRL, 1, PATTERN_TEST, 0x00000000, 0x00000000 },
1134 { IXGBE_RDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFF80 },
1135 { IXGBE_RDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1136 { IXGBE_RDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1137 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, IXGBE_RXDCTL_ENABLE },
1138 { IXGBE_RDT(0), 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1139 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, 0 },
1140 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1141 { IXGBE_FCTTV(0), 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1142 { IXGBE_TDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1143 { IXGBE_TDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1144 { IXGBE_TDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFF80 },
1145 { IXGBE_RXCTRL, 1, SET_READ_TEST, 0x00000001, 0x00000001 },
1146 { IXGBE_RAL(0), 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1147 { IXGBE_RAL(0), 16, TABLE64_TEST_HI, 0x8001FFFF, 0x800CFFFF },
1148 { IXGBE_MTA(0), 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1149 { 0, 0, 0, 0 }
1150};
1151
1152/* default 82598 register test */
1153static struct ixgbe_reg_test reg_test_82598[] = {
1154 { IXGBE_FCRTL(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1155 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1156 { IXGBE_PFCTOP, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1157 { IXGBE_VLNCTRL, 1, PATTERN_TEST, 0x00000000, 0x00000000 },
1158 { IXGBE_RDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1159 { IXGBE_RDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1160 { IXGBE_RDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1161 /* Enable all four RX queues before testing. */
1162 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, IXGBE_RXDCTL_ENABLE },
1163 /* RDH is read-only for 82598, only test RDT. */
1164 { IXGBE_RDT(0), 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1165 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, 0 },
1166 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1167 { IXGBE_FCTTV(0), 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1168 { IXGBE_TIPG, 1, PATTERN_TEST, 0x000000FF, 0x000000FF },
1169 { IXGBE_TDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1170 { IXGBE_TDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1171 { IXGBE_TDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1172 { IXGBE_RXCTRL, 1, SET_READ_TEST, 0x00000003, 0x00000003 },
1173 { IXGBE_DTXCTL, 1, SET_READ_TEST, 0x00000005, 0x00000005 },
1174 { IXGBE_RAL(0), 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1175 { IXGBE_RAL(0), 16, TABLE64_TEST_HI, 0x800CFFFF, 0x800CFFFF },
1176 { IXGBE_MTA(0), 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1177 { 0, 0, 0, 0 }
1178};
1179
1180#define REG_PATTERN_TEST(R, M, W) \
1181{ \
1182 u32 pat, val, before; \
1183 const u32 _test[] = {0x5A5A5A5A, 0xA5A5A5A5, 0x00000000, 0xFFFFFFFF}; \
1184 for (pat = 0; pat < ARRAY_SIZE(_test); pat++) { \
1185 before = readl(adapter->hw.hw_addr + R); \
1186 writel((_test[pat] & W), (adapter->hw.hw_addr + R)); \
1187 val = readl(adapter->hw.hw_addr + R); \
1188 if (val != (_test[pat] & W & M)) { \
1189 DPRINTK(DRV, ERR, "pattern test reg %04X failed: got "\
1190 "0x%08X expected 0x%08X\n", \
1191 R, val, (_test[pat] & W & M)); \
1192 *data = R; \
1193 writel(before, adapter->hw.hw_addr + R); \
1194 return 1; \
1195 } \
1196 writel(before, adapter->hw.hw_addr + R); \
1197 } \
1198}
1199
1200#define REG_SET_AND_CHECK(R, M, W) \
1201{ \
1202 u32 val, before; \
1203 before = readl(adapter->hw.hw_addr + R); \
1204 writel((W & M), (adapter->hw.hw_addr + R)); \
1205 val = readl(adapter->hw.hw_addr + R); \
1206 if ((W & M) != (val & M)) { \
1207 DPRINTK(DRV, ERR, "set/check reg %04X test failed: got 0x%08X "\
1208 "expected 0x%08X\n", R, (val & M), (W & M)); \
1209 *data = R; \
1210 writel(before, (adapter->hw.hw_addr + R)); \
1211 return 1; \
1212 } \
1213 writel(before, (adapter->hw.hw_addr + R)); \
1214}
1215
1216static int ixgbe_reg_test(struct ixgbe_adapter *adapter, u64 *data)
1217{
1218 struct ixgbe_reg_test *test;
1219 u32 value, before, after;
1220 u32 i, toggle;
1221
1222 if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
1223 toggle = 0x7FFFF30F;
1224 test = reg_test_82599;
1225 } else {
1226 toggle = 0x7FFFF3FF;
1227 test = reg_test_82598;
1228 }
1229
1230 /*
1231 * Because the status register is such a special case,
1232 * we handle it separately from the rest of the register
1233 * tests. Some bits are read-only, some toggle, and some
1234 * are writeable on newer MACs.
1235 */
1236 before = IXGBE_READ_REG(&adapter->hw, IXGBE_STATUS);
1237 value = (IXGBE_READ_REG(&adapter->hw, IXGBE_STATUS) & toggle);
1238 IXGBE_WRITE_REG(&adapter->hw, IXGBE_STATUS, toggle);
1239 after = IXGBE_READ_REG(&adapter->hw, IXGBE_STATUS) & toggle;
1240 if (value != after) {
1241 DPRINTK(DRV, ERR, "failed STATUS register test got: "
1242 "0x%08X expected: 0x%08X\n", after, value);
1243 *data = 1;
1244 return 1;
1245 }
1246 /* restore previous status */
1247 IXGBE_WRITE_REG(&adapter->hw, IXGBE_STATUS, before);
1248
1249 /*
1250 * Perform the remainder of the register test, looping through
1251 * the test table until we either fail or reach the null entry.
1252 */
1253 while (test->reg) {
1254 for (i = 0; i < test->array_len; i++) {
1255 switch (test->test_type) {
1256 case PATTERN_TEST:
1257 REG_PATTERN_TEST(test->reg + (i * 0x40),
1258 test->mask,
1259 test->write);
1260 break;
1261 case SET_READ_TEST:
1262 REG_SET_AND_CHECK(test->reg + (i * 0x40),
1263 test->mask,
1264 test->write);
1265 break;
1266 case WRITE_NO_TEST:
1267 writel(test->write,
1268 (adapter->hw.hw_addr + test->reg)
1269 + (i * 0x40));
1270 break;
1271 case TABLE32_TEST:
1272 REG_PATTERN_TEST(test->reg + (i * 4),
1273 test->mask,
1274 test->write);
1275 break;
1276 case TABLE64_TEST_LO:
1277 REG_PATTERN_TEST(test->reg + (i * 8),
1278 test->mask,
1279 test->write);
1280 break;
1281 case TABLE64_TEST_HI:
1282 REG_PATTERN_TEST((test->reg + 4) + (i * 8),
1283 test->mask,
1284 test->write);
1285 break;
1286 }
1287 }
1288 test++;
1289 }
1290
1291 *data = 0;
1292 return 0;
1293}
1294
1295static int ixgbe_eeprom_test(struct ixgbe_adapter *adapter, u64 *data)
1296{
1297 struct ixgbe_hw *hw = &adapter->hw;
1298 if (hw->eeprom.ops.validate_checksum(hw, NULL))
1299 *data = 1;
1300 else
1301 *data = 0;
1302 return *data;
1303}
1304
1305static irqreturn_t ixgbe_test_intr(int irq, void *data)
1306{
1307 struct net_device *netdev = (struct net_device *) data;
1308 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1309
1310 adapter->test_icr |= IXGBE_READ_REG(&adapter->hw, IXGBE_EICR);
1311
1312 return IRQ_HANDLED;
1313}
1314
1315static int ixgbe_intr_test(struct ixgbe_adapter *adapter, u64 *data)
1316{
1317 struct net_device *netdev = adapter->netdev;
1318 u32 mask, i = 0, shared_int = true;
1319 u32 irq = adapter->pdev->irq;
1320
1321 *data = 0;
1322
1323 /* Hook up test interrupt handler just for this test */
1324 if (adapter->msix_entries) {
1325 /* NOTE: we don't test MSI-X interrupts here, yet */
1326 return 0;
1327 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
1328 shared_int = false;
Joe Perchesa0607fd2009-11-18 23:29:17 -08001329 if (request_irq(irq, ixgbe_test_intr, 0, netdev->name,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001330 netdev)) {
1331 *data = 1;
1332 return -1;
1333 }
Joe Perchesa0607fd2009-11-18 23:29:17 -08001334 } else if (!request_irq(irq, ixgbe_test_intr, IRQF_PROBE_SHARED,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001335 netdev->name, netdev)) {
1336 shared_int = false;
Joe Perchesa0607fd2009-11-18 23:29:17 -08001337 } else if (request_irq(irq, ixgbe_test_intr, IRQF_SHARED,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001338 netdev->name, netdev)) {
1339 *data = 1;
1340 return -1;
1341 }
1342 DPRINTK(HW, INFO, "testing %s interrupt\n",
1343 (shared_int ? "shared" : "unshared"));
1344
1345 /* Disable all the interrupts */
1346 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFFFFFF);
1347 msleep(10);
1348
1349 /* Test each interrupt */
1350 for (; i < 10; i++) {
1351 /* Interrupt to test */
1352 mask = 1 << i;
1353
1354 if (!shared_int) {
1355 /*
1356 * Disable the interrupts to be reported in
1357 * the cause register and then force the same
1358 * interrupt and see if one gets posted. If
1359 * an interrupt was posted to the bus, the
1360 * test failed.
1361 */
1362 adapter->test_icr = 0;
1363 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC,
1364 ~mask & 0x00007FFF);
1365 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS,
1366 ~mask & 0x00007FFF);
1367 msleep(10);
1368
1369 if (adapter->test_icr & mask) {
1370 *data = 3;
1371 break;
1372 }
1373 }
1374
1375 /*
1376 * Enable the interrupt to be reported in the cause
1377 * register and then force the same interrupt and see
1378 * if one gets posted. If an interrupt was not posted
1379 * to the bus, the test failed.
1380 */
1381 adapter->test_icr = 0;
1382 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
1383 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
1384 msleep(10);
1385
1386 if (!(adapter->test_icr &mask)) {
1387 *data = 4;
1388 break;
1389 }
1390
1391 if (!shared_int) {
1392 /*
1393 * Disable the other interrupts to be reported in
1394 * the cause register and then force the other
1395 * interrupts and see if any get posted. If
1396 * an interrupt was posted to the bus, the
1397 * test failed.
1398 */
1399 adapter->test_icr = 0;
1400 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC,
1401 ~mask & 0x00007FFF);
1402 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS,
1403 ~mask & 0x00007FFF);
1404 msleep(10);
1405
1406 if (adapter->test_icr) {
1407 *data = 5;
1408 break;
1409 }
1410 }
1411 }
1412
1413 /* Disable all the interrupts */
1414 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFFFFFF);
1415 msleep(10);
1416
1417 /* Unhook test interrupt handler */
1418 free_irq(irq, netdev);
1419
1420 return *data;
1421}
1422
1423static void ixgbe_free_desc_rings(struct ixgbe_adapter *adapter)
1424{
1425 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1426 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
1427 struct ixgbe_hw *hw = &adapter->hw;
1428 struct pci_dev *pdev = adapter->pdev;
1429 u32 reg_ctl;
1430 int i;
1431
1432 /* shut down the DMA engines now so they can be reinitialized later */
1433
1434 /* first Rx */
1435 reg_ctl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
1436 reg_ctl &= ~IXGBE_RXCTRL_RXEN;
1437 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, reg_ctl);
1438 reg_ctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(0));
1439 reg_ctl &= ~IXGBE_RXDCTL_ENABLE;
1440 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(0), reg_ctl);
1441
1442 /* now Tx */
1443 reg_ctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(0));
1444 reg_ctl &= ~IXGBE_TXDCTL_ENABLE;
1445 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(0), reg_ctl);
1446 if (hw->mac.type == ixgbe_mac_82599EB) {
1447 reg_ctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
1448 reg_ctl &= ~IXGBE_DMATXCTL_TE;
1449 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, reg_ctl);
1450 }
1451
1452 ixgbe_reset(adapter);
1453
1454 if (tx_ring->desc && tx_ring->tx_buffer_info) {
1455 for (i = 0; i < tx_ring->count; i++) {
1456 struct ixgbe_tx_buffer *buf =
1457 &(tx_ring->tx_buffer_info[i]);
1458 if (buf->dma)
1459 pci_unmap_single(pdev, buf->dma, buf->length,
1460 PCI_DMA_TODEVICE);
1461 if (buf->skb)
1462 dev_kfree_skb(buf->skb);
1463 }
1464 }
1465
1466 if (rx_ring->desc && rx_ring->rx_buffer_info) {
1467 for (i = 0; i < rx_ring->count; i++) {
1468 struct ixgbe_rx_buffer *buf =
1469 &(rx_ring->rx_buffer_info[i]);
1470 if (buf->dma)
1471 pci_unmap_single(pdev, buf->dma,
1472 IXGBE_RXBUFFER_2048,
1473 PCI_DMA_FROMDEVICE);
1474 if (buf->skb)
1475 dev_kfree_skb(buf->skb);
1476 }
1477 }
1478
1479 if (tx_ring->desc) {
1480 pci_free_consistent(pdev, tx_ring->size, tx_ring->desc,
1481 tx_ring->dma);
1482 tx_ring->desc = NULL;
1483 }
1484 if (rx_ring->desc) {
1485 pci_free_consistent(pdev, rx_ring->size, rx_ring->desc,
1486 rx_ring->dma);
1487 rx_ring->desc = NULL;
1488 }
1489
1490 kfree(tx_ring->tx_buffer_info);
1491 tx_ring->tx_buffer_info = NULL;
1492 kfree(rx_ring->rx_buffer_info);
1493 rx_ring->rx_buffer_info = NULL;
1494
1495 return;
1496}
1497
1498static int ixgbe_setup_desc_rings(struct ixgbe_adapter *adapter)
1499{
1500 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1501 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
1502 struct pci_dev *pdev = adapter->pdev;
1503 u32 rctl, reg_data;
1504 int i, ret_val;
1505
1506 /* Setup Tx descriptor ring and Tx buffers */
1507
1508 if (!tx_ring->count)
1509 tx_ring->count = IXGBE_DEFAULT_TXD;
1510
1511 tx_ring->tx_buffer_info = kcalloc(tx_ring->count,
1512 sizeof(struct ixgbe_tx_buffer),
1513 GFP_KERNEL);
1514 if (!(tx_ring->tx_buffer_info)) {
1515 ret_val = 1;
1516 goto err_nomem;
1517 }
1518
Peter P Waskiewicz Jrf4ec4432009-07-16 15:50:12 +00001519 tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001520 tx_ring->size = ALIGN(tx_ring->size, 4096);
1521 if (!(tx_ring->desc = pci_alloc_consistent(pdev, tx_ring->size,
1522 &tx_ring->dma))) {
1523 ret_val = 2;
1524 goto err_nomem;
1525 }
1526 tx_ring->next_to_use = tx_ring->next_to_clean = 0;
1527
1528 IXGBE_WRITE_REG(&adapter->hw, IXGBE_TDBAL(0),
1529 ((u64) tx_ring->dma & 0x00000000FFFFFFFF));
1530 IXGBE_WRITE_REG(&adapter->hw, IXGBE_TDBAH(0),
1531 ((u64) tx_ring->dma >> 32));
1532 IXGBE_WRITE_REG(&adapter->hw, IXGBE_TDLEN(0),
Peter P Waskiewicz Jrf4ec4432009-07-16 15:50:12 +00001533 tx_ring->count * sizeof(union ixgbe_adv_tx_desc));
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001534 IXGBE_WRITE_REG(&adapter->hw, IXGBE_TDH(0), 0);
1535 IXGBE_WRITE_REG(&adapter->hw, IXGBE_TDT(0), 0);
1536
1537 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_HLREG0);
1538 reg_data |= IXGBE_HLREG0_TXPADEN;
1539 IXGBE_WRITE_REG(&adapter->hw, IXGBE_HLREG0, reg_data);
1540
1541 if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
1542 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_DMATXCTL);
1543 reg_data |= IXGBE_DMATXCTL_TE;
1544 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DMATXCTL, reg_data);
1545 }
1546 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_TXDCTL(0));
1547 reg_data |= IXGBE_TXDCTL_ENABLE;
1548 IXGBE_WRITE_REG(&adapter->hw, IXGBE_TXDCTL(0), reg_data);
1549
1550 for (i = 0; i < tx_ring->count; i++) {
Peter P Waskiewicz Jrf4ec4432009-07-16 15:50:12 +00001551 union ixgbe_adv_tx_desc *desc = IXGBE_TX_DESC_ADV(*tx_ring, i);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001552 struct sk_buff *skb;
1553 unsigned int size = 1024;
1554
1555 skb = alloc_skb(size, GFP_KERNEL);
1556 if (!skb) {
1557 ret_val = 3;
1558 goto err_nomem;
1559 }
1560 skb_put(skb, size);
1561 tx_ring->tx_buffer_info[i].skb = skb;
1562 tx_ring->tx_buffer_info[i].length = skb->len;
1563 tx_ring->tx_buffer_info[i].dma =
1564 pci_map_single(pdev, skb->data, skb->len,
Peter P Waskiewicz Jrf4ec4432009-07-16 15:50:12 +00001565 PCI_DMA_TODEVICE);
1566 desc->read.buffer_addr =
1567 cpu_to_le64(tx_ring->tx_buffer_info[i].dma);
1568 desc->read.cmd_type_len = cpu_to_le32(skb->len);
1569 desc->read.cmd_type_len |= cpu_to_le32(IXGBE_TXD_CMD_EOP |
1570 IXGBE_TXD_CMD_IFCS |
1571 IXGBE_TXD_CMD_RS);
1572 desc->read.olinfo_status = 0;
1573 if (adapter->hw.mac.type == ixgbe_mac_82599EB)
1574 desc->read.olinfo_status |=
1575 (skb->len << IXGBE_ADVTXD_PAYLEN_SHIFT);
1576
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001577 }
1578
1579 /* Setup Rx Descriptor ring and Rx buffers */
1580
1581 if (!rx_ring->count)
1582 rx_ring->count = IXGBE_DEFAULT_RXD;
1583
1584 rx_ring->rx_buffer_info = kcalloc(rx_ring->count,
1585 sizeof(struct ixgbe_rx_buffer),
1586 GFP_KERNEL);
1587 if (!(rx_ring->rx_buffer_info)) {
1588 ret_val = 4;
1589 goto err_nomem;
1590 }
1591
Peter P Waskiewicz Jrf4ec4432009-07-16 15:50:12 +00001592 rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001593 rx_ring->size = ALIGN(rx_ring->size, 4096);
1594 if (!(rx_ring->desc = pci_alloc_consistent(pdev, rx_ring->size,
1595 &rx_ring->dma))) {
1596 ret_val = 5;
1597 goto err_nomem;
1598 }
1599 rx_ring->next_to_use = rx_ring->next_to_clean = 0;
1600
1601 rctl = IXGBE_READ_REG(&adapter->hw, IXGBE_RXCTRL);
1602 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RXCTRL, rctl & ~IXGBE_RXCTRL_RXEN);
1603 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RDBAL(0),
1604 ((u64)rx_ring->dma & 0xFFFFFFFF));
1605 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RDBAH(0),
1606 ((u64) rx_ring->dma >> 32));
1607 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RDLEN(0), rx_ring->size);
1608 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RDH(0), 0);
1609 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RDT(0), 0);
1610
1611 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_FCTRL);
1612 reg_data |= IXGBE_FCTRL_BAM | IXGBE_FCTRL_SBP | IXGBE_FCTRL_MPE;
1613 IXGBE_WRITE_REG(&adapter->hw, IXGBE_FCTRL, reg_data);
1614
1615 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_HLREG0);
1616 reg_data &= ~IXGBE_HLREG0_LPBK;
1617 IXGBE_WRITE_REG(&adapter->hw, IXGBE_HLREG0, reg_data);
1618
1619 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_RDRXCTL);
1620#define IXGBE_RDRXCTL_RDMTS_MASK 0x00000003 /* Receive Descriptor Minimum
1621 Threshold Size mask */
1622 reg_data &= ~IXGBE_RDRXCTL_RDMTS_MASK;
1623 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RDRXCTL, reg_data);
1624
1625 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_MCSTCTRL);
1626#define IXGBE_MCSTCTRL_MO_MASK 0x00000003 /* Multicast Offset mask */
1627 reg_data &= ~IXGBE_MCSTCTRL_MO_MASK;
1628 reg_data |= adapter->hw.mac.mc_filter_type;
1629 IXGBE_WRITE_REG(&adapter->hw, IXGBE_MCSTCTRL, reg_data);
1630
1631 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_RXDCTL(0));
1632 reg_data |= IXGBE_RXDCTL_ENABLE;
1633 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RXDCTL(0), reg_data);
1634 if (adapter->hw.mac.type == ixgbe_mac_82599EB) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001635 int j = adapter->rx_ring[0]->reg_idx;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001636 u32 k;
1637 for (k = 0; k < 10; k++) {
1638 if (IXGBE_READ_REG(&adapter->hw,
1639 IXGBE_RXDCTL(j)) & IXGBE_RXDCTL_ENABLE)
1640 break;
1641 else
1642 msleep(1);
1643 }
1644 }
1645
1646 rctl |= IXGBE_RXCTRL_RXEN | IXGBE_RXCTRL_DMBYPS;
1647 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RXCTRL, rctl);
1648
1649 for (i = 0; i < rx_ring->count; i++) {
Peter P Waskiewicz Jrf4ec4432009-07-16 15:50:12 +00001650 union ixgbe_adv_rx_desc *rx_desc =
1651 IXGBE_RX_DESC_ADV(*rx_ring, i);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001652 struct sk_buff *skb;
1653
1654 skb = alloc_skb(IXGBE_RXBUFFER_2048 + NET_IP_ALIGN, GFP_KERNEL);
1655 if (!skb) {
1656 ret_val = 6;
1657 goto err_nomem;
1658 }
1659 skb_reserve(skb, NET_IP_ALIGN);
1660 rx_ring->rx_buffer_info[i].skb = skb;
1661 rx_ring->rx_buffer_info[i].dma =
1662 pci_map_single(pdev, skb->data, IXGBE_RXBUFFER_2048,
1663 PCI_DMA_FROMDEVICE);
Peter P Waskiewicz Jrf4ec4432009-07-16 15:50:12 +00001664 rx_desc->read.pkt_addr =
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001665 cpu_to_le64(rx_ring->rx_buffer_info[i].dma);
1666 memset(skb->data, 0x00, skb->len);
1667 }
1668
1669 return 0;
1670
1671err_nomem:
1672 ixgbe_free_desc_rings(adapter);
1673 return ret_val;
1674}
1675
1676static int ixgbe_setup_loopback_test(struct ixgbe_adapter *adapter)
1677{
1678 struct ixgbe_hw *hw = &adapter->hw;
1679 u32 reg_data;
1680
1681 /* right now we only support MAC loopback in the driver */
1682
1683 /* Setup MAC loopback */
1684 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_HLREG0);
1685 reg_data |= IXGBE_HLREG0_LPBK;
1686 IXGBE_WRITE_REG(&adapter->hw, IXGBE_HLREG0, reg_data);
1687
1688 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_AUTOC);
1689 reg_data &= ~IXGBE_AUTOC_LMS_MASK;
1690 reg_data |= IXGBE_AUTOC_LMS_10G_LINK_NO_AN | IXGBE_AUTOC_FLU;
1691 IXGBE_WRITE_REG(&adapter->hw, IXGBE_AUTOC, reg_data);
1692
1693 /* Disable Atlas Tx lanes; re-enabled in reset path */
1694 if (hw->mac.type == ixgbe_mac_82598EB) {
1695 u8 atlas;
1696
1697 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, &atlas);
1698 atlas |= IXGBE_ATLAS_PDN_TX_REG_EN;
1699 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, atlas);
1700
1701 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_10G, &atlas);
1702 atlas |= IXGBE_ATLAS_PDN_TX_10G_QL_ALL;
1703 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_10G, atlas);
1704
1705 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_1G, &atlas);
1706 atlas |= IXGBE_ATLAS_PDN_TX_1G_QL_ALL;
1707 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_1G, atlas);
1708
1709 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_AN, &atlas);
1710 atlas |= IXGBE_ATLAS_PDN_TX_AN_QL_ALL;
1711 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_AN, atlas);
1712 }
1713
1714 return 0;
1715}
1716
1717static void ixgbe_loopback_cleanup(struct ixgbe_adapter *adapter)
1718{
1719 u32 reg_data;
1720
1721 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_HLREG0);
1722 reg_data &= ~IXGBE_HLREG0_LPBK;
1723 IXGBE_WRITE_REG(&adapter->hw, IXGBE_HLREG0, reg_data);
1724}
1725
1726static void ixgbe_create_lbtest_frame(struct sk_buff *skb,
1727 unsigned int frame_size)
1728{
1729 memset(skb->data, 0xFF, frame_size);
1730 frame_size &= ~1;
1731 memset(&skb->data[frame_size / 2], 0xAA, frame_size / 2 - 1);
1732 memset(&skb->data[frame_size / 2 + 10], 0xBE, 1);
1733 memset(&skb->data[frame_size / 2 + 12], 0xAF, 1);
1734}
1735
1736static int ixgbe_check_lbtest_frame(struct sk_buff *skb,
1737 unsigned int frame_size)
1738{
1739 frame_size &= ~1;
1740 if (*(skb->data + 3) == 0xFF) {
1741 if ((*(skb->data + frame_size / 2 + 10) == 0xBE) &&
1742 (*(skb->data + frame_size / 2 + 12) == 0xAF)) {
1743 return 0;
1744 }
1745 }
1746 return 13;
1747}
1748
1749static int ixgbe_run_loopback_test(struct ixgbe_adapter *adapter)
1750{
1751 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1752 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
1753 struct pci_dev *pdev = adapter->pdev;
1754 int i, j, k, l, lc, good_cnt, ret_val = 0;
1755 unsigned long time;
1756
1757 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RDT(0), rx_ring->count - 1);
1758
1759 /*
1760 * Calculate the loop count based on the largest descriptor ring
1761 * The idea is to wrap the largest ring a number of times using 64
1762 * send/receive pairs during each loop
1763 */
1764
1765 if (rx_ring->count <= tx_ring->count)
1766 lc = ((tx_ring->count / 64) * 2) + 1;
1767 else
1768 lc = ((rx_ring->count / 64) * 2) + 1;
1769
1770 k = l = 0;
1771 for (j = 0; j <= lc; j++) {
1772 for (i = 0; i < 64; i++) {
1773 ixgbe_create_lbtest_frame(
1774 tx_ring->tx_buffer_info[k].skb,
1775 1024);
1776 pci_dma_sync_single_for_device(pdev,
1777 tx_ring->tx_buffer_info[k].dma,
1778 tx_ring->tx_buffer_info[k].length,
1779 PCI_DMA_TODEVICE);
1780 if (unlikely(++k == tx_ring->count))
1781 k = 0;
1782 }
1783 IXGBE_WRITE_REG(&adapter->hw, IXGBE_TDT(0), k);
1784 msleep(200);
1785 /* set the start time for the receive */
1786 time = jiffies;
1787 good_cnt = 0;
1788 do {
1789 /* receive the sent packets */
1790 pci_dma_sync_single_for_cpu(pdev,
1791 rx_ring->rx_buffer_info[l].dma,
1792 IXGBE_RXBUFFER_2048,
1793 PCI_DMA_FROMDEVICE);
1794 ret_val = ixgbe_check_lbtest_frame(
1795 rx_ring->rx_buffer_info[l].skb, 1024);
1796 if (!ret_val)
1797 good_cnt++;
1798 if (++l == rx_ring->count)
1799 l = 0;
1800 /*
1801 * time + 20 msecs (200 msecs on 2.4) is more than
1802 * enough time to complete the receives, if it's
1803 * exceeded, break and error off
1804 */
1805 } while (good_cnt < 64 && jiffies < (time + 20));
1806 if (good_cnt != 64) {
1807 /* ret_val is the same as mis-compare */
1808 ret_val = 13;
1809 break;
1810 }
1811 if (jiffies >= (time + 20)) {
1812 /* Error code for time out error */
1813 ret_val = 14;
1814 break;
1815 }
1816 }
1817
1818 return ret_val;
1819}
1820
1821static int ixgbe_loopback_test(struct ixgbe_adapter *adapter, u64 *data)
1822{
1823 *data = ixgbe_setup_desc_rings(adapter);
1824 if (*data)
1825 goto out;
1826 *data = ixgbe_setup_loopback_test(adapter);
1827 if (*data)
1828 goto err_loopback;
1829 *data = ixgbe_run_loopback_test(adapter);
1830 ixgbe_loopback_cleanup(adapter);
1831
1832err_loopback:
1833 ixgbe_free_desc_rings(adapter);
1834out:
1835 return *data;
1836}
1837
1838static void ixgbe_diag_test(struct net_device *netdev,
1839 struct ethtool_test *eth_test, u64 *data)
1840{
1841 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1842 bool if_running = netif_running(netdev);
1843
1844 set_bit(__IXGBE_TESTING, &adapter->state);
1845 if (eth_test->flags == ETH_TEST_FL_OFFLINE) {
1846 /* Offline tests */
1847
1848 DPRINTK(HW, INFO, "offline testing starting\n");
1849
1850 /* Link test performed before hardware reset so autoneg doesn't
1851 * interfere with test result */
1852 if (ixgbe_link_test(adapter, &data[4]))
1853 eth_test->flags |= ETH_TEST_FL_FAILED;
1854
1855 if (if_running)
1856 /* indicate we're in test mode */
1857 dev_close(netdev);
1858 else
1859 ixgbe_reset(adapter);
1860
1861 DPRINTK(HW, INFO, "register testing starting\n");
1862 if (ixgbe_reg_test(adapter, &data[0]))
1863 eth_test->flags |= ETH_TEST_FL_FAILED;
1864
1865 ixgbe_reset(adapter);
1866 DPRINTK(HW, INFO, "eeprom testing starting\n");
1867 if (ixgbe_eeprom_test(adapter, &data[1]))
1868 eth_test->flags |= ETH_TEST_FL_FAILED;
1869
1870 ixgbe_reset(adapter);
1871 DPRINTK(HW, INFO, "interrupt testing starting\n");
1872 if (ixgbe_intr_test(adapter, &data[2]))
1873 eth_test->flags |= ETH_TEST_FL_FAILED;
1874
Greg Rosebdbec4b2010-01-09 02:27:05 +00001875 /* If SRIOV or VMDq is enabled then skip MAC
1876 * loopback diagnostic. */
1877 if (adapter->flags & (IXGBE_FLAG_SRIOV_ENABLED |
1878 IXGBE_FLAG_VMDQ_ENABLED)) {
1879 DPRINTK(HW, INFO, "Skip MAC loopback diagnostic in VT "
1880 "mode\n");
1881 data[3] = 0;
1882 goto skip_loopback;
1883 }
1884
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001885 ixgbe_reset(adapter);
1886 DPRINTK(HW, INFO, "loopback testing starting\n");
1887 if (ixgbe_loopback_test(adapter, &data[3]))
1888 eth_test->flags |= ETH_TEST_FL_FAILED;
1889
Greg Rosebdbec4b2010-01-09 02:27:05 +00001890skip_loopback:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001891 ixgbe_reset(adapter);
1892
1893 clear_bit(__IXGBE_TESTING, &adapter->state);
1894 if (if_running)
1895 dev_open(netdev);
1896 } else {
1897 DPRINTK(HW, INFO, "online testing starting\n");
1898 /* Online tests */
1899 if (ixgbe_link_test(adapter, &data[4]))
1900 eth_test->flags |= ETH_TEST_FL_FAILED;
1901
1902 /* Online tests aren't run; pass by default */
1903 data[0] = 0;
1904 data[1] = 0;
1905 data[2] = 0;
1906 data[3] = 0;
1907
1908 clear_bit(__IXGBE_TESTING, &adapter->state);
1909 }
1910 msleep_interruptible(4 * 1000);
1911}
Auke Kok9a799d72007-09-15 14:07:45 -07001912
Alexander Duyckd6c519e2009-04-08 13:20:50 +00001913static int ixgbe_wol_exclusion(struct ixgbe_adapter *adapter,
1914 struct ethtool_wolinfo *wol)
1915{
1916 struct ixgbe_hw *hw = &adapter->hw;
1917 int retval = 1;
1918
1919 switch(hw->device_id) {
1920 case IXGBE_DEV_ID_82599_KX4:
1921 retval = 0;
1922 break;
1923 default:
1924 wol->supported = 0;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00001925 }
1926
1927 return retval;
1928}
1929
Auke Kok9a799d72007-09-15 14:07:45 -07001930static void ixgbe_get_wol(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001931 struct ethtool_wolinfo *wol)
Auke Kok9a799d72007-09-15 14:07:45 -07001932{
PJ Waskiewicze63d9762009-03-19 01:23:46 +00001933 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1934
1935 wol->supported = WAKE_UCAST | WAKE_MCAST |
1936 WAKE_BCAST | WAKE_MAGIC;
Auke Kok9a799d72007-09-15 14:07:45 -07001937 wol->wolopts = 0;
1938
Alexander Duyckd6c519e2009-04-08 13:20:50 +00001939 if (ixgbe_wol_exclusion(adapter, wol) ||
1940 !device_can_wakeup(&adapter->pdev->dev))
PJ Waskiewicze63d9762009-03-19 01:23:46 +00001941 return;
1942
1943 if (adapter->wol & IXGBE_WUFC_EX)
1944 wol->wolopts |= WAKE_UCAST;
1945 if (adapter->wol & IXGBE_WUFC_MC)
1946 wol->wolopts |= WAKE_MCAST;
1947 if (adapter->wol & IXGBE_WUFC_BC)
1948 wol->wolopts |= WAKE_BCAST;
1949 if (adapter->wol & IXGBE_WUFC_MAG)
1950 wol->wolopts |= WAKE_MAGIC;
1951
Auke Kok9a799d72007-09-15 14:07:45 -07001952 return;
1953}
1954
PJ Waskiewicze63d9762009-03-19 01:23:46 +00001955static int ixgbe_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
1956{
1957 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1958
1959 if (wol->wolopts & (WAKE_PHY | WAKE_ARP | WAKE_MAGICSECURE))
1960 return -EOPNOTSUPP;
1961
Alexander Duyckd6c519e2009-04-08 13:20:50 +00001962 if (ixgbe_wol_exclusion(adapter, wol))
1963 return wol->wolopts ? -EOPNOTSUPP : 0;
1964
PJ Waskiewicze63d9762009-03-19 01:23:46 +00001965 adapter->wol = 0;
1966
1967 if (wol->wolopts & WAKE_UCAST)
1968 adapter->wol |= IXGBE_WUFC_EX;
1969 if (wol->wolopts & WAKE_MCAST)
1970 adapter->wol |= IXGBE_WUFC_MC;
1971 if (wol->wolopts & WAKE_BCAST)
1972 adapter->wol |= IXGBE_WUFC_BC;
1973 if (wol->wolopts & WAKE_MAGIC)
1974 adapter->wol |= IXGBE_WUFC_MAG;
1975
1976 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
1977
1978 return 0;
1979}
1980
Auke Kok9a799d72007-09-15 14:07:45 -07001981static int ixgbe_nway_reset(struct net_device *netdev)
1982{
1983 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1984
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001985 if (netif_running(netdev))
1986 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07001987
1988 return 0;
1989}
1990
1991static int ixgbe_phys_id(struct net_device *netdev, u32 data)
1992{
1993 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001994 struct ixgbe_hw *hw = &adapter->hw;
1995 u32 led_reg = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
Auke Kok9a799d72007-09-15 14:07:45 -07001996 u32 i;
1997
1998 if (!data || data > 300)
1999 data = 300;
2000
2001 for (i = 0; i < (data * 1000); i += 400) {
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002002 hw->mac.ops.led_on(hw, IXGBE_LED_ON);
Auke Kok9a799d72007-09-15 14:07:45 -07002003 msleep_interruptible(200);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002004 hw->mac.ops.led_off(hw, IXGBE_LED_ON);
Auke Kok9a799d72007-09-15 14:07:45 -07002005 msleep_interruptible(200);
2006 }
2007
2008 /* Restore LED settings */
2009 IXGBE_WRITE_REG(&adapter->hw, IXGBE_LEDCTL, led_reg);
2010
2011 return 0;
2012}
2013
2014static int ixgbe_get_coalesce(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07002015 struct ethtool_coalesce *ec)
Auke Kok9a799d72007-09-15 14:07:45 -07002016{
2017 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2018
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002019 ec->tx_max_coalesced_frames_irq = adapter->tx_ring[0]->work_limit;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002020
2021 /* only valid if in constant ITR mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002022 switch (adapter->rx_itr_setting) {
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002023 case 0:
2024 /* throttling disabled */
2025 ec->rx_coalesce_usecs = 0;
2026 break;
2027 case 1:
2028 /* dynamic ITR mode */
2029 ec->rx_coalesce_usecs = 1;
2030 break;
2031 default:
2032 /* fixed interrupt rate mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002033 ec->rx_coalesce_usecs = 1000000/adapter->rx_eitr_param;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002034 break;
2035 }
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002036
Shannon Nelsoncfb3f912009-11-24 18:51:06 +00002037 /* if in mixed tx/rx queues per vector mode, report only rx settings */
2038 if (adapter->q_vector[0]->txr_count && adapter->q_vector[0]->rxr_count)
2039 return 0;
2040
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002041 /* only valid if in constant ITR mode */
2042 switch (adapter->tx_itr_setting) {
2043 case 0:
2044 /* throttling disabled */
2045 ec->tx_coalesce_usecs = 0;
2046 break;
2047 case 1:
2048 /* dynamic ITR mode */
2049 ec->tx_coalesce_usecs = 1;
2050 break;
2051 default:
2052 ec->tx_coalesce_usecs = 1000000/adapter->tx_eitr_param;
2053 break;
2054 }
2055
Auke Kok9a799d72007-09-15 14:07:45 -07002056 return 0;
2057}
2058
2059static int ixgbe_set_coalesce(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07002060 struct ethtool_coalesce *ec)
Auke Kok9a799d72007-09-15 14:07:45 -07002061{
2062 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Don Skidmore237057a2009-08-11 13:18:14 +00002063 struct ixgbe_q_vector *q_vector;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002064 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07002065
Shannon Nelsoncfb3f912009-11-24 18:51:06 +00002066 /* don't accept tx specific changes if we've got mixed RxTx vectors */
2067 if (adapter->q_vector[0]->txr_count && adapter->q_vector[0]->rxr_count
2068 && ec->tx_coalesce_usecs)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002069 return -EINVAL;
2070
Auke Kok9a799d72007-09-15 14:07:45 -07002071 if (ec->tx_max_coalesced_frames_irq)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002072 adapter->tx_ring[0]->work_limit = ec->tx_max_coalesced_frames_irq;
Auke Kok9a799d72007-09-15 14:07:45 -07002073
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002074 if (ec->rx_coalesce_usecs > 1) {
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002075 /* check the limits */
2076 if ((1000000/ec->rx_coalesce_usecs > IXGBE_MAX_INT_RATE) ||
2077 (1000000/ec->rx_coalesce_usecs < IXGBE_MIN_INT_RATE))
2078 return -EINVAL;
2079
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002080 /* store the value in ints/second */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002081 adapter->rx_eitr_param = 1000000/ec->rx_coalesce_usecs;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002082
2083 /* static value of interrupt rate */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002084 adapter->rx_itr_setting = adapter->rx_eitr_param;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002085 /* clear the lower bit as its used for dynamic state */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002086 adapter->rx_itr_setting &= ~1;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002087 } else if (ec->rx_coalesce_usecs == 1) {
2088 /* 1 means dynamic mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002089 adapter->rx_eitr_param = 20000;
2090 adapter->rx_itr_setting = 1;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002091 } else {
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002092 /*
2093 * any other value means disable eitr, which is best
2094 * served by setting the interrupt rate very high
2095 */
Peter P Waskiewicz Jr0a924572009-07-30 12:26:00 +00002096 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002097 adapter->rx_eitr_param = IXGBE_MAX_RSC_INT_RATE;
Peter P Waskiewicz Jr0a924572009-07-30 12:26:00 +00002098 else
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002099 adapter->rx_eitr_param = IXGBE_MAX_INT_RATE;
2100 adapter->rx_itr_setting = 0;
2101 }
2102
2103 if (ec->tx_coalesce_usecs > 1) {
2104 /* check the limits */
2105 if ((1000000/ec->tx_coalesce_usecs > IXGBE_MAX_INT_RATE) ||
2106 (1000000/ec->tx_coalesce_usecs < IXGBE_MIN_INT_RATE))
2107 return -EINVAL;
2108
2109 /* store the value in ints/second */
2110 adapter->tx_eitr_param = 1000000/ec->tx_coalesce_usecs;
2111
2112 /* static value of interrupt rate */
2113 adapter->tx_itr_setting = adapter->tx_eitr_param;
2114
2115 /* clear the lower bit as its used for dynamic state */
2116 adapter->tx_itr_setting &= ~1;
2117 } else if (ec->tx_coalesce_usecs == 1) {
2118 /* 1 means dynamic mode */
2119 adapter->tx_eitr_param = 10000;
2120 adapter->tx_itr_setting = 1;
2121 } else {
2122 adapter->tx_eitr_param = IXGBE_MAX_INT_RATE;
2123 adapter->tx_itr_setting = 0;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002124 }
2125
Don Skidmore237057a2009-08-11 13:18:14 +00002126 /* MSI/MSIx Interrupt Mode */
2127 if (adapter->flags &
2128 (IXGBE_FLAG_MSIX_ENABLED | IXGBE_FLAG_MSI_ENABLED)) {
2129 int num_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2130 for (i = 0; i < num_vectors; i++) {
2131 q_vector = adapter->q_vector[i];
2132 if (q_vector->txr_count && !q_vector->rxr_count)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002133 /* tx only */
2134 q_vector->eitr = adapter->tx_eitr_param;
Don Skidmore237057a2009-08-11 13:18:14 +00002135 else
2136 /* rx only or mixed */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002137 q_vector->eitr = adapter->rx_eitr_param;
Don Skidmore237057a2009-08-11 13:18:14 +00002138 ixgbe_write_eitr(q_vector);
2139 }
2140 /* Legacy Interrupt Mode */
2141 } else {
2142 q_vector = adapter->q_vector[0];
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002143 q_vector->eitr = adapter->rx_eitr_param;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002144 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002145 }
2146
2147 return 0;
2148}
2149
Alexander Duyckf8212f92009-04-27 22:42:37 +00002150static int ixgbe_set_flags(struct net_device *netdev, u32 data)
2151{
2152 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2153
2154 ethtool_op_set_flags(netdev, data);
2155
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00002156 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE))
Alexander Duyckf8212f92009-04-27 22:42:37 +00002157 return 0;
2158
2159 /* if state changes we need to update adapter->flags and reset */
2160 if ((!!(data & ETH_FLAG_LRO)) !=
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00002161 (!!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))) {
2162 adapter->flags2 ^= IXGBE_FLAG2_RSC_ENABLED;
Alexander Duyckf8212f92009-04-27 22:42:37 +00002163 if (netif_running(netdev))
2164 ixgbe_reinit_locked(adapter);
2165 else
2166 ixgbe_reset(adapter);
2167 }
2168 return 0;
2169
2170}
Auke Kok9a799d72007-09-15 14:07:45 -07002171
Jesse Brandeburgb9804972008-09-11 20:00:29 -07002172static const struct ethtool_ops ixgbe_ethtool_ops = {
Auke Kok9a799d72007-09-15 14:07:45 -07002173 .get_settings = ixgbe_get_settings,
2174 .set_settings = ixgbe_set_settings,
2175 .get_drvinfo = ixgbe_get_drvinfo,
2176 .get_regs_len = ixgbe_get_regs_len,
2177 .get_regs = ixgbe_get_regs,
2178 .get_wol = ixgbe_get_wol,
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002179 .set_wol = ixgbe_set_wol,
Auke Kok9a799d72007-09-15 14:07:45 -07002180 .nway_reset = ixgbe_nway_reset,
2181 .get_link = ethtool_op_get_link,
2182 .get_eeprom_len = ixgbe_get_eeprom_len,
2183 .get_eeprom = ixgbe_get_eeprom,
2184 .get_ringparam = ixgbe_get_ringparam,
2185 .set_ringparam = ixgbe_set_ringparam,
2186 .get_pauseparam = ixgbe_get_pauseparam,
2187 .set_pauseparam = ixgbe_set_pauseparam,
2188 .get_rx_csum = ixgbe_get_rx_csum,
2189 .set_rx_csum = ixgbe_set_rx_csum,
2190 .get_tx_csum = ixgbe_get_tx_csum,
2191 .set_tx_csum = ixgbe_set_tx_csum,
2192 .get_sg = ethtool_op_get_sg,
2193 .set_sg = ethtool_op_set_sg,
2194 .get_msglevel = ixgbe_get_msglevel,
2195 .set_msglevel = ixgbe_set_msglevel,
2196 .get_tso = ethtool_op_get_tso,
2197 .set_tso = ixgbe_set_tso,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002198 .self_test = ixgbe_diag_test,
Auke Kok9a799d72007-09-15 14:07:45 -07002199 .get_strings = ixgbe_get_strings,
2200 .phys_id = ixgbe_phys_id,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07002201 .get_sset_count = ixgbe_get_sset_count,
Auke Kok9a799d72007-09-15 14:07:45 -07002202 .get_ethtool_stats = ixgbe_get_ethtool_stats,
2203 .get_coalesce = ixgbe_get_coalesce,
2204 .set_coalesce = ixgbe_set_coalesce,
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07002205 .get_flags = ethtool_op_get_flags,
Alexander Duyckf8212f92009-04-27 22:42:37 +00002206 .set_flags = ixgbe_set_flags,
Auke Kok9a799d72007-09-15 14:07:45 -07002207};
2208
2209void ixgbe_set_ethtool_ops(struct net_device *netdev)
2210{
2211 SET_ETHTOOL_OPS(netdev, &ixgbe_ethtool_ops);
2212}