blob: ce389ca4950f09731a2755aa661c7af5ed4633ed [file] [log] [blame]
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08001/* linux/arch/arm/mach-msm/timer.c
2 *
3 * Copyright (C) 2007 Google, Inc.
4 *
5 * This software is licensed under the terms of the GNU General Public
6 * License version 2, as published by the Free Software Foundation, and
7 * may be copied, distributed, and modified under those terms.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 */
15
Stephen Boyd4a184072011-11-08 10:34:04 -080016#include <linux/clocksource.h>
17#include <linux/clockchips.h>
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080018#include <linux/init.h>
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080019#include <linux/interrupt.h>
20#include <linux/irq.h>
Russell Kingfced80c2008-09-06 12:10:45 +010021#include <linux/io.h>
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080022
23#include <asm/mach/time.h>
Stephen Boydebf30dc2011-05-31 16:10:00 -070024#include <asm/hardware/gic.h>
Stephen Boyd4a184072011-11-08 10:34:04 -080025#include <asm/localtimer.h>
Stephen Boydebf30dc2011-05-31 16:10:00 -070026
Russell Kinga09e64f2008-08-05 16:14:15 +010027#include <mach/msm_iomap.h>
David Brown8c27e6f2011-01-07 10:20:49 -080028#include <mach/cpu.h>
Stephen Boyd4a184072011-11-08 10:34:04 -080029#include <mach/board.h>
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080030
31#define TIMER_MATCH_VAL 0x0000
32#define TIMER_COUNT_VAL 0x0004
33#define TIMER_ENABLE 0x0008
Stephen Boyd4a184072011-11-08 10:34:04 -080034#define TIMER_ENABLE_CLR_ON_MATCH_EN BIT(1)
35#define TIMER_ENABLE_EN BIT(0)
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080036#define TIMER_CLEAR 0x000C
Jeff Ohlstein672039f2010-10-05 15:23:57 -070037#define DGT_CLK_CTL 0x0034
Stephen Boyd4a184072011-11-08 10:34:04 -080038#define DGT_CLK_CTL_DIV_4 0x3
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080039
40#define GPT_HZ 32768
Jeff Ohlstein672039f2010-10-05 15:23:57 -070041
Jeff Ohlstein94790ec2010-12-02 12:05:12 -080042#define MSM_GLOBAL_TIMER MSM_CLOCK_DGT
43
David Brown8c27e6f2011-01-07 10:20:49 -080044/* TODO: Remove these ifdefs */
Jeff Ohlstein672039f2010-10-05 15:23:57 -070045#if defined(CONFIG_ARCH_QSD8X50)
46#define DGT_HZ (19200000 / 4) /* 19.2 MHz / 4 by default */
47#define MSM_DGT_SHIFT (0)
Stephen Boydfdb9c3c2011-04-21 23:09:11 +000048#elif defined(CONFIG_ARCH_MSM7X30)
Jeff Ohlstein672039f2010-10-05 15:23:57 -070049#define DGT_HZ (24576000 / 4) /* 24.576 MHz (LPXO) / 4 by default */
50#define MSM_DGT_SHIFT (0)
Stephen Boydfdb9c3c2011-04-21 23:09:11 +000051#elif defined(CONFIG_ARCH_MSM8X60) || defined(CONFIG_ARCH_MSM8960)
52#define DGT_HZ (27000000 / 4) /* 27 MHz (PXO) / 4 by default */
53#define MSM_DGT_SHIFT (0)
Jeff Ohlstein672039f2010-10-05 15:23:57 -070054#else
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080055#define DGT_HZ 19200000 /* 19.2 MHz or 600 KHz after shift */
Jeff Ohlstein672039f2010-10-05 15:23:57 -070056#define MSM_DGT_SHIFT (5)
57#endif
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080058
59struct msm_clock {
60 struct clock_event_device clockevent;
61 struct clocksource clocksource;
Marc Zyngier28af6902011-07-22 12:52:37 +010062 unsigned int irq;
Brian Swetlandbcc0f6a2008-09-10 14:00:53 -070063 void __iomem *regbase;
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080064 uint32_t freq;
65 uint32_t shift;
Jeff Ohlstein94790ec2010-12-02 12:05:12 -080066 void __iomem *global_counter;
67 void __iomem *local_counter;
Marc Zyngier28af6902011-07-22 12:52:37 +010068 union {
69 struct clock_event_device *evt;
70 struct clock_event_device __percpu **percpu_evt;
71 };
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080072};
73
Jeff Ohlstein94790ec2010-12-02 12:05:12 -080074enum {
75 MSM_CLOCK_GPT,
76 MSM_CLOCK_DGT,
77 NR_TIMERS,
78};
79
80
81static struct msm_clock msm_clocks[];
Jeff Ohlstein94790ec2010-12-02 12:05:12 -080082
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080083static irqreturn_t msm_timer_interrupt(int irq, void *dev_id)
84{
Marc Zyngier28af6902011-07-22 12:52:37 +010085 struct clock_event_device *evt = *(struct clock_event_device **)dev_id;
Jeff Ohlstein94790ec2010-12-02 12:05:12 -080086 if (evt->event_handler == NULL)
87 return IRQ_HANDLED;
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080088 evt->event_handler(evt);
89 return IRQ_HANDLED;
90}
91
Jeff Ohlstein94790ec2010-12-02 12:05:12 -080092static cycle_t msm_read_timer_count(struct clocksource *cs)
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080093{
Jeff Ohlstein94790ec2010-12-02 12:05:12 -080094 struct msm_clock *clk = container_of(cs, struct msm_clock, clocksource);
95
Jeff Ohlstein650f1562011-06-17 13:55:38 -070096 /*
97 * Shift timer count down by a constant due to unreliable lower bits
98 * on some targets.
99 */
100 return readl(clk->global_counter) >> clk->shift;
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800101}
102
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800103static struct msm_clock *clockevent_to_clock(struct clock_event_device *evt)
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800104{
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800105#ifdef CONFIG_SMP
106 int i;
107 for (i = 0; i < NR_TIMERS; i++)
108 if (evt == &(msm_clocks[i].clockevent))
109 return &msm_clocks[i];
110 return &msm_clocks[MSM_GLOBAL_TIMER];
111#else
112 return container_of(evt, struct msm_clock, clockevent);
113#endif
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800114}
115
116static int msm_timer_set_next_event(unsigned long cycles,
117 struct clock_event_device *evt)
118{
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800119 struct msm_clock *clock = clockevent_to_clock(evt);
120 uint32_t now = readl(clock->local_counter);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800121 uint32_t alarm = now + (cycles << clock->shift);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800122
123 writel(alarm, clock->regbase + TIMER_MATCH_VAL);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800124 return 0;
125}
126
127static void msm_timer_set_mode(enum clock_event_mode mode,
128 struct clock_event_device *evt)
129{
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800130 struct msm_clock *clock = clockevent_to_clock(evt);
131
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800132 switch (mode) {
133 case CLOCK_EVT_MODE_RESUME:
134 case CLOCK_EVT_MODE_PERIODIC:
135 break;
136 case CLOCK_EVT_MODE_ONESHOT:
137 writel(TIMER_ENABLE_EN, clock->regbase + TIMER_ENABLE);
138 break;
139 case CLOCK_EVT_MODE_UNUSED:
140 case CLOCK_EVT_MODE_SHUTDOWN:
141 writel(0, clock->regbase + TIMER_ENABLE);
142 break;
143 }
144}
145
146static struct msm_clock msm_clocks[] = {
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800147 [MSM_CLOCK_GPT] = {
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800148 .clockevent = {
149 .name = "gp_timer",
150 .features = CLOCK_EVT_FEAT_ONESHOT,
151 .shift = 32,
152 .rating = 200,
153 .set_next_event = msm_timer_set_next_event,
154 .set_mode = msm_timer_set_mode,
155 },
156 .clocksource = {
157 .name = "gp_timer",
158 .rating = 200,
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800159 .read = msm_read_timer_count,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800160 .mask = CLOCKSOURCE_MASK(32),
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800161 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
162 },
Marc Zyngier28af6902011-07-22 12:52:37 +0100163 .irq = INT_GP_TIMER_EXP,
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800164 .freq = GPT_HZ,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800165 },
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800166 [MSM_CLOCK_DGT] = {
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800167 .clockevent = {
168 .name = "dg_timer",
169 .features = CLOCK_EVT_FEAT_ONESHOT,
170 .shift = 32 + MSM_DGT_SHIFT,
171 .rating = 300,
172 .set_next_event = msm_timer_set_next_event,
173 .set_mode = msm_timer_set_mode,
174 },
175 .clocksource = {
176 .name = "dg_timer",
177 .rating = 300,
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800178 .read = msm_read_timer_count,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800179 .mask = CLOCKSOURCE_MASK((32 - MSM_DGT_SHIFT)),
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800180 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
181 },
Marc Zyngier28af6902011-07-22 12:52:37 +0100182 .irq = INT_DEBUG_TIMER_EXP,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800183 .freq = DGT_HZ >> MSM_DGT_SHIFT,
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800184 .shift = MSM_DGT_SHIFT,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800185 }
186};
187
188static void __init msm_timer_init(void)
189{
190 int i;
191 int res;
David Brown8c27e6f2011-01-07 10:20:49 -0800192 int global_offset = 0;
193
194 if (cpu_is_msm7x01()) {
195 msm_clocks[MSM_CLOCK_GPT].regbase = MSM_CSR_BASE;
196 msm_clocks[MSM_CLOCK_DGT].regbase = MSM_CSR_BASE + 0x10;
197 } else if (cpu_is_msm7x30()) {
198 msm_clocks[MSM_CLOCK_GPT].regbase = MSM_CSR_BASE + 0x04;
199 msm_clocks[MSM_CLOCK_DGT].regbase = MSM_CSR_BASE + 0x24;
200 } else if (cpu_is_qsd8x50()) {
201 msm_clocks[MSM_CLOCK_GPT].regbase = MSM_CSR_BASE;
202 msm_clocks[MSM_CLOCK_DGT].regbase = MSM_CSR_BASE + 0x10;
Stepan Moskovchenkoa81c8c32010-12-01 19:25:14 -0800203 } else if (cpu_is_msm8x60() || cpu_is_msm8960()) {
David Brown8c27e6f2011-01-07 10:20:49 -0800204 msm_clocks[MSM_CLOCK_GPT].regbase = MSM_TMR_BASE + 0x04;
205 msm_clocks[MSM_CLOCK_DGT].regbase = MSM_TMR_BASE + 0x24;
206
207 /* Use CPU0's timer as the global timer. */
208 global_offset = MSM_TMR0_BASE - MSM_TMR_BASE;
209 } else
210 BUG();
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800211
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800212#ifdef CONFIG_ARCH_MSM_SCORPIONMP
Jeff Ohlstein672039f2010-10-05 15:23:57 -0700213 writel(DGT_CLK_CTL_DIV_4, MSM_TMR_BASE + DGT_CLK_CTL);
214#endif
215
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800216 for (i = 0; i < ARRAY_SIZE(msm_clocks); i++) {
217 struct msm_clock *clock = &msm_clocks[i];
218 struct clock_event_device *ce = &clock->clockevent;
219 struct clocksource *cs = &clock->clocksource;
David Brown8c27e6f2011-01-07 10:20:49 -0800220
221 clock->local_counter = clock->regbase + TIMER_COUNT_VAL;
222 clock->global_counter = clock->local_counter + global_offset;
223
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800224 writel(0, clock->regbase + TIMER_ENABLE);
225 writel(0, clock->regbase + TIMER_CLEAR);
226 writel(~0, clock->regbase + TIMER_MATCH_VAL);
227
228 ce->mult = div_sc(clock->freq, NSEC_PER_SEC, ce->shift);
229 /* allow at least 10 seconds to notice that the timer wrapped */
230 ce->max_delta_ns =
231 clockevent_delta2ns(0xf0000000 >> clock->shift, ce);
232 /* 4 gets rounded down to 3 */
233 ce->min_delta_ns = clockevent_delta2ns(4, ce);
Rusty Russell320ab2b2008-12-13 21:20:26 +1030234 ce->cpumask = cpumask_of(0);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800235
Russell Kingff9c9772010-12-13 13:18:12 +0000236 res = clocksource_register_hz(cs, clock->freq);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800237 if (res)
238 printk(KERN_ERR "msm_timer_init: clocksource_register "
239 "failed for %s\n", cs->name);
240
Marc Zyngier28af6902011-07-22 12:52:37 +0100241 ce->irq = clock->irq;
242 if (cpu_is_msm8x60() || cpu_is_msm8960()) {
243 clock->percpu_evt = alloc_percpu(struct clock_event_device *);
244 if (!clock->percpu_evt) {
245 pr_err("msm_timer_init: memory allocation "
246 "failed for %s\n", ce->name);
247 continue;
248 }
249
250 *__this_cpu_ptr(clock->percpu_evt) = ce;
251 res = request_percpu_irq(ce->irq, msm_timer_interrupt,
252 ce->name, clock->percpu_evt);
253 if (!res)
254 enable_percpu_irq(ce->irq, 0);
255 } else {
256 clock->evt = ce;
257 res = request_irq(ce->irq, msm_timer_interrupt,
258 IRQF_TIMER | IRQF_NOBALANCING | IRQF_TRIGGER_RISING,
259 ce->name, &clock->evt);
260 }
261
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800262 if (res)
Marc Zyngier28af6902011-07-22 12:52:37 +0100263 pr_err("msm_timer_init: request_irq failed for %s\n",
264 ce->name);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800265
266 clockevents_register_device(ce);
267 }
268}
269
Stephen Boyd2852cca2011-11-08 10:34:03 -0800270#ifdef CONFIG_LOCAL_TIMERS
Santosh Shilimkaraf90f102011-02-23 18:53:15 +0100271int __cpuinit local_timer_setup(struct clock_event_device *evt)
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800272{
Marc Zyngier28af6902011-07-22 12:52:37 +0100273 static bool local_timer_inited;
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800274 struct msm_clock *clock = &msm_clocks[MSM_GLOBAL_TIMER];
275
276 /* Use existing clock_event for cpu 0 */
277 if (!smp_processor_id())
David Brown893b66c2011-03-30 11:26:57 -0700278 return 0;
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800279
280 writel(DGT_CLK_CTL_DIV_4, MSM_TMR_BASE + DGT_CLK_CTL);
281
Marc Zyngier28af6902011-07-22 12:52:37 +0100282 if (!local_timer_inited) {
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800283 writel(0, clock->regbase + TIMER_ENABLE);
284 writel(0, clock->regbase + TIMER_CLEAR);
285 writel(~0, clock->regbase + TIMER_MATCH_VAL);
Marc Zyngier28af6902011-07-22 12:52:37 +0100286 local_timer_inited = true;
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800287 }
Marc Zyngier28af6902011-07-22 12:52:37 +0100288 evt->irq = clock->irq;
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800289 evt->name = "local_timer";
290 evt->features = CLOCK_EVT_FEAT_ONESHOT;
291 evt->rating = clock->clockevent.rating;
292 evt->set_mode = msm_timer_set_mode;
293 evt->set_next_event = msm_timer_set_next_event;
294 evt->shift = clock->clockevent.shift;
295 evt->mult = div_sc(clock->freq, NSEC_PER_SEC, evt->shift);
296 evt->max_delta_ns =
297 clockevent_delta2ns(0xf0000000 >> clock->shift, evt);
298 evt->min_delta_ns = clockevent_delta2ns(4, evt);
299
Marc Zyngier28af6902011-07-22 12:52:37 +0100300 *__this_cpu_ptr(clock->percpu_evt) = evt;
301 enable_percpu_irq(evt->irq, 0);
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800302
303 clockevents_register_device(evt);
Santosh Shilimkaraf90f102011-02-23 18:53:15 +0100304 return 0;
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800305}
306
Marc Zyngier28af6902011-07-22 12:52:37 +0100307void local_timer_stop(struct clock_event_device *evt)
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800308{
Marc Zyngier28af6902011-07-22 12:52:37 +0100309 evt->set_mode(CLOCK_EVT_MODE_UNUSED, evt);
310 disable_percpu_irq(evt->irq);
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800311}
Stephen Boyd2852cca2011-11-08 10:34:03 -0800312#endif /* CONFIG_LOCAL_TIMERS */
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800313
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800314struct sys_timer msm_timer = {
315 .init = msm_timer_init
316};